

### <span id="page-0-0"></span>**FEATURES**

**Low power: 1.0 W @ 1 GSPS, 600 mW @ 500 MSPS, full operating conditions Single carrier W-CDMA ACLR = 80 dBc @ 80 MHz IF Analog output: adjustable 8.7 mA to 31.7 mA, RL = 25 Ω to 50 Ω Novel 2×, 4×, and 8× interpolator/coarse complex modulator allows carrier placement anywhere in DAC bandwidth Auxiliary DACs allow control of external VGA and offset control Multiple chip synchronization interface High performance, low noise PLL clock multiplier Digital inverse sinc filter 100-lead, exposed paddle TQFP**

### <span id="page-0-1"></span>**APPLICATIONS**

**Wireless infrastructure W-CDMA, CDMA2000, TD-SCDMA, WiMax, GSM, LTE Digital high or low IF synthesis Internal digital upconversion capability Transmit diversity Wideband communications: LMDS/MMDS, point-to-point**

# Dual, 12-/14-/16-Bit,1 GSPS Digital-to-Analog Converters Data Sheet **AD9776A/AD9778A/AD9779A**

### <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The AD9776A/AD9778A/AD9779A are dual, 12-/14-/16-bit, high dynamic range digital-to-analog converters (DACs) that provide a sample rate of 1 GSPS, permitting a multicarrier generation up to the Nyquist frequency. They include features optimized for direct conversion transmission applications, including complex digital modulation and gain and offset compensation. The DAC outputs are optimized to interface seamlessly with analog quadrature modulators such as the ADL537x FMOD series from Analog Devices, Inc. A 3-wire interface provides for programming/readback of many internal parameters. Full-scale output current can be programmed over a range of 10 mA to 30 mA. The devices are manufactured on an advanced 0.18 μm CMOS process and operate on 1.8 V and 3.3 V supplies for a total power consumption of 1.0 W. They are enclosed in a 100-lead thin quad flat package (TQFP).

### <span id="page-0-3"></span>**PRODUCT HIGHLIGHTS**

- 1. Ultralow noise and intermodulation distortion (IMD) enable high quality synthesis of wideband signals from baseband to high intermediate frequencies.
- 2. A proprietary DAC output switching technique enhances dynamic performance.
- 3. The current outputs are easily configured for various single-ended or differential circuit topologies.
- 4. CMOS data input interface with adjustable setup and hold.
- 5. Novel 2×, 4×, and 8× interpolator/coarse complex modulator allows carrier placement anywhere in DAC bandwidth.

<span id="page-0-4"></span>

#### **Rev. C [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD9776A-9778A-9779A.pdf&product=AD9776A-9778A-9779A&rev=C)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2007–2017 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

# AD9776A/AD9778A/AD9779A

# **TABLE OF CONTENTS**





### <span id="page-2-0"></span>**REVISION HISTORY**



### **9/2008—Rev. A to Rev. B**



# Data Sheet **AD9776A/AD9778A/AD9779A**



### **3/2008—Rev. 0 to Rev. A**



**8/2007—Revision 0: Initial Version**

<span id="page-3-0"></span>

### **FUNCTIONAL BLOCK DIAGRAM**

## <span id="page-4-0"></span>**SPECIFICATIONS**

### <span id="page-4-1"></span>**DC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V,  $I<sub>OUTFs</sub>$  = 20 mA, maximum sample rate, unless otherwise noted.

### **Table 1.**



<sup>1</sup> Based on a 10 kΩ external resistor.

<sup>2</sup> See th[e Power Dissipation](#page-50-0) section for more details.

### <span id="page-5-0"></span>**DIGITAL SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>OUTFs</sub> = 20 mA, maximum sample rate, unless otherwise noted. LVDS driver and receiver are compliant to the IEEE-1596 reduced range link, unless otherwise noted.

<span id="page-5-1"></span>

<sup>1</sup> Specification is at a DATACLK frequency of 100 MHz into a 1 kΩ load, with maximum drive capability of 8 mA. At higher speeds or greater loads, best practice suggests using an external buffer for this signal.

### <span id="page-6-0"></span>**DIGITAL INPUT DATA TIMING SPECIFICATIONS**

All modes, −40°C to +85°C.





<sup>1</sup> Specified values are with PLL disabled. Timing vs. temperature and data valid keep out windows (that is, the minimum amount of time valid data must be presented to the device to ensure proper sampling) are delineated i[n Table 28.](#page-46-1)

 $^2$  Measured from CSB rising edge when Register 0x00, Bit 4, is written from 1 to 0 with the VREF decoupling capacitor equal to 0.1 μF.

### <span id="page-7-0"></span>**AC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>OUTFs</sub> = 20 mA, maximum sample rate, unless otherwise noted.

### **Table 4.**



## <span id="page-8-2"></span><span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 5.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **THERMAL RESISTANCE**

For optimal thermal performance, the exposed paddle (EPAD) should be soldered to the ground plane for the 100-lead, thermally enhanced TQFP package.

Typical  $\theta_{JA}$  and  $\theta_{JC}$  are specified for a 4-layer board in still air. Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ .

#### **Table 6. Thermal Resistance**



### <span id="page-8-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features without deceased or proprietary protection circuitry, damage<br>may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<span id="page-9-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

#### **100AVDD33 99AGND 98AVDD33 97AGND 96AVDD33 95AGND 94AGND 93OUT1\_P 92OUT1\_N 91AGND 90AUX1\_P 89AUX1\_N 88AGND 87AUX2\_N 86AUX2\_P 85AGND 84OUT2\_N 83OUT2\_P 82AGND 81AGND 80AVDD33 79AGND 78AVDD33 77AGND 76AVDD33 CVDD18 1 75 I120 PIN 1 CVDD18 2 74 VREF CGND 3 73 IPTAT ANALOG DOMAIN CGND 4 72 AGND REFCLK+ 5 71 IRQ REFCLK– 6 DIGITAL DOMAIN 70 RESET** CGND  $\sqrt{7}$ **69 CSB**  $CGND$ **8 68 SCLK CVDD18 9 AD9776A 67 SDIO CVDD18 10 TOP VIEW 66 SDO CGND 11 (Not to Scale) 65 PLL\_LOCK AGND 12 64 DGND SYNC\_I+ 13 63 SYNC\_O+ SYNC\_I– 14 62 SYNC\_O– DGND 15 61 DVDD33 DVDD18** 16 **60 DVDD18 P1D11 17 59 NC**<br>**58 NC**<br>57 **NC P1D10 18 58 NC P1D9 19 57 NC P1D8 20 56 NC P1D7 21 55 P2D0 DGND 22 54 DGND DVDD18 23 53 DVDD18 P1D6 24 52 P2D1 P1D5 25 51 P2D2** <u>|26||27||28||29||30||31||32||33||34||35||36||37||38||39||40||41||42||43||44||45||46||47||48||49||50|</u> NAIL PERFORMANCE, THE EXPOSED<br>
NAIL PERFORMANCE, THE FACTORED<br>
NAIL PERFORMANCE, THE FACTORED<br>
NA **NC = NO CONNECT NOTES 1. FOR OPTIMAL THERMAL PERFORMANCE, THE EXPOSED** 3452-002 06452-002 **PAD SHOULD BE SOLDERED TO THE GROUND PLANE FOR THE 100-LEAD, THERMALLY ENHANCED TQFP PACKAGE.**

#### Figure 3. AD9776A Pin Configuration

**Table 7. AD9776A Pin Function Descriptions** 

| Pin |                    |                                     | Pin |                               |                              |
|-----|--------------------|-------------------------------------|-----|-------------------------------|------------------------------|
| No. | Mnemonic           | <b>Description</b>                  | No. | <b>Mnemonic</b>               | <b>Description</b>           |
|     | CVDD <sub>18</sub> | 1.8 V Clock Supply.                 | 18  | P1D10                         | Port 1, Data Input D10.      |
| 2   | CVDD <sub>18</sub> | 1.8 V Clock Supply.                 | 19  | P <sub>1</sub> D <sub>9</sub> | Port 1, Data Input D9.       |
| 3   | <b>CGND</b>        | Clock Ground.                       | 20  | P <sub>1</sub> D <sub>8</sub> | Port 1, Data Input D8.       |
| 4   | <b>CGND</b>        | Clock Ground.                       | 21  | P1D7                          | Port 1, Data Input D7.       |
| 5   | REFCLK+            | Differential Clock Input.           | 22  | <b>DGND</b>                   | Digital Ground.              |
| 6   | REFCLK-            | Differential Clock Input.           | 23  | DVDD18                        | 1.8 V Digital Supply.        |
|     | <b>CGND</b>        | Clock Ground.                       | 24  | P1D6                          | Port 1, Data Input D6.       |
| 8   | <b>CGND</b>        | Clock Ground.                       | 25  | P1D5                          | Port 1, Data Input D5.       |
| 9   | CVDD18             | 1.8 V Clock Supply.                 | 26  | P1D4                          | Port 1, Data Input D4.       |
| 10  | CVDD <sub>18</sub> | 1.8 V Clock Supply.                 | 27  | P <sub>1</sub> D <sub>3</sub> | Port 1, Data Input D3.       |
| 11  | <b>CGND</b>        | Clock Ground.                       | 28  | P <sub>1</sub> D <sub>2</sub> | Port 1, Data Input D2.       |
| 12  | <b>AGND</b>        | Analog Ground.                      | 29  | P <sub>1</sub> D <sub>1</sub> | Port 1, Data Input D1.       |
| 13  | SYNC_I+            | Differential Synchronization Input. | 30  | P <sub>1</sub> D <sub>0</sub> | Port 1, Data Input D0 (LSB). |
| 14  | SYNC_I-            | Differential Synchronization Input. | 31  | <b>NC</b>                     | No Connect.                  |
| 15  | <b>DGND</b>        | Digital Ground.                     | 32  | <b>DGND</b>                   | Digital Ground.              |
| 16  | DVDD18             | 1.8 V Digital Supply.               | 33  | DVDD18                        | 1.8 V Digital Supply.        |
| 17  | P1D11              | Port 1, Data Input D11 (MSB).       | 34  | <b>NC</b>                     | No Connect.                  |

# Data Sheet **AD9776A/AD9778A/AD9779A**







### **Table 8. AD9778A Pin Function Descriptions**



# Data Sheet **AD9776A/AD9778A/AD9779A**





#### **Table 9. AD9779A Pin Function Descriptions**



# Data Sheet **AD9776A/AD9778A/AD9779A**



## <span id="page-15-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. AD9779A Typical INL



Figure 7. AD9779A Typical DNL







# Data Sheet **AD9776A/AD9778A/AD9779A**





Figure 18. AD9779A Third-Order IMD vs. fout, 1× Interpolation







Figure 20. AD9779A Third-Order IMD vs. fout, 4× Interpolation



Figure 21. AD9779A Third-Order IMD vs. fout, 8× Interpolation



Figure 22. AD9779A Third-Order IMD vs. fout,  $4\times$  Interpolation,  $f_{DATA} = 100$  MSPS, PLL On/Off



Figure 23. AD9779A Third-Order IMD vs. fout, Over 50 Parts,  $4 \times$  Interpolation,  $f_{DATA} = 200$  MSPS













# Data Sheet **AD9776A/AD9778A/AD9779A**







Figure 28. AD9779A Noise Spectral Density vs.  $f_{\text{OUT}}$ , Digital Full-Scale Over Output Frequency of Single-Tone Input,  $2\times$  Interpolation,  $f_{DATA} = 200$  MSPS















Figure 32. AD9779A W-CDMA Signal,  $4\times$  Interpolation,  $f_{DATA} = 122.88$  MSPS,  $f_{DAC}/4$  Modulation



Figure 33. AD9779A ACLR for Second Adjacent Band W-CDMA,  $4\times$  Interpolation,  $f_{DATA} = 122.88$  MSPS, On-Chip Modulation Translates Baseband Signal to IF



Figure 34. AD9779A ACLR for Third Adjacent Band W-CDMA,  $4\times$  Interpolation,  $f_{DATA} = 122.88$  MSPS, On-Chip Modulation Translates Baseband Signal to IF



Figure 35. AD9779A Multicarrier W-CDMA Signal,  $4\times$  Interpolation,  $f_{DAC} = 122.88$  MSPS,  $f_{DAC}/4$  Modulation





# Data Sheet **AD9776A/AD9778A/AD9779A**



























4× Interpolation, fDATA = 122.88 MSPS, Amplitude = −3 dBFS

# Data Sheet **AD9776A/AD9778A/AD9779A**



Figure 50. AD9776A Noise Spectral Density vs. fout, Eight-Tone Input with 500 kHz Spacing,  $f_{DATA} = 200$  MSPS



Figure 51. AD9776A Noise Spectral Density vs.  $f<sub>OUT</sub>$ Single-Tone Input at –6 dBFS, f<sub>DATA</sub> = 200 MSPS

### <span id="page-23-0"></span>**TERMINOLOGY**

### **Integral Nonlinearity (INL)**

INL is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero scale to full scale.

### **Differential Nonlinearity (DNL)**

DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

### **Monotonicity**

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

### **Offset Error**

The deviation of the output current at Code 0 from the ideal of zero is called offset error. For I<sub>OUTA</sub>, 0 mA output is expected when the inputs are all 0s. For I<sub>OUTB</sub>, 0 mA output is expected when all inputs are set to 1s.

### **Gain Error**

Gain error is the difference between the actual and the ideal output spans. The actual span is determined by the difference between the full-scale output and the bottom-scale output.

### **Output Compliance Range**

Output compliance range is the range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown, resulting in nonlinear performance.

### **Temperature Drift**

Temperature drift is specified as the maximum change from the ambient (25 $^{\circ}$ C) value to the value at either  $T_{\text{MIN}}$  or  $T_{\text{MAX}}$ . For offset and gain drift, the drift is reported in ppm of fullscale range (FSR) per degree Celsius. For reference drift, the drift is reported in ppm per degree Celsius.

### **Power Supply Rejection (PSR)**

PSR is the maximum change in the full-scale output as the supplies are varied from minimum to maximum specified voltages.

### **Settling Time**

Settling time is the time required for the output to reach and remain within a specified error band around its final value, measured from the start of the output transition.

### **In-Band Spurious-Free Dynamic Range (SFDR)**

In-band SFDR is the difference, in decibels, between the peak amplitude of the output signal and the peak spurious signal between dc and the frequency equal to half the input data rate.

### **Out-of-Band Spurious-Free Dynamic Range (SFDR)**

Out-of-band SFDR is the difference, in decibels, between the peak amplitude of the output signal and the peak spurious signal within the band that starts at the frequency of the input data rate and ends at the Nyquist frequency of the DAC output sample rate. Normally, energy in this band is rejected by the interpolation filters. This specification, therefore, defines how well the interpolation filters work and the effect of other parasitic coupling paths to the DAC output.

### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured fundamental. It is expressed as a percentage or in decibels.

### **Signal-to-Noise Ratio (SNR)**

SNR is the ratio of the rms value of the measured output signal to the rms sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. The value for SNR is expressed in decibels.

### **Interpolation Filter**

If the digital inputs to the DAC are sampled at a multiple rate of fDATA (interpolation rate), a digital filter can be constructed that has a sharp transition band near fDATA/2. Images that typically appear around f<sub>DAC</sub> (output data rate) can be greatly suppressed.

### **Adjacent Channel Leakage Ratio (ACLR)**

ACLR is the ratio in dBc of the measured power within a channel relative to its adjacent channel.

### **Complex Image Rejection**

In a traditional two-part upconversion, two images are created around the second IF frequency. These images have the effect of wasting transmitter power and system bandwidth. By placing the real part of a second complex modulator in series with the first complex modulator, either the upper or lower frequency image near the second IF can be rejected.

# <span id="page-24-0"></span>THEORY OF OPERATION

The AD9776A/AD9778A/AD9779A have many features that make them highly suited for wired and wireless communications systems. The dual digital signal path and dual DAC structure allow an easy interface with common quadrature modulators when designing single sideband transmitters. The speed and performance of the parts allow wider bandwidths and more carriers to be synthesized than in previously available DACs. The digital engine uses an innovative filter architecture that combines the interpolation with a digital quadrature modulator. This allows the parts to perform digital quadrature frequency upconversions. The on-chip synchronization circuitry enables multiple devices to be synchronized to each other, or to a system clock.

### <span id="page-24-1"></span>**DIFFERENCES BETWEEN AD9776/AD9778/ AD9779 AND AD9776A/AD9778A/AD9779A** *REFCLK Maximum Frequency vs. Supply*

With some restrictions on the DVDD18 and CVDD18 power supplies, the AD9776A/AD9778A/AD9779A support a maximum sample rate of 1100 MHz. [Table 2](#page-5-1) lists the valid operating frequencies vs. power supply voltage.

### *REFCLK Amplitude*

With a differential sinusoidal clock applied to REFCLK, the PLL on the AD9776/AD9778/AD9779 does not achieve optimal noise performance unless the REFCLK differential amplitude is increased to 2 V p-p. Note that if an LVPECL driver is used on the AD9776/AD9778/AD9779, the PLL exhibits optimal performance if the REFCLK amplitude is well within LVPECL specifications (<1.6 V p-p differential). The design of the PLL on the AD9779A has been improved so that even with a sinusoidal clock, the PLL still achieves optimal amplitude if the swing is 1.6 V p-p.

### *PLL Lock Ranges*

The individual lock ranges for the AD9776A/AD9778A/AD9779A PLL are wider than those for the AD9776/AD9778/AD9779.

This means that the AD9776A/AD9778A/AD9779A PLL remains in lock in a given range over a wider temperature range than the AD9776/AD9778/AD9779. See [Table 23](#page-39-0) for PLL lock ranges for the AD9776A/AD9778A/AD9779A.

### *PLL Optimal Settings*

The optimal settings for the AD9776/AD9778/AD9779 differ from the AD9776A/AD9778A/AD9779A. Refer to th[e PLL Bias](#page-38-3)  [Settings](#page-38-3) section for complete details.

### **Input Data Timing**

See [Table 28](#page-46-1) for timing specifications vs. temperature. The input data timing specifications (setup and hold) are different for the AD9776A/AD9778A/AD9779A than they are for the AD9776/AD9778/AD9779.

### **DATACLK Delay Range**

In the AD9776/AD9778/AD9779, the input data delay was controlled by Register 0x04, Bits[7:4]. At 25°C, the delay was stepped by approximately 180 ps/increment. In the AD9776A/ AD9778A/AD9779A, an extra bit has been added, which effectively doubles the delay range. This bit is now located at Register 0x01, Bit 1. The increment/step on the AD9776A/AD9778A/AD9779A remains at  $\sim$ 180 ps.

### **Version Register**

The version register (Register 0x1F) of the AD9776A/AD9778A/ AD9779A reads a value of 0x07. The version register of the AD9776/AD9778/AD9779 reads a value of 0x03.



**Table 10. Register Value Differences Between AD9776/AD9778/AD9779 and AD9776A/AD9778A/AD9779A**

### <span id="page-25-0"></span>3-WIRE INTERFACE

The 3-wire port is a flexible, synchronous serial communications port allowing easy interface to many industry-standard microcontrollers and microprocessors. The port is compatible with most synchronous transfer formats, including both the Motorola SPI and Intel® SSR protocols.

The interface allows read and write access to all registers that configure the AD9776A/AD9778A/AD9779A. Singleor multiple-byte transfers are supported, as well as MSB-first or LSB-first transfer formats. Serial data input/output can be accomplished through a single bidirectional pin (SDIO) or through two unidirectional pins (SDIO/SDO).

The serial port configuration is controlled by Register 0x00, Bits[7:6]. It is important to note that any change made to the serial port configuration occurs immediately upon writing to the last bit of this byte. Therefore, it is possible with a multibyte transfer to write to this register and change the configuration in the middle of a communication cycle. Care must be taken to compensate for the new configuration within the remaining bytes of the current communication cycle.

Use of a single-byte transfer when changing the serial port configuration is recommended to prevent unexpected device behavior.

As described in this section, all serial port data is transferred to/from the device in synchronization with the SCLK pin. If synchronization is lost, the device has the ability to asynchronously terminate an I/O operation, putting the serial port controller into a known state and, thereby, regaining synchronization.



*Figure 52. 3-Wire Interface Port*

### <span id="page-25-1"></span>**GENERAL OPERATION OF THE SERIAL INTERFACE**

There are two phases of a communication cycle with the AD9776A/AD9778A/AD9779A. Phase 1 is the instruction cycle (the writing of an instruction byte into the device), coinciding with the first eight SCLK rising edges. The instruction byte provides the serial port controller with information regarding the data transfer cycle, which is Phase 2 of the communication cycle. The Phase 1 instruction byte defines whether the upcoming data transfer is a read or write, the number of bytes in the data transfer, and the starting register address for the first byte of the data transfer. The first eight SCLK rising edges of each communication cycle are used to write the instruction byte into the device.

A logic high on the CSB pin followed by a logic low resets the 3-wire interface port timing to the initial state of the instruction cycle. From this state, the next eight rising SCLK edges represent the instruction bits of the current I/O operation, regardless of the state of the internal registers or the other signal levels at the inputs to the 3-wire interface port. If the 3-wire interface port is in an instruction cycle or a data transfer cycle, none of the present data is written.

The remaining SCLK edges are for Phase 2 of the communication cycle. Phase 2 is the actual data transfer between the device and the system controller. Phase 2 of the communication cycle is a transfer of one, two, three, or four data bytes, as determined by the instruction byte. Using one multibyte transfer is preferred. Single-byte data transfers are useful in reducing CPU overhead when register access requires only one byte. Registers change immediately upon writing to the last bit of each transfer byte.

### <span id="page-25-2"></span>**INSTRUCTION BYTE**

See [Table 11](#page-25-3) for information contained in the instruction byte.

<span id="page-25-3"></span>**Table 11. 3-Wire Interface Instruction Byte**

| <b>MSB</b> |                |                |    |    | <b>LSB</b> |    |                |
|------------|----------------|----------------|----|----|------------|----|----------------|
| 17         | 16             | 15             | 14 | 13 | 12         | 11 | I0             |
| R/W        | N <sub>1</sub> | N <sub>0</sub> | A4 | A3 | A2         | A1 | A <sub>0</sub> |

 $R/\overline{W}$ , Bit 7 of the instruction byte, determines whether a read or a write data transfer occurs after the instruction byte write. Logic 1 indicates a read operation. Logic 0 indicates a write operation.

N1 and N0, Bit 6 and Bit 5 of the instruction byte, determine the number of bytes to be transferred during the data transfer cycle. The translation for the number of bytes to be transferred is listed i[n Table 12.](#page-25-4)

A4, A3, A2, A1, and A0—Bit 4, Bit 3, Bit 2, Bit 1, and Bit 0, respectively, of the instruction byte—determine the register that is accessed during the data transfer portion of the communication cycle. For multibyte transfers, this address is the starting byte address. The remaining register addresses are generated by the device, based on the LSB-first bit (Register 0x00, Bit 6).

<span id="page-25-4"></span>**Table 12. Byte Transfer Count**

| Ν1 | N0 | <b>Description</b>   |  |
|----|----|----------------------|--|
|    |    | Transfer one byte    |  |
|    |    | Transfer two bytes   |  |
|    | 0  | Transfer three bytes |  |
|    |    | Transfer four bytes  |  |

# Data Sheet **AD9776A/AD9778A/AD9779A**

### <span id="page-26-0"></span>**SERIAL INTERFACE PORT PIN DESCRIPTIONS** *Serial Clock (SCLK)*

The serial clock pin synchronizes data to and from the device and controls the internal state machines. The maximum frequency of SCLK is 40 MHz. All data input is registered on the rising edge of SCLK. All data is driven out on the falling edge of SCLK.

### *Chip Select (CSB)*

Active low input starts and gates a communication cycle. It allows more than one device to be used on the same serial communication lines. The SDO and SDIO pins go to a high impedance state when this input is high. Chip select should stay low during the entire communication cycle.

### *Serial Data I/O (SDIO)*

Data is always written into the device on this pin. However, this pin can be used as a bidirectional data line. The configuration of this pin is controlled by Register 0x00, Bit 7. The default is Logic 0, configuring the SDIO pin as unidirectional.

### *Serial Data Out (SDO)*

Data is read from this pin for protocols that use separate lines for transmitting and receiving data. In the case where the device operates in a single bidirectional I/O mode, this pin does not output data and is set to a high impedance state.

### <span id="page-26-1"></span>**MSB/LSB TRANSFERS**

The serial port can support both MSB-first and LSB-first data formats. This functionality is controlled by the LSB-/MSB-first register bit (Register 0x00, Bit 6). The default is MSB-first format  $(LSB/MSB$  first = 0).

When MSB-first format is selected  $(LSB/MSB$  first = 0), the instruction and data bit must be written from MSB to LSB. Multibyte data transfers in MSB-first format start with an instruction byte that includes the register address of the most significant data byte. Subsequent data bytes should follow from high address to low address. In MSB-first mode, the serial port internal byte address generator decrements for each data byte of the multibyte communication cycle.

When LSB/MSB first  $= 1$  (LSB first) the instruction and data bit must be written from LSB to MSB. Multibyte data transfers in LSB-first format start with an instruction byte that includes the register address of the least significant data byte, followed by multiple data bytes. The serial port internal byte address generator increments for each byte of the multibyte communication cycle.

The serial port controller data address decrements from the data address written toward 0x00 for multibyte I/O operations if the MSB-first format is active. The serial port controller address increments from the data address written toward 0x1F for multibyte I/O operations if the LSB-first format is active.



*Figure 56. Timing Diagram for 3-Wire Interface Register Read*

# <span id="page-27-0"></span>3-WIRE INTERFACE REGISTER MAP

Note that all unused register bits should be kept at the device default values.



# Data Sheet **AD9776A/AD9778A/AD9779A**



### <span id="page-28-0"></span>**Table 14. 3-Wire Interface Register Description**

j.



# Data Sheet **AD9776A/AD9778A/AD9779A**





# <span id="page-32-0"></span>INTERPOLATION FILTER ARCHITECTURE

The AD9776A/AD9778A/AD9779A can provide up to 8× interpolation, or the interpolation filters can be entirely disabled. It is important to note that the input signal should be backed off by approximately 0.01 dB from full scale to avoid overflowing the interpolation filters. The coefficients of the low-pass filters and the inverse sinc filter are given i[n Table 15,](#page-32-1) [Table 16,](#page-32-2) [Table 17,](#page-32-3)  an[d Table 18.](#page-32-4) Spectral plots for the filter responses are shown in [Figure 57,](#page-32-5) [Figure 58,](#page-33-0) an[d Figure 59.](#page-33-1)

<span id="page-32-1"></span>

#### <span id="page-32-2"></span>**Table 16. Low-Pass Filter 2**



### <span id="page-32-3"></span>**Table 17. Low-Pass Filter 3**



### <span id="page-32-4"></span>**Table 18. Inverse Sinc Filter**





<span id="page-32-5"></span>*Figure 57. 2× Interpolation, Low-Pass Response to ±4× Input Data Rate (Dotted Lines Indicate 1 dB Roll-Off)*



<span id="page-33-0"></span>Figure 58. 4× Interpolation, Low-Pass Response to ±4× Input Data Rate (Dotted Lines Indicate 1 dB Roll-Off)



<span id="page-33-1"></span>Figure 59. 8× Interpolation, Low-Pass Response to ±4× Input Data Rate (Dotted Lines Indicate 1 dB Roll-Off)

With the interpolation filter and modulator combined, the incoming signal can be placed anywhere within the Nyquist region of the DAC output sample rate. When the input signal is complex, this architecture allows modulation of the input signal to positive or negative Nyquist regions (see [Table 19\)](#page-35-0).

The Nyquist regions of up to  $4\times$  the input data rate can be seen in [Figure 60.](#page-33-2) 



<span id="page-33-2"></span>[Figure 57,](#page-32-5) [Figure 58,](#page-33-0) an[d Figure 59](#page-33-1) show the low-pass response of the digital filters with no modulation. By turning on the modulation feature, the response of the digital filters can be tuned to anywhere within the DAC bandwidth. As an example, [Figure 61](#page-33-3)  to [Figure 67 s](#page-34-0)how the nonshifted mode filter responses for 8× interpolation (refer to [Table 19 f](#page-35-0)or shifted/nonshifted mode filter responses).



<span id="page-33-3"></span>Figure 61. Interpolation/Modulation Combination of 4f<sub>DAC</sub>/8 Filter



Figure 62. Interpolation/Modulation Combination of -3f<sub>DAC</sub>/8 Filter



Figure 63. Interpolation/Modulation Combination of −2f<sub>DAC</sub>/8 Filter



Figure 64. Interpolation/Modulation Combination of -f<sub>DAC</sub>/8 Filter



Figure 65. Interpolation/Modulation Combination of f<sub>DAC</sub>/8 Filter



Figure 66. Interpolation/Modulation Combination of  $2f_{DAC}/8$  Filter

## Data Sheet **AD9776A/AD9778A/AD9779A**



<span id="page-34-0"></span>Shifted mode filter responses allow the pass band to be centered around  $\pm 0.5$  f<sub>DATA</sub>,  $\pm 1.5$  f<sub>DATA</sub>,  $\pm 2.5$  f<sub>DATA</sub>, and  $\pm 3.5$  f<sub>DATA</sub>. Switching to the shifted mode response does not affect the center frequency of the signal. Instead, the pass band of the filter is simply shifted. For example, use the response shown i[n Figure 67](#page-34-0) and assume the signal in-band is a complex signal over the bandwidth 3.2 f<sub>DATA</sub> to 3.3 f<sub>DATA</sub>. If the shifted mode filter response is then selected, the pass band becomes centered at 3.5 f<sub>DATA</sub>. However, the signal remains at the same place in the spectrum. The shifted mode capability allows the filter pass band to be placed anywhere in the DAC Nyquist bandwidth.

The AD9776A/AD9778A/AD9779A are dual DACs with internal complex modulators built into the interpolating filter response. In dual channel mode, the devices expect the real and imaginary components of a complex signal at Digital Input Port 1 and Digital Input Port 2 (I and Q, respectively). The DAC outputs then represent the real and imaginary components of the input signal, modulated by the complex carrier ( $f_{\text{DAC}}/2$ ,  $f_{\text{DAC}}/4$ , or  $f_{\text{DAC}}/8$ ).

With Register 0x02, Bit 6, set, the device accepts interleaved data on Port 1 in the I, Q, I, Q … sequence. Note that in interleaved mode, the channel data rate at the beginning of the I and Q data paths is now half the input data rate because of the interleaving. The maximum input data rate is still subject to the maximum specification of the device. This limits the synthesis bandwidth available at the input in interleaved mode.

With Register 0x02, Bit 5 (the real mode bit), set, the Q channel and the internal I and Q digital modulation are turned off. The output spectrum at the I DAC then represents the signal at Digital Input Port 1, interpolated by 1×, 2×, 4×, or 8×.

The general recommendation is that if the desired signal is within  $\pm 0.4 \times$  f<sub>DATA</sub>, use the nonshifted filter mode. Outside of this, the shifted filter mode should be used. In any situation, the total bandwidth of the signal is less than  $0.8 \times f_{\text{DATA}}$ .

# AD9776A/AD9778A/AD9779A





### <span id="page-35-0"></span>**Table 19. Interpolation Filter Modes, (Register 0x01, Bits[5:2])**

### <span id="page-36-0"></span>**INTERPOLATION FILTER BANDWIDTH LIMITS**

The AD9776A/AD9778A/AD9779A use a novel interpolation filter architecture that allows DAC IF frequencies to be generated anywhere in the spectrum[. Figure 68](#page-36-1) shows the traditional choice of DAC IF output bandwidth placement. Note that there are no possible filter modes in which the carrier can be placed near  $0.5 \times f_{\text{DATA}}$ ,  $1.5 \times f_{\text{DATA}}$ ,  $2.5 \times f_{\text{DATA}}$ , and so on.



<span id="page-36-1"></span>The filter architecture not only allows the interpolation filter pass bands to be centered in the middle of the input Nyquist zones (as explained in this section), but also allows the possibility of a  $3 \times f_{\text{DAC}}/8$  modulation mode when interpolating by 8. With all of these filter combinations, a carrier of given bandwidth can be placed anywhere in the spectrum and fall into a possible pass band of the interpolation filters. The possible bandwidths accessible with the filter architecture are shown i[n Figure 69 a](#page-36-2)nd [Figure 70.](#page-36-3) Note that the shifted and nonshifted filter modes are all accessible by programming the filter mode for a particular interpolation rate.



<span id="page-36-2"></span>Figure 69. Nonshifted Bandwidths Accessible with the Filter Architecture

### Data Sheet **AD9776A/AD9778A/AD9779A**



<span id="page-36-3"></span>Figure 70. Shifted Bandwidths Accessible with the Filter Architecture

With this filter architecture, a signal placed anywhere in the spectrum is possible. However, the signal bandwidth is limited by the input sample rate of the DAC and the specific placement of the carrier in the spectrum. The bandwidth restriction resulting from the combination of filter response and input sample rate is often referred to as the synthesis bandwidth, because this is the largest bandwidth that the DAC can synthesize.

The maximum bandwidth condition exists if the carrier is placed directly in the center of one of the filter pass bands. In this case, the total 0.1 dB bandwidth of the interpolation filters is equal to  $0.8 \times$  f<sub>DATA</sub>. As [Table 19 s](#page-35-0)hows, the synthesis bandwidth as a fraction of the DAC output sample rate drops by a factor of 2 for every doubling of interpolation rate. The minimum bandwidth condition exists, for example, if a carrier is placed at  $0.25 \times f_{DATA}$ . In this situation, if the nonshifted filter response is enabled, the high end of the filter response cuts off at  $0.4 \times$  f<sub>DATA</sub>, thus limiting the high end of the signal bandwidth. If the shifted filter response is instead enabled, then the low end of the filter response cuts off at  $0.1 \times$  f<sub>DATA</sub>, thus limiting the low end of the signal bandwidth. The minimum bandwidth specification that applies for a carrier at  $0.25 \times f_{\text{DATA}}$  is therefore  $0.3 \times$ f<sub>DATA</sub>. The minimum bandwidth behavior is repeated over the spectrum for carriers placed at  $(\pm n \pm 0.25) \times$  f<sub>DATA</sub>, where n is any integer.

#### **Digital Modulation**

The digital quadrature modulation occurs within the interpolation filter. The modulation shifts the frequency spectrum of the incoming data by the frequency offset selected. The frequency offsets available are multiples of the input data rate. The modulation is equivalent to multiplying the quadrature input signal by a complex carrier signal, C(t), of the following form:

$$
C(t) = \cos(\omega_c t) + j \sin(\omega_c t)
$$

As shown in [Table 20,](#page-37-1) the mixing functions of most of the modes result in cross-coupling of samples between the I and Q channels. The I and Q channels only operate independently with the fs/2 mode. This means that real modulation using both the I and Q DAC outputs can only be done in the fs/2 mode. All other modulation modes require complex input data and produce complex output signals.

### <span id="page-37-1"></span>**Table 20. Modulation Mixing Sequences**



### <span id="page-37-0"></span>**INVERSE SINC FILTER**

The inverse sinc filter is implemented as a nine-tap FIR filter. It is designed to provide less than ±0.05 dB pass-band ripple up to a frequency of  $0.4 \times$  f<sub>DATA</sub>. To provide the necessary gain at the upper end of the pass band, the inverse sinc filter has an intrinsic insertion loss of 3.4 dB. The transfer function is shown in [Figure 71](#page-37-2) and the tap coefficients are given in [Table 21.](#page-37-3)

#### <span id="page-37-3"></span>**Table 21. Inverse Sinc Filter**



The inverse sinc filter is disabled by default. It can be enabled by setting the inverse sinc enable bit (Bit 3) in Register 0x02.



<span id="page-37-2"></span>*Figure 71. Transfer Function of Inverse Sinc Filter with the DAC sin(x)/x Output*

## <span id="page-38-0"></span>SOURCING THE DAC SAMPLE CLOCK

The AD9776A/AD9778A/AD9779A offer two modes of sourcing the DAC sample clock (DACCLK). The first mode employs an on-chip clock multiplier that accepts a reference clock operating at the lower input frequency, most commonly the data input frequency. The on-chip PLL then multiplies the reference clock up to a higher frequency, which can then be used to generate all of the internal clocks required by the DAC. The clock multiplier provides a high quality clock that meets the performance requirements of most applications. Using the on-chip clock multiplier removes the burden of generating and distributing the high speed DACCLK at the board level. The second mode bypasses the clock multiplier circuitry and allows DACCLK to be directly sourced through the REFCLK pins. This mode enables the user to source a very high quality input clock directly to the DAC core. Sourcing the DACCLK directly through the REFCLK pins may be necessary in demanding applications that require the lowest possible DAC output noise at higher output frequencies.

In either case (that is, using the on-chip clock multiplier or sourcing the DACCLK directly though the REFCLK pins), it is necessary that the REFCLK signal have low jitter to maximize the DAC noise performance.

### <span id="page-38-1"></span>**DIRECT CLOCKING**

When the PLL is disabled (Register 0x09, Bit  $7 = 0$ ), the REFCLK input is used directly as the DAC sample clock (DACCLK). The frequency of REFCLK needs to be the input data rate multiplied by the interpolation factor (and by an additional factor of 2 if zero stuffing is enabled).

### <span id="page-38-2"></span>**CLOCK MULTIPLICATION**

When the PLL is enabled (Register 0x09, Bit  $7 = 1$ ), the clock multiplication circuit generates the DAC sample clock from the lower rate REFCLK input. The functional diagram of the clock multiplier is shown in Figure 72.



Figure 72. Clock Multiplier Circuit

The clock multiplier circuit operates such that the VCO outputs a frequency, f<sub>VCO</sub>, equal to the REFCLK input signal frequency multiplied by  $N1 \times N2$ .

$$
f_{VCO} = f_{REFCLK} \times (N1 \times N2)
$$

The DAC sample clock frequency, fDACCLK, is equal to

 $f_{DACCLK} = f_{REFCLK} \times N2$ 

When the PLL is enabled, the maximum input clock frequency fREFCLK is 250 MHz. The values of N1 and N2 must be chosen to keep f<sub>VCO</sub> in the optimal operating range of 1.0 GHz to 2.0 GHz. Once the VCO output frequency is known, the correct PLL band select (Register 0x08, Bits[7:2]) value can be chosen.

### <span id="page-38-3"></span>**PLL Bias Settings**

There are three bias settings for the PLL circuitry that should be programmed to their nominal values. The PLL values shown in [Table 22 a](#page-38-4)re the recommended settings for these parameters.

#### <span id="page-38-4"></span>**Table 22. PLL Settings**



The PLL loop bandwidth variable configures the bandwidth of the PLL loop filter. A setting of 00000 configures the bandwidth to be approximately 1 MHz. A setting of 11111 configures the bandwidth to be approximately 10 MHz. The optimal value of 01111 sets the loop bandwidth to be approximately 3 MHz.

### **Configuring the PLL Band Select Value**

The PLL VCO has a valid operating range from approximately 1.0 GHz to 2.0 GHz. This range is covered in 63 overlapping frequency bands, as shown i[n Table 23.](#page-39-0) For any desired VCO output frequency, there are multiple valid PLL band select values. It is important to note that the data shown in [Table 23 i](#page-39-0)s for a typical device. Device-to-device variations can shift the actual VCO output frequency range by 30 MHz to 40 MHz. In addition, the VCO output frequency varies as a function of temperature. Therefore, it is required that the optimal PLL band select value be determined for each individual device at a particular operating temperature.

The device has an automatic PLL band select feature on chip. When this feature is enabled, the device determines the optimal PLL band setting for the device at the given temperature. This setting holds for a ±60°C temperature swing in ambient temperature. If the device is operated in an environment that experiences a larger temperature swing, an offset should be applied to the automatically selected PLL band.

### <span id="page-39-0"></span>**Table 23. Typical VCO Frequency Range vs. PLL Band Select Value**



### *Configuring PLL Band Select with Temperature Sensing*

The following procedure outlines a method for setting the PLL band select value for a device operating at a particular temperature that holds for a change in ambient temperature over the total −40°C to +85°C operating range of the device without further user intervention. Note that REFCLK must be applied to the device during this procedure.

- 1. Program the values of N1 (Register 0x09, Bits[6:5]) and N2 (Register 0x09, Bits[4:3]), along with the PLL settings shown in Table 22.
- 2. Set the PLL band (Register 0x08, Bits[7:2]) to 63 to enable PLL auto mode.
- 3. Wait for the PLL\_LOCK pin or the PLL lock indicator (Register 0x00, Bit 1) to go high. This should occur within 5 ms.
- 4. Read back the 6-bit PLL band (Register 0x08, Bits[7:2]).
- 5. Based on the temperature when the PLL auto band select is performed, set the PLL band indicated in either [Table 24](#page-40-0) or [Table 25](#page-40-1) by rewriting the readback values into the PLL Band Select parameter (Register 0x08, Bits[7:2]).

This procedure requires temperature sensing upon start-up or reset of the device to optimally choose the PLL band select value that holds over the entire operating temperature range. If the optimal band is in the range of 0 to 31 (lower VCO frequency), refer t[o Table 24.](#page-40-0)

### <span id="page-40-0"></span>**Table 24. Setting Optimal PLL Band, When Band Is in the Lower Range (0 to 31)**



If the optimal band is in the range of 32 to 62 (higher VCO frequency), refer to [Table 25.](#page-40-1)

### <span id="page-40-1"></span>**Table 25. Setting Optimal PLL Band, When Band Is in the Higher Range (32 to 62)**



### *Known Temperature Calibration with Memory*

If temperature sensing is not available in the system, a factory calibration at a known temperature is another method for guaranteeing lock over temperature. Factory calibration can be performed as follows:

- 1. Program the values of N1 (Register 0x09, Bits[6:5]) and N2 (Register 0x09, Bits[4:3]), along with the PLL settings shown in Table 22.
- 2. Set the PLL band (Register 0x08, Bits[7:2]) to 63 to enable PLL auto mode.
- 3. Wait for the PLL\_LOCK pin or the PLL lock indicator (Register 0x00, Bit 1) to go high. This should occur within 5 ms.
- 4. Read back the 6-bit PLL band (Register 0x08, Bits[7:2]).
- 5. Based on the temperature when the PLL auto band select is performed, store into nonvolatile memory the PLL band indicated in eithe[r Table 24](#page-40-0) o[r Table 25.](#page-40-1) On system powerup or restart, load the stored PLL band value into the PLL band select parameter (Register 0x08, Bits[7:2]).

### *Set-and-Forget Device Option*

If the PLL band select configuration methods described in the previous sections cannot be implemented in a particular system, there may be a screened device option that can satisfy the system requirements. This allows the user to preload a specific PLL band select value for all devices that holds over temperature. Example REFCLK and VCO frequencies are shown in [Table 26.](#page-40-2)



### <span id="page-40-2"></span>**Table 26. Typical VCO Frequency Range vs. PLL Band Select Value**

### <span id="page-41-0"></span>**DRIVING THE REFCLK INPUT**

The REFCLK input requires a low jitter differential drive signal. The signal level can range from 400 mV p-p differential to 1.6 V p-p differential centered about a 400 mV input commonmode voltage. Looking at the single-ended inputs, REFCLK+ or REFCLK−, each input pin can safely swing from 200 mV p-p to 800 mV p-p about the 400 mV common-mode voltage. Although these input levels are not directly LVDS compatible, REFCLK can be driven by an offset ac-coupled LVDS signal, as shown in [Figure 73.](#page-41-1)



<span id="page-41-1"></span>If a clean sine clock is available, it can be transformer-coupled to REFCLK, as shown in [Figure 73.](#page-41-1) Use of a CMOS or TTL clock is also acceptable for lower sample rates. It can be routed through a CMOS to LVDS translator, and then ac-coupled as described in this section. Alternatively, it can be transformercoupled and clamped, as shown in [Figure 74.](#page-41-2)



*Figure 74. TTL or CMOS REFCLK Drive Circuit*

<span id="page-41-2"></span>A simple bias network for generating  $V_{CM}$  is shown i[n Figure 75.](#page-41-3) It is important to use CVDD18 and CGND for the clock bias circuit. Any noise or other signal that is coupled onto the clock is multiplied by the DAC digital input signal and can degrade DAC performance.



<span id="page-41-3"></span>*Figure 75. REFCLK VCM Generator Circuit*

### <span id="page-42-1"></span>FULL-SCALE CURRENT GENERATION **INTERNAL REFERENCE**

<span id="page-42-0"></span>Full-scale current on the I DAC and Q DAC can be set from 8.66 mA to 31.66 mA. Initially, the 1.2 V band gap reference is used to set up a current in an external resistor connected to I120 (Pin 75). A simplified block diagram of the reference circuitry is shown in [Figure 76.](#page-42-2) The recommended value for the external resistor is 10 kΩ, which sets up an IREFERENCE in the resistor of 120 μA, which in turn provides a DAC output full-scale current of 20 mA. Because the gain error is a linear function of this resistor, a high precision resistor improves gain matching to the internal matching specification of the devices. Gain drift over temperature is also affected by this resistor. A resistor with a low temperature coefficient is recommended in applications requiring good gain stability.

Internal current mirrors provide a current-gain scaling, where the I DAC or Q DAC gain is a 10-bit word in the 3-wire interface port register (Register 0x0B, Register 0x0C, Register 0x0F, and Register 0x10). The default value for the DAC gain registers gives an I<sub>FS</sub> of approximately 20 mA. I<sub>FS</sub> is equal to

$$
I_{FS} = \frac{1.2 \text{ V}}{R} \times \left(\frac{27}{12} + \left(\frac{6}{1024} \times DAC \text{ Gain}\right)\right) \times 32
$$

<span id="page-42-2"></span>

# <span id="page-43-0"></span>GAIN AND OFFSET CORRECTION

Analog quadrature modulators make it very easy to realize single sideband radios. However, there are several nonideal aspects of quadrature modulator performance. Among these analog degradations are

- Gain mismatch: The gain in the real and imaginary signal paths of the quadrature modulator may not be matched perfectly. This leads to less than optimal image rejection because the cancellation of the negative frequency image is less than perfect.
- Local oscillator (LO) feedthrough: The quadrature modulator has a finite dc-referred offset, as well as coupling from its LO port to the signal inputs. These can lead to significant spectral spurs at the frequency of the quadrature modulator LO.

The AD9776A/AD9778A/AD9779A have the capability to correct for both of these analog degradations. Note that these degradations drift over temperature; therefore, if close to optimal single sideband performance is desired, a scheme for sensing these degradations over temperature and correcting for them may be necessary.

### <span id="page-43-1"></span>**I/Q CHANNEL GAIN MATCHING**

Gain matching is achieved by adjusting the values in the DAC gain registers. For the I DAC, these values are in the 0x0B and 0x0C I DAC control registers. For the Q DAC, these values are in the 0x0F and 0x10 Q DAC control registers. These are 10-bit values. To perform gain compensation, raise or lower the value of one of these registers by a fixed step size and measure the amplitude of the unwanted image. If the unwanted image is increasing in amplitude, stop the procedure and try the same adjustment on the other DAC control register. Do this until the image rejection cannot be improved through further adjustment of these registers.

It should be noted that LO feedthrough compensation is independent of gain. However, gain compensation can affect the LO compensation because the gain compensation may change the common-mode level of the signal. The dc offset of some modulators is common-mode level dependent. Therefore, it is recommended that the gain adjustment be performed prior to LO compensation.

### <span id="page-43-2"></span>**AUXILIARY DAC OPERATION**

Two auxiliary DACs are provided on the AD9776A/AD9778A/ AD9779A. The full-scale output current on these DACs is derived from the 1.2 V band gap reference and external resistor between the I120 pin and ground. The gain scale from the reference amplifier current (IREFERENCE) to the auxiliary DAC reference current is 16.67 mA with the auxiliary DAC gain set to full

scale (10-bit values, 3-wire interface Register 0x0D and 3-wire interface Register 0x11). This results in a full-scale current of approximately 2 mA for auxiliary DAC1 and auxiliary DAC2.

The auxiliary DAC structure is shown i[n Figure 78.](#page-43-3) Only one of the two output pins of the auxiliary DAC is active at a time. The inactive side goes to a high impedance state (>100 kΩ). The active output pin is chosen by writing to Bit 7 of Register 0x0E and Register 0x12.

The active output can act as either a current source or a current sink. When sourcing current, the output compliance voltage is 0 V to 1.6 V. When sinking current, the output compliance voltage is 0.8 V to 1.6 V. The output pin is chosen to be a current source or current sink by writing to Bit 6 of Register 0x0E and Register 0x12.



<span id="page-43-3"></span>*Figure 78. Auxiliary DAC Source/Sink for AD9776A/AD9778A/AD97779A*

The magnitude of the auxiliary DAC1 current is controlled by the 0x0D and 0x0E auxiliary DAC1 control registers; the magnitude of the auxiliary DAC2 current is controlled by the 0x11 and 0x12 auxiliary DAC2 control registers. These auxiliary DACs have the ability to source or sink current. This is programmable via Bit 6 in either auxiliary DAC control register. The choice of sinking or sourcing should be made at circuit design time. There is no advantage to switching between current source or current sink once the circuit is in place.

The auxiliary DACs can be used for LO cancellation when the DAC output is followed by a quadrature modulator. This LO feedthrough is caused by the input-referred dc offset voltage of the quadrature modulator (and the DAC output offset voltage mismatch) and may degrade system performance.

Typical DAC-to-quadrature modulator interfaces are shown in [Figure 79.](#page-44-2) Often, the input common-mode voltage for the modulator is much higher than the output compliance range of the DAC, making ac coupling or a dc level shift necessary. If the required common-mode input voltage on the quadrature modulator matches that of the DAC, then the dc shown i[n Figure 79](#page-44-2) can be used. A low-pass or band-pass passive filter is recommended when spurious signals from the DAC (distortion and DAC images) at the quadrature modulator inputs may affect the system performance. Placing the filter at the location shown i[n Figure 79](#page-44-2) allows easy design of the filter because the source and load impedances can easily be designed close to 50  $\Omega$ .



Figure 79. Typical Use of Auxiliary DACs AC Coupling to Quadrature Modulator

### <span id="page-44-2"></span><span id="page-44-0"></span>**LO FEEDTHROUGH COMPENSATION**

The LO feedthrough compensation is the most complex of all three operations. This is due to the structure of the offset auxiliary DACs, as shown in [Figure 78.](#page-43-3) To achieve LO feedthrough compensation in a circuit, each of four outputs of these auxiliary DACs can be connected through a 500  $\Omega$  resistor to ground and through a 250  $\Omega$  resistor to one of the four quadrature modulator signal inputs. The purpose of these connections is to drive a very small amount of current into the nodes at the quadrature modulator inputs, therefore adding a slight dc bias to one of the quadrature modulator signal inputs.

To achieve LO feedthrough compensation, the user should start with the default conditions of the auxiliary DAC sign registers, and then increment the magnitude of one or the other auxiliary DAC output currents. While this is being done, the amplitude of the LO feedthrough at the quadrature modulator output should be sensed. If the LO feedthrough amplitude increases, try either changing the sign of the auxiliary DAC being adjusted or adjusting the output current of the other auxiliary DAC. It may take practice before an effective algorithm is achieved.

Using the AD9776A/AD9778A/AD9779A evaluation board, the LO feedthrough can typically be adjusted down to the noise floor, although this is not stable over temperature.

# Data Sheet **AD9776A/AD9778A/AD9779A**

### <span id="page-44-1"></span>**RESULTS OF GAIN AND OFFSET CORRECTION**

The results of gain and offset correction can be seen i[n Figure 80](#page-44-3)  an[d Figure 81.](#page-44-4) [Figure 80](#page-44-3) shows the output spectrum of the quadrature demodulator before gain and offset correction[. Figure 81](#page-44-4)  shows the output spectrum after correction. The LO feedthrough spur at 2.1 GHz has been suppressed to the noise level. This result can be achieved by applying the correction, but the correction needs to be repeated after a large change in temperature.

Note that the gain matching improved the negative frequency image rejection, but there is still a significant image present. The remaining image is now due to phase mismatch in the quadrature modulator. Phase mismatch can be distinguished from gain mismatch by the shape of the image. Note that the image in [Figure 80 i](#page-44-3)s relatively flat and the image i[n Figure 81](#page-44-4)  slopes down with frequency. Phase mismatch is frequency dependent, so an image dominated by phase mismatch has this sloping characteristic.



<span id="page-44-3"></span>Figure 80. AD9779A and ADL5372 with a Multitone Signal at 2.1 GHz, No Gain or LO Compensation



<span id="page-44-4"></span>Figure 81. AD9779A and ADL5372 with a Multitone Signal at 2.1 GHz, Gain and LO Compensation Optimized

### <span id="page-45-3"></span>INPUT DATA PORTS

The AD9776A/AD9778A/AD9779A can operate in two data input modes: dual port mode and single port mode. For the default dual port mode (single port bit  $= 0$ ), each DAC receives data from a dedicated input port. In single port mode (single port bit = 1), both DACs receive data from Port 1. In single port mode, DAC1 and DAC2 data is interleaved, and the TXENABLE input is used to steer data to the intended DAC. In dual port mode, the TXENABLE input is used to power down the digital data path.

In dual port mode, the data must be delivered at the input data rate. In single port mode, data must be delivered at twice the input data rate of each DAC. Because the data inputs function up to a maximum of 300 MSPS, it is practical to operate with input data rates up to 150 MHz per DAC in single port mode.

In dual port and single port modes, a data clock output (DATACLK) signal is available as a fixed time base with which to drive data from an FPGA or other data source. This output signal operates at the input data rate.

### <span id="page-45-0"></span>**SINGLE PORT MODE**

In single port mode, data for both DACs is received on the Port 1 input bus (P1D[15:0]). I and Q data samples are interleaved and are sampled on the rising edges of DATACLK. Along with the data, a framing signal must be supplied on the TXENABLE input (Pin 39), which steers incoming data to its respective DAC. When TXENABLE is high, the corresponding data-word is sent to the I DAC. When TXENABLE is low, the corresponding data is sent to the Q DAC. The timing of the digital interface in interleaved mode is shown i[n Figure 83.](#page-45-4)

The Q first bit (Register 0x02, Bit 0) controls the pairing order of the input data. With the Q first bit set to the default of 0, the I-Q pairing sent to the DACs is the two input data-words corresponding to TXENABLE low followed by TXENABLE high. With the Q first bit set to 1, the I-Q pairing sent to the DACs is the two input data-words corresponding to TXENABLE high, followed by TXENABLE low. Note that with either order pairing, the data sent with TXENABLE high is directed to the I DAC, and the data sent with TXENABLE low is directed to the Q DAC.

### <span id="page-45-1"></span>**DUAL PORT MODE**

In dual port mode, data for each DAC is received on the respective input bus (P1D[15:0] or P2D[15:0]). I and Q data arrive simultaneously and are sampled on the rising edge of the DATACLK signal. The TXENABLE signal must be high to enable the transmit path.

### <span id="page-45-2"></span>**INPUT DATA REFERENCED TO DATACLK**

The simplest method of interfacing to the AD9776A/AD9778A/ AD9779A is when the input data is referenced to the DATACLK output. The DATACLK output is a buffered version (with some fixed delay) of the internal clock that is used to latch the input data. Therefore, if setup and hold times of the input data with respect to DATACLK are met, the input data is latched correctly. Detailed timing diagrams for the single and dual port cases using DATACLK as the timing reference are shown i[n Figure 82.](#page-45-5) 



Figure 82. Input Data Port Timing, Data Referenced to DATACLK

<span id="page-45-5"></span>[Table 28 s](#page-46-1)hows the setup and hold time requirements for the input data over the operating temperature range of the device. Also shown is the keep out window (KOW). The keep out window is the sum of the setup and hold times of the interface. This is the minimum amount of time valid data must be presented to the device to ensure proper sampling.

### **DATACLK Frequency Settings**

The DATACLK signal is derived from the internal DAC sample clock, DACCLK. The frequency of the DATACLK output depends on several programmable settings. Normally, the frequency of DATACLK is equal to the input data rate. The relationship between the frequency of DACCLK and DATACLK is

$$
f_{DATACLK} = \frac{f_{DACCLK}}{IF \times ZS \times SP \times DATACLKDIV}
$$

where the variables *IF*, *ZS*, *SP*, and *DATACLKDIV* have the values shown i[n Table 27.](#page-46-2)

<span id="page-45-4"></span>

Figure 83. Single Port Mode Digital Interface Timing

The DATACLKDIV only affects the DATACLK output frequency, not the frequency of the data sampling clock. To maintain an fDATACLK frequency that samples the input data that remains consistent with the expected data rate, DATACLKDIV should be set to 00.

<span id="page-46-2"></span>**Table 27. DACCLK to DATACLK Divisor Values**

|            |                                                                   |                 | <b>Address</b> |  |
|------------|-------------------------------------------------------------------|-----------------|----------------|--|
| Variable   | Value                                                             | <b>Register</b> | <b>Bit</b>     |  |
| IF         | Interpolation factor (1, 2, 4,<br>or $8)$                         | 0x01            | [7:6]          |  |
| 75         | 1, if zero stuffing is disabled<br>2, if zero stuffing is enabled | 0x01            | [0]            |  |
| SP         | 0.5, if single port is enabled<br>1, if dual port is selected     | 0x02            | [6]            |  |
| DATACLKDIV | 1, 2, or 4                                                        | 0x03            | [5:4]          |  |

### <span id="page-46-0"></span>**INPUT DATA REFERENCED TO REFCLK**

In some systems, it may be more convenient to use the REFCLK input than the DATACLK output as the input data timing reference. If the frequency of DACCLK is equal to the frequency of the data input (without interpolation), then the data with respect to REFCLK± timing specifications in Table 28 apply directly without further considerations. If the frequency of DACCLK is greater than the frequency of the input data, a divider is used to generate the DATACLK output (and the internal data sampling clock). This divider creates a phase ambiguity between REFCLK and DATACLK, which results in uncertainty in the sampling time. To establish fixed setup and hold times of the data interface, this phase ambiguity must be eliminated.

To eliminate the phase ambiguity, the SYNC\_I input pins (Pin 13 and Pin 14) must be used to force the data to be sampled on a specific REFCLK edge. The relationship among REFCLK, SYNC\_I, and input data is shown i[n Figure 84](#page-46-3) and [Figure 85.](#page-46-4) Therefore, both SYNC\_I and data must meet the timing in [Table 28](#page-46-1) for reliable data transfer into the device.

# Data Sheet **AD9776A/AD9778A/AD9779A**



<span id="page-46-3"></span>*Figure 84. Input Data Port Timing, Data Referenced to REFCLK, fDACCLK = fREFCLK*

Note that even though the setup and hold times of SYNC\_I are relative to REFCLK, the SYNC\_I input is sampled at the internal DACCLK rate. In the case where the PLL is employed, SYNC I must be asserted to meet the setup time with respect to REFCLK ( $t_{S\_SYNC}$ ), but cannot be asserted prior to the previous rising edge of the internal SYNC\_I sample clock. In other words, the SYNC\_I assert edge has to be placed between its successive keep out windows that replicate at the DACCLK rate, not the REFCLK rate. The valid window for asserting SYNC\_I is shaded gray i[n Figure 85](#page-46-4) for the case where the PLL provides a DACCLK frequency of four times the REFCLK frequency. Thus, the minimum setup time is  $t_{S\_SYNC}$ , and the maximum setup time is  $t_{\text{DACCLK}} - t_{\text{H-SYNC}}$ .



<span id="page-46-4"></span>*Figure 85. Input Data Port Timing, Data Referenced to REFCLK,*   $f_{DACCLK} = f_{REFCLK} \times 4$ 

More details of the synchronization circuitry are found in the [Device Synchronization](#page-48-0) section of this data sheet.



### <span id="page-46-1"></span>**Table 28. Data Timing Specifications vs. Temperature**

### <span id="page-47-0"></span>**OPTIMIZING THE DATA INPUT TIMING**

The AD9776A/AD9778A/AD9779A have on-chip circuitry that enables the user to optimize the input data timing by adjusting the relationship between the DATACLK output and DCLK\_SMP (the internal clock that samples the input data). This optimization is made by a sequence of 3-wire interface register read and write operations. The timing optimization can be done under strict control of the user. This function is only available when the input data is referenced to the DATACLK output.

[Figure 86 s](#page-47-2)hows the circuitry that detects sample timing errors and adjusts the data interface timing. The DCLK\_SMP signal is the internal clock used to latch the input data. Ultimately, it is the rising edge of this signal that needs to be centered in the valid sampling period of the input data. This is accomplished by adjusting the time delay, t<sub>D</sub>, which changes the DATACLK timing and, as a result, the arrival time of the input data with respect to DCLK\_SMP.





<span id="page-47-2"></span>The error detect circuitry works by creating two sets of sampled data (referred to as the margin test data) in addition to the actual sampled data used in the device data path. One set of sampled data is latched before the actual data sampling point. The other set of sampled data is latched after the actual data sampling point. If the margin test data match the actual data, the sampling is considered valid and no error is declared. If there is a mismatch between the actual data and the margin test data, an error is declared.

The Data Timing Margin[3:0] variable determines how much before and after the actual data sampling point the margin test data are latched. Therefore, the data timing margin variable determines how much setup and hold margin the interface needs for the data timing error IRQ to remain inactive (show error free operation). Therefore, the timing error IRQ is set whenever the setup and hold margins drop below the Data Timing Margin[3:0] value and does not necessarily indicate that the data latched into the device is incorrect.

In addition to setting the data timing error IRQ, the data timing error type bit is indicated when an error occurs. The data timing error type bit is set low to indicate a hold error and high to indicate a setup error[. Figure 87 s](#page-47-3)hows a timing diagram of the data interface and the status of the data timing error type bit.



### <span id="page-47-3"></span>**Manual Timing Optimization**

When the device is operating in manual timing optimization mode (Register 0x03, Bit  $7 = 0$ ), the device does not alter the DATACLK Delay[3:0] value from what is programmed by the user. By default, the DATACLK delay enable bit is inactive. This bit must be set high for the DATACLK Delay[3:0] value to be realized. The delay (in absolute time) when programming DATACLK delay between 00000 and 11111 varies from about 700 ps to about 6.5 ns. The typical delays per increment over temperature are shown in [Table 29.](#page-47-1) 

| Table 29. Data Delay Line Typical Delays Over Temperature  |     |                         |       |        |
|------------------------------------------------------------|-----|-------------------------|-------|--------|
| <b>Delav</b>                                               |     | $-40^{\circ}$ C +25°C + | +85°C | l Unit |
| Zero Code Delay (Delay Upon<br><b>Enabling Delay Line)</b> | 630 | 700                     | 740   | ps     |
| Average Unit Delay                                         | 175 | 190                     | 210   | ps     |

<span id="page-47-1"></span>**Table 29. Data Delay Line Typical Delays Over Temperature** 

When the device is placed into manual mode, the error checking logic is activated. If the IRQs are enabled, an interrupt is generated if a setup/hold violation is detected. One error check operation is performed per device configuration. Any change to the Data Timing Margin[3:0] or DATACLK Delay[3:0] values triggers a new error check operation.

# <span id="page-48-0"></span>DEVICE SYNCHRONIZATION

System demands can impose two different requirements for synchronization. Some systems require multiple DACs to be synchronized to each other. This is the case when supporting transmit diversity or beam forming, where multiple antennas are used to transmit a correlated signal. In this case, the DAC outputs need to be phase aligned with each other, but there may not be a requirement for the DAC outputs to be aligned with a system level reference clock. In systems with a time division multiplexing transmit chain, one or more DACs may need to be synchronized with a system level reference clock. The options for synchronizing devices under these two conditions are described in the [Synchronization Logic Overview s](#page-48-1)ection and the [Synchronizing Devices to a System Clock s](#page-49-0)ection.

### <span id="page-48-1"></span>**SYNCHRONIZATION LOGIC OVERVIEW**

[Figure 88 s](#page-48-3)hows the block diagram of the on-chip synchronization logic. The basic operation of the synchronization logic is to generate a single DACCLK-cycle-wide initialization pulse that sets the clock generation state machine logic to a known state. This initialization pulse loads the clock generation state machine with the Clock State[4:0] value as its next state. If the initialization pulse from the synchronization logic is generated properly, it is active for one DACCLK cycle, every 32 DACCLK cycles. Because the clock generation state machine has 32 states operating at the DACCLK rate, every initialization pulse received after the first pulse loads the state in which the state machine is already in, maintaining proper clocking operation of the device.



Figure 88. Synchronization Circuitry Block Diagram

<span id="page-48-3"></span>Nominally, the SYNC\_I input should have one rising edge every 32 clock cycles (or multiple of 32 clock cycles) to maintain proper synchronization. The pulse generation logic can be programmed to suppress outgoing pulses if the incoming SYNC\_I frequency is greater than DACCLK/32. Extra pulses can be suppressed by the ratios listed i[n Table 30.](#page-48-2) The SYNC\_I frequency can be lower than DACCLK/32 as long as output pulses are generated from the pulse generation circuit on a

multiple of 32 DACCLK periods. In any case, the maximum frequency of SYNC I must be less than  $f_{\text{DATACLK}}$ .

<span id="page-48-2"></span>**Table 30. Settings Required to Support Various SYNC\_I Frequencies** 

| . <i>. .</i>                |                                                                         |  |  |
|-----------------------------|-------------------------------------------------------------------------|--|--|
| SYNC I<br><b>Ratio[2:0]</b> | <b>SYNC_I Rising Edges Required for</b><br><b>Synchronization Pulse</b> |  |  |
| 000                         | 1 (default)                                                             |  |  |
| 001                         | 2                                                                       |  |  |
| 010                         | 4                                                                       |  |  |
| 011                         | 8                                                                       |  |  |
| 100                         | 16                                                                      |  |  |
| 101                         | Invalid setting                                                         |  |  |
| 110                         | Invalid setting                                                         |  |  |
| 111                         | Invalid setting                                                         |  |  |

As an example, if a SYNC\_I signal with a frequency of  $f_{DACCLK}/4$ is used, then both 011 and 100 are valid settings for the SYNC\_I Ratio[2:0] value. A setting of 011 results in one initialization pulse being generated every 32 DACCLK cycles, and a setting of 100 results in one initialization pulse being generated every 64 DACCLK cycles. Both cases result in proper device synchronization.

The Clock State[4:0] value is the state to which the clock generation state machine resets upon initialization. By varying this value, the timing of the internal clocks with respect to the SYNC\_I signal can be adjusted. Every increment of the Clock State[4:0] value advances the internal clocks by one DACCLK period.

### **Synchronization Timing Error Detection**

The synchronization logic has error detection circuitry similar to the input data timing. The SYNC\_I Timing Margin[3:0] variable determines how much setup and hold margin the synchronization interface needs for the sync timing error IRQ bit to remain inactive (that is, to indicate error free operation). Therefore, the sync timing error IRQ bit is set whenever the setup and hold margins drop below the SYNC\_I Timing Margin[3:0] value and, therefore, does not necessarily indicate that the SYNC\_I input was latched incorrectly.

When the sync timing error IRQ bit is set, corrective action can be taken to restore timing margin. One course of action is to temporarily reduce the timing margin until the sync timing error IRQ is cleared. Then, increase the SYNC\_I delay by two increments and check whether the timing margin has increased or decreased. If it has increased, continue incrementing the value of SYNC\_I delay until the margin is maximized. However, if incrementing the SYNC\_I delay reduced the timing margin, then the delay should be reduced until the timing margin is optimized.

### <span id="page-49-0"></span>**SYNCHRONIZING DEVICES TO A SYSTEM CLOCK**

The AD9776A/AD9778A/AD9779A offer a pulse mode synchronization scheme (see [Figure 89\)](#page-49-2) to align the DAC outputs of multiple devices within a system to the same DACCLK edge. The internal clocks are synchronized by providing either a onetime pulse or a periodic signal to the SYNC\_I inputs (SYNC\_I+, SYNC\_I−). The SYNC\_I signal is sampled by the internal DACCLK sample rate clock.

The SYNC I input frequency has the following constraint:

 $f_{SYNC\_I} \leq f_{DATA}$ 

When the internal clocks are synchronized, the data-sampling clocks between all devices are phase aligned. The data input timing relationships can be referenced to either REFCLK or DATACLK.

For this synchronization scheme, all devices are slave devices, and the system clock generation/distribution chip serves as the master. It is vital that the SYNC\_I signal be distributed between the DACs with low skew. Likewise, the REFCLK signals must be distributed with low skew. Any skew on these signals between the DACs must be accounted for in the timing budget[. Figure 89](#page-49-2)  shows an example clock and synchronization input scheme.

[Figure 90 s](#page-49-3)hows the timing of the SYNC\_I input with respect to the REFCLK input. Note that although the timing is relative to the REFCLK signal, SYNC\_I is sampled at the DACCLK rate. This means that the rising edge of the SYNC\_I signal must occur after the hold time of the preceding DACCLK rising edge, not the preceding REFCLK rising edge.

### <span id="page-49-1"></span>**INTERRUPT REQUEST OPERATION**

The IRQ pin (Pin 71) acts as an alert in the event that the device has a timing error and should be queried (by reading Register 0x19) to determine the exact fault condition. The IRQ pin is an open-drain, active low output. The IRQ pin should be pulled high external to the device. This pin can be tied to the IRQ pins of other devices with open-drain outputs to wire-OR these pins together.

There are two different error flags that can trigger an interrupt request: a data timing error flag or a sync timing error flag. By default, when either or both of these error flags are set, the IRQ pin is active low. Either or both of these error flags can be masked to prevent them from activating an interrupt on the IRQ pin.

The error flags are latched and remain active until the interrupt register, Register 0x19, is either read from or the error flag bits are overwritten.

<span id="page-49-3"></span><span id="page-49-2"></span>

### <span id="page-50-0"></span>POWER DISSIPATION

Figure 91 to [Figure 99](#page-52-1) show the power dissipation of the 1.8 V and 3.3 V digital and clock supplies in single DAC mode and dual DAC mode. In addition to this, the power dissipation/current of the 3.3 V analog supply (mode and speed independent) in single DAC mode is 102 mW/31 mA. In dual DAC mode, this is 182 mW/55 mA. When the PLL is enabled, it adds 50 mA/90 mW to the 1.8 V clock supply.



Figure 91. Total Power Dissipation, I Data Only, Real Mode



Figure 92. Power Dissipation, Digital 1.8 V Supply, I Data Only, Real Mode, Does Not Include Zero Stuffing



Figure 93. Power Dissipation, Clock 1.8 V Supply, I Data Only, Real Mode, Includes Modulation Modes, Does Not Include Zero Stuffing



Figure 94. Power Dissipation, Digital 3.3 V Supply, I Data Only, Real Mode, Includes Modulation Modes and Zero Stuffing



Figure 95. Total Power Dissipation, Dual DAC Mode



Figure 96. Power Dissipation, Digital 1.8 V Supply, I and Q Data, Dual DAC Mode, Does Not Include Zero Stuffing

# <span id="page-51-1"></span>AD9776A/AD9778A/AD9779A absolute the state of the sta



Figure 97. Power Dissipation, Clock 1.8 V Supply, I and Q Data, Dual DAC Mode, Does Not Include Zero Stuffing



Dual DAC Mode



Figure 99. DVDD18 Power Dissipation of Inverse Sinc Filter

### <span id="page-51-0"></span>**POWER-DOWN AND SLEEP MODES**

The AD9776A/AD9778A/AD9779A have a variety of power-down modes; thus, the digital engine, main TxDACs, or auxiliary DACs can be powered down individually or together. Via the 3-wire interface port, the main TxDACs can be placed in sleep or powerdown mode. In sleep mode, the TxDAC output is turned off, thus reducing power dissipation. The reference remains powered on, however, so that recovery from sleep mode is very fast. With the power-down mode bit set (Register 0x00, Bit 4), all analog and digital circuitry, including the reference, is powered down. The 3-wire interface port remains active in this mode. This mode offers more substantial power savings than sleep mode, but the turn-on time is much longer. The auxiliary DACs also have the capability to be programmed into sleep mode via the 3-wire interface port. The auto power-down enable bit (Register 0x00, Bit 3) controls the power-down function for the digital section of the devices. The auto power-down function works in conjunction with the TXENABLE pin (Pin 39); see [Table 31 f](#page-51-2)or details.

<span id="page-51-2"></span>



06452-084

### <span id="page-52-1"></span><span id="page-52-0"></span>EVALUATION BOARD OVERVIEW **EVALUATION BOARD OPERATION**

The AD9776A/AD9778A/AD9779A evaluation board is provided to help users quickly become familiar with the operation of the device and to evaluate the device performance. To operate the evaluation board, the user needs a PC, a 5 V power supply, a clock source, and a digital data source. The user also needs a spectrum analyzer or an oscilloscope to observe the DAC output.

The typical evaluation setup is shown in [Figure 100.](#page-52-2) A sine or square wave clock can be used to source the DAC sample clock. The spectral purity of the clock directly affects the device performance. A low noise, low jitter clock source is required.

All necessary connections to the evaluation board are shown in more detail in [Figure 101.](#page-52-3) 

<span id="page-52-2"></span>

<span id="page-52-3"></span>Figure 101. AD9776A/AD9778A/AD9779A Evaluation Board Showing All Connections

The evaluation board comes with software that allows the user to program the on-chip configuration registers. Via the 3-wire interface port, the devices can be programmed into any of its various operating modes. The default software window is shown in [Figure 102.](#page-53-0)

The evaluation board also comes populated with the ADL537x modulator to allow for the evaluation of an RF subsystem. Complete details on the evaluation board and the 3-wire interface software can be downloaded from the Analog Devices website.



<span id="page-53-0"></span>Figure 102. 3-Wire Interface Port Software Window

# Data Sheet **AD9776A/AD9778A/AD9779A**

### <span id="page-54-0"></span>OUTLINE DIMENSIONS



*Figure 103. 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP\_EP] (SV-100-1) Dimensions shown in millimeters*

### <span id="page-54-1"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.

**©2007–2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06452-0-9/17(C)**



www.analog.com

Rev. C | Page 55 of 55



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9