16-Bit 500 kHz Wide Temperature Range Sampling ADC

## FEATURES

16-Bit Resolution
500 kHz Sampling Rate
Differential Linearity Autocalibration
Specified over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Range
SNR 90 dB @ 100 kHz (min)
THD - 88 dB @ 100 kHz (min)
0.0006\% FSR DNL (typ)
0.0015\% FSR INL (typ)

No Missing Codes
$\pm 5, \pm 10 \mathrm{~V}$ Bipolar Input Ranges
Zero Offset Autocalibration

## APPLICATIONS

Medical Imaging
CAT
Magnetic Resonance
Radar
Vibration Analysis
Parametric Measurement Unit (ATE)
Digital Storage Oscilloscopes
Waveform Recorders
Analytical Instruments

## PRODUCT DESCRIPTION

The AD 1385 is a complete $500 \mathrm{kHz}, 16$-bit, sampling analog-to-digital converter contained in a single package. Its differential linearity autocalibration feature allows this high resolution, high speed converter to offer outstanding noise and distortion performance, as well as excellent INL and DNL specifications, over the full military temperature range. Autocalibration effectively eliminates DNL drift over temperature.
The AD 1385 architecture includes a low noise, low distortion track/hold, a three pass digitally corrected subranging ADC, and linearity calibration circuitry. A complete linearity calibration requires only 15 ms . Precision thin-film resistors and a proprietary DAC contribute to the part's outstanding dynamic and static performance.

REV. 0

[^0]FUNCTIONAL BLOCK DIAGRAM


The AD 1385 uses four power supplies, $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$, and an external 10 M Hz clock. Power dissipation is nominally 2.76 W . T wo user selectable bipolar input ranges, $\pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$, are provided. Careful attention to grounding and a single package make it easy to design PCBs to achieve specified performance.
The AD 1385's pinout is nearly identical to that of the AD 1382, a factory calibrated 16 -bit, 500 kHz SADC. Just two additional connections, to enable and monitor autocalibration, are required. This commonality provides an easy upgrade path to extend system performance and operating temperature range.

AD1385-SPECIF|CATONS $\begin{gathered}\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{v}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, 10 \mathrm{MHz} \text { External Clock, }, \text { otherwise noted) }, ~\right.\end{gathered}$

| Parameter | Min | $\begin{aligned} & \text { AD 1385KD } \\ & \text { Typ } \end{aligned}$ | Max | Min | $\begin{gathered} \text { AD 1385TD } \\ \text { Typ } \\ \hline \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION | 16 |  |  | 16 |  |  | Bits |
| ANALOG INPUT Input Ranges Input Impedance | 2.45 | $\frac{ \pm 5, \pm 10}{2.5}$ | 2.55 | 2.45 | $\frac{ \pm 5, \pm 10}{2.5}$ | 2.55 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| TRANSFER CHARACTERISTICS <br> (Combined ADC/Track/H old) <br> Integral Nonlinearity ${ }^{1,2}, \mathrm{~T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Differential N onlinearity ${ }^{1}$ <br> Drift, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {MAX }}$ <br> M issing Codes, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> G ain Error ${ }^{4}$ <br> Drift, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Bipolar Zero ${ }^{4}$ <br> Drift, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> PSRR <br> N oise |  | $\begin{aligned} & \pm 0.0015 \\ & \pm 0.0006 \\ & 0.3 \\ & \\ & \pm 0.05 \\ & 8 \\ & \pm 0.05 \\ & 5 \\ & \pm 0.006 \\ & 70 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 0.0015 \\ & \\ & \text { None } \\ & \pm 0.15 \\ & 15 \\ & \pm 0.10 \\ & 15 \\ & \pm 0.10 \end{aligned}$ |  | $\begin{aligned} & \pm 0.0015 \\ & \pm 0.0006 \\ & 0.3 \\ & \pm 0.05 \\ & 8 \\ & \pm 0.05 \\ & 5 \\ & \pm 0.006 \\ & 70 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 0.0015 \\ & \\ & \text { N one } \\ & \pm 0.15 \\ & 15 \\ & \pm 0.10 \\ & 15 \\ & \pm 0.10 \end{aligned}$ | \% FSR ${ }^{3}$ <br> \% FSR <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \% FSR <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \% FSR <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \% FSR/N <br> $\mu \mathrm{V}$ rms |
| DYNAMIC CHARACTERISTICS² <br> $\pm 5 \mathrm{VFSR}^{\mathrm{V}} \mathrm{V}_{\text {IN }}=-0.4 \mathrm{~dB}, \mathrm{~T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Sample Rate Signal-to-N oise Ratio ${ }^{5}$ $\begin{aligned} & f=5 \mathrm{kHz} \\ & f=100 \mathrm{kHz} \\ & f=200 \mathrm{kHz} \end{aligned}$ <br> Peak Distortion $\begin{aligned} & f=5 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=200 \mathrm{kHz} \end{aligned}$ <br> Total Harmonic Distortion ${ }^{6}$ $\begin{aligned} & f=5 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=200 \mathrm{kHz} \end{aligned}$ | 90 <br> 90 <br> 88 <br> -90 <br> -88 <br> -82 <br> -90 <br> -88 <br> -82 | $\begin{aligned} & 93 \\ & 92 \\ & 91 \\ & -107 \\ & -95 \\ & -88 \\ & -105 \\ & -95 \\ & -88 \\ & \hline \end{aligned}$ | 500 | 90 90 <br> 88 <br> -90 <br> -88 <br> $-82$ <br> -90 <br> -88 <br> -82 | $\begin{aligned} & 93 \\ & 92 \\ & 91 \\ & -107 \\ & -95 \\ & -88 \\ & -105 \\ & -95 \\ & -88 \\ & \hline \end{aligned}$ | 500 | kHz <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| ```DYNAMIC CHARACTERISTICS \({ }^{2}\) \(\pm 10 \mathrm{~V}\) FSR, \(\mathrm{V}_{\text {IN }}=-0.4 \mathrm{~dB}, \mathrm{~T}_{\text {MIN }}\) to \(\mathrm{T}_{\text {MAX }}\) Sample Rate Signal-to-N oise Ratio \({ }^{5}\) \(\mathrm{f}=5 \mathrm{kHz}\) \(\mathrm{f}=100 \mathrm{kHz}\) \(\mathrm{f}=200 \mathrm{kHz}\) Peak Distortion \(\mathrm{f}=5 \mathrm{kHz}\) \(\mathrm{f}=100 \mathrm{kHz}\) \(\mathrm{f}=200 \mathrm{kHz}\) Total Harmonic Distortion \({ }^{6}\) \(\mathrm{f}=5 \mathrm{kHz}\) \(\mathrm{f}=100 \mathrm{kHz}\) \(\mathrm{f}=200 \mathrm{kHz}\)``` | $\begin{aligned} & 90 \\ & 90 \\ & 88 \\ & -90 \\ & -80 \\ & -74 \\ & -90 \\ & -80 \\ & -74 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 94 \\ & 93 \\ & -108 \\ & -87 \\ & -82 \\ & -105 \\ & -87 \\ & -82 \\ & \hline \end{aligned}$ | 500 | $\begin{aligned} & 90 \\ & 90 \\ & 88 \\ & -90 \\ & -80 \\ & -74 \\ & -90 \\ & -80 \\ & -74 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 94 \\ & 93 \\ & -108 \\ & -87 \\ & -82 \\ & -105 \\ & -87 \\ & -82 \\ & \hline \end{aligned}$ | 500 | kHz <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| DIGITAL IN PUTS <br> Input Voltage <br> $V_{\text {IL }}$ <br> $V_{\text {IH }}$ <br> Input Current <br> Input C apacitance <br> Clock <br> Frequency <br> Duty Cycle <br> A perture D elay ${ }^{7}$ | 2.25 | $\begin{gathered} 2 \\ 2.5-10 \\ 40-60 \\ 7 \end{gathered}$ | $\begin{aligned} & 0.8 \\ & \pm 200 \end{aligned}$ | 2.25 | $\begin{gathered} 2 \\ 2.5-10 \\ 40-60 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.8 \\ & \pm 200 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> pF <br> M Hz <br> \% <br> ns |
| DIGITAL OUTPUTS <br> Output Voltage $V_{O L} @ I_{O L}=3.2 \mathrm{~mA}$ <br> $V_{\text {OH }} @ I_{\text {OH }}=-3.2 \mathrm{~mA}$ <br> Output Capacitance <br> Leakage, Outputs Disabled | 2.4 | $\begin{aligned} & 0.2 \\ & 4.5 \\ & 4 \end{aligned}$ | $0.4$ $\pm 200$ | 2.4 | $\begin{aligned} & 0.2 \\ & 4.5 \\ & 4 \end{aligned}$ | $0.4$ $\pm 200$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{pF} \\ & \mu \mathrm{~A} \end{aligned}$ |

AD1385

| Parameter | Min | $\begin{array}{r} \text { AD } 1385 \\ \mathbf{T y p} \end{array}$ | Max | Min | $\begin{gathered} 13851 \\ \text { Typ } \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CODING | C omplementary Offset Binary or C omplementary T wos C omplement |  |  |  |  |  |  |
| INTERNAL REFERENCE <br> Voltage <br> Current <br> Drift | $\begin{aligned} & 9.990 \\ & 2 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 10.010 \\ & 15 \end{aligned}$ | $\begin{aligned} & 9.990 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & 10.010 \\ & 15 \end{aligned}$ | V mA $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| TEM PERATURE RANGE, CASE Specified Storage | $\begin{aligned} & 0 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +70 \\ & +150 \end{aligned}$ | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +125 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER REQUIREMENTS <br> Specified Operating Range $\begin{aligned} & \pm V_{S} \\ & +V_{D D} \\ & -V_{S S} \end{aligned}$ <br> C urrent D rains $+V_{S}$ $-V_{S}$ $+V_{D D}$ $-V_{\mathrm{SS}}$ <br> Power Dissipation | $\begin{aligned} & 14.25 \\ & 4.75 \\ & -5.25 \end{aligned}$ | $\begin{aligned} & 52 \\ & 48 \\ & 104 \\ & 148 \\ & 2.76 \end{aligned}$ | $\begin{aligned} & 15.75 \\ & 5.25 \\ & -4.75 \\ & 80 \\ & 75 \\ & 160 \\ & 200 \\ & 4.125 \end{aligned}$ | $\begin{aligned} & 14.25 \\ & 4.75 \\ & -5.25 \end{aligned}$ | $\begin{aligned} & 52 \\ & 48 \\ & 104 \\ & 148 \\ & 2.76 \end{aligned}$ | $\begin{aligned} & 15.75 \\ & 5.25 \\ & -4.75 \\ & 80 \\ & 75 \\ & 160 \\ & 200 \\ & 4.125 \end{aligned}$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> mA <br> Watts |

NOTES
${ }^{1}$ Integral linearity is inferred from FFT s. Differential linearity is derived from histograms.
${ }^{2}$ Performance over temperature is specified at the temperature at which the last calibration was performed.
${ }^{3}$ FSR $=$ Full-Scale Range.
${ }^{4}$ Adjustable to zero.
${ }^{5}$ SN R excludes harmonics 2-9 of the fundamental.
${ }^{6}$ THD includes harmonics 2-9 of the fundamental.
${ }^{7}$ A perture delay is the time from the rising edge on the H old Command Input to the opening of the switch in the $\mathrm{Track} / \mathrm{H}$ old.
Specifications subject to change without notice.

## TIMING SPECIFICATIONS ${ }^{1,2}\left(\mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{00}=+5 \mathrm{~V}, \mathrm{~V}_{55}=-5 \mathrm{~V}\right)$

| Parameter | Design Minimum | Typ | Unit | Description |
| :---: | :---: | :---: | :---: | :---: |
| START COM MAND $\mathrm{t}_{\mathrm{scs}}$ $\mathrm{t}_{\mathrm{SCH}}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ | Setup Time Hold Time |
| $\begin{gathered} \text { AUTOZERO } \\ \mathrm{t}_{\text {AZS }} \\ \mathrm{t}_{\text {AZH }} \\ \hline \end{gathered}$ | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | Setup Time Hold Time |
| DATA VALID $t_{\text {DVS }}$ $\mathrm{t}_{\mathrm{DVH}}$ |  | $\begin{aligned} & 1.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & C P^{3} \\ & C P^{3} \end{aligned}$ | Setup Time <br> Hold T ime |
| $\begin{aligned} & \text { HOLD COMMAND } \\ & t_{H} \\ & t_{D} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 13 \\ & 7 \end{aligned}$ | $\begin{aligned} & C P^{3} \\ & \mathrm{~ns} \end{aligned}$ | Hold Time Delay Time |
| $\begin{aligned} & \text { DATA STROBE } \\ & t_{D S} \\ & t_{D S D} \end{aligned}$ |  | $\begin{aligned} & 2 \\ & 16.5 \end{aligned}$ | $\begin{aligned} & C P^{3} \\ & C P^{3} \end{aligned}$ | Pulse Width Delay |
| CALIBRATE PULSE WIDTH | 20 |  | ns |  |
| CALIBRATION STATUS |  | 15 | ms | Duration |

## NOTES

${ }^{1}$ Refer to Figures 17, 18 and 24.
${ }^{2}$ D esign minimums are derived from worst case design analysis and/or simulation results. T ypical values are based on characterization data. These specifications are not guaranteed or tested.
${ }^{3} \mathrm{~T}$ he time duration for this parameter varies in direct proportion to the width of the Clock Pulse ( $C P$ ).

## AD1385

## ABSOLUTE MAXIMUM RATINGS*

| + $\mathrm{V}_{\text {S }}$ to AGND | 18 V |
| :---: | :---: |
| $-V_{S}$ to AGND | -18 V |

- $V_{S}$ to AGND ...................................................... 78 V

VSS to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 . 7 V
AGND to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 0.3 \mathrm{~V}$
Analog Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm \mathrm{V}_{\mathrm{S}}$
Reference Input . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to +11 V
Digital Inputs . . . . . . . . . . . . . . . . . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Output Short Circuit D uration
Reference 0 utput . . . . . . . . . . . . . . . . . . . . . . . . . . Indefinite
Track/H old Output . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 sec
Digital Outputs . . . . . . . . . . . . . . 1 sec for Any One Output
C ase Temperature (Operating) . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage T emperature . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Stresses greater than those listed under "Absolute $M$ aximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ORDERING GUIDE

| Model | Temperature <br> Range (Case) | Package Option* |
| :--- | :--- | :--- |
| AD 1385K D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | DH -48 A |
| AD 1385T D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | DH -48 A |
| AD 1385T D $/ 883 \mathrm{~B}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | DH -48 A |

*D H-48A = Bottom Brazed Ceramic DIP.

## AD 1385 PIN CONNECTIONS

The AD 1385 is housed in a 48-pin bottom-brazed ceramic bathtub package. T he pinout is as follows:

| Pin | Function | Pin | Function |
| :---: | :---: | :---: | :---: |
| 1 | CLOCK IN | 48 | $\mathrm{V}_{\text {DD } 2}(+5 \mathrm{~V}$ POWER) |
| 2 | POWER GROUND | 47 | POWER GROUND |
| 3 | B1/B9 (M SB) | 46 | $\mathrm{V}_{\text {SS2 }}$ (-5 V POWER) |
| 4 | B2/B10 | 45 | AUTOZERO |
| 5 | B3/B11 | 44 | B1 SELECT |
| 6 | B4/B12 | 43 | POWER GROUND |
| 7 | B5/B13 | 42 | POWER GROUND |
| 8 | B6/B14 | 41 | $\overline{\mathrm{CAL}}$ |
| 9 | B7/B15 | 40 | GAIN ADJUST |
| 10 | B8/B16 (LSB) | 39 | +10 V REFERENCE OUT |
| 11 | $\mathrm{V}_{\text {DD1 }}(+5 \mathrm{~V}$ SIGNAL) | 38 | $-\mathrm{V}_{\text {S1 }}(-15 \mathrm{~V})$ |
| 12 | POWER GROUND | 37 | SIGNAL GROUND |
| 13 | $\mathrm{V}_{\text {SSI }}(-5 \mathrm{~V}$ SIGNAL) | 36 | $+\mathrm{V}_{\text {S1 }}(+15 \mathrm{~V})$ |
| 14 | SIGNAL GROUND | 35 | SIGNAL GROUND |
| 15 | DATA STROBE | 34 | DNC |
| 16 | HI/LO BYTE SELECT | 33 | DNC |
| 17 | $\overline{\text { OE DATA ENABLE }}$ | 32 | +10 V REFERENCE IN |
| 18 | START CONVERT | 31 | $\mathrm{V}_{\text {IN }} \mathrm{B}$ |
| 19 | HOLD COMMAND OUT | 30 | $V_{\text {IN }} A$ |
| 20 | SIGNAL GROUND | 29 | OFFSET ADJUST |
| 21 | $+\mathrm{V}_{\text {S2 }}(+15 \mathrm{~V})$ | 28 | CAL STATUS |
| 22 | HOLD COMMANDIN | 27 | TRACK/HOLD OUT PUT |
| 23 | - $\mathrm{V}_{52}$ (-15 V) | 26 | SIGNAL GROUND |
| 24 | POWER GROUND | 25 | TRACK/HOLD INPUT |

DNC = DO NOT CONNECT.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD 1385 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 1. Spurious-Free Range vs. Input Amplitude, $\pm 5 \mathrm{~V}$ Range, 2048-Point FFT, 500 kHz Sample Rate


Figure 2. Spurious-Free Range vs. Input Amplitude, $\pm 10$ V Range, 2048-Point FFT, 500 kHz Sample Rate


Figure 3. Full-Scale Sine Wave Power Spectral Density, $\pm 5$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 4. Full-Scale Sine Wave Power Spectral Density, $\pm 5 \mathrm{~V}$ Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 5. Full-Scale Sine Wave Power Spectral Density, $\pm 5$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 6. 100 kHz Intermodulation Performance, $\pm 5$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 7. 200 kHz Intermodulation Performance, $\pm 5 \mathrm{~V}$ Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 8. Full-Scale Sine Wave Power Spectral Density, $\pm 10$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 9. Full-Scale Sine Wave Power Spectral Density, $\pm 10$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 10. Full-Scale Sine Wave Power Spectral Density, $\pm 10$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 11. 100 kHz Intermodulation Performance, $\pm 10 \mathrm{~V}$ Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 12. 200 kHz Intermodulation Performance, $\pm 10$ V Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 13. AD1385 Functional Block Diagram

## THEORY OF OPERATION

The AD 1385 performs conversions using a three-pass subranging technique. This proven circuit concept, implemented with state of the art components, allows the AD C, track-hold, and a low noise reference to fit into a single hermetic package, simplifying the task of board design. The T/H and ADC portions of the AD 1385 are distinct circuits with inputs and outputs available on separate pins. This functional division allows greatest application flexibility. The AD 1385's major functional blocks are shown in Figure 13.
The T/H uses a low noise high performance hybrid amplifier and high speed analog switches to achieve precision performance. It operates as an inverting amplifier during Track mode. Summing junction switch S1 disconnects the analog input to place the circuit into H old mode; the amplifier's output stays constant because the dc path to its inverting input is broken. S1 also grounds the junction of R1 and R2 to minimize signal feedthrough. Pedestal is independent of the analog input level because all switching is done near ground. This ensures very low nonlinearity and distortion.
A precision Reference DAC and an 8-bit flash ADC form the heart of the AD 1385's subranging design. High speed amplifiers combine the analog input and DAC output to produce the voltages encoded by the flash ADC during each pass. A logic array provides all necessary timing, control, and computation.
The first rising clock edge after Start C onvert goes high begins the conversion (provided the previous conversion is complete). The H old Command goes high and switches the T/H into hold. The held signal from the T/H goes through S2, S3, and Error Amp 2 to the flash ADC. During this pass Error Amp 2 actually attenuates the ADC input to keep the voltage within the flash ADC's input range. The flash ADC is strobed after a 100 ns settling period. T he 8-bit result is saved in the logic array and is routed to the M SBs of the Reference DAC.
Error Amp 1 amplifies the difference between the Reference DAC output and the held input signal during the second pass.

S4 routes this error signal to the flash ADC, which is strobed a second time after Error Amp 1 has settled. The new 8 -bit result is used to correct the previous result, increasing the accuracy of this intermediate answer to 13-bit precision. Following this the R eference DAC is updated.
Both error amplifiers are active during the third pass. S 2 is closed, allowing Error Amp 2 to amplify Error Amp 1's output. S3 now brings Error Amp 2's output to the flash ADC. The flash ADC is strobed a final time after the DAC and both error amplifiers have settled. The logic array combines the data from the third flash conversion with the earlier 13-bit word to produce the final 16 -bit result. The T/H is returned to track mode, and Error Amp 2 is reconnected as an attenuator 50 ns after the completion of the third flash conversion to prepare for the next conversion.
The output data are placed on the data bus in two 8-bit bytes to be read by the host system. The D ata Strobe output synchronizes the data transfer by providing a rising edge for the first byte and a falling edge for the second byte. The Hi/L o Byte Select input allows the user to choose which data byte is presented first. B1 Select sets the polarity of the M SB to provide either complementary twos complement or complementary offset binary data.
The AD 1385's internal linearity calibration capability may be used to compensate for shifts in Reference DAC linearity with time and temperature. T he calibration sequence uses the AD 1385's error amplifiers and flash converter to directly measure Reference DAC linearity errors. The routine calculates the C orrections required to each of the Reference DAC's 8 M SBs and stores these in an internal memory; the memory address is determined by the Reference DAC's codes. The RAM data control a Correction DAC whose output is summed with the Reference DAC's output. T ogether the two D AC s provide the 18 -bit linearity required for accurate A/D conversions. Calibration corrects only linearity errors, and has a negligible effect on gain and offset errors. A calibration cycle requires 15 ms and may be initiated at any time (see Autozero).

## CONNECTION AND OPERATION OF THE AD 1385 Analog Input

The analog input should be connected to the T rack/H old Input (Pin 25). T wo pin programmable operating ranges are available: $\pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. Connect the $\mathrm{Track} / \mathrm{H}$ old Output to $\mathrm{V}_{\mathrm{IN}} \mathrm{A}$ and/ or $\mathrm{V}_{\text {IN }} B$ as follows:

| Desired Scale | Connect $V_{\text {IN }}$ A to | Connect $\mathbf{V}_{\text {IN }}$ B to |
| :--- | :--- | :--- |
| $\pm 5 \mathrm{~V}$ | $\mathrm{Track} / \mathrm{H}$ old Output | T rack/H old Output |
| $\pm 10 \mathrm{~V}$ | $\mathrm{Track} / \mathrm{H}$ old Output | Analog Signal G N D |

H armonic distortion is lower when using the $\pm 5 \mathrm{~V}$ range, while noise is lower when using the $\pm 10 \mathrm{~V}$ range.
The AD 1385's noise and distortion performance exceed the capability of most signal sources. M aintaining this performance at the system level requires attention to every detail of grounding, bypassing, and signal sources. A low impedance high bandwidth signal source is essential to achieve low distortion. F ew monolithic amplifiers exist which can maintain signal fidelity at levels comparable with the AD 1385's performance, even at low frequencies. High bandwidth means increased noise and decreased SN R. See T esting the A D 1385 for techniques of achieving the lowest possible noise and distortion.

## Grounding

Proper treatment of the AD 1385's power and ground connections is vital to achieve the best possible system performance. The ideal grounding arrangement is to have a single, solid, low impedance ground plane beneath the device to which all ground and supply bypassing connections are made. This results in the lowest possible ground noise and minimizes undesired interactions between the sensitive circuits inside the AD 1385. A perture uncertainty, for example, can be degraded by noise in Power G round because the H old C ommand signals are referenced to this ground. The digital interface between the AD 1385 and the rest of the user's system is also critical. The following discussion will help in obtaining optimal performance. T hese guidelines are general and apply equally well to other high performance analog and digital circuits.
The AD 1385 must connect to three other parts of the system: the input signal(s), the power supplies, and the digital interface. The system designer must determine the magnitude and type of ground currents and whether they are constant or dynamic. A system block diagram is a valuable aid to understanding how grounds should be connected for good performance. Figure 14 shows recommended ground connections for the AD 1385 in a typical system.


Figure 14. AD1385 Grounding

The AD 1385 has a net ground current of about 40 mA . M ost of this flows in the power grounds. There are also substantial dynamic currents in the power grounds. The signal grounds have primarily low level static (dc) currents. Signal and power grounds are separated inside the hybrid because the resistance and inductance inherent in thick-film construction would cause interactions between ground currents, leading to poor performance. (Remember that an LSB can be as small as $156 \mu \mathrm{~V}$.)
C are must be taken to prevent the AD 1385's ground currents from flowing in the signal ground between the signal source and the AD 1385 if this ground has significant resistance. This is not usually a problem if the signal source is located on the same board as the AD 1385 because the resistance can be made very low through the use of a ground plane.
The signal source's ground and supply currents must be considered when the source and ADC share common power supplies. A ground loop formed by the AD 1385, the signal source, and the power supplies can cause significant errors.
The connection between the AD 1385's ground plane and the system's digital ground is best made away from the AD 1385. This will prevent noisy system ground currents from passing through critical parts of the ADC. In a very noisy environment it may be wise to isolate the entire analog circuit. Figure 14 shows the required isolation provided by a digital buffer. T he buffer can then drive resistive and/or capacitive loads without compromising ground at the ADC. U sing separate isolated supplies for the ADC and signal source will result in a single-point connection between system digital ground and the ADC's ground plane at the digital buffer.

## Power Supplies and Bypassing

The AD 1385 has four sets of power supply pins. These are:

$$
\begin{array}{ll} 
\pm 5 \mathrm{~V} \text { Analog } & \left(\mathrm{V}_{\mathrm{DD} 1} / \mathrm{V}_{S S 1}\right) \\
\pm 15 \mathrm{~V} & \left(+\mathrm{V}_{S 1} /-\mathrm{V}_{S 1}\right) \\
\pm 15 \mathrm{~V} & \left(+\mathrm{V}_{S 2} /-\mathrm{V}_{S 2}\right) \\
\pm 5 \mathrm{~V} \text { Power } & \left(\mathrm{V}_{\mathrm{DD} 2} / \mathrm{V}_{S S}\right)
\end{array}
$$

A single source may be used to supply like voltages (e.g., $\mathrm{V}_{\mathrm{DD1} 1}$, $V_{\text {DD2 }}$ from the same +5 V supply). E ach of the four $\pm 5 \mathrm{~V}$ supply pins should have a distinct low impedance connection to a well-bypassed central source node. This is required because each pin draws large transient currents. These dynamic currents, if passed through a common supply path, would introduce crosstalk and increase the AD 1385's apparent noise. The two sets of $\pm 15 \mathrm{~V}$ supplies need not be split in this fashion.
E very AD 1385 supply pin should be bypassed to the ground plane with a high quality ceramic capacitor of $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$. T his capacitor should be located as close as possible to the AD 1385 to minimize lead lengths. E ach $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {SS }}$ pin must also be bypassed to the ground plane with a $10 \mu \mathrm{~F}$ solid tantalum bypass capacitor located close to the AD 1385. T en microfarad bypass capacitors for $\pm \mathrm{V}_{\text {S2 }}$ (Pins 21 and 23) are also necessary. These power distribution concepts are shown in Figure 15.
All power supplies should be of the linear type. Switching power supplies are not recommended as they can introduce considerable high frequency noise into sensitive analog signal paths, degrading the AD 1385's apparent performance.
Supply pins of equivalent voltage should not be allowed to differ by more than 0.3 V .


Figure 15. Recommended AD1385 Power Distribution. All $10 \mu F$ and $0.01 \mu F$ capacitors must have minimum lead length and be located as close as possible to the bypassed pins. Make all ground connections directly to the groundplane.
If separate ground planes are used for Signal and Power Ground, the supplies should be bypassed as follows:

| Supply | Bypass to |
| :--- | :--- |
| $\pm 5 \mathrm{~V}$ Analog | Signal G round |
| $\pm 15 \mathrm{~V}\left(+\mathrm{V}_{51} /-\mathrm{V}_{\text {s1 }}\right)$ | Signal G round |
| $\pm 15 \mathrm{~V}\left(+\mathrm{V}_{22} /-\mathrm{V}_{52}\right)$ | Power G round |
| $\pm 5 \mathrm{~V}$ Power | Power G round |

C are is also required when using a +5 V powered crystal oscillator to provide the AD 1385 's clock signal. These devices produce considerable supply noise and proper bypassing is essential. The oscillator should be bypassed with both ceramic and solid tantalum capacitors using minimum lead lengths. A $10 \Omega$ resistor in series with the +5 V supply provides additional isolation and low pass filtering of transients produced by the oscillator.

## Reference

The AD 1385 has an excellent internal reference with a typical temperature coefficient of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The Reference Out (Pin 39) is normally connected to Reference In (Pin 32). An external reference may be connected to the reference input if desired. The reference input pin requires negligible current. The reference input voltage should not exceed +11 V and must remain more positive than 0 V . The reference output requires no bypassing and should not be capacitively loaded. If an external reference is used, it must have low noise to avoid degrading the signal to noise ratio of the AD 1385 .
The reference output can source up to 2 mA of static (dc) current without affecting the performance of the AD 1385. By using the AD 1385's internal reference as the system reference, gain error over temperature can be minimized.

## DIGITAL INTERFACES

10 MHz Clock
The AD 1385 requires a stable external clock. A 10 M Hz clock provides a sample rate of 500 kilosamples per second. Since the ADC operates synchronously with this clock, clock phase noise will appear as jitter in the aperture time. Lower clock frequencies may be used, and the sample rate will be reduced proportionately.
Standard TTL and CM OS crystal oscillator modules may be used successfully to generate the required 10 MHz clock signal. These oscillators often create considerable power supply transient noise. The oscillator should be bypassed with both ceramic and solid tantalum capacitors using minimum lead lengths. A $10 \Omega$ resistor in series with the +5 V supply provides additional isolation and low-pass filtering of transients produced by the oscillator. See Figure 16.


Figure 16. Isolating Clock Noise. Bypass Capacitors Should Be Located Close to the Oscillator

T ransmission line effects cannot be ignored when supplying the AD 1385's 10 M Hz clock. The large impedance mismatch between typical PCB traces and the AD 1385's CM OS clock input can give rise to reflections and high frequency transients when the 10 M Hz clock source is located more than a few inches from the AD 1385. This noise can corrupt local ground and cause degradation in the AD 1385's apparent SN R performance. A series termination resistor of $50 \Omega$ to $100 \Omega$, located at the clock source, will usually eliminate this problem.

## START CONVERT (PIN 18)

## Synchronous Operation

The Start C onvert signal acts like the data input of a flip-flop. A conversion begins on the first rising clock edge after Start C onvert goes high (provided setup time requirements are met). T his edge drives H old C ommand O ut high, switching the $\mathrm{T} / \mathrm{H}$ into H old mode. H old C ommand Out (Pin 19) should be connected to H old Command In (Pin 22) for synchronous operation. C ontinuous conversions at a 500 kHz rate may be obtained by holding Start C onvert high. The 10 M Hz clock may be divided down and used to drive the Start C onvert input when a lower conversion rate is desired. This will provide clock-synchronized conversions at the lower rate. Synchronous conversion timing is shown in Figures 17 and 18.
Start C onvert may also be used as a gate to capture data in a time window. The rising and falling edges of Start C onvert define the beginning and end of the window during which conversions are desired.

Some restrictions apply when using a pulse to drive the Start Convert input. Start Convert is ignored during a conversion for seven clock periods after H old C ommand Out goes low to signal the end of a conversion. The state of Start C onvert is sampled on each rising clock edge, beginning with the seventh edge after Hold Command Out goes low, until a logical high is detected.


Figure 17. Start-Convert Controlled Conversion Timing


NOTE A: HOLD COMMAND IN CONNECTED TO HOLD COMMAND OUT
Figure 18. Free Running Conversion Timing

At this point a new conversion will be initiated. The minimum setup and hold times for Start C onvert relative to the rising clock edge are 10 ns. Start C onvert transitions should not be placed in the window which begins 100 ns (one clock period) after the rising edge of H old C ommand O ut and which ends 1300 ns (thirteen clock periods) after this rising edge (see Figure 17). This minimizes internal coupling between Start Convert and sensitive internal circuit nodes.
T ransmission line effects at the Start C onvert input should be considered when designing circuit boards for the AD 1385. A series termination resistor of $50 \Omega$ to $100 \Omega$ is recommended when the source of Start C onvert is more than a few inches away from the AD 1385. T his will control reflections and transients which could otherwise degrade the part's performance.

## Asynchronous Operation

In synchronous operation the T/H is placed into H old mode by the first rising clock edge after Start C onvert goes high. This mode of operation provides maximum rejection of system clock noise. Some applications may require the AD 1385 to operate asynchronously, that is, with the Start C onvert input directly controlling the track-to-hold transition. This may be achieved using a 2-input OR gate connected as shown in Figure 19. The
rising edge of Start Convert places the T/H into Hold mode; the A/D conversion cycle begins with the first rising clock edge after the Start C onvert transition, and Start Convert must remain high during at least one rising clock edge in order to begin the conversion. The width of Start C onvert should be either less than 150 ns or greater than 1400 ns to minimize coupling between the falling edge of Start C onvert and sensitive internal nodes. In asynchronous operation the T/H will remain in Hold


Figure 19. Connecting the AD1385 to Sample the Input Signal Asynchronously from the Clock
mode as long either H old Command Out or Start Convert is high. C are is needed in defining system timing to ensure that the $\mathrm{T} / \mathrm{H}$ has a minimum of 700 ns for signal acquisition before another conversion begins. The minimum width of Start C onvert is 20 ns , the sum of $\mathrm{t}_{\mathrm{SCs}}$ and $\mathrm{t}_{\mathrm{SCH}}$, the minimum setup and hold times.
T ransmission line effects at the Start Convert and Hold Command In inputs should be considered when designing circuit boards for the AD 1385. A series termination resistor of $50 \Omega$ to $100 \Omega$ is recommended when the source of either of these signals is more than a few inches away from the AD 1385. This will control reflections and transients which could otherwise degrade the part's performance.

## Output Data

The output data are multiplexed in two bytes onto an 8-bit data bus. D ata are guaranteed to be stable at the time of the edges of D ata Strobe (Pin 15). Hi/L o Byte Select (Pin 16) controls which byte is presented first. If $\mathrm{Hi} / \mathrm{L}$ o Byte Select is high, then BYTE0 is B9-B16 and BYTE1 is B1-B8. The order of the data bytes is interchanged when $\mathrm{Hi} / \mathrm{Lo}$ o Byte Select is low. BYTE 0 and BYTE 1 are defined in the timing diagram Figure 17. B1 is the most significant bit of the reconstructed 16-bit data.
B1 SELECT (Pin 44) determines whether data is presented in complementary twos complement or complementary offset binary form. Complementary twos complement data is provided when B1 Select is LOW. $\overline{\mathrm{OE}}$ may be used to place the data bus into a high impedance state.
The arithmetic unit in the AD 1385 saturates at all Os or all 1s if the input range is exceeded.

Tablel.

| B1 Select | $\mathbf{0}$ | $\mathbf{1}$ |
| :--- | :--- | :--- |
| D ata Format | Complementary T wos <br> Complement | Complementary Offset <br> Binary |
| -Full-Scale D ata | 7FFFH | FFFFH |
| O V D ata | FFFFH | 8000 H |
| +Full-Scale D ata | 8000 H | 0000 H |

## CALIBRATION (Pins 28 and 41)

C alibration corrects for linearity errors in the Reference DAC arising from internal component mismatches or temperature changes. It has a negligible effect on gain and offset errors, and these should be corrected by other means. The AD 1385 must be calibrated after power-up, and recalibration is recommended whenever the part's temperature has changed by more than $15^{\circ} \mathrm{C}$. Performance degrades gracefully with temperature changes, resulting in small but gradual decreases in SNR and increases in distortion which may be eliminated by recalibration. Calibration codes are stored in internal RAM and are lost when power is removed. Figures 20-22 show the effects of uncalibrated versus calibrated operation.


Figure 20. Full-Scale Power Spectral Density after Powerup at $T_{\text {CASE }}=+25^{\circ} \mathrm{C}$ Without Calibration, $\pm 5 \mathrm{~V}$ Range, 16384-Point FFT, 500 kHz Sample Rate. Compare with Figure 4.


Figure 21. Full-Scale Power Spectral Density at $T_{\text {CASE }}=$ $+125^{\circ} \mathrm{C}$, Calibration Performed at $T_{\text {CASE }}=+25^{\circ} \mathrm{C}, \pm 5 \mathrm{~V}$ Range, 16384-Point FFT, 500 kHz Sample Rate


Figure 22. Same as Figure 21 Following Recalibration at $T_{\text {CASE }}=+125^{\circ} \mathrm{C}$

## AD1385

No external switches or relays are required for calibration and all connections to the AD 1385 may remain in place. The Track/H old is internally isolated from the analog input by analog switches and used as a buffer during the calibration process. Its signal output (Pin 27) must remain connected to the A/D input(s) (Pin 30 and/or Pin 31, as appropriate) for successful calibration. H old Command Out (Pin 19) must also remain connected to Hold Command In (Pin 22), either via direct connection (synchronous sampling) or with an external OR-gate (asynchronous sampling, Figure 19).
A calibration sequence may be initiated at any time by bringing the $\overline{\mathrm{CAL}}$ input (Pin 41) Iow. The calibration request remains pending if a conversion is in process, and calibration begins on the first rising clock edge after the end of that conversion. Calibration begins on the first rising clock edge after $\overline{\mathrm{CAL}}$ is asserted if the AD 1385 is idle when calibration is requested. The minimum pulse width for the CAL input is 20 ns . The $\overline{\mathrm{CAL}}$ input has priority over the Start C onvert signal in all cases.
The CAL Status output (Pin 28) goes high as soon as calibration begins and remains high until the calibration cycle is completed. Pulsing $\overline{\mathrm{CAL}}$ low while CAL Status is high has no effect. A full calibration requires about 15 ms with a 10 M Hz clock and proportionately longer with slower clocks.

C alibration has no effect on the contents of the Autozero register. The apparent zero point may shift a few LSB s as a result of the calibration. Autozero after recalibration will provide the greatest possible accuracy (see A utozero).
The AD 1385 controller allocates 17 clock periods after the conclusion of a calibration cycle for Track/H old recovery and signal acquisition. Activity at the Start C onvert input during this interval is ignored. Figure 23 shows the timing associated with the resumption of synchronous conversions following a calibration cycle.

Start-C onvert should remain low during the calibration period when using asynchronous sampling (Figure 19).


T he $\overline{\text { CAL }}$ input may be held low indefinitely, causing repeated calibration cycles. The AD 1385 will complete the calibration in progress when $\overline{\mathrm{CAL}}$ goes high and will then begin normal conversions after the 17-clock-period delay. T his simplifies the system-level implementation of the power-up reset function.

The AD 1385 requires a 5 minute warmup to reach thermal equilibrium after power is applied, and calibration may drift slightly during this time. Occasional recalibration will provide a slight improvement in distortion and noise performance during warmup.

## AUTOZERO (Pin 45)

The Autozero function may be used to digitally correct internal offsets in the T rack/H old and ADC as well as external offsets. T o use Autozero the T rack/H old input must be connected to a zero reference prior to the zeroing conversion. This connection is external to the AD 1385 and must be provided by the user; the resistance of this connection is not critical but should be less than $1000 \Omega$. An Autozero cycle forces the AD 1385's digital output to indicate exactly zero when its input is at the zero point, nominally 0 V . (This assumes that the complementary twos complement data format is used. Autozero forces the digital output to midscale when the selected data format is complementary offset binary.) Autozero operates by storing the digital result of a zeroing conversion and subtracting it from all subsequent conversion results. This reduces the maximum nonsaturating input of the AD 1385 a small amount at one end of its range depending on the magnitude and polarity of the offset.
T he Autozero feature is enabled by driving the Autozero input (Pin 45) low before a falling edge at the D ata Strobe output. Offset data will be stored on the first rising edge of $D$ ata Strobe after Autozero is brought high; the offset data are also available on the AD 1385's data bus during this D ata Strobe pulse. Autozero operation is illustrated in Figure 24. All subsequent A/D conversions will be digitally corrected by the offset term as long as Autozero remains high. The offset register is cleared when Autozero goes low and the contents of the data output registers will revert to their uncorrected value. Figure 24 shows A utozero timing requirements. Autozero cannot be activated until the first conversion after power-up has been completed.

The Autozero feature may be disabled by keeping Autozero low.

Figure 23. Resumption of Synchronous Conversions Following Completion of Calibration


Figure 24. Autozero Cycle Operation

## GAIN ADJUST (Pin 40)

The internal reference of the AD 1385 may be adjusted by varying the voltage applied to the $G$ ain Adjust pin. The input impedance of this pin is nominally $20 \mathrm{k} \Omega$, with a tolerance of $\pm 20 \%$. A change of 1 V on Pin 40 will change the reference voltage by about 10 mV . The reference may be adjusted by $\pm 150 \mathrm{mV}$ without degrading the AD 1385's performance. T he simplest method of implementing the gain adjust is to connect a potentiometer between the $\pm 15 \mathrm{~V}$ supplies, with the wiper connected to the $G$ ain Adjust pin. $C$ are should be taken to ensure that noise does not enter the ADC through the Gain Adjust pin.


Figure 25a. AD1385 Gain Adjust Circuit

## OFFSET ADJUST (Pin 29)

The ADC's offset voltage may be adjusted by means of a voltage applied to the Offset Adjust pin. The nominal adjustment sensitivity is $0.005 \% \mathrm{FSR} / \mathrm{V}$. The input impedance is $20 \mathrm{k} \Omega$ with a $\pm 20 \%$ tolerance. The simplest way to implement the offset adjust is to connect a potentiometer between the $\pm 15 \mathrm{~V}$ supplies, with the wiper connected to the $O$ ffset Adjust pin. C are should be taken to ensure that noise does not enter the ADC through the Offset Adjust pin.


Figure 25b. AD1385 Offset Adjust Circuit

## APPLICATIONS

## Mounting and Thermal Considerations

The AD 1385's operation is specified over a case temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. C ase temperature in still air is normally about $20^{\circ} \mathrm{C}$ above ambient, and a heat sink and/or air flow is required to guarantee specified performance when high ambient temperatures are expected. A thin heat transfer plate, mounted beneath the package to conduct heat into the ground plane, may be sufficient. This plate may be made of metal provided care is taken to prevent shorting the package pins. An excellent alternative is to use an elastomeric heat conducting material. These materials will conform to the board and to the AD 1385 package to improve heat transfer while reducing mechanical stress. Elastomeric materials normally will not require thermally conductive grease.

## Testing the AD 1385

It is difficult to test the AD 1385 with ordinary test methods because of the part's very low distortion and noise. The number of output codes and the nature of the analog to digital conversion make static tests of performance especially cumbersome. Subranging converters with error correction circuitry can have flaws at any place in their transfer function and all codes must be exercised for a complete test.

Histograms provide a convenient way to measure all codes in a modest amount of time. Even histograms can be slow, when 20 million conversions ( 40 seconds) may be required to achieve statistically valid results.
D ynamic tests based on FFT s are the most powerful. They quantify noise and distortion as a function of input frequency. From them one can infer qualitative integral and differential nonlinearity performance while determining the ADC's specific dynamic performance. FFT s are especially useful for systems which require excellent dynamic response, such as magnetic resonance imaging. They also uncover performance problems that don't show up in static tests of linearity.
The difficulty in doing F FT tests stems from the requirement for ultra pure sine wave inputs at various frequencies over the operating bandwidth of the ADC. Even the best available generators are not capable of supplying signals with sufficiently low noise and low distortion for testing the AD 1385. F ew generators permit phase-locking to the ADC clock. (Phase-locking makes it possible to obtain an integral number of cycles of the input sine wave within the FFT data window, which in turn eliminates the need for windowing functions and the spectral spreading they cause.)
The best generator currently available for this purpose is the Brüel and K jaer M odel 1051 (or 1049). This generator provides a programmable output frequency up to 250 kHz with better than 0.001 Hz resolution. The generator's distortion performance at frequencies below 20 kHz is better than the AD 1385 but degrades at 100 kHz and higher. N oise is a problem at all frequencies, being about -85 dB over the AD 1385's bandwidth. Both noise and distortion can be reduced to acceptable levels with filters. Passive narrow bandwidth filters will reduce harmonic distortion to less than -100 dB . Inductors wound on large pot cores with air gaps can be made quite linear, and with careful winding will provide low loss and low capacitance. Such filters will reduce noise to negligible levels outside their pass band to provide a much better view of actual ADC performance. The effect of aperture jitter, for example, cannot be observed without a filter.
The FFT s shown in Figures 3-12 were produced using these methods. T hese tests are done as a normal part of production testing to guarantee the dynamic performance of the AD 1385.

## Multiplexing and High Impedance Inputs

M ultiplexing the AD 1385's input presents several challenges in component selection. The ON -resistance of most available multiplexers and switches is a function of the applied voltage. This, coupled with the AD 1385's $2.5 \mathrm{k} \Omega$ input resistance, can introduce significant harmonic distortion unless the multiplexer output is buffered. All monolithic switches and multiplexers exhibit this behavior to some extent, with CM OS-based designs generally worse than those using JFET technology.
An acceptable alternative is the D G 180 family produced by Siliconix. These hybrid switches use discrete JFET pass devices to provide an extremely low ON -resistance virtually independent of signal level. C are should be taken to match the switch's common-mode signal capability with operating range desired for the AD 1385. The finite on-resistance of any unbuffered switch driving the AD 1385 will introduce a gain error, and that error may change appreciably over temperature.

## AD1385

Buffering the multiplexer's output will eliminate the problems caused by its ON -resistance. T he choice of buffer depends on the nature of the system's input signals. There are two cases to consider: static inputs and dynamic inputs.
"Static" A pplications
Amplifier noise, CM RR linearity, and settling time are of primary importance when the inputs are low frequency or DC. This is the case in a CAT -scan imager, for example, when signals are produced by integrating photocurrents. $N$ oise limits ultimate system resolution. The AD 1385 has a typical inputreferred noise of $70 \mu \mathrm{~V}$ rms. Buffer noise must be added to this in a root-sum-squares fashion to determine total system noise. A buffer amplifier which adds noise of $18 \mu \mathrm{~V} \mathrm{rms}$, for example, will result in a system noise level of $\left(18^{2}+70^{2}\right)^{1 / 2}=72 \mu \mathrm{~V} \mathrm{rms}$, a negligible increase. D etailed system noise calculations require knowledge of the buffer's noise spectral density and equivalent noise bandwidth. T he AD 1385's equivalent noise bandwidth is 2.2 M Hz . L ow N oise E lectronic D esign (C.D. M otchenbacher and F.C. Fitchen, John Wiley and Sons, N ew Y ork, 1973) provides excellent discussions of noise analysis and calculations.
Buffer amplifier CM RR produces only gain error as long as the value of CM RR is independent of signal level. The size of this "gain error" is directly related to the actual value of CM RR; an amplifier with 60 dB CM RR will create an apparent gain error of $0.1 \%$. The precise value of CM RR is not critical as long as it remains independent of signal level. Any variation in CM RR with input level will introduce nonlinearity. The smaller the value of CM RR (in $d B$ ), the more critical variations in this value become. An amplifier with CM RR ranging from 100 dB to 110 dB over the range of -10 V to +10 V will produce negligible nonlinearity, while an amplifier whose CM RR varies from 60 dB to 70 dB over the same range would be completely unacceptable.
Buffer settling time will affect the system's throughput. The system sample rate can be maintained at 500 kHz provided the buffer's settling time is less than about 1.7 microseconds. The input channel should be switched just after the AD 1385's SH A enters H old mode as indicated by a rising edge at H old Com mand In (Pin 22).
"D ynamic" A pplications
Dynamic applications complicate the choice of buffer amplifier. The amplifier's harmonic distortion performance now becomes as important as its noise, CM RR linearity, and settling behavior. Few manufacturers specify amplifier THD in the noninverting configuration. These specifications, when available, seldom address signals greater than 10 V p-p or frequencies above 1 kHz . It may be necessary to characterize candidate amplifiers from several vendors to find the best fit to the amplitude and frequency requirements of a particular application. Such evaluations are easily performed using a spectrum analyzer. A notch
filter tuned to the fundamental frequency greatly improves measurement resolution. It is also possible to use the AD 1385 as the measuring device by performing FFT s on the output data. R efer to the discussion of signal sources in Testing the A D 1385.

## Unipolar Operation

The AD 1385 does not provide a direct unipolar input capability. U nipolar inputs can be achieved using the circuits of Fig ures 26 and 27. The circuit in $F$ igure 26 is suitable when a low input impedance is acceptable. The AD 845 is an excellent amplifier choice for this application. M ultiplexed applications should use the circuit of Figure 27. The discussions under High Impedance Inputs also apply to amplifier selection for high impedance unipolar operation.


Figure 26. Unipolar-to-Bipolar Conversion (Low Input Impedance)


Figure 27. High Input Impedance Unipolar-to-Bipolar Conversion Circuit

## Data Bus Interface

The AD 1385's data outputs are 4 mA CM OS drivers and are not intended to be connected directly to a system data bus. C harging and discharging a capacitive data bus creates large supply transients and ground spikes which can interfere with the AD 1385's operation and result in erroneous data. R egisters and/or buffers should be used to isolate the AD 1385 from the bus. Buffering devices should be located close to the AD 1385 to minimize the capacitive load presented to the converter's data outputs. Control will be simplified by permanently grounding the AD 1385's $\overline{\mathrm{OE}}$ input when using buffers. A schematic of a typical 16-bit bus interface is shown in Figure 28.


Figure 28. Basic AD1385 Digital Interface (16-Bit Complementary 2s Complement Data, Autozero Not Used, Other Digital and Analog Inputs Not Shown)

## Sample Board Layout

Figures 29-34 show the layout of an evaluation board for the AD 1385. This layout incorporates the grounding, power distribution, and interface concepts described in previous sections. This 4-layer layout makes extensive use of ground and power planes and provides optimal AD 1385 performance.

The layout accommodates buffer amplifiers with standard op amp pinouts in both 14- and 8-pin DIP packages. The pin numbers shown for $U 12$ in Figure 29 refer to the 14-pin format. An 8-pin op amp such as the AD 845 should be positioned with package Pin 4 inserted in layout Pin 6. The AD 845 provides slightly better distortion performance than the AD 842, an amplifier in a 14-pin package, with no significant increase in noise.


Figure 29. AD1385 Evaluation Board Schematic


Figure 30. AD1385 Evaluation Board Layout, Layer 1 (Component Side)


Figure 31. AD1385 Evaluation Board Layout, Layer 2 ( $\pm 15$ V Planes)


Figure 32. AD1385 Evaluation Board Layout, Layer 3 ( $\pm 5$ V Planes)


Figure 33. AD1385 Evaluation Board Layout, Layer 4 (Solder Side)


Figure 34. AD1385 Evaluation Board Silkscreen

## AD 1385 EVALUATION BOARD PARTS LIST

| Qty. | Ref. Des. | Description (Manufacturer/PN) |
| :---: | :---: | :---: |
| 1 | C1 | Ceramic C apacitor, 10 pF , 50 V (M allory CEC 100J) |
| 13 | $\begin{aligned} & \text { C2, C } 3, \text { C } 6, ~ C ~ 7, ~ C 11, ~ \\ & \text { C12, C } 21, \text { C } 22, \text { C } 26, \\ & \text { C27, C } 29-\text { C } 31 \end{aligned}$ | T antalum C apacitor, $10 \mu \mathrm{~F}, 35 \mathrm{~V}$ (M allory T D L 106K 035S1D) |
| 16 | $\begin{aligned} & \text { C } 4, \mathrm{C} 5, \mathrm{C} 8-\mathrm{C} 10, \\ & \text { C13-C20, C } 23-\mathrm{C} 25 \end{aligned}$ | Ceramic Cap, $0.1 \mu \mathrm{~F}, 100 \mathrm{~V}$ (M urata Erie RPE122Z5U 104M 100V) |
| 2 | C28, C 32 | T antalum C apacitor, $39 \mu \mathrm{~F}, 10 \mathrm{~V}$ (K emet T 110B396K 010AS) |
| 4 | CR1-CR4 | 1N 4001 Diode |
| 3 | J7, J13, J14 | BNC Female, PC M ount (Pomona 4578) |
| 8 | JM P2-JM P6, JM P8, JM P9, JM P13 | Jumper, 2 Position (3M 929950-00) |
| 3 | R1, R5, R6 | RN 55C Resistor, 2.00k |
| 2 | R2, R3 | 50k 20-T urn Trimpot* (B ourns 3299W-1-503) |
| 2 | R4, R8, R9 | RN 55C Resistor, 10.0k |
| 1 | R7 | C arbon Composition Resistor, $100 \Omega, 1 / 2 \mathrm{~W}$ |
| 1 | R10 | RN 55C Resistor, $10 \Omega$ |
| 1 | SW 1 | M omentary SPST, C \& K KSII-R2-C-Q |
| 1 | U7 | 74ALS74 |
| 1 | U9 | AD 1385K D (Analog D evices) |
| 2 | U 10, U 11 | 74ALS574 |
| 1 | U 12 | AD 845K N (Analog D evices) |
| 1 | U 13 | 10 M Hz DIP Crystal Oscillator |
| 1 | U 14 | 74ALS 04 |
| 1 | U 15 | 74AL S32 |
| 2 | - | Socket Strip (SPC M PS1P-32-GG) |
| 1 | - | Pin Strip (3M 929647-01-36) |
| 1 | - | Socket, 14-Pin O scillator (Augat 504-AG 10D ) |
| 4 | - | Socket, 14-Pin (Augat 514-AG 11D) |
| 2 | - | Socket, 20-Pin (Augat 520-AG11D) |
| 2 | - | Ejector Latch (3M 3505-3) |
| 1 | - | 50-Pin Connector (3M 3433-5002) |
| 2 | - | Screw, 2-56×1/2 |
| 2 | - | Hex Nut, 2-56 |

[^1]OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).

48-Pin Bottom Brazed Ceramic DIP (DH-48A)


## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

Офис по работе с юридическими лицами:
105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»
Телефон: +7 495 668-12-70 (многоканальный)
Факс: +7 495 668-12-70 (доб.304)
E-mail: info@moschip.ru
Skype отдела продаж:
moschip.ru
moschip.ru_6
moschip.ru_4
moschip.ru_9


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

[^1]:    *T rimpot is a trademark of Bourns.

