

# **MCP45HVX1**

# **7/8-Bit Single, +36V (±18V) Digital POT with I2C™ Serial Interface and Volatile Memory**

#### **Features:**

- High-Voltage Analog Support:
	- +36V Terminal Voltage Range (DGND = V-)
	- ±18V Terminal Voltage Range
	- $(DGND = V 18V)$
- Wide Operating Voltage:
	- Analog: 10V to 36V (specified performance)
	- Digital: 2.7V to 5.5V
		- 1.8V to 5.5V ( $V_1 \ge V_2 + 2.7V$ )
- Single-Resistor Network
- Resistor Network Resolution
	- 7-bit: 127 Resistors (128 Taps)
	- 8-bit: 255 Resistors (256 Taps)
- $R_{AB}$  Resistance Options:
	- $-5k\Omega$   $-10k\Omega$
	- $-50 \text{ k}\Omega$   $-100 \text{ k}\Omega$
- High Terminal/Wiper Current  $(I_W)$  Support:
	- 25 mA (for 5 k $\Omega$ )
	- 12.5 mA (for 10  $k\Omega$ )
	- 6.5 mA (for 50 k $\Omega$  and 100 k $\Omega$ )
- Zero-Scale to Full-Scale Wiper Operation
- Low Wiper Resistance: 75  $\Omega$  (typical)
- Low Tempco:
	- Absolute (Rheostat): 50 ppm typical (0°C to +70°C)
	- Ratiometric (Potentiometer): 15 ppm typical
- $\cdot$  I<sup>2</sup>C Serial Interface:
	- 100 kHz, 400 kHz, 1.7 MHz, and 3.4 MHz support
- Resistor Network Terminal Disconnect Via:
	- Shutdown Pin (SHDN)
	- Terminal Control (TCON) Register
- Write Latch (WLAT) Pin to Control Update of Volatile Wiper Register (such as Zero Crossing)
- Power-On Reset/Brown-Out Reset for Both:
	- Digital supply  $(V_1/DGND)$ ; 1.5V typical
	- Analog supply (V+/V-); 3.5V typical
- Serial Interface Inactive Current (3 µA typical)
- 500 kHz Typical Bandwidth (-4 dB) Operation  $(5.0 \text{ k}\Omega$  Device)
- Extended Temperature Range (-40°C to +125°C)
- Package Types: TSSOP-14 and QFN-20 (5x5)



#### **Description:**

The MCP45HVX1 family of devices have dual power rails (analog and digital). The analog power rail allows high voltage on the resistor network terminal pins. The analog voltage range is determined by the V+ and V– voltages. The maximum analog voltage is +36V, while the operating analog output minimum specifications are specified from either 10V or 20V. As the analog supply voltage becomes smaller, the analog switch resistances increase, which affect certain performance specifications. The system can be implemented as dual rail (±18V) relative to the digital logic ground (DGND).

The device also has a Write Latch (WLAT) function, which will inhibit the volatile Wiper register from being updated (latched) with the received data, until the WLAT pin is Low. This allows the application to specify a condition where the volatile Wiper register is updated (such as zero crossing).

# **MCP45HVX1**

#### <span id="page-1-5"></span>**Device Block Diagram**



#### **Device Features**



<span id="page-1-3"></span><span id="page-1-0"></span>**Note 1:** Floating either terminal (A or B) allows the device to be used as a Rheostat (variable resistor).

- **2:** This is relative to the DGND signal. There is a separate requirement for the V+/V- voltages.  $V_1 \ge V - 2.7V$ .
- <span id="page-1-4"></span>**3:** Relative to V-, the V<sub>L</sub> and DGND signals must be between (inclusive) V- and V+.
- <span id="page-1-1"></span>**4:** Analog operation will continue while the V+ voltage is above the device's analog Power-On Reset (POR)/ Brown-out Reset (BOR) voltage. Operational characteristics may exceed specified limits while the V+ voltage is below the specified minimum voltage.
- <span id="page-1-2"></span>**5:** For additional information on these devices, refer to DS20005207.

# **1.0 ELECTRICAL CHARACTERISTICS**

#### **Absolute Maximum Ratings †**



**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# **AC/DC CHARACTERISTICS**



[Note 1: This specification by design.](#page-14-1)

[Note 4: V+ voltage is dependent on V- voltage. The maximum delta voltage between V+ and V- is 36V. The digital](#page-14-0) logic DGND potential can be anywhere between V+ and V-, the V<sub>L</sub> potential must be  $>=$  DGND and  $<=$  V+.

Note 5: Minimum value determined by maximum V- to V+ potential equals 36V and minimum V<sub>L</sub> = 1.8V for opera[tion. So 36V - 1.8V = 34.2V.](#page-14-3) 

Note 6: POR/BOR is not rate dependent.

[Note 16](#page-14-2): [For specified analog performance, V+ must be 20V or greater \(unless otherwise noted\).](#page-14-2)

[Note 18](#page-14-5): [During the power-up sequence, to ensure expected analog POR operation, the two power systems \(analog](#page-14-5) and digital) should have a common reference to ensure that the driven DGND voltage is not at a higher [potential than the driven V+ voltage.](#page-14-5)



[Note 1: This specification by design.](#page-14-1)

Note 7: Supply current (IDDD and IDDA) is independent of current through the resistor network.

[Note 8: Resistance \(RAB\) is defined as the resistance between Terminal A to Terminal B.](#page-14-7)

Note 9: Ensured by the  $R_{AB}$  specification and Ohm's Law.



[Note 1: This specification by design.](#page-14-1)

[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 11: Resistor terminals A, W and B's polarity with respect to each other is not restricted.](#page-14-9) 



[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 10](#page-14-11): Measured at  $V_W$  with  $V_A = V_+$  and  $V_B = V_-$ .



[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 10](#page-14-11): Measured at  $V_W$  with  $V_A = V + \frac{1}{2} V_B = V - \frac{1}{2}$ 



[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 10](#page-14-11): Measured at  $V_W$  with  $V_A = V^+$  and  $V_B = V^-$ .





[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 12](#page-14-13): Nonlinearity is affected by wiper resistance  $(R_W)$ , which changes significantly over voltage and temperature.

[Note 13](#page-14-14): [Externally connected to a Rheostat configuration \(RBW\), and then tested.](#page-14-14)

[Note 14](#page-14-15): Wiper current ( $I_W$ ) condition determined by  $R_{AB(max)}$  and Voltage Condition, the delta voltage between V+ [and V- \(voltages are 36V, 20V, and 10V\).](#page-14-15)



[Note 2: This parameter is not tested, but specified by characterization.](#page-14-10)

[Note 12](#page-14-13): Nonlinearity is affected by wiper resistance  $(R_W)$ , which changes significantly over voltage and temperature.

[Note 13](#page-14-14): [Externally connected to a Rheostat configuration \(RBW\), and then tested.](#page-14-14) 

[Note 14](#page-14-15): Wiper current ( $I_W$ ) condition determined by  $R_{AB(max)}$  and Voltage Condition, the delta voltage between V+ [and V- \(voltages are 36V, 20V, and 10V\).](#page-14-15) 





[Note 15](#page-14-16):  $P_{DISS} = 1 * V$ , or ( $(I_{DDD} * 5.5V) + (I_{DDA} * 36V) + (I_{AB} * 36V)$ ).

# **DC Notes:**

- <span id="page-14-1"></span>1. This specification by design.
- <span id="page-14-10"></span>2. This parameter is not tested, but specified by characterization.
- 3. See Absolute Maximum Ratings.
- <span id="page-14-0"></span>4. V+ voltage is dependent on V- voltage. The maximum delta voltage between V+ and V- is 36V. The digital logic DGND potential can be anywhere between V+ and V-, the V<sub>L</sub> potential must be  $>=$  DGND and  $<=$  V+.
- <span id="page-14-3"></span>5. Minimum value determined by maximum V- to V+ potential equals 36V and minimum V<sub>1</sub> = 1.8V for operation. So 36V - 1.8V = 34.2V.
- <span id="page-14-4"></span>6. POR/BOR is not rate dependent.
- <span id="page-14-6"></span>7. Supply current ( $I_{DDD}$  and  $I_{DDA}$ ) is independent of current through the resistor network.
- <span id="page-14-7"></span>8. Resistance  $(R_{AB})$  is defined as the resistance between Terminal A to Terminal B.
- <span id="page-14-8"></span>9. Ensured by the  $R_{AB}$  specification and Ohm's Law.
- <span id="page-14-11"></span>10. Measured at  $V_W$  with  $V_A = V +$  and  $V_B = V -$ .
- <span id="page-14-9"></span>11. Resistor terminals A, W and B's polarity with respect to each other is not restricted.
- <span id="page-14-13"></span>12. Nonlinearity is affected by wiper resistance  $(R_W)$ , which changes significantly over voltage and temperature.
- <span id="page-14-14"></span>13. Externally connected to a Rheostat configuration  $(R_{BW})$ , and then tested.
- <span id="page-14-15"></span>14. Wiper current ( $I_W$ ) condition determined by  $R_{AB(max)}$  and Voltage Condition, the delta voltage between V+ and V-(voltages are 36V, 20V, and 10V).
- <span id="page-14-16"></span>15. P<sub>DISS</sub> = I \* V, or ( $(I_{\text{DDD}}$  \* 5.5V) +  $(I_{\text{DDA}}$  \* 36V) +  $(I_{\text{AB}}$  \* 36V)).
- <span id="page-14-2"></span>16. For specified analog performance, V+ must be 20V or greater (unless otherwise noted).
- <span id="page-14-12"></span>17. Analog switch leakage affects this specification. Higher temperatures increase the switch leakage.
- <span id="page-14-5"></span>18. During the power-up sequence, to ensure expected analog POR operation, the two power systems (analog and digital) should have a common reference to ensure that the driven DGND voltage is not at a higher potential than the driven V+ voltage.

# **MCP45HVX1**

# **1.1 Timing Waveforms and Requirements**



*FIGURE 1-1: Settling Time Waveforms.*

#### **TABLE 1-1: WIPER SETTLING TIMING**



# **MCP45HVX1**





#### **TABLE 1-2: I2C BUS START/STOP BITS AND WLAT REQUIREMENTS**



[Note 9: The transition of the WLAT signal between 10 ns before the rising edge \(Spec 94\) and 200 ns after the rising edge](#page-19-1)  [\(Spec 95\) of the SCL signal is indeterminant if the Write Data is delayed or not.](#page-19-1)









Note 1: Serial Interface has equal performance when  $DGND \geq V + 0.9V$ .

[Note 6: Not tested.](#page-19-2)

|                       |                         |                       | <b>Operating Temperature</b><br>$2.7V \le V_1 \le 5.5V$ ; DGND = V- (Note 1) |                    |      |              | <b>Standard Operating Conditions (unless otherwise specified)</b><br>$-40^{\circ}$ C $\leq$ TA $\leq$ +125°C (Extended) |
|-----------------------|-------------------------|-----------------------|------------------------------------------------------------------------------|--------------------|------|--------------|-------------------------------------------------------------------------------------------------------------------------|
| Param. No.            | Sym.                    | <b>Characteristic</b> |                                                                              | Min.               | Max. | <b>Units</b> | <b>Conditions</b>                                                                                                       |
| $103A$ <sup>(5)</sup> | <b>TFSCL</b>            | SCL fall time         | 100 kHz mode                                                                 |                    | 300  | ns           | Cb is specified to be from                                                                                              |
|                       |                         |                       | 400 kHz mode                                                                 | $20 + 0.1Cb$       | 300  | ns           | 10 to 400 pF (100 pF max                                                                                                |
|                       |                         |                       | 1.7 MHz mode                                                                 | 20                 | 80   | ns           | for 3.4 MHz mode)                                                                                                       |
|                       |                         |                       | 3.4 MHz mode                                                                 | 10                 | 40   | ns           |                                                                                                                         |
| $103B$ $(5)$          | <b>T<sub>FSDA</sub></b> | SDA fall time         | 100 kHz mode                                                                 |                    | 300  | ns           | Cb is specified to be from                                                                                              |
|                       |                         |                       | 400 kHz mode                                                                 | $20 + 0.1Cb^{(4)}$ | 300  | ns           | 10 to 400 pF (100 pF max                                                                                                |
|                       |                         |                       | 1.7 MHz mode                                                                 | 20                 | 160  | ns           | for 3.4 MHz mode)                                                                                                       |
|                       |                         |                       | 3.4 MHz mode                                                                 | 10                 | 80   | ns           |                                                                                                                         |
| 106                   | $T_{HD:DA}$             | Data input hold       | 100 kHz mode                                                                 | 0                  |      | ns           | 1.8V-5.5V, Note 7                                                                                                       |
|                       | T                       | time                  | 400 kHz mode                                                                 | 0                  |      | ns           | 2.7V-5.5V, Note 7                                                                                                       |
|                       |                         |                       | 1.7 MHz mode                                                                 | $\mathbf 0$        |      | ns           | 4.5V-5.5V, Note 7                                                                                                       |
|                       |                         |                       | 3.4 MHz mode                                                                 | $\Omega$           |      | ns           | 4.5V-5.5V, Note 7                                                                                                       |
| 107                   | T <sub>SU:DAT</sub>     | Data input            | 100 kHz mode                                                                 | 250                |      | ns           | Note 3                                                                                                                  |
|                       |                         | setup time            | 400 kHz mode                                                                 | 100                |      | ns           |                                                                                                                         |
|                       |                         |                       | 1.7 MHz mode                                                                 | 10                 |      | ns           |                                                                                                                         |
|                       |                         |                       | 3.4 MHz mode                                                                 | 10                 |      | ns           |                                                                                                                         |
| 109                   | <b>T<sub>AA</sub></b>   | Output valid          | 100 kHz mode                                                                 |                    | 3450 | ns           | Note 2                                                                                                                  |
|                       |                         | from clock            | 400 kHz mode                                                                 |                    | 900  | ns           |                                                                                                                         |
|                       |                         |                       | 1.7 MHz mode                                                                 |                    | 150  | ns           | $Cb = 100 pF,$<br>Note 2, Note 8                                                                                        |
|                       |                         |                       |                                                                              |                    | 310  | ns           | $Cb = 400 pF,$<br>Note 2, Note 6                                                                                        |
|                       |                         |                       | 3.4 MHz mode                                                                 | $\qquad \qquad$    | 150  | ns           | Cb = 100 pF, Note 2                                                                                                     |
| 110                   | $T_{\mathsf{BUF}}$      | Bus free time         | 100 kHz mode                                                                 | 4700               |      | ns           | Time the bus must be free                                                                                               |
|                       |                         |                       | 400 kHz mode                                                                 | 1300               |      | ns           | before a new transmission                                                                                               |
|                       |                         |                       | 1.7 MHz mode                                                                 | N.A.               |      | ns           | can start                                                                                                               |
|                       |                         |                       | 3.4 MHz mode                                                                 | N.A.               |      | ns           |                                                                                                                         |
|                       | $T_{SP}$                | Input filter spike    | 100 kHz mode                                                                 |                    | 50   | ns           | NXP Spec states N.A.                                                                                                    |
|                       |                         | suppression           | 400 kHz mode                                                                 |                    | 50   | ns           |                                                                                                                         |
|                       |                         | (SDA and SCL)         | 1.7 MHz mode                                                                 |                    | 10   | ns           | Spike suppression                                                                                                       |
|                       |                         |                       | 3.4 MHz mode                                                                 |                    | 10   | ns           | Spike suppression                                                                                                       |

**TABLE 1-4: I2C BUS REQUIREMENTS (SLAVE MODE) (CONTINUED)** 

[Note 1:](#page-19-0) Serial Interface has equal performance when  $\text{DGND} \geq V + 0.9V$ .

[Note 2:](#page-19-6) As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region [\(minimum 300 ns\) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.](#page-19-6)

[Note 3:](#page-19-5) A fast-mode (400 kHz) I<sup>2</sup>C bus device can be used in a standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement  $t_{\text{SU}:DAT}$  >= 250 ns must then be met. This will automatically be the case if the device does not stretch the Low period of the SCL signal. If such a device does stretch the Low period of the SCL signal, it must output the next data bit to the SDA line T<sub>R</sub> max. +t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the standard mode  $1<sup>2</sup>C$  bus specification) before the SCL line is released.

[Note 6:](#page-19-2) [Not tested.](#page-19-2)

[Note 7:](#page-19-4) A master transmitter must provide a delay to ensure that difference between SDA and SCL fall times do not [unintentionally create a Start or Stop condition.](#page-19-4)

[Note 8:](#page-19-7) Ensured by the  $T<sub>AA</sub>$  3.4 MHz specification test.

# **Timing Table Notes:**

- <span id="page-19-0"></span>1. Serial Interface has equal performance when  $DGND \geq V - 0.9V$ .
- <span id="page-19-6"></span>2. As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.
- <span id="page-19-5"></span>3. A fast-mode (400 kHz)  $1<sup>2</sup>C$  bus device can be used in a standard mode (100 kHz)  $1<sup>2</sup>C$  bus system, but the requirement  $t_{\text{SUPAT}}$   $\geq$  250 ns must then be met. This will automatically be the case if the device does not stretch the Low period of the SCL signal. If such a device does stretch the Low period of the SCL signal, it must output the next data bit to the SDA line

 $T_R$  max.+t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the standard mode I<sup>2</sup>C bus specification) before the SCL line is released.

- <span id="page-19-3"></span>4. The MCP45HVX1 device must provide a data hold time to bridge the undefined part between  $V_{H}$  and  $V_{H}$  of the falling edge of the SCL signal. This specification is not a part of the  $1<sup>2</sup>C$  specification, but must be tested in order to ensure that the output data will meet the setup and hold specifications for the receiving device.
- 5. Use Cb in pF for the calculations.
- <span id="page-19-2"></span>6. Not tested.
- <span id="page-19-4"></span>7. A master transmitter must provide a delay to ensure that difference between SDA and SCL fall times do not unintentionally create a Start or Stop condition.
- <span id="page-19-7"></span>8. Ensured by the  $T<sub>AA</sub>$  3.4 MHz specification test.
- <span id="page-19-1"></span>9. The transition of the WLAT signal between 10 ns before the rising edge (Spec 94) and 200 ns after the rising edge (Spec 95) of the SCL signal is indeterminant if the Write Data is delayed or not.

# **TEMPERATURE CHARACTERISTICS**



# **2.0 TYPICAL PERFORMANCE CURVES**

**Note:** The device Performance Curves are available in a separate document. This is done to keep the file size of this PDF document less than the 10MB file attachment limit of many mail servers. The MCP45HVX1 Performance Curves document is literature number DS20005307, and can be found on the Microchip web site. Look at the MCP45HVX1 Product Page under Documentation and Software, in the Data Sheets category.

**NOTES:**

# **3.0 PIN DESCRIPTIONS**

The descriptions of the pins are listed in [Table 3-1](#page-23-0). Additional descriptions of the device pins follows.



#### <span id="page-23-0"></span>**TABLE 3-1: PINOUT DESCRIPTION FOR THE MCP45HVX1**

<span id="page-23-1"></span>**Note 1:** The QFN package has a contact on the bottom of the package. This contact is conductively connected to the die substrate, and therefore should be unconnected or connected to the same ground as the device's V- pin.

#### **3.1** Positive Power Supply Input (V<sub>I</sub>)

The  $V_1$  pin is the device's positive power supply input. The input power supply is relative to DGND and can range from 1.8V to 5.5V. A decoupling capacitor on  $V_1$ (to DGND) is recommended to achieve maximum performance.

#### **3.2 Digital Ground (DGND)**

The DGND pin is the device's digital ground reference.

#### **3.3 Analog Positive Voltage (V+)**

Analog circuitry positive supply voltage. Must have a higher potential than the V- pin.

#### **3.4 Analog Negative Voltage (V-)**

Analog circuitry negative supply voltage. The Vpotential must be lower than or equal to the DGND pin potential.

#### **3.5 Serial Clock (SCL)**

The SCL pin is the serial interface's Serial Clock pin. This pin is connected to the Host Controller's SCL pin. The MCP45HVX1 is an  $I^2C$  slave device, so its SCL pin is an input-only pin.

#### **3.6 Serial Data (SDA)**

The SDA pin is the serial interface's Serial Data In/Out pin. This pin is connected to the Host Controller's SDA pin. The SDA pin is an open-drain N-Channel driver.

This pin allows the host controller to read and write the digital potentiometer registers (Wiper and TCON).

#### **3.7 Address 0 (A0)**

The A0 pin is the Address 0 input for the  $I^2C$  interface. At the device's POR/BOR the value of the A0 address bit is latched. This input along with the A1 pin completes the device address. This allows up to four MCP45HVXX devices to be on a single  $I^2C$  bus.

#### **3.8 Address 1 (A1)**

The A1 pin is the  $I^2C$  interface's Address 1 pin. Along with the A0 pins, up to four MCP45HVXX devices can be on a single  $I^2C$  bus.

#### **3.9 Wiper Latch (WLAT)**

The WLAT pin is used to hold off the transfer of the received wiper value (in the Shift register) to the Wiper register. This allows this transfer to be synchronized to an external event (such as zero crossing). See **[Section 4.3.2](#page-32-0)**.

#### **3.10 Shutdown (SHDN)**

The SHDN pin is used to force the resistor network terminals into the hardware shutdown state. See **[Section 4.3.1](#page-31-0)**.

#### **3.11 Potentiometer Terminal B**

The Terminal B pin is connected to the internal potentiometer's Terminal B.

The potentiometer's Terminal B is the fixed connection to the zero-scale wiper value of the digital potentiometer. This corresponds to a wiper value of 0x00 for both 7-bit and 8-bit devices.

The Terminal B pin does not have a polarity relative to the Terminal W or A pins. The Terminal B pin can support both positive and negative current. The voltage on Terminal B must be between V+ and V-.

#### **3.12 Potentiometer Wiper (W) Terminal**

The Terminal W pin is connected to the internal potentiometer's Terminal W (the wiper). The wiper terminal is the adjustable terminal of the digital potentiometer. The Terminal W pin does not have a polarity relative to Terminal's A or B pins. The Terminal W pin can support both positive and negative current. The voltage on Terminal W must be between V+ and V-.

If the V+ voltage powers-up before the  $V_1$  voltage, the wiper is forced to mid scale once the analog POR voltage is crossed.

If the V+ voltage powers-up after the  $V_L$  voltage is greater than the digital POR voltage, the wiper is forced to the value in the Wiper register once the analog POR voltage is crossed.

#### **3.13 Potentiometer Terminal A**

The Terminal A pin is connected to the internal potentiometer's Terminal A.

The potentiometer's Terminal A is the fixed connection to the full scale wiper value of the digital potentiometer. This corresponds to a wiper value of 0xFF for 8-bit devices or 0x7F for 7-bit devices.

The Terminal A pin does not have a polarity relative to the Terminal W or B pins. The Terminal A pin can support both positive and negative current. The voltage on Terminal A must be between V+ and V-.

#### **3.14 Exposed Pad (EP)**

This pad is only on the bottom of the QFN packages. This pad is conductively connected to the device substrate. The EP pin must be connected to the Vsignal or left floating. This pad could be connected to a PCB heat sink to assist as a heat sink for the device.

#### **3.15 Not Connected (NC)**

This pin is not internally connected to the die. To reduce noise coupling, these pins should be connected to either  $V_1$  or DGND.

### **4.0 FUNCTIONAL OVERVIEW**

This data sheet covers a family of two volatile digital potentiometer devices that will be referred to as MCP45HVX1. These devices are:

- MCP45HV31 (7-bit resolution)
- MCP45HV51 (8-bit resolution)

As the **[Device Block Diagram](#page-1-5)** shows, there are six main functional blocks. These are:

- **[Operating Voltage Range](#page-25-0)**
- **[POR/BOR Operation](#page-27-0)**
- **[Memory Map](#page-34-0)**
- **[Control Module](#page-31-1)**
- **[Resistor Network](#page-37-0)**
- **[Serial Interface \(I](#page-47-0)2C)**

The POR/BOR operation and the Memory Map are discussed in this section and the Resistor Network and I<sup>2</sup>C operation are described in their own sections. The **[Device Commands](#page-55-0)** are discussed in **[Section 7.0](#page-55-0)**.

#### <span id="page-25-0"></span>**4.1 Operating Voltage Range**

The MCP45HVX1 devices have four voltage signals. These are:

- V+ Analog Power
- $V_1$  Digital Power
- DGND Digital Ground
- V- Analog Ground

[Figure 4-1](#page-25-1) shows the two possible power-up sequences; analog power rails power-up first, or digital power rails power-up first. The device has been designed so that either power rail may power-up first. The device has a POR circuit for both digital power circuitry and analog power circuitry.

If the V+ voltage powers-up before the  $V_1$  voltage, the wiper is forced to mid scale once the analog POR voltage is crossed.

If the V+ voltage powers-up after the  $V_L$  voltage is greater than the digital POR voltage, the wiper is forced to the value in the Wiper register, once the analog POR voltage is crossed.

[Figure 4-2](#page-26-0) shows the three cases of the digital power signals ( $V_1$ /DGND) with respect to the analog power signals (V+/V-). The device implements level shifts between the digital and analog power systems, which allows the digital interface voltage to be anywhere in the V+/V- voltage window.



<span id="page-25-1"></span>



<span id="page-26-0"></span>*FIGURE 4-2: Voltage Ranges.*

#### <span id="page-27-0"></span>**4.2 POR/BOR Operation**

The resistor network's devices are powered by the analog power signals  $(V+N-)$ , but the digital logic (including the wiper registers) is powered by the digital power signals ( $V_L/DGND$ ). So, both the digital circuitry and analog circuitry have independent POR/BOR circuits.

The wiper position will be forced to the default state when the V+ voltage (relative to V-) is above the analog POR/BOR trip point. The Wiper register will be in the default state when the  $V_L$  voltage (relative to DGND) is above the digital POR/BOR trip point.

The digital-signal-to-analog-signal voltage level shifters require a minimum voltage between the  $V_1$  and Vsignals. This voltage requirement is below the operating supply voltage specifications. The wiper output may fluctuate while the  $V_1$  voltage is less than the level shifter operating voltage, since the analog values may not reflect the digital value. Output issues may be reduced by powering-up the digital supply voltages to their operating voltage, before powering the analog supply voltage.

#### <span id="page-27-5"></span>4.2.1 POWER-ON RESET

Each power system has its own independent Power-On Reset circuitry. This is done so that regardless of the power-up sequencing of the analog and digital power rails, the wiper output will be forced to a default value after minimum conditions are met for either power supply.

[Table 4-1](#page-27-4) shows the interaction between the analog and digital PORs for the V+ and  $V_L$  voltages on the wiper pin state.

#### <span id="page-27-4"></span>**TABLE 4-1: WIPER PIN STATE BASED ON POR CONDITIONS**



<span id="page-27-3"></span>**Note 1:** Default POR state of the Wiper register value is the mid-scale value.

#### 4.2.1.1 Digital Circuitry

The Digital Power-On Reset (DPOR) is the case where the device's  $V_L$  signal has power applied (referenced from DGND) and the voltage rises above the trip point. The Brown-out Reset (BOR) occurs when a device had power applied to it, and the voltage drops below the trip point.

The device's RAM retention voltage ( $V<sub>RAM</sub>$ ) is lower than the POR/BOR voltage trip point ( $V_{\text{POR}}/V_{\text{BOR}}$ ). The maximum  $V_{POR}/V_{BOR}$  voltage is less than 1.8V.

When the device powers-up, the device  $V_L$  will cross the  $V_{POR}/V_{BOR}$  voltage. Once the  $V_L$  voltage crosses the  $V_{POR}/V_{BOR}$  voltage, the following happens:

- Volatile wiper registers are loaded with the POR/ BOR value
- The TCON registers are loaded with the default values
- The device is capable of digital operation

[Table 4-2](#page-27-2) shows the default POR/BOR Wiper Register Setting Selection.

When  $V_{POR}/V_{BOR}$  <  $V_L$  < 2.7V, the electrical performance may not meet the data sheet specifications. In this region, the device is capable of incrementing, decrementing, reading and writing to its volatile memory if the proper serial command is executed.

#### <span id="page-27-2"></span>**TABLE 4-2: DEFAULT POR/BOR WIPER REGISTER SETTING (DIGITAL)**

| <b>Typical</b><br>$R_{AB}$<br>Value | Package<br>Code | <b>Default</b><br><b>POR Wiper</b><br>Register<br>Setting <sup>(1)</sup> | <b>Device</b><br><b>Resolution</b> | Wiper<br>Code |
|-------------------------------------|-----------------|--------------------------------------------------------------------------|------------------------------------|---------------|
| 5.0 k $\Omega$                      | $-502$          | Mid scale                                                                | 8-bit                              | 7Fh           |
|                                     |                 |                                                                          | 7-bit                              | 3Fh           |
| 10.0 $k\Omega$                      | $-103$          | Mid scale                                                                | 8-bit                              | 7Fh           |
|                                     |                 |                                                                          | 7-bit                              | 3Fh           |
| 50.0 k $\Omega$                     | $-503$          | Mid scale                                                                | 8-bit                              | 7Fh           |
|                                     |                 |                                                                          | 7-bit                              | 3Fh           |
| 100.0 k $\Omega$                    | -104            | Mid scale                                                                | 8-bit                              | 7Fh           |
|                                     |                 |                                                                          | 7-bit                              | 3Fh           |

<span id="page-27-1"></span>**Note 1:** Register setting independent of analog power voltage.

#### 4.2.1.2 Analog Circuitry

The Analog Power-On Reset (APOR) is the case where the device's V+ pin voltage has power applied (referenced from V-) and the V+ pin voltage rises above the trip point.

Once the  $V_1$  pin voltage exceeds the digital POR trip point voltage, the Wiper register will control the wiper setting.

[Table 4-3](#page-28-1) shows the default POR/BOR wiper setting for when the  $V_1$  pin is not powered (< digital POR trip point).

#### <span id="page-28-1"></span>**TABLE 4-3: DEFAULT POR/BOR WIPER SETTING (ANALOG)**

| <b>Typical</b>           |                 |                                     | <b>Default POR Wiper</b><br>Setting <sup>(1)</sup> |                      |
|--------------------------|-----------------|-------------------------------------|----------------------------------------------------|----------------------|
| $R_{AB}$<br><b>Value</b> | Package<br>Code | Analog<br>Output<br><b>Position</b> | Wiper<br><b>Register</b><br>Code (hex)             | Device<br>Resolution |
| 5.0 k $\Omega$           | $-502$          | Mid scale                           | 0x7F                                               | 8-bit                |
|                          |                 |                                     | 0x3F                                               | 7-bit                |
| 10.0 k $\Omega$          | $-103$          | Mid scale                           | 0x7F                                               | 8-bit                |
|                          |                 |                                     | 0x3F                                               | 7-bit                |
| 50.0 k $\Omega$          | $-503$          |                                     | 0x7F                                               | 8-bit                |
|                          |                 | Mid scale                           | 0x3F                                               | 7-bit                |
| 100.0 k $\Omega$         | $-104$          | Mid scale                           | 0x7F                                               | 8-bit                |
|                          |                 |                                     | 0x3F                                               | 7-bit                |

<span id="page-28-0"></span>**Note 1:** Wiper setting is dependent on the Wiper register value if the  $V_L$  voltage is greater than the digital POR voltage.



*FIGURE 4-3: DGND, VL, V+, and V- Signal Waveform Examples.*

#### 4.2.2 BROWN-OUT RESET

Each power system has its own independent Brown-Out Reset circuitry. This is done so that regardless of the power-down sequencing of the analog and digital power rails, the wiper output will be forced to a default value after the low-voltage conditions are met for either power supply.

[Table 4-4](#page-29-0) shows the interaction between the analog and digital BORs for the V+ and  $V_1$  voltages on the wiper pin state.

<span id="page-29-0"></span>**TABLE 4-4: WIPER PIN STATE BASED ON BOR CONDITIONS** 

|                        |                         | V+ Voltage                     |                                  |  |  |
|------------------------|-------------------------|--------------------------------|----------------------------------|--|--|
| V <sub>L</sub> Voltage | $V + <$<br><b>VABOR</b> | $V + \geq$<br><b>VABOR</b>     | <b>Comments</b>                  |  |  |
| $V_L < V_{DBOR}$       | Unknown                 | Mid Scale                      |                                  |  |  |
| $V_L \geq V_{DBOR}$    | Unknown                 | Wiper<br>Register<br>Value (1) | Wiper register<br>can be updated |  |  |

**Note 1:** Default POR state of the Wiper register value is the mid-scale value.

#### 4.2.2.1 Digital Circuitry

When the device's digital power supply powers-down, the device  $V_1$  pin voltage will cross the digital  $V_{\text{DPOR}}/$ V<sub>DBOR</sub> voltage.

Once the  $V_L$  voltage decreases below the  $V_{DPOR}/$  $V_{\text{DROR}}$  voltage, the following happens:

• Serial Interface is disabled

If the  $V_L$  voltage decreases below the  $V_{RAM}$  voltage, the following happens:

- Volatile wiper registers may become corrupted
- TCON registers may become corrupted

**[Section 4.2.1, Power-on Reset](#page-27-5)** describes what occurs as the voltage recovers above the  $V_{DPOR}$ /  $V_{\text{DROR}}$  voltage.

Serial commands not completed due to a brown-out condition may cause the memory location to become corrupted.

The brown-out circuit establishes a minimum  $V_{DBOR}$ threshold for operation ( $V_{DBOR}$  < 1.8V). The digital BOR voltage ( $V_{DBOR}$ ) is higher than the RAM retention voltage  $(V<sub>RAM</sub>)$  so that as the device voltage crosses the digital BOR threshold, the value that is loaded into the volatile Wiper register is not corrupted due to RAM retention issues.

When  $V_L < V_{DBOR}$ , all communications are ignored and potentiometer terminals are forced to the analog BOR state.

Whenever  $V_L$  transitions from  $V_L < V_{DBOR}$  to  $V_L >$  $V_{DBOR}$ , (a POR event) the wiper's POR/BOR value is latched into the Wiper register and the volatile TCON register is forced to the POR/BOR state.

When 1.8V  $\leq$  V<sub>L</sub>, the device is capable of digital operation.

[Table 4-5](#page-30-0) shows the digital potentiometer's level of functionality across the entire  $V_L$  range, while [Figure 4-4](#page-30-1) illustrates the Power-Up and Brown-Out functionality.

#### 4.2.2.2 Analog Circuitry

The Analog Brown-Out-Reset (ABOR) is the case where the device's V+ pin has power applied (referenced from V-) and the V+ pin voltage drops below the trip point. In this case, the resistor network terminal's pins can become an unknown state.

|                            |               |                            | <b>Potentiometer</b><br>Terminals <sup>(2)</sup> | Wiper                                                |               |                                                                                                    |
|----------------------------|---------------|----------------------------|--------------------------------------------------|------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------|
| $V_1$ Level                | V+/V-Level    | <b>Serial</b><br>Interface |                                                  | Register<br><b>Setting</b>                           | Output<br>(2) | <b>Comment</b>                                                                                     |
| $V_L < V_{DBOR} < 1.8V$    | Valid range   | Ignored                    | "Unknown"                                        | Unknown                                              | Invalid       |                                                                                                    |
|                            | Invalid range | Ignored                    | "Unknown"                                        | <b>Unknown</b>                                       | Invalid       |                                                                                                    |
| $V_{DBOR} \leq V_L$ < 1.8V | Valid range   | "Unknown"                  | Connected                                        | Volatile                                             | Valid         | The volatile registers are                                                                         |
|                            | Invalid range | "Unknown"                  | Connected                                        | Wiper Regis-<br>ter<br>initialized                   | Invalid       | forced to the POR/BOR<br>state when $V_1$ transitions<br>above the $V_{\text{DPOR}}$ trip<br>point |
| $1.8V \le V_1 \le 5.5V$    | Valid range   | Accepted                   | Connected                                        | Volatile                                             | Valid         |                                                                                                    |
|                            | Invalid range | Accepted                   | Connected                                        | Wiper Regis-<br>ter deter-<br>mines Wiper<br>Setting | Invalid       |                                                                                                    |

<span id="page-30-0"></span>**TABLE 4-5: DEVICE FUNCTIONALITY AT EACH V<sub>L</sub> REGION** 

**Note 1:** For system voltages below the minimum operating voltage, it is recommended to use a voltage supervisor to hold the system in Reset. This ensures that MCP45HVX1 commands are not attempted out of the operating range of the device.

**2:** Assumes that  $V+ > V_{APOR}$ .

<span id="page-30-2"></span>

<span id="page-30-1"></span>*FIGURE 4-4: Power-Up and Brown Out - V+/V- at Normal Operating Voltage.*

#### <span id="page-31-1"></span>**4.3 Control Module**

The control module controls the following functionality:

- **[Shutdown](#page-31-0)**
- **[Wiper Latch](#page-32-0)**

#### <span id="page-31-0"></span>4.3.1 SHUTDOWN

The MCP45HVX1 has two methods to disconnect the terminal's pins (P0A, P0W, and P0B) from the resistor network. These are:

- Hardware Shutdown pin (SHDN)
- Terminal Control Register (TCON)

#### 4.3.1.1 Hardware Shutdown Pin Operation

The SHDN pin has the same functionality as Microchip's family of standard voltage devices. When the SHDN pin is Low, the P0A terminal will disconnect (become open) while the P0W terminal simultaneously connects to the P0B terminal (see [Figure 4-5](#page-31-2)).

**Note:** When the  $\overline{SHDN}$  pin is Active ( $V_{IL}$ ), the state of the TCON register bits is overridden (ignored). When the state of the SHDN pin returns to the Inactive state  $(V_{IH})$ , the TCON register bits return to controlling the terminal connection state. That is, the value in the TCON register is not corrupted.

The Hardware Shutdown Pin mode does not corrupt the volatile Wiper register. When Shutdown is exited, the device returns to the wiper setting specified by the volatile wiper value. See **[Section 5.7](#page-46-0)** for additional description details.

**Note:** When the SHDN pin is active, the serial interface is not disabled, and serial interface activity is executed.



<span id="page-31-2"></span>*FIGURE 4-5: Hardware Shutdown Resistor Network Configuration.*

#### 4.3.1.2 Terminal Control Register

The Terminal Control (TCON) register allows the device's terminal pins to be independently removed from the application circuit. These terminal control settings do not modify the wiper setting values. Also, this has no effect on the serial interface and the memory/wipers are still under full user control.

The resistor network has four TCON bits associated with it. One bit for each terminal (A, W, and B) and one to have a software configuration that matches the configuration of the SHDN pin. These bits are named R0A, R0W, R0B, and R0HW. [Register 4-1](#page-35-0) describes the operation of the R0HW, R0A, R0B, and R0W bits.

**Note:** When the R0HW bit forces the resistor network into the hardware SHDN state, the state of the TCON register R0A, R0W, and R0B bits is overridden (ignored). When the state of the R0HW bit no longer forces the resistor network into the hardware SHDN state, the TCON register R0A, R0W, and R0B bits return to controlling the terminal connection state. That is, the R0HW bit does not corrupt the state of the R0A, R0W, and R0B bits.

[Figure 4-6](#page-31-3) shows how the SHDN pin signal and the R0HW bit signal interact to control the hardware shutdown of each resistor network (independently).



*Interaction.*

<span id="page-31-3"></span>*FIGURE 4-6: R0HW bit and SHDN pin* 

#### <span id="page-32-0"></span>4.3.2 WIPER LATCH

The wiper latch pin is used to control when the new wiper value in the Wiper register is transferred to the wiper. This is useful for applications that need to synchronize the wiper updates. This may be for synchronization to an external event, such as zero crossing, or to synchronize the update of multiple digital potentiometers.

When the WLAT pin is High, transfers from the Wiper register to the wiper are inhibited. When the WLAT pin is Low, transfers may occur from the Wiper register to the wiper. [Figure 4-7](#page-33-0) shows the interaction of the WLAT pin during an I2C command and the loading of the wiper.

If the external event crossing time is long, then the wiper could be updated the entire time that the WLAT signal is Low. Once the WLAT signal goes High, the transfer from the Wiper register is disabled. The Wiper register can continue to be updated.

If the application does not require synchronized Wiper register updates, then the WLAT pin should be tied Low.

**Note 1:** This feature only inhibits the data transfer from the Wiper register to the wiper.

> **2:** When the WLAT pin becomes active, data transferred to the wiper will not be corrupted due to the Wiper Register Buffer getting loaded from an active  $1^2C$ command.

#### 4.3.3 DEVICE CURRENT MODES

There are two current modes for volatile devices. These are:

- Serial Interface Inactive (static operation)
- Serial Interface Active

For the  $I<sup>2</sup>C$  interface, static operation occurs when the SDA and the SCL pins are static (High or Low).

| I <sup>2</sup> C™ Slave Address + Write Command + Data (less ACK bit)<br>I <sup>2</sup> C Slave Address + Inc/Dec Command (less ACK bit) | or          |                  | ACK bit | Stop bit                                        |        |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|---------|-------------------------------------------------|--------|--|
|                                                                                                                                          |             | SDA              | ACK bit |                                                 |        |  |
|                                                                                                                                          |             | SCL              |         |                                                 |        |  |
|                                                                                                                                          |             |                  |         | WLAT state lock range<br>(for WLAT rising edge) |        |  |
| Case 1a                                                                                                                                  |             |                  |         |                                                 |        |  |
|                                                                                                                                          | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | D[7:0]           |         | D[7:0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         |                                                 |        |  |
| Case 1b                                                                                                                                  | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | $D[\vec{7}:\!0]$ |         | D[7:0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         | D[7:0]'                                         |        |  |
| Case 1c                                                                                                                                  |             |                  |         |                                                 |        |  |
|                                                                                                                                          | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | D[7:0]           |         | D[7:0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         | D[7:0]'                                         |        |  |
| Case 2a                                                                                                                                  | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | D[7:0]           |         | D[7:0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         | D[7:0]                                          |        |  |
| Case 2b                                                                                                                                  | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | $D[\cdot]$ :0]   |         | D[7:0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         |                                                 | D[7:0] |  |
| Case 3a                                                                                                                                  | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          |             |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | D[7:0]           |         | D[7,0]'                                         |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         | D[7]0                                           |        |  |
| Case 3b                                                                                                                                  | <b>WLAT</b> |                  |         |                                                 |        |  |
|                                                                                                                                          | Wiper Latch | $D[$ ,0]         |         | D[7:0]                                          |        |  |
|                                                                                                                                          | Wiper       | D[7:0]           |         | $D[7:0]^\prime$                                 |        |  |

<span id="page-33-0"></span>*FIGURE 4-7: WLAT Interaction with I2C ACK Pulse* 

#### <span id="page-34-0"></span>**4.4 Memory Map**

The device memory supports 16 locations that are 8 bits wide (16x8 bits). This memory space contains only volatile locations (see [Table 4-7](#page-34-1)).

#### 4.4.1 VOLATILE MEMORY (RAM)

There are two volatile memory locations. These are:

- Volatile Wiper 0
- Terminal Control (TCON0) Register 0

The volatile memory starts functioning at the RAM retention voltage ( $V<sub>RAM</sub>$ ). The POR/BOR wiper code is shown in [Table 4-6.](#page-34-2)

[Table 4-7](#page-34-1) shows this memory map and which serial commands operate (and do not) on each of these locations.

Accessing an "invalid" address (for that device) or an invalid command for that address will cause an error condition on the serial interface. A Start bit is required to clear this error condition.

#### <span id="page-34-2"></span>**TABLE 4-6: WIPER REGISTER POR STANDARD SETTINGS (DIGITAL)**



#### 4.4.1.1 Write to Invalid (Reserved) Addresses

Any write to a reserved address will be ignored and will generate an error condition. A Start bit is required to clear this error condition.

#### <span id="page-34-1"></span>**TABLE 4-7: MEMORY MAP AND THE SUPPORTED COMMANDS**



**Note 1:** This command on this address will generate an error condition. A Start bit is required to clear this error condition.

#### 4.4.1.2 Terminal Control (TCON) Registers

The Terminal Control (TCON) Register contains four control bits for wiper 0. [Register 4-1](#page-35-0) describes each bit of the TCON register.

The state of each resistor network terminal connection is individually controlled. That is, each terminal connection (A, B and W) can be individually connected/ disconnected from the resistor network. This allows the system to minimize the currents through the digital potentiometer.

### <span id="page-35-0"></span>**REGISTER 4-1: TCON0 BITS ([1](#page-35-1), [2](#page-35-2))**

The value that is written to this register will appear on the resistor network terminals when the serial command has completed.

On a POR/BOR, the registers are loaded with FFh, for all terminals connected. The host controller needs to detect the POR/BOR event and then update the volatile TCON register values.







<span id="page-35-2"></span><span id="page-35-1"></span>not affect the vviper register values.

**2:** The hardware SHDN pin (when active) overrides the state of these bits. When the SHDN pin returns to the inactive state, the TCON register will control the state of the terminals. The SHDN pin does not modify the state of the TCON bits.
**NOTES:**

#### **5.0 RESISTOR NETWORK**

The resistor network has either 7-bit or 8-bit resolution. Each resistor network allows zero-scale to full-scale connections. [Figure 5-1](#page-37-0) shows a block diagram for the resistive network of a device. The resistor network has up to three external connections. These are referred to as Terminal A, Terminal B, and the wiper (or Terminal W).

The resistor network is made up of several parts. These include:

- **[Resistor Ladder Module](#page-37-1)**
- **[Wiper](#page-39-0)**
- **[Shutdown Control](#page-46-0)** (terminal connections)

Terminal A and B as well as the wiper W do not have a polarity. These terminals can support both positive and negative current.



**Note 1:** The wiper resistance is dependent on several factors including wiper code, device V+ voltage, terminal voltages (on A, B and W), and temperature. Also for the same conditions, each tap selection resistance has a small variation. This  $R_W$  variation has greater effect on some specifications (such as INL) for the smaller resistance devices  $(5.0 \text{ k}\Omega)$ compared to larger resistance devices  $(100.0 k<sub>\Omega</sub>)$ .

<span id="page-37-0"></span>

#### <span id="page-37-1"></span>**5.1 Resistor Ladder Module**

The  $R_{AB}$  resistor ladder is composed of the series of equal value Step resistors  $(R<sub>S</sub>)$  and the Full-Scale  $(R<sub>FS</sub>)$  and Zero-Scale  $(R<sub>ZS</sub>)$  resistances:

$$
R_{AB} = R_{ZS} + n \cdot R_S + R_{FS}
$$

Where "n" is determined by the resolution of the device. The  $R_{FS}$  and  $R_{ZS}$  resistances are discussed in **[Section 5.1.3](#page-39-1)**.

There is a connection point (tap) between each  $R<sub>S</sub>$ resistor. Each tap point is a connection point for an analog switch. The opposite side of the analog switch is connected to a common signal which is connected to the Terminal W (wiper) pin (see **[Section 5.2](#page-39-0)**).

[Figure 5-1](#page-37-0) shows a block diagram of the Resistor Network. The  $R_{AB}$  (and  $R_S$ ) resistance has small variations over voltage and temperature.

The end points of the resistor ladder are connected to analog switches, which are connected to the device Terminal A and Terminal B pins. In the ideal case, these switches would have  $0\Omega$  of resistance, that is  $R_{FS}$  =  $R_{ZS}$  = 0 $\Omega$ . This will also be referred to as the Simplified model.

For an 8-bit device, there are 255 resistors in a string between Terminal A and Terminal B. The wiper can be set to tap onto any of these 255 resistors, thus providing 256 possible settings (including Terminal A and Terminal B). A wiper setting of 00h connects Terminal W (wiper) to Terminal B (zero scale). A wiper setting of 7Fh is the mid-scale setting. A wiper setting of FFh connects Terminal W (wiper) to Terminal A (full scale). [Table 5-2](#page-39-2) illustrates the full wiper setting map.

For a 7-bit device, there are 127 resistors in a string between Terminal A and Terminal B. The wiper can be set to tap onto any of these 127 resistors, thus providing 128 possible settings (including Terminal A and Terminal B). A wiper setting of 00h connects Terminal W (wiper) to Terminal B (zero scale). A wiper setting of 3Fh is the mid-scale setting. A wiper setting of 7Fh connects the wiper to Terminal A (full scale). [Table 5-2](#page-39-2) illustrates the full wiper setting map.

#### 5.1.1  $R_{AB}$  CURRENT ( $I_{RAB}$ )

The current through the  $R_{AB}$  resistor (A pin to B pin) is dependent on the voltage on the  $V_A$  and  $V_B$  pins and the  $R_{AB}$  resistance.

**EQUATION 5-1: RAB** 



#### 5.1.2 STEP RESISTANCE  $(R<sub>S</sub>)$

Step resistance  $(R<sub>S</sub>)$  is the resistance from one tap setting to the next. This value will be dependent on the RAB value that has been selected (and the full-scale and zero-scale resistances). The  $R<sub>S</sub>$  resistors are manufactured so that they should be very consistent with each other, and track each other's values as voltage and/or temperature change.

[Equation 5-2](#page-38-0) shows the simplified and detailed equations for calculating the  $R<sub>S</sub>$  value. The simplified equation assumes  $R_{FS} = R_{TS} = 0.01$ . [Table 5-1](#page-38-1) shows example step resistance calculations for each device, and the variation of the detailed model ( $R_{FS} \neq 0\Omega$ ;  $R_{ZS} \neq 0\Omega$ ) from the simplified model ( $R_{FS} = R_{ZS} = 0\Omega$ ). As the  $R_{AB}$  resistance option increases, the effects of the  $R_{7S}$  and  $R_{FS}$  resistance decreases.

The total resistance of the device has minimal variation due to operating voltage (see device characterization graphs).

[Equation 5-2](#page-38-0) shows calculations for the step resistance.

#### <span id="page-38-0"></span>**EQUATION 5-2: R<sub>S</sub> CALCULATION**





#### <span id="page-38-1"></span>TABLE 5-1: EXAMPLE STEP RESISTANCES (R<sub>S</sub>) CALCULATIONS

<span id="page-38-4"></span><span id="page-38-3"></span><span id="page-38-2"></span>**Note 1:** Delta % from Simplified Model R<sub>S</sub> calculation value:

**2:** Assumes  $R_{FS} = R_{ZS} = 0.02$ .

**3:** Zero-Scale (R<sub>ZS</sub>) and Full-Scale (R<sub>FS</sub>) resistances are dependent on many operational characteristics of the device, including the V+/V- voltage, the voltages on the A, B and W terminals, the wiper code selected, the  $R_{AB}$  resistance, and the temperature of the device.

#### <span id="page-39-1"></span>5.1.3  $R_{FS}$  AND  $R_{FS}$  RESISTORS

The  $R_{FS}$  and  $R_{ZS}$  resistances are artifacts of the  $R_{AB}$ resistor network implementation. In the ideal model, the  $R_{FS}$  and  $R_{ZS}$  resistances would be 0.0. These resistors are included in the block diagram to help better model the actual device operation. [Equation 5-3](#page-39-3) shows how to estimate the  $R_S$ ,  $R_{FS}$ , and  $R_{ZS}$  resistances, based on the measured voltages of  $V_{AB}$ ,  $V_{FS}$ , and  $V_{ZS}$  and the measured current  $I_{AB}$ .

#### <span id="page-39-3"></span>**EQUATION 5-3: ESTIMATING R<sub>S</sub>, R<sub>FS</sub>,** AND R<sub>ZS</sub>



- $V_{FS}$  is the  $V_W$  voltage when the wiper code is at full scale.
- $V_{ZS}$  is the  $V_W$  voltage when the wiper code is at zero scale.

#### <span id="page-39-0"></span>**5.2 Wiper**

The Wiper terminal is connected to an analog switch MUX, where one side of all the analog switches are connected together, the W terminal. The other side of each analog switch is connected to one of the taps of the  $R_{AB}$  resistor string (see [Figure 5-1\)](#page-37-0).

The value in the volatile Wiper register selects which analog switch to close, connecting the W terminal to the selected node of the resistor ladder. The Wiper register is 8-bits wide, and [Table 5-2](#page-39-2) shows the wiper value state for both 7-bit and 8-bit devices.

The wiper resistance  $(R_W)$  is the resistance of the selected analog switch in the analog MUX. This resistance is dependent on many operational characteristics of the device, including the V+/V- voltage, the voltages on the A, B and W terminals, the wiper code selected, the  $R_{AB}$  resistance, and the temperature of the device.

When the wiper value is at zero scale (00h), the wiper is connected closest to the B terminal. When the wiper value is at full scale (FFh for 8-bit, 7Fh for 7-bit), the wiper is connected closest to the A terminal.

A zero-scale wiper value connects the W terminal (wiper) to the B terminal (wiper = 00h). A full-scale wiper value connects the W terminal (wiper) to the A terminal (wiper = FFh (8-bit), or wiper = 7Fh (7-bit)). In these configurations, the only resistance between the Terminal W and the other terminal (A or B) is that of the analog switches.

<span id="page-39-2"></span>



#### 5.2.1 WIPER RESISTANCE  $(R_W)$

Wiper resistance is significantly dependent on:

- The Resistor Network's Supply Voltage  $(V_{\text{RN}})$
- The Resistor Network's Terminal (A, B, and W) Voltages
- Switch leakage (occurs at higher temperatures)
- $\cdot$   $I_{\text{W}}$  current

[Figure 5-2](#page-40-0) show the wiper resistance characterization data for all four  $R_{AB}$  resistances and temperatures. Each  $R_{AB}$  resistance determined the maximum wiper<br>current based on worst-case conditions worst-case  $R_{AB}$  =  $R_{AB}$  maximum and at full-scale code,  $V_{BW} \sim$  = V+ (but not exceeding V+). The V+ targets were 10V, 20V, and 36V. What this graph shows is that at higher  $R_{AB}$ resistances (50 k $\Omega$  and 100 k $\Omega$ ) and at the highest temperature (+125°C), the analog switch leakage causes an increase in the measured result of  $R_W$ , where  $R_W$  is measured in a rheostat configuration with  $R_W = (V_{BW} V_{BA}$ ) /  $I_{BW}$ .



<span id="page-40-0"></span>*FIGURE 5-2: R<sub>W</sub> Resistance vs R<sub>AB</sub>*, *Wiper Current (IW), Temperature and Wiper Code.*

Since there is minimal variation of the total device resistance  $(R_{AB})$  over voltage, at a constant temperature (see device characterization graphs), the change in wiper resistance over voltage can have a significant impact on the  $R_{\text{INI}}$  and  $R_{\text{DNL}}$  errors.

#### 5.2.2 POTENTIOMETER CONFIGURATION

In a potentiometer configuration, the wiper resistance variation does not affect the output voltage seen on the W pin and therefore is not a significant source of error.

#### 5.2.3 RHEOSTAT CONFIGURATION

In a rheostat configuration, the wiper resistance variation creates nonlinearity in the  $R_{BW}$  (or  $R_{AW}$ ) value. The lower the nominal resistance  $(R_{AB})$ , the greater the possible relative error. Also, a change in voltage needs to be taken into account. For the 5.0 k $\Omega$  device, the maximum wiper resistance at 5.5V is approximately 6% of the total resistance, while at 2.7V it is approximately 6.5% of the total resistance.

#### 5.2.4 LEVEL SHIFTERS (DIGITAL TO ANALOG)

Since the digital logic may operate anywhere within the analog power range, level shifters are present so that the digital signals control the analog circuitry. This level shifter logic is relative to the V- and  $V_1$  voltages. A delta voltage of 2.7V between  $V_L$  and V- is required for the serial interface to operate at the maximum specified frequency.

#### **5.3 Terminal Currents**

The terminal currents are limited by several factors, including the  $R_{AB}$  resistance ( $R_{S}$  resistance). The maximum current occurs when the wiper is at either the zero-scale ( $I_{BW}$ ) or full-scale ( $I_{AW}$ ) code. In this case, the current is only going through the analog switches (see I<sub>T</sub> specification in **[Electrical Characteristics](#page-2-0)**). When the current passes through at least one  $R<sub>S</sub>$ resistive element, then the maximum terminal current  $(I_T)$  has a different limit. The current through the R<sub>AB</sub> resistor is limited by the  $R_{AB}$  resistance. The worst case (max current) occurs when the resistance is at the minimum  $R_{AB}$  value.

Higher current capabilities allow a greater delta voltage between the desired terminals for a given resistance. This also allows a more usable range of wiper code values, without violating the maximum terminal current specification. [Table 5-3](#page-41-0) shows resistance and current calculations based on the  $R_{AR}$  resistance ( $R_S$  resistance) for a system that supports  $\pm$  18V ( $\Delta$  36V). In Rheostat configuration, the minimum wiper code value is shown (for  $V_{BW}$  = 36V). As the  $V_{BW}$  voltage decreases, the minimum wiper code value also decreases. Using a wiper code less then this value will cause the maximum terminal current  $(I_T)$  specification to be violated.

**Note:** For high terminal-current applications, it is recommended that proper PCB layout techniques be used to address the thermal implications of this high current. The QFN package has better thermal properties than the TSSOP package.



#### <span id="page-41-0"></span>**TABLE 5-3: TERMINAL (WIPER) CURRENT AND WIPER SETTINGS (** $R_W = R_{FS} = R_{ZS} = 0\Omega$ **)**

<span id="page-41-2"></span><span id="page-41-1"></span>**Note 1:** I<sub>BW</sub> or I<sub>AW</sub> currents can be much higher than this depending on voltage differential between Terminal B and Terminal W or Terminal A and Terminal W.

**2:** Any R<sub>BW</sub> resistance greater than this limits the current.

<span id="page-41-3"></span>**3:** If  $V_{\text{BW}}$  = 36V, then the wiper code value must be greater than or equal to Min 'N'. Wiper codes less than Min 'N' will cause the wiper current  $(I_W)$  to exceed the specification. Wiper codes greater than Min 'N' will cause the wiper current to be less than the maximum. The Min 'N' number has been rounded up from the calculated number to ensure that the wiper current does not exceed the maximum specification.

[Figure 5-3](#page-42-0) through [Figure 5-6](#page-42-1) show a graph of the calculated currents (minimum, typical, and maximum) for each resistor option. These graphs are based on 25 mA (5 k $\Omega$ ), 12.5 mA (10 k $\Omega$ ), and 6.5 mA (50 k $\Omega$ and 100 k $\Omega$ ) specifications.

To ensure no damage to the resistor network (including long-term reliability) the maximum terminal current must not be exceeded. This means that the application must assume that the  $R_{AB}$  resistance is the minimum  $R_{AB}$  value ( $R_{AB(MIN)}$ , see blue lines in graphs).

Looking at the 50 k $\Omega$  device, the maximum terminal current is 6.5 mA. That means that any wiper code value greater than 36 ensures that the terminal current is less than 6.5 mA. This is ~14% of the full-scale value. If the application could change to the 100 k $\Omega$  device, which has the same maximum terminal current specification, any wiper code value greater than 18 ensures that the terminal current is less than 6.5 mA. This is ~7% of the full-scale value. Supporting higher terminal current allows a greater wiper code range for a given  $V<sub>BW</sub>$  voltage.



<span id="page-42-0"></span>*FIGURE 5-3: Maximum I<sub>BW</sub> vs Wiper*  $Code - 5 k<sub>\Omega</sub>$ .



 $Code - 10 k\Omega$ .



*FIGURE 5-5: Maximum I<sub>BW</sub> vs Wiper*  $Code - 50 k\Omega$ .



<span id="page-42-1"></span> $Code - 100 k\Omega$ .

[Figure 5-7](#page-42-2) shows a graph of the maximum  $V_{BW}$  voltage vs wiper code (for 5 k $\Omega$  and 10 k $\Omega$  devices). To ensure that no damage is done to the resistor network, the RAB(MIN) resistance (blue line) should be used to determine  $V_{BW}$  voltages for the circuit. Devices where the  $R_{AB}$  resistance is greater than the  $R_{AB(MIN)}$  resistance will naturally support a higher voltage limit.



<span id="page-42-2"></span>*FIGURE 5-7: Maximum V<sub>BW</sub> vs Wiper Code (5 k* $\Omega$  *and 10 k* $\Omega$  *devices).* 

[Table 5-4](#page-43-2) shows the maximum  $V_{BW}$  voltage that can be applied across the Terminal B to Terminal W pins for a given wiper code value (for the 5 k $\Omega$  and 10 k $\Omega$ devices). These calculations assume the ideal model  $(R_W = R_{FS} = R_{ZS} = 0.0)$  and show the calculations based on  $R_{S(MIN)}$  and  $R_{S(MAX)}$ . [Table 5-5](#page-44-0) shows the same calculations for the 50  $k\Omega$  devices, and [Table 5-6](#page-44-1) shows the calculations for the 100 k $\Omega$  devices. These tables are supplied as a quick reference.

| Code |                | V <sub>BW(MAX)</sub> |              | Code |            | V <sub>BW(MAX)</sub> |                 | Code |            | V <sub>BW(MAX)</sub> |              |
|------|----------------|----------------------|--------------|------|------------|----------------------|-----------------|------|------------|----------------------|--------------|
| Hex  | <b>Dec</b>     | $R_{S(MIN)}$         | $R_{S(MAX)}$ | Hex  | <b>Dec</b> | $R_{S(MIN)}$         | $R_{S(MAX)}$    | Hex  | <b>Dec</b> | $R_{S(MIN)}$         | $R_{S(MAX)}$ |
| 00h  | $\pmb{0}$      | 0.000                | 0.000        | 20h  | 32         | 12.549               | 18.824          | 40h  | 64         | 25.098               |              |
| 01h  | 1              | 0.392                | 0.588        | 21h  | 33         | 12.941               | 19.412          | 41h  | 65         | 25.490               |              |
| 02h  | $\overline{2}$ | 0.784                | 1.176        | 22h  | 34         | 13.333               | 20.000          | 42h  | 66         | 25.882               |              |
| 03h  | 3              | 1.176                | 1.765        | 23h  | 35         | 13.725               | 20.588          | 43h  | 67         | 25.275               |              |
| 04h  | 4              | 1.569                | 2.353        | 24h  | 36         | 14.118               | 21.176          | 44h  | 68         | 26.667               |              |
| 05h  | 5              | 1.961                | 2.941        | 25h  | 37         | 14.510               | 21.765          | 45h  | 69         | 27.059               |              |
| 06h  | 6              | 2.353                | 3.529        | 26h  | 38         | 14.902               | 22.353          | 46h  | 70         | 27.451               |              |
| 07h  | $\overline{7}$ | 2.745                | 4.118        | 27h  | 39         | 15.294               | 22.941          | 47h  | 71         | 27.843               |              |
| 08h  | 8              | 3.137                | 4.706        | 28h  | 40         | 15.686               | 23.529          | 48h  | 72         | 28.235               |              |
| 09h  | 9              | 3.529                | 5.294        | 29h  | 41         | 16.078               | 24.118          | 49h  | 73         | 28.627               |              |
| 0Ah  | 10             | 3.922                | 5.882        | 2Ah  | 42         | 16.471               | 24.706          | 4Ah  | 74         | 29.020               |              |
| 0Bh  | 11             | 4.314                | 6.471        | 2Bh  | 43         | 16.863               | 25.294          | 4Bh  | 75         | 29.412               |              |
| 0Ch  | 12             | 4.706                | 7.059        | 2Ch  | 44         | 17.255               | 25.882          | 4Ch  | 76         | 29.804               |              |
| 0Dh  | 13             | 5.098                | 7.647        | 2Dh  | 45         | 17.647               | 26.471          | 4Dh  | 77         | 30.196               |              |
| 0Eh  | 14             | 5.490                | 8.235        | 2Eh  | 46         | 18.039               | 27.059          | 4Eh  | 78         | 30.588               |              |
| 0Fh  | 15             | 5.882                | 8.824        | 2Fh  | 47         | 18.431               | 27.647          | 4Fh  | 79         | 30.980               |              |
| 10h  | 16             | 5.275                | 9.412        | 30h  | 48         | 18.824               | 28.235          | 50h  | 80         | 31.373               |              |
| 11h  | 17             | 6.667                | 10.000       | 31h  | 49         | 19.216               | 28.824          | 51h  | 81         | 31.765               |              |
| 12h  | 18             | 7.059                | 10.588       | 32h  | 50         | 19.608               | 29.412          | 52h  | 82         | 32.157               |              |
| 13h  | 19             | 7.451                | 11.176       | 33h  | 51         | 20.000               | 30.000          | 53h  | 83         | 32.549               |              |
| 14h  | 20             | 7.843                | 11.765       | 34h  | 52         | 20.392               | 30.588          | 54h  | 84         | 32.941               |              |
| 15h  | 21             | 8.235                | 12.353       | 35h  | 53         | 20.784               | 31.176          | 55h  | 85         | 33.333               |              |
| 16h  | 22             | 8.627                | 12.941       | 36h  | 54         | 21.176               | 31.765          | 56h  | 86         | 33.725               |              |
| 17h  | 23             | 9.020                | 13.529       | 37h  | 55         | 21.569               | 32.353          | 57h  | 87         | 34.118               |              |
| 18h  | 24             | 9.412                | 14.118       | 38h  | 56         | 21.961               | 32.941          | 58h  | 88         | 34.510               |              |
| 19h  | 25             | 9.804                | 14.706       | 39h  | 57         | 22.353               | 33.529          | 59h  | 89         | 34.902               |              |
| 1Ah  | 26             | 10.196               | 15.294       | 3Ah  | 58         | 22.745               | 34.118          | 5Ah  | 90         | 35.294               |              |
| 1Bh  | 27             | 10.588               | 15.882       | 3Bh  | 59         | 23.137               | 34.706          | 5Bh  | 91         | 35.686               |              |
| 1Ch  | 28             | 10.980               | 16.471       | 3Ch  | 60         | 23.529               | 35.294          | 5Ch  | $92 - 255$ | $36.0^{(1, 2)}$      |              |
| 1Dh  | 29             | 11.373               | 17.059       | 3Dh  | 61         | 23.922               | 35.882          |      |            |                      |              |
| 1Eh  | 30             | 11.765               | 17.647       | 3Eh  | 62         | 24.314               | $36.0^{(1, 2)}$ |      |            |                      |              |
| 1Fh  | 31             | 12.157               | 18.235       | 3Fh  | 63         | 24.706               |                 |      |            |                      |              |

<span id="page-43-2"></span>TABLE 5-4: MAX V<sub>BW</sub> AT EACH WIPER CODE  $(R_W = R_{FS} = R_{ZS} = 0\Omega)$  FOR V+ - V- = 36V, **5 K AND 10 K DEVICES** 

<span id="page-43-1"></span><span id="page-43-0"></span>Note 1: Calculated R<sub>BW</sub> voltage is greater than 36V (highlighted in color), must be limited to 36V (V+ - V-).

**2:** This wiper code and greater will limit the I<sub>BW</sub> current to less than the maximum supported terminal current  $(I_T)$ .

#### <span id="page-44-0"></span>TABLE 5-5: MAX V<sub>BW</sub> AT EACH WIPER CODE  $(R_W = R_{FS} = R_{ZS} = 0\Omega)$  FOR V+ - V- = 36V, **50 K DEVICES**



<span id="page-44-3"></span><span id="page-44-2"></span>**Note 1:** Calculated R<sub>BW</sub> voltage is greater than 36V (highlighted in color), must be limited to 36V (V+ - V-).

**2:** This wiper code and greater will limit the  $I_{BW}$  current to less than the maximum supported terminal current  $(I_T)$ .

#### <span id="page-44-1"></span>TABLE 5-6: MAX V<sub>BW</sub> AT EACH WIPER CODE  $(R_W = R_{FS} = R_{ZS} = 0\Omega)$  FOR V+ - V- = 36V, **100 KΩ DEVICES**



<span id="page-44-5"></span><span id="page-44-4"></span>Note 1: Calculated R<sub>BW</sub> voltage is greater than 36V (highlighted in color), must be limited to 36V (V+ - V-).

**2:** This wiper code and greater will limit the  $I_{BW}$  current to less than the maximum supported terminal current  $(I_T)$ .

#### **5.4 Variable Resistor (Rheostat)**

A variable resistor is created using Terminal W and either Terminal A or Terminal B. Since the wiper code value of 0 connects the wiper to the Terminal B, the  $R<sub>BW</sub>$  resistance increases with increasing wiper code value. Conversely, the  $R_{AW}$  resistance will decrease with increasing wiper code value. [Figure 5-8](#page-45-0) shows the connections from a potentiometer to create a rheostat configuration.



<span id="page-45-0"></span>*FIGURE 5-8: Rheostat Configuration.*

[Equation 5-4](#page-45-1) shows the  $R_{BW}$  and  $R_{AW}$  calculations. The  $R_{BW}$  calculation is for the resistance between the wiper and Terminal B. The  $R_{AW}$  calculation is for the resistance between the wiper and Terminal A.

#### <span id="page-45-1"></span>**EQUATION 5-4: R<sub>BW</sub> AND R<sub>AW</sub> CALCULATION**



#### **5.5 Analog Circuitry Power Requirements**

This device has two power supplies. One is for the digital interface (VL and DGND) and the other is for the high-voltage analog circuitry (V+ and V-). The maximum delta voltage between V+ and V- is 36V. The digital power signals must be between V+ and V-.

If the digital ground (DGND) pin is at half the potential of V+ (relative to V-), then the terminal pins potentials can be  $\pm$ (V+/2) relative to DGND.

[Figure 5-9](#page-45-2) shows the relationship of the four power signals. This shows that the V+/V- signals do not need to be symmetric around the DGND signal.

To ensure that the Wiper register has been properly loaded with the POR/BOR value, the  $V_L$  voltage must be at the minimum specified operating voltage (referenced to DGND).



<span id="page-45-2"></span>*Ranges.*

#### **5.6 Resistor Characteristics**

#### 5.6.1 V+/V- LOW VOLTAGE OPERATION

The resistor network is specified from 20V to 36V. At voltages below 20V, the resistor network will function, but the operational characteristics may be outside the specified limits. Please refer to **[Section 2.0 "Typical](#page-21-0) [Performance Curves"](#page-21-0)** for additional information.

#### 5.6.2 RESISTOR TEMPCO

Biasing the ends (Terminal A and Terminal B) near midsupply  $((V+ - |V-|) / 2)$  will give the worst switch resistance temperature coefficient (tempco).

#### <span id="page-46-0"></span>**5.7 Shutdown Control**

Shutdown is used to minimize the device's current consumption. The MCP45HVX1 has two methods to achieve this:

- **[Hardware Shutdown Pin \(SHDN\)](#page-46-1)**
- **[Terminal Control Register \(TCON\)](#page-46-2)**

The Hardware Shutdown pin is backwards compatible with the MCP42X1 devices.

#### <span id="page-46-1"></span>5.7.1 HARDWARE SHUTDOWN PIN (SHDN)

The SHDN pin is available on the potentiometer devices. When the  $\overline{\text{SHDN}}$  pin is forced active (V<sub>IL</sub>):

- The P0A terminal is disconnected
- The P0W terminal is connected to the P0B terminal (see [Figure 4-5](#page-31-0))
- The Serial Interface is NOT disabled, and all Serial Interface activity is executed

The Hardware Shutdown Pin mode does NOT corrupt the values in the volatile wiper registers nor the TCON register. When the Shutdown mode is exited (SHDN pin is inactive  $(V_{IH})$ ):

- The device returns to the wiper setting specified by the volatile wiper value
- The TCON register bits return to controlling the terminal connection state



*FIGURE 5-10: Hardware Shutdown Resistor Network Configuration.*

#### <span id="page-46-2"></span>5.7.2 TERMINAL CONTROL REGISTER (TCON)

The Terminal Control (TCON) register is a volatile register used to configure the connection of each resistor network terminal pin (A, B and W) to the Resistor Network. This register is shown in [Register 4-1.](#page-35-0)

The R0HW bit forces the selected resistor network into the same state as the SHDN pin. Alternate low-power configurations may be achieved with the R0A, R0W and R0B bits.

When the R0HW bit is "0":

- The P0A terminal is disconnected
- The P0W terminal is simultaneously connected to the P0B terminal (see [Figure 5-11](#page-46-3))

**Note:** When the R0HW bit forces the resistor network into the hardware SHDN state, the state of the TCON0 register's R0A, R0W and R0B bits is overridden (ignored). When the state of the R0HW bit no longer forces the resistor network into the hardware SHDN state, the TCON0 register's R0A, R0W and R0B bits return to controlling the terminal connection state. In other words, the R0HW bit does not corrupt the state of the R0A, R0W and R0B bits.

The R0HW bit does NOT corrupt the values in the volatile wiper registers nor the TCON register. When the Shutdown mode is exited (R0HW bit =  $1$ ):

- The device returns to the wiper setting specified by the volatile wiper value
- The TCON register bits return to controlling the terminal connection state



<span id="page-46-3"></span>*FIGURE 5-11: Resistor Network Shutdown State (R0HW = 0).*

#### 5.7.3 INTERACTION OF SHDN PIN AND TCON REGISTER

[Figure 5-12](#page-46-4) shows how the SHDN pin signal and the R0HW bit signal interact to control the hardware shutdown of the resistor network.



<span id="page-46-4"></span>*FIGURE 5-12: R0HW bit and SHDN pin Interaction.*

## **6.0 SERIAL INTERFACE (I2C)**

The MCP45HVX1 devices support the  $I^2C$  serial protocol. The MCP45HVX1  $1^2$ C module operates in Slave mode (does not generate the serial clock). [Figure 6-1](#page-47-0) shows a typical  $I^2C$  interface connection.

The MCP45HVX1 devices use the two-wire  $I^2C$  serial interface. This interface can operate in Standard, Fast or High-Speed mode. A device that sends data onto the bus is defined as transmitter, and a device receiving data as receiver. The bus has to be controlled by a master device which generates the serial clock (SCL), controls the bus access and generates the Start and Stop conditions. The MCP45HVX1 device works as slave. Both master and slave can operate as transmitter or receiver, but the master device determines which mode is activated. Communication is initiated by the master (microcontroller) which sends the Start bit, followed by the slave address byte. The first byte transmitted is always the slave address byte, which contains the device code, the address bits, and the  $R/\overline{W}$  bit.

Refer to the NXP  $I^2C$  document for more details of the I<sup>2</sup>C specifications (UM10204, Ver. 05 Oct 2012).



<span id="page-47-0"></span>*FIGURE 6-1: Typical I2C Interface Block Diagram.*

Controller.

#### **6.1 Signal Descriptions**

The  $I<sup>2</sup>C$  interface uses up to four pins (signals). These are:

- SDA (Serial Data)
- SCL (Serial Clock)
- A0 (Address 0 bit)
- A1 (Address 1 bit)

#### 6.1.1 SERIAL DATA (SDA)

The Serial Data (SDA) signal is the data signal of the device. The value on this pin is latched on the rising edge of the SCL signal when the signal is an input.

With the exception of the Start and Stop conditions, the High or Low state of the SDA pin can only change when the clock signal on the SCL pin is Low. During the High period of the clock, the SDA pin's value (High or Low) must be stable. Changes in the SDA pin's value while the SCL pin is High will be interpreted as a Start or a Stop condition.

#### 6.1.2 SERIAL CLOCK (SCL)

The Serial Clock (SCL) signal is the clock signal of the device. The rising edge of the SCL signal latches the value on the SDA pin. The MCP45HVX1 supports three I 2C interface clock modes:

- Standard mode: clock rates up to 100 kHz
- Fast mode: clock rates up to 400 kHz
- High-Speed mode (HS mode): clock rates up to 3.4 MHz

The MCP45HVX1 will not stretch the clock signal (SCL) since memory read access occurs fast enough.

Depending on the clock rate mode, the interface will display different characteristics.

#### 6.1.3 THE ADDRESS BITS (A1:A0)

There are up to two hardware pins used to specify the device address. The number of address pins is determined by the part number.

The state of the A0 and A1 pins should be static, that is they should be tied High or tied Low.

### **6.2 I2C Operation**

The MCP45HVX1  $1^2C$  module is compatible with the NXP I<sup>2</sup>C specification. The following lists some of the module's features:

- 7-bit slave addressing
- Supports three clock rate modes:
	- Standard mode, clock rates up to 100 kHz
	- Fast mode, clock rates up to 400 kHz
	- High-Speed mode (HS mode), clock rates up to 3.4 MHz
- Support Multi-Master Applications
- General call addressing

The  $I^2C$  10-bit addressing mode is not supported.

The NXP  $I^2C$  specification only defines the field types, field lengths, timings, etc. of a frame. The frame content defines the behavior of the device. The frame content for the MCP45HVX1 is defined in **[Section 7.0](#page-55-0)**.

#### 6.2.1 I<sup>2</sup>C BIT STATES AND SEQUENCE

[Figure 6-8](#page-49-0) shows the  $I^2C$  transfer sequence. The serial clock is generated by the master. The following definitions are used for the bit states:

- Start bit (S)
- Data bit
- Acknowledge (A) bit (driven Low)/ No Acknowledge (A) bit (not driven Low)
- Repeated Start bit (Sr)
- Stop bit (P)

#### 6.2.1.1 Start Bit

The Start bit (see [Figure 6-2](#page-48-0)) indicates the beginning of a data transfer sequence. The Start bit is defined as the SDA signal falling when the SCL signal is "High".



#### <span id="page-48-0"></span>6.2.1.2 Data Bit

The SDA signal may change state while the SCL signal is Low. While the SCL signal is High, the SDA signal MUST be stable (see [Figure 6-3\)](#page-48-1).

<span id="page-48-1"></span>

#### 6.2.1.3 Acknowledge (A) Bit

The A bit (see [Figure 6-4\)](#page-48-2) is typically a response from the receiving device to the transmitting device. Depending on the context of the transfer sequence, the A bit may indicate different things. Typically, the slave device will supply an A response after the Start bit and 8 "data" bits have been received. an A bit has the SDA signal Low.



<span id="page-48-2"></span>*FIGURE 6-4: Acknowledge Waveform.*

#### **Not A (A) Response**

The  $\overline{A}$  bit has the SDA signal High. [Table 6-1](#page-48-3) shows some of the conditions where the slave device will issue a Not A  $(\overline{A})$ .

If an error condition occurs (such as an  $\overline{A}$  instead of A), then a Start bit must be issued to reset the command state machine.

#### <span id="page-48-3"></span>**TABLE 6-1: MCP45HVX1 A/A RESPONSES**



#### 6.2.1.4 Repeated Start Bit

The Repeated Start bit (see [Figure 6-5](#page-49-1)) indicates the current master device will attempt to continue communicating with the current slave device without releasing the  $1^2C$  bus. The Repeated Start condition is the same as the Start condition, except that the Repeated Start bit follows a Start bit (with the Data bits + A bit) and not a Stop bit.

The Start bit is the beginning of a data transfer sequence and is defined as the SDA signal falling when the SCL signal is "High".

**Note 1:** A bus collision during the Repeated Start condition occurs if:

- SDA is sampled Low when SCL goes from low-to-high.
- SCL goes Low before SDA is asserted Low. This may indicate that another master is attempting to transmit a data '1'.



<span id="page-49-1"></span>*FIGURE 6-5: Repeat Start Condition Waveform.*

#### 6.2.1.5 Stop Bit

The Stop bit (see [Figure 6-6](#page-49-2)) indicates the end of the <sup>12</sup>C Data Transfer Sequence. The Stop bit is defined as the SDA signal rising when the SCL signal is "High".

A Stop bit resets the  $I^2C$  interface of all MCP45HVX1 devices.



<span id="page-49-2"></span>*FIGURE 6-6: Stop Condition Receive or Transmit Mode.*

#### 6.2.2 CLOCK STRETCHING

"Clock Stretching" is something that the receiving device can do, to allow additional time to "respond" to the "data" that has been received.

The MCP45HVX1 will not stretch the clock signal (SCL) since memory read access occurs fast enough.

#### 6.2.3 ABORTING A TRANSMISSION

If any part of the  $I<sup>2</sup>C$  transmission does not meet the command format, it is aborted. This can be intentionally accomplished with a Start or Stop condition. This is done so that noisy transmissions (usually an extra Start or Stop condition) are aborted before they corrupt the device.





<span id="page-49-0"></span>

#### 6.2.4 ADDRESSING

The address byte is the first byte received following the Start condition from the master device. The address contains four (or more) fixed bits and (up to) three userdefined hardware address bits (pins A1 and A0). These 7-bits address the desired  $1^2C$  device. The A6:A2 address bits are fixed to '01111' and the device appends the value of following two address pins (A1 and A0).

Since there are address bits controlled by hardware pins, there may be up to four MCP45HVX1 devices on the same  $I^2C$  bus.

[Figure 6-9](#page-50-1) shows the slave address byte format, which contains the seven address bits. There is also a read/ write (R/W) bit. [Table 6-2](#page-50-0) shows the fixed address for device.

#### **Hardware Address Pins**

The hardware address bits (A1, and A0) correspond to the logic level on the associated address pins. This allows up to four devices on the bus.



<span id="page-50-1"></span>*I 2C Control Byte.*

<span id="page-50-0"></span>



<span id="page-50-2"></span>**Note 1:** The fixed portion of the I<sup>2</sup>C address is different than the MCP44XX/MCP45XX/ MCP46XX family ('0101 11', '0101 1', or '0101'). This allows the maximum number of both standard and high-voltage devices on the single  $I<sup>2</sup>C$  bus.

#### 6.2.5 SLOPE CONTROL

The MCP45HVX1 implements slope control on the SDA output.

As the device transitions from HS mode to FS mode, the slope control parameter will change from the HS specification to the FS specification.

For Fast (FS) and High-Speed (HS) modes, the device has a spike suppression and a Schmitt trigger at SDA and SCL inputs.

#### 6.2.6 HS MODE

The  $I<sup>2</sup>C$  specification requires that a High-Speed mode device must be 'activated' to operate in High-Speed (3.4 Mbit/s) mode. This is done by the master sending a special address byte following the Start bit. This byte is referred to as the High-Speed Master Mode Code (HSMMC).

The MCP45HVX1 device does not acknowledge this byte. However, upon receiving this command, the device switches to HS mode. The device can now communicate at up to 3.4 Mbit/s on SDA and SCL lines. The device will switch out of the HS mode on the next Stop condition.

The master code is sent as follows:

- 1. Start condition (S)
- 2. High-Speed Master Mode Code (0000 1XXX), The XXX bits are unique to the High-Speed (HS) mode master.
- 3. No Acknowledge  $(\overline{A})$

After switching to the High-Speed mode, the next transferred byte is the  $I^2C$  control byte, which specifies the device to communicate with, and any number of data bytes plus acknowledgments. The master device can then issue either a Repeated Start bit to address a different device (at high speed) or a Stop bit to return to Fast/Standard bus speed. After the Stop bit, any other master device (in a multi-master system) can arbitrate for the  $I^2C$  bus.

See [Figure 6-10](#page-51-0) for illustration of HS mode command sequence.

For more information on the HS mode, or other I<sup>2</sup>C modes, please refer to the Phillips  $I<sup>2</sup>C$  specification.

#### 6.2.6.1 Slope Control

The slope control on the SDA output is different between the Fast/Standard Speed and the High-Speed Clock modes of the interface.

#### 6.2.6.2 Pulse Gobbler

The pulse gobbler on the SCL pin is automatically adjusted to suppress spikes < 10 ns during HS mode.



<span id="page-51-0"></span>

#### 6.2.7 GENERAL CALL

The General Call is a method that the "master" device can communicate with all other "slave" devices. In a multi-master application, the other master devices are operating in Slave mode. The General Call address has two documented formats. These are shown in [Figure 6-11](#page-53-0). We have added an MCP45HVX1 format in this figure as well.

This will allow customers to have multiple  $I<sup>2</sup>C$  digital potentiometers on the bus and have them operate in a synchronous fashion (analogous to the DAC Sync pin functionality). If these MCP45HVX1 7-bit commands conflict with other  $I^2C$  devices on the bus, then the customer will need two  $I^2C$  buses and ensure that the devices are on the correct bus for their desired application functionality.

Dual Pot devices can not update both Pot0 and Pot1 from a single command. To address this, there are General Call commands for the Wiper 0, Wiper 1, and the TCON registers.

[Table 6-3](#page-52-0) shows the General Call commands. Three commands are specified by the  $I^2C$  specification and are not applicable to the MCP45HVX1 (so command is Not Acknowledged) The MCP45HVX1 General Call commands are Acknowledged. Any other command is Not Acknowledged.



#### <span id="page-52-0"></span>**TABLE 6-3: GENERAL CALL COMMANDS**



**Note 1:** Any other code is Not Acknowledged. These codes may be used by other devices on the  $I^2C$  bus.

> **2:** The 7-bit command always appends a "0" to form 8-bits.



<span id="page-53-0"></span>*FIGURE 6-11: General Call Formats.*

**NOTES:**

### <span id="page-55-0"></span>**7.0 DEVICE COMMANDS**

The MCP45HVX1's  $I^2C$  command formats are specified in this section. The  $I^2C$  protocol does not specify how commands are formatted.

The MCP45HVX1 supports four basic commands. The location accessed determines the commands that are supported.

For the volatile wiper registers, these commands are:

- Write Data
- Read Data
- Increment Data
- Decrement Data

These commands have formats for both a single command or continuous commands. These commands are shown in [Table 7-1](#page-55-3).

|                   | Command     |                                     | <b>Operates</b><br>on Volatile/<br><b>Nonvolatile</b><br>memory |  |
|-------------------|-------------|-------------------------------------|-----------------------------------------------------------------|--|
| <b>Operation</b>  | <b>Mode</b> | # of Bit<br>Clocks <sup>(1,2)</sup> |                                                                 |  |
| <b>Write Data</b> | Single      | 29                                  | <b>Both</b>                                                     |  |
|                   | Continuous  | $18n + 11$                          | <b>Volatile Only</b>                                            |  |
| Read Data         | Single      | 29                                  | <b>Both</b>                                                     |  |
|                   | Random      | 48                                  | <b>Both</b>                                                     |  |
|                   | Continuous  | $18n + 11$                          | Both                                                            |  |
| Increment         | Single      | 20                                  | <b>Volatile Only</b>                                            |  |
|                   | Continuous  | $9n + 11$                           | <b>Volatile Only</b>                                            |  |
| Decrement         | Single      | 20                                  | <b>Volatile Only</b>                                            |  |
|                   | Continuous  | $9n + 11$                           | <b>Volatile Only</b>                                            |  |

<span id="page-55-3"></span>**TABLE 7-1: I2C COMMANDS** 

<span id="page-55-4"></span><span id="page-55-2"></span>**Note 1:** "n" indicates the number of times the command operation is to be repeated.

> **2:** These clock counts are for "standard" and "fast" I2C communication.

[Table 7-2](#page-56-0) shows the supported commands for each memory location.

[Table 7-3](#page-57-0) shows an overview of all the device commands and their interaction with other device features.

#### **7.1 Command Byte**

The MCP45HVX1 command byte has three fields: the address, the command operation, and two data bits (see [Figure 7-1](#page-55-1)). Currently only one of the data bits is defined (D8).

The device memory is accessed when the master sends a proper command byte to select the desired operation. The memory location getting accessed is contained in the command byte's AD3:AD0 bits. The action desired is contained in the command byte's C1:C0 bits, see [Figure 7-1.](#page-55-1) C1:C0 determines if the desired memory location will be read, written, incremented (wiper setting +1) or decremented (wiper setting -1). The Increment and Decrement commands are only valid on the volatile Wiper register.

If the address bits and command bits are not a valid combination, then the MCP45HVX1 will generate a Not Acknowledge pulse to indicate the invalid combination. The I<sup>2</sup>C master device must then force a Start condition to reset the MCP45HVX1 I<sup>2</sup>C module.

D9 and D8 are unused data bits. These bits maintain code compatibility with the MCP44XX, MCP45XX, and MCP46XX devices.



<span id="page-55-1"></span>

|             | <b>Address</b>         | Command                  | <b>Data</b>       |                |  |
|-------------|------------------------|--------------------------|-------------------|----------------|--|
| Value       | <b>Function</b>        |                          | $(10-bits)$ $(1)$ | <b>Comment</b> |  |
| 00h         | Volatile Wiper 0       | Write Data               | nnnn nnnn<br>nn   |                |  |
|             |                        | Read Data (3)            | nnnn nnnn<br>nn   |                |  |
|             |                        | Increment Wiper          |                   |                |  |
|             |                        | Decrement Wiper          |                   |                |  |
| 01h-03h     | Reserved               |                          |                   |                |  |
| $04h^{(2)}$ | Volatile               | <b>Write Data</b>        | nnnn nnnn<br>nn   |                |  |
|             | <b>TCON 0 Register</b> | Read Data <sup>(3)</sup> | nnnn nnnn<br>nn   |                |  |
| 05h-FFh     | Reserved               |                          |                   |                |  |

<span id="page-56-0"></span>**TABLE 7-2: MEMORY MAP AND THE SUPPORTED COMMANDS** 

<span id="page-56-3"></span><span id="page-56-2"></span>**Note 1:** The data memory is 8-bits wide, so the two MSbs are ignored by the device. This is for compatibility with the MCP44XX, MCP45XX, and MCP46XX command formats.

<span id="page-56-1"></span>**2:** Increment or Decrement commands are invalid for these addresses.

**3:** I 2C read operation will read two bytes, of which the 8 bits of data are contained within the Least Significant Byte (LSB). This is for compatibility with the MCP44XX, MCP45XX, and MCP46XX command formats.

#### **7.2 Data Byte**

Only the Read command and the Write command have data byte(s). Even though only one byte of data is required for the commands, the supported commands will be formatted for compatibility with the MCP44XX, MCP45XX, and MCP46XX command formats with support of 10 bits of data.

#### **7.3 Error Condition**

If the four address bits received (AD3:AD0) and the two command bits received (C1:C0) are a valid combination, the MCP45HVX1 will Acknowledge the  $l^2C$  bus.

If the address bits and command bits are an invalid combination, then the MCP45HVX1 will Not Acknowledge the  $I^2C$  bus.

Once an error condition has occurred, any following commands are ignored until the  $I^2C$  bus is reset with a Start condition.

#### 7.3.1 ABORTING A TRANSMISSION

A Restart or Stop condition in the expected data bit position will abort the current command sequence and data will not be written to the MCP45HVX1.



#### <span id="page-57-0"></span>**TABLE 7-3: COMMANDS**

<span id="page-57-2"></span><span id="page-57-1"></span>**Note 1:** "n" indicates the number of times the command operation is to be repeated.

**2:** For a random read (read from any memory location), 40 bit clocks are required.

#### <span id="page-58-0"></span>**7.4 Write Data**

The Write command format, see [Figure 7-2,](#page-58-1) includes the  $I^2C$  control byte, an A bit, the MCP45HVX1 command byte, an A bit, the MCP45HVX1 data byte, an A bit, and a Stop (or Restart) condition. The MCP45HVX1 generates the A  $/\overline{A}$  bits.

A Write command to a volatile memory location changes that location after a properly formatted Write command and the A/A clock have been received.

#### 7.4.1 SINGLE WRITE TO VOLATILE **MEMORY**

Data is written to the MCP45HVX1 after every byte transfer (during the Acknowledge). If a Stop or Restart condition is generated during a data transfer (before the A), the data will not be written to the MCP45HVX1. After the A bit, the master can initiate the next sequence with a Stop or Restart condition.

Refer to [Figure 7-2](#page-58-1) for the byte write sequence.

#### 7.4.2 CONTINUOUS WRITES TO VOLATILE MEMORY

A Continuous Write mode of operation is possible when writing to the volatile memory registers (address 00h and 04h). This Continuous Write mode allows writes without a Stop or Restart condition or repeated transmissions of the  $I<sup>2</sup>C$  Control Byte. [Figure 7-3](#page-59-0) shows the sequence for three continuous writes. The writes do not need to be to the same volatile memory address. The sequence ends with the master sending a Stop or Restart condition.



<span id="page-58-1"></span>*FIGURE 7-2: I*

*2C Write Sequence.*

# **MCP45HVX1**



<span id="page-59-0"></span>*FIGURE 7-3: I 2C Continuous Volatile Wiper Write.*

#### <span id="page-60-0"></span>**7.5 Read Data**

The Read command format, see [Figure 7-4](#page-60-1), includes the Start condition,  $I^2C$  control byte (with R/W bit set to "0"), A bit, MCP45HVX1 command byte, A bit, followed by a Repeated Start bit,  $I^2C$  control byte (with R/W bit set to "1"), and the MCP45HVX1 transmitting the requested data high byte, and A bit, the data low byte, the master generating the A, and Stop condition.

The  $1^2C$  control byte requires the R/W bit equal to a logic one  $(R/W = 1)$  to generate a read sequence. The memory location read will be the last address contained in a valid write MCP45HVX1 command byte or address 00h if no write operations have occurred since the device was reset (Power-On Reset or Brown-Out Reset).

**Note:** The MSB (Most Significant Byte) of the 16 read bits is all 0's to maintain read command format compatibility with the MCP44XX/MCP45XX/MCP46XX families of devices.

#### 7.5.1 SINGLE READ

[Figure 7-4](#page-60-1) shows the waveforms for a single read.

For *single reads* the master sends a Stop or Restart condition after the data byte is sent from the slave.

7.5.1.1 Random Read

[Figure 7-5](#page-61-0) shows the sequence for a Random Read.

#### 7.5.2 CONTINUOUS READS

Continuous reads allows the devices' memory to be read quickly. Continuous reads are possible to all memory locations.

[Figure 7-6](#page-61-1) shows the sequence for three continuous reads.

For *continuous reads*, instead of transmitting a Stop or Restart condition after the data transfer, the master reads the next data byte. The sequence ends with the master Not Acknowledging and then sending a Stop or Restart.

#### 7.5.3 IGNORING AN I<sup>2</sup>C TRANSMISSION AND "FALLING OFF" THE BUS

The MCP45HVX1 expects to receive complete, valid I<sup>2</sup>C commands, and will assume any command not defined as valid is due to a bus corruption, and will enter a passive High condition on the SDA signal. All signals will be ignored until the next valid Start condition and control byte are received.

<span id="page-60-1"></span>



<span id="page-61-0"></span>



<span id="page-61-1"></span>*FIGURE 7-6: I 2C Continuous Reads.*

#### <span id="page-62-0"></span>**7.6 Increment Wiper**

The Increment command provides a quick and easy method to modify the potentiometer's wiper by +1 with minimal overhead. The Increment command will only function on the volatile wiper setting memory locations 00h and 01h. The Increment command to nonvolatile addresses will be ignored and will generate an A.



When executing an Increment command, the volatile wiper setting will be altered from n to n+1 for each Increment command received. The value will increment up to 100h max on 8-bit devices and 80h on 7-bit devices. If multiple Increment commands are received after the value has reached 100h (or 80h), the value will not be incremented further. [Table 7-4](#page-62-1) shows the Increment command versus the current volatile wiper value.

The Increment command will most commonly be performed on the volatile wiper locations until a desired condition is met. The MCP45HVX1 is responsible for generating the A bits.

Refer to [Figure 7-7](#page-62-2) for the Increment command sequence. The sequence is terminated by the Stop condition. So when executing a continuous command string, the Increment command can be followed by any other valid command. This means that writes do not need to be to the same volatile memory address.

**Note:** The command sequence can go from an increment to any other valid command for the specified address. Issuing an increment or decrement to a reserved location will cause an error condition (A will be generated).

The advantage of using an Increment command instead of a read-modify-write series of commands is speed and simplicity. The wiper will transition after each command acknowledge when accessing the volatile wiper registers.

<span id="page-62-1"></span>





<span id="page-62-2"></span>

*2C Increment Command Sequence.*

#### <span id="page-63-0"></span>**7.7 Decrement Wiper**

The Decrement command provides a quick and easy method to modify the potentiometer's wiper by -1 with minimal overhead. The Decrement command will only function on the volatile wiper setting memory locations 00h and 01h.



When executing a Decrement command, the volatile wiper setting will be altered from n to n-1 for each Decrement command received. The value will decrement down to 000h min. If multiple Decrement commands are received after the value has reached 000h, the value will not be decremented further. [Table 7-5](#page-63-2) shows the Decrement command versus the current volatile wiper value.

The Decrement command will most commonly be performed on the volatile wiper locations until a desired condition is met.

Refer to [Figure 7-8](#page-63-1) for the Decrement command sequence. The sequence is terminated by the Stop condition. So when executing a continuous command string, the Decrement command can be followed by any other valid command. This means that writes do not need to be to the same volatile memory address.



The advantage of using a Decrement command instead of a read-modify-write series of commands is speed and simplicity. The wiper will transition after each command acknowledge when accessing the volatile wiper registers.

<span id="page-63-2"></span>





<span id="page-63-1"></span>

**NOTES:**

#### **8.0 APPLICATIONS EXAMPLES**

Digital potentiometers have a multitude of practical uses in modern electronic circuits. The most popular uses include precision calibration of set point thresholds, sensor trimming, LCD bias trimming, audio attenuation, adjustable power supplies, motor control overcurrent trip setting, adjustable gain amplifiers and offset trimming.

#### **8.1 Using Shutdown Modes**

[Figure 8-1](#page-65-1) shows a possible application circuit where the independent terminals could be used. Disconnecting the wiper allows the transistor input to be taken to the bias voltage level (disconnecting A and or B may be desired to reduce system current). Disconnecting Terminal A modifies the transistor input by the  $R_{BW}$  rheostat value to the Common B. Disconnecting Terminal B modifies the transistor input by the  $R_{AW}$  rheostat value to the Common A. The Common A and Common B connections could be connected to V+ and V-.



<span id="page-65-1"></span>*FIGURE 8-1: Example Application Circuit using Terminal Disconnects.*

#### **8.2 Software Reset Sequence**

**Note:** This technique is documented in AN1028.

At times, it may become necessary to perform a Software Reset Sequence to ensure the MCP45HVX1 device is in a correct and known I<sup>2</sup>C Interface state. This technique only resets the  $I^2C$  state machine. This is useful if the MCP45HVX1 device powers-up in an incorrect state (due to excessive bus noise, etc), or if the master device is reset during communication. [Figure 8-2](#page-65-0) shows the communication sequence to software reset the device.



<span id="page-65-0"></span>*FIGURE 8-2: Software Reset Sequence Format.* 

The first Start bit will cause the device to reset from a state in which it is expecting to receive data from the master device. In this mode, the device is monitoring the data bus in Receive mode and can detect the Start bit forces an internal Reset.

The nine bits of '1' are used to force a Reset of those devices that could not be reset by the previous Start bit. This occurs only if the MCP45HVX1 is driving an A bit on the  $I^2C$  bus, or is in Output mode (from a Read command) and is driving a data bit of '0' onto the  $I^2C$ bus. In both of these cases, the previous Start bit could not be generated due to the MCP45HVX1 holding the bus Low. By sending out nine '1' bits, it is ensured that the device will see an  $\overline{A}$  bit (the master device does not drive the  $I^2C$  bus Low to acknowledge the data sent by the MCP45HVX1), which also forces the MCP45HVX1 to reset.

The second Start bit is sent to address the rare possibility of an erroneous write. This could occur if the master device was reset while sending a Write command to the MCP45HVX1, *and* then as the master device returns to normal operation and issues a Start condition while the MCP45HVX1 is issuing an Acknowledge. In this case, if the 2nd Start bit is not sent (and the Stop bit was sent) the MCP45HVX1 could initiate a write cycle.



The Stop bit terminates the current  $1^2C$  bus activity. The MCP45HVX1 waits to detect the next Start condition.

This sequence does not effect any other  $I<sup>2</sup>C$  devices which may be on the bus, as they should disregard this as an invalid command.

#### **8.3 High-Voltage DAC**

A high-voltage DAC can be implemented using the MCP45HVX1, with voltages as high as 36V. The circuit is shown in [Figure 8-3.](#page-66-0) The equation to calculate the voltage output is shown in [Equation 8-1.](#page-66-1)

<span id="page-66-1"></span><span id="page-66-0"></span>

#### **8.4 Variable Gain Instrumentation Amplifier**

A variable gain instrumentation amplifier can be implemented using the MCP45HVX1 along with a highvoltage dual analog switch and a high-voltage instrumentation amplifier.

[Figure 8-3.](#page-66-0) The equation to calculate the voltage output is shown in [Equation 8-2.](#page-66-2)



*FIGURE 8-4: Variable Gain Instrumentation Amplifier for Data Acquisition System.*

#### <span id="page-66-2"></span>**EQUATION 8-2: DAC OUTPUT VOLTAGE CALCULATION**



#### **8.5 Audio Volume Control**

A digital volume control can be implemented with the MCP45HVX1. [Figure 8-5](#page-67-0) shows a simple audio volume control implementation.

[Figure 8-6](#page-67-1) shows a circuit-referenced voltage detect circuit. The output of this circuit could be used to control the Wiper Latch of the MCP45HVX1 device in the Audio Volume control circuit to reduce zipper noise or to update the different channels at the same time.

The op amp (U1) could be an MCP6001, while the general purpose comparators (U2 and U3) could be an MCP6541. U4 is a simple AND gate.

U1 establishes the signal zero reference. The upper limit of the comparator is set above its offset. The WLAT pin is forced High whenever the voltage falls between 2.502V and 2.497V (a 0.005V window).

The capacitor C1 AC couples the  $V_{IN}$  signal into the circuit, before feeding into the windowed comparator (and MCP45HVX1 Terminal A pin).



<span id="page-67-0"></span>

*FIGURE 8-5: Audio Volume Control.*



<span id="page-67-1"></span>*FIGURE 8-6: Referenced Voltage Crossing Detect.*

#### **8.6 Programmable Power Supply**

The ADP1611 is a step-up DC-to-DC switching converter. Using the MCP45HVX1 device allows the power supply to be programmable up to 20V. [Figure 8-7](#page-67-2) shows a programmable power supply implementation.

[Equation 8-3](#page-67-3) shows the equation to calculate the output voltage of the programmable power supply. This output is derived from the  $R_{BW}$  resistance of the MCP45HVX1 device and the  $R_2$  resistor. The ADP1611 will adjust its output voltage to maintain 1.23V on the FB pin.

When power is connected, L1 acts as a short, and  $V_{\text{OUT}}$  is a diode drop below the +5V voltage. The  $V_{\text{OUT}}$ voltage will ramp to the programmed value.



<span id="page-67-2"></span>*FIGURE 8-7: Programmable Power Supply.*

<span id="page-67-3"></span>**EQUATION 8-3: POWER SUPPLY OUTPUT VOLTAGE** 



#### **8.7 Programmable Bidirectional Current Source**

**EQUATION 8-4: LOAD CURRENT (IL)** 

A programmable bidirectional current source can be implemented with the MCP45HVX1. [Figure 8-8](#page-68-0) shows an implementation where U1 and U2 work together to deliver the desired current (dependent on selected device) in both directions. The circuit is symmetrical  $(R_{1A} = R_{1B}, R_{2A} = R_{2B}, R_{3A} = R_{3B})$  in order to improve stability. If the resistors are matched, the load current  $(I<sub>L</sub>)$  calculation is shown below:



<span id="page-68-0"></span>*FIGURE 8-8: Programmable Bidirectional Current Source.*

#### **8.8 LCD Contrast Control**

The MCP45HVX1 can be used for LCD contrast control. [Figure 8-9](#page-68-1) shows a simple programmable LCD contrast control implementation.

Some LCD panels support a fixed power supply of up to 28V. The high-voltage digital potentiometer's wiper can support contrast adjustments through the entire voltage range.

<span id="page-68-1"></span>

#### **8.9 Implementing Log Steps with a Linear Digital Potentiometer**

In audio volume control applications, the use of logarithmic steps is desirable since the human ear hears in a logarithmic manner. The use of a linear potentiometer can approximate a log potentiometer, but with fewer steps. An 8-bit potentiometer can achieve fourteen 3 dB log steps plus a 100% (0 dB) and a mute setting.

[Figure 8-10](#page-69-0) shows a block diagram of one of the MCP45HVx1 resistor networks being used to attenuate an input signal. In this case, the attenuation will be ground referenced. Terminal B can be connected to a Common mode voltage, but the voltages on the A, B and wiper terminals must not exceed the MCP45HVx1's V+/V- voltage limits.



<span id="page-69-0"></span>*FIGURE 8-10: Signal Attenuation Block Diagram – Ground Referenced.*

[Equation 8-5](#page-69-1) shows the equation to calculate voltage dB gain ratios for the digital potentiometer, while [Equation 8-6](#page-69-2) shows the equation to calculate resistance dB gain ratios. These two equations assume that the B terminal is connected to ground.

If Terminal B is not directly resistively connected to ground, then this Terminal B to ground resistance  $(R_{\text{B2GND}})$  must be included into the calculation. [Equation 8-7](#page-69-3) shows this equation.

#### <span id="page-69-1"></span>**EQUATION 8-5: dB CALCULATIONS (VOLTAGE)**



#### <span id="page-69-2"></span>**EQUATION 8-6: dB CALCULATIONS (RESISTANCE) – CASE 1**

Terminal B connected to Ground (see [Figure 8-10\)](#page-69-0)

 $L = 20 * log_{10} (R_{BW} / R_{AB})$ 

#### <span id="page-69-3"></span>**EQUATION 8-7: dB CALCULATIONS (RESISTANCE) – CASE 2**

Terminal B through  $R_{B2GND}$  to Ground

 $L = 20 * log_{10} ( (R_{BW} + R_{B2GND}) / (R_{AB} + R_{B2GND}) )$ 

[Table 8-1](#page-70-0) shows the codes that can be used for 8-bit digital potentiometers to implement the log attenuation. The table shows the wiper codes for -3 dB, -2 dB, and -1 dB attenuation steps. This table also shows the calculated attenuation based on the wiper code's linear step. Calculated attenuation values less than the desired attenuation are shown with red text. At lower wiper code values, the attenuation may skip a step. If this occurs, the next attenuation value is colored magenta to highlight that a skip occurred. For example, in the -3 dB column the -48 dB value is highlighted since the -45 dB step could not be implemented (there are no wiper codes between 2 and 1).



<span id="page-70-0"></span>

**Legend:** Calculated Attenuation Value Color Code: **Black** -> Above Target Value; **Red** -> Below Target Value Desired Attenuation Value Color Code: **Magenta** -> Skipped Desired Attenuation Value(s).

<span id="page-70-1"></span>**Note 1:** Attenuation values do not include errors from digital potentiometer errors, such as Full-Scale Error or Zero-Scale Error.

#### **8.10 Using the General Call Command**

The use of the General Call Address Increment, Decrement, or Write commands is analogous to the "Load" feature (LDAC pin) on some DACs (such as the MCP4921). This allows all the devices to "Update" the output level "at the same time".

For some applications, the ability to update the wiper values "at the same time" may be a requirement, since the delay from writing to one wiper value and then the next may cause application issues. A possible example would be a "tuned" circuit that uses several MCP45HVX1 in rheostat configuration. As the system condition changes (temperature, load, etc.) these devices need to be changed (incremented/decremented) to adjust for the system change. These changes will either be in the same direction or in opposite directions. With the Potentiometer device, the customer can either select the PxB terminals (same direction) or the PxA terminal(s) (opposite direction).

[Figure 8-12](#page-71-0) shows that the update of six devices takes  $6*T_{12CDLY}$  time in "normal" operation, but only 1\*T<sub>I2CDLY</sub> time in "General Call" operation.

**Note:** The application system may need to partition the  $I^2C$  bus into multiple buses to ensure that the MCP45HVX1 General Call commands do not conflict with the General Call commands that the other  $I^2C$ devices may have defined. Also, if only a portion of the MCP45HVX1 devices are to require this synchronous operation, then the devices that should not receive these commands should be on the second  $1^2C$ bus.

[Figure 8-11](#page-71-1) shows two I<sup>2</sup>C bus configurations. In many cases, the single  $I^2C$  bus configuration will be adequate. For applications that do not want all the MCP45HVX1 devices to do General Call support or have a conflict with General Call commands, the multiple  $I<sup>2</sup>C$  bus configuration would be used.



<span id="page-71-1"></span>*FIGURE 8-11: Typical Application I2C Bus Configurations.*



<span id="page-71-0"></span>*FIGURE 8-12: Example Comparison of "Normal Operation" vs. "General Call Operation" Wiper Updates.*
#### **8.11 Design Considerations**

In the design of a system with the MCP45HVX1 devices, the following considerations should be taken into account:

- **[Power Supply Considerations](#page-72-0)**
- **[Layout Considerations](#page-72-1)**

#### <span id="page-72-0"></span>8.11.1 POWER SUPPLY CONSIDERATIONS

The typical application will require a bypass capacitor in order to filter high-frequency noise, which can be induced onto the power supply's traces. The bypass capacitor helps to minimize the effect of these noise sources on signal integrity. [Figure 8-13](#page-72-2) illustrates an appropriate bypass strategy.

In this example, the recommended bypass capacitor value is 0.1 µF. This capacitor should be placed as close (within 4 mm) to the device power pin  $(V_1)$  as possible.

The power source supplying these devices should be as clean as possible. If the application circuit has separate digital and analog power supplies, V+ and Vshould reside on the analog plane.



<span id="page-72-2"></span>*FIGURE 8-13: Typical Microcontroller Connections.*

#### <span id="page-72-1"></span>8.11.2 LAYOUT CONSIDERATIONS

In the design of a system with the MCP45HVX1 devices, the following layout considerations should be taken into account:

- **[Noise](#page-72-3)**
- **[PCB Area Requirements](#page-72-4)**
- **[Power Dissipation](#page-73-0)**

#### <span id="page-72-3"></span>8.11.2.1 Noise

Inductively-coupled AC transients and digital switching noise can degrade the input and output signal integrity, potentially masking the MCP45HVX1's performance. Careful board layout minimizes these effects and increases the Signal-to-Noise Ratio (SNR). Multi-layer boards utilizing a low-inductance ground plane, isolated inputs, isolated outputs and proper decoupling are critical to achieving the performance that the silicon is capable of providing. Particularly harsh environments may require shielding of critical signals.

If low noise is desired, breadboards and wire-wrapped boards are not recommended.

#### <span id="page-72-4"></span>8.11.2.2 PCB Area Requirements

In some applications, PCB area is a criteria for device selection. [Table 8-2](#page-72-5) shows the package dimensions and area for the different package options. The table also shows the relative area factor compared to the smallest area. For space critical applications, the QFN package would be the suggested package.

| Package |             |      | <b>Package Footprint</b>  |  |                    |           |
|---------|-------------|------|---------------------------|--|--------------------|-----------|
| Pins    | <b>Type</b> | Code | <b>Dimensions</b><br>(mm) |  | (mm <sup>2</sup> ) |           |
|         |             |      | х                         |  | Area               | ٥<br>iati |

<span id="page-72-5"></span>



<span id="page-72-6"></span>pattern dimensions.

#### 8.11.3 RESISTOR TEMPCO

Characterization curves of the resistor temperature coefficient (tempco) are shown in the device characterization graphs.

These curves show that the resistor network is designed to correct for the change in resistance as temperature increases. This technique reduces the end-to-end change in RAB resistance.

#### <span id="page-73-0"></span>8.11.3.1 Power Dissipation

The power dissipation of the high-voltage digital potentiometer will most likely be determined by the power dissipation through the resistor networks.

[Table 8-3](#page-73-1) shows the power dissipation through the resistor ladder ( $R_{AB}$ ) when Terminal A = +18V and Terminal  $B = -18V$ . This is not the worst-case power dissipation based on the 25 mA terminal current specification. [Table 8-3](#page-73-1) shows the worst-case current (per resistor network), which is independent of the  $R_{AB}$ value).

### <span id="page-73-1"></span>TABLE 8-3: R<sub>AB</sub> POWER DISSIPATION



<span id="page-73-2"></span>**Note 1:** Power =  $V * I = V^2/R_{AB(MIN)}$ .

#### TABLE 8-4: R<sub>BW</sub> POWER DISSIPATION



<span id="page-73-4"></span><span id="page-73-3"></span>**Note 1:** Power =  $V * I$ .

**2:** See Electrical Specifications (max I<sub>W</sub>).

**NOTES:**

## **9.0 DEVICE OPTIONS**

## **9.1 Standard Options**

#### 9.1.1 POR/BOR WIPER SETTING

The default wiper setting (mid scale) is indicated by the customer in three digit suffix: -202, -502, -103 and -503. [Table 9-1](#page-75-0) indicates the device's default settings.

<span id="page-75-0"></span>**TABLE 9-1: DEFAULT POR/BOR WIPER SETTING SELECTION** 

| <b>Typical</b><br>$R_{AB}$<br>Value | Package<br>Code<br>Q. | <b>Default</b><br><b>POR Wiper</b><br><b>Setting</b> | <b>Device</b><br><b>Resolution</b> | Wiper<br>Code |
|-------------------------------------|-----------------------|------------------------------------------------------|------------------------------------|---------------|
| 5.0 k $\Omega$                      | $-502$                | Mid scale                                            | 8-bit                              | 7Fh           |
|                                     |                       |                                                      | 7-bit                              | 3Fh           |
| 10.0 k $\Omega$                     | $-103$                | Mid scale                                            | 8-bit                              | 7Fh           |
|                                     |                       |                                                      | 7-bit                              | 3Fh           |
| 50.0 k $\Omega$                     | $-503$                | Mid scale                                            | 8-bit                              | 7Fh           |
|                                     |                       |                                                      | 7-bit                              | 3Fh           |
| 100.0 $k\Omega$                     | -104                  | Mid scale                                            | 8-bit                              | 7Fh           |
|                                     |                       |                                                      | 7-bit                              | 3Fh           |

## **9.2 Custom Options**

Custom options can be made available.

#### 9.2.1 CUSTOM WIPER VALUE ON POR/ BOR EVENT

Customers can specify a custom wiper setting via the Non-Standard Customer Authorization Request (NSCAR) process.



**2:** A custom device will be assigned custom device marking.

**NOTES:**

## **10.0 DEVELOPMENT SUPPORT**

#### **10.1 Development Tools**

Several development tools are available to assist in your design and evaluation of the MCP45HVX1 devices. The currently available tools are shown in [Table 10-1.](#page-77-0)

[Figure 10-1](#page-78-0) shows how the TSSOP20EV bond-out PCB can be populated to easily evaluate the MCP45HVX1 devices. Evaluation can use the PICkit™ Serial Analyzer to control the position of the volatile wiper and state of the TCON register.

[Figure 10-2](#page-79-0) shows how the SOIC14EV bond-out PCB can be populated to evaluate the MCP45HVX1 devices. The use of the PICkit Serial Analyzer would require blue wire since the header H1 is not compatibly connected.

[These boards may be purchased directly from the](http:///www.microchip.com) [Microchip web site at](http:///www.microchip.com) www.microchip.com.

#### <span id="page-77-0"></span>**TABLE 10-1: DEVELOPMENT TOOLS**

#### **10.2 Technical Documentation**

Several additional technical documents are available to assist you in your design and development. These technical documents include Application Notes, Technical Briefs and Design Guides. [Table 10-2](#page-77-1) shows some of these documents.



#### <span id="page-77-1"></span>**TABLE 10-2: TECHNICAL DOCUMENTATION**





<span id="page-78-0"></span>*FIGURE 10-1: Digital Potentiometer Evaluation Board Circuit Using TSSOP20EV.*

<span id="page-79-0"></span>

**NOTES:**

## **11.0 PACKAGING INFORMATION**

## **11.1 Package Marking Information**

14-Lead TSSOP (4.4 mm) Example







20-Lead QFN (5x5x0.9 mm) Example









## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-087C Sheet 1 of 2

#### 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-087C Sheet 2 of 2

#### 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN



Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A

## **20-Lead Plastic Quad Flat, No Lead Package (MQ) – 5x5x0.9 mm Body [QFN]**

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.<br>Microchip Technology Drawing C04-139B

### 20-Lead Plastic Quad Flat, No Lead Package (MQ) - 5x5 mm Body [QFN] With 0.40mm Contact Length





RECOMMENDED LAND PATTERN



Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2139A

## **APPENDIX A: REVISION HISTORY**

#### **Revision A (June 2014)**

• Original Release of this Document.

## **APPENDIX B: TERMINOLOGY**

This appendix discusses the terminology used in this document and it also describes how a parameter is measured.

#### **B.1 Potentiometer (Voltage Divider)**

The potentiometer configuration is when all three terminals of the device are tied to different nodes in the circuit. This allows the potentiometer to output a voltage proportional to the input voltage. This configuration is sometimes called Voltage Divider mode. The potentiometer is used to provide a variable voltage by adjusting the wiper position between the two endpoints as shown in [Figure B-1](#page-88-0). Reversing the polarity of the A and B terminals will not affect operation.



#### <span id="page-88-0"></span>*FIGURE B-1: POTENTIOMETER CONFIGURATION.*

The temperature coefficient of the  $R_{AB}$  resistors is minimal by design. In this configuration, the resistors all change uniformly, so minimal variation should be seen.

## **B.2 Rheostat (Variable Resistor)**

The rheostat configuration is when two of the three digital potentiometer's terminals are used as a resistive element in the circuit. With Terminal W (wiper) and either Terminal A or Terminal B, a variable resistor is created. The resistance will depend on the tap setting of the wiper (and the wiper's resistance). The resistance is controlled by changing the wiper setting. [Figure B-2](#page-88-1) shows the two possible resistors that can be used. Reversing the polarity of the A and B terminals will not affect operation.



<span id="page-88-1"></span>*FIGURE B-2: RHEOSTAT CONFIGURATION.*

#### **B.3 Resolution**

The resolution is the number of wiper output states that divide the full-scale range. For the 8-bit digital potentiometer, the resolution is  $2^8$ , meaning the digital potentiometer wiper code ranges from 0 to 255.

## **B.4** Step Resistance (R<sub>S</sub>)

The resistance Step size  $(R<sub>S</sub>)$  equates to one LSb of the resistor ladder. [Equation B-1](#page-89-0) shows the calculation for the step resistance  $(R<sub>S</sub>)$ .

<span id="page-89-0"></span>**EQUATION B-1: R<sub>S</sub> CALCULATION** 

 $2^{N}$  - 1 = 255 (MCP45HV51/61)  $= 127$  (MCP45HV31/41) **Ideal**  $R_{S(ideal)} = \frac{R_{AB}}{e^{N} - 1}$  or *2N -1*   $R_{S(Measured)} = \frac{(V_{W(\mathcal{Q}FS)} - V_{W(\mathcal{Q}IS)})/I_{AB}}{N}$ **Measured**  *2N - 1 where:*   $V_A$  = Voltage on Terminal A pin  $V_B$  = Voltage on Terminal B pin  $I_{AB}$  = Measured Current through A and B pins  $V_{W(\mathcal{Q}FS)}$  = Measured Voltage on W pin at Full-Scale code (FFh or 7Fh)  $V_{W(\varpi ZS)}$  = Measured Voltage on W pin at Zero-Scale code (00h) *(VA - VB) / IAB 2N -1* 

#### **B.5 Wiper Resistance**

Wiper resistance is the series resistance of the analog switch that connects the selected resistor ladder node to the Wiper terminal common signal (see [Figure 5-1](#page-37-0)).

A value in the volatile Wiper register selects which analog switch to close, connecting the W terminal to the selected node of the resistor ladder.

The resistance is dependent on the voltages on the analog switch source, gate, and drain nodes, as well as the device's wiper code, temperature, and the current through the switch. As the device voltage decreases, the wiper resistance increases.

The wiper resistance is measured by forcing a current through the W and B terminals  $(I_{WB})$  and measuring the voltage on the W and A terminals ( $V_W$  and  $V_A$ ). Terminal A is not biased. [Equation B-2](#page-89-1) shows how to calculate this resistance.

## <span id="page-89-1"></span>**EQUATION B-2: R<sub>W</sub> CALCULATION**

$$
R_{W(Measured)} = \frac{(V_W - V_A)}{}
$$

*where:* 

- $V_A$  = Voltage on Terminal A pin  $V_W$  = Voltage on Terminal W pin
- $I_{WR}$  = Measured current through W and B pins

*IWB* 

The wiper resistance in potentiometer-generated voltage divider applications is not a significant source of error (it does not affect the output voltage seen on the W pin).

The wiper resistance in rheostat applications can create significant nonlinearity as the wiper is moved toward zero scale (00h). The lower the nominal resistance, the greater the possible error.

## **B.6 R<sub>zS</sub> Resistance**

The analog switch between the resistor ladder and the Terminal B pin introduces a resistance, which we call the Zero-Scale resistance  $(R_{7S})$ . [Equation B-3](#page-89-2) shows how to calculate this resistance.

<span id="page-89-2"></span>

$$
R_{ZS(Measured)} = \frac{(V_{W(\text{OZS})} - V_B)}{I_{AB}}
$$
  
where:  

$$
V_{W(\text{OZS})} = \text{Voltage on Terminal W pin at Zero-Scale wiper code}
$$
  

$$
V_B = \text{Voltage on Terminal B pin}
$$
  

$$
I_{WB} = \text{Measured Current through A and B pins}
$$

#### **B.7** R<sub>FS</sub> Resistance

The analog switch between the resistor ladder and the Terminal A pin introduces a resistance, which we call the Full-Scale resistance  $(R_{FS})$ . [Equation B-4](#page-89-3) shows how to calculate this resistance.

#### <span id="page-89-3"></span>**EQUATION B-4: RFS CALCULATION**

$$
R_{ES(Measured)} = \frac{(V_A -
$$

*where:* 

 $V_A$  = Voltage on Terminal A pin  $V_{W(\mathcal{Q}FS)}$  = Voltage on Terminal W pin  $I_{WR}$  = Measured Current through A and B pins at Full-Scale wiper code

*RFS(Measured) = (VA - VW(@FS)) IAB* 

#### **B.8 Least Significant Bit (LSb)**

This is the difference between two successive codes (either in resistance or voltage). For a given output range it is divided by the resolution of the device ([Equation B-5\)](#page-90-0).



## <span id="page-90-0"></span>**EQUATION B-5: LSb CALCULATION**

#### **B.9 Monotonic Operation**

Monotonic operation means that the device's output (resistance  $(R_{BW})$  or voltage  $(V_W)$ ) increases with every one code step (LSb) increment of the Wiper register.



*FIGURE B-3: THEORETICAL VW OUTPUT VS CODE (MONOTONIC OPERATION).*



*OPERATION).*

## **B.10 Full-Scale Error (E<sub>FS</sub>)**

The Full-Scale Error (see [Figure B-5](#page-91-0)) is the error of the  $V_W$  pin relative to the expected  $V_W$  voltage (theoretical) for the maximum device wiper register code (code FFh for 8-bit and code 7Fh for 7-bit), see [Equation B-6.](#page-91-1) The error is defined with no resistive load on the P0W pin.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

**Note:** Analog switch leakage increases with temperature. This leakage increases substantially at higher temperatures (> ~100°C). As analog switch leakage increases, the full-scale output value decreases, which increases the Full-Scale Error.

#### <span id="page-91-1"></span>**EQUATION B-6: FULL-SCALE ERROR**





<span id="page-91-0"></span>*EXAMPLE.*

## **B.11 Zero-Scale Error (E<sub>ZS</sub>)**

The Zero-Scale Error (see [Figure B-6\)](#page-91-2) is the difference between the ideal and measured  $V_{\text{OUT}}$  voltage with the Wiper register code equal to 00h ([Equation B-7\)](#page-91-3). The error is defined with no resistive load on the P0W pin.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

**Note:** Analog switch leakage increases with temperature. This leakage increases substantially at higher temperatures (> ~100°C). As analog switch leakage increases the zero-scale output value decreases, which decreases the Zero-Scale Error.

#### <span id="page-91-3"></span>**EQUATION B-7: ZERO SCALE ERROR**



<span id="page-91-2"></span>

#### **B.12 Integral Nonlinearity (P-INL) Potentiometer Configuration**

The Potentiometer Integral nonlinearity (P-INL) error is the maximum deviation of an actual  $V_W$  transfer function from an ideal transfer function (straight line).

In the MCP45HVX1, P-INL is calculated using the zeroscale and full-scale wiper code end points. P-INL is expressed in LSb. P-INL is also called relative accuracy. [Equation B-8](#page-92-0) shows how to calculate the P-INL error in LSb and [Figure B-7](#page-92-1) shows an example of P-INL accuracy.

Positive P-INL means higher  $V_W$  voltage than ideal. Negative P-INL means lower  $V_W$  voltage than ideal.



#### <span id="page-92-0"></span>**EQUATION B-8: P-INL ERROR**



<span id="page-92-1"></span>

## **B.13 Differential Nonlinearity (P-DNL) Potentiometer Configuration**

The Potentiometer Differential nonlinearity (P-DNL) error (see [Figure B-8](#page-92-2)) is the measure of  $V_W$  step size between codes. The ideal step size between codes is 1 LSb. A P-DNL error of zero would imply that every code is exactly 1 LSb wide. If the P-DNL error is less than 1 LSb, the digital potentiometer guarantees monotonic output and no missing codes. The P-DNL error between any two adjacent codes is calculated in [Equation B-9.](#page-92-3)

P-DNL error is the measure of variations in code widths from the ideal code width.

**Note:** Analog switch leakage increases with temperature. This leakage increases substantially at higher temperatures (> ~100°C). As analog switch leakage increases, the Wiper output voltage  $(V_W)$ decreases, which affects the DNL Error.

## <span id="page-92-3"></span>**EQUATION B-9: P-DNL ERROR**



<span id="page-92-2"></span>

#### **B.14 Integral Nonlinearity (R-INL) Rheostat Configuration**

The Rheostat Integral nonlinearity (R-INL) error is the maximum deviation of an actual  $R_{BW}$  transfer function from an ideal transfer function (straight line).

In the MCP45HVX1, INL is calculated using the Zero-Scale and Full-Scale wiper code end points. R-INL is expressed in LSb. R-INL is also called relative accuracy. [Equation B-10](#page-93-0) shows how to calculate the R-INL error in LSb and [Figure B-9](#page-93-1) shows an example of R-INL accuracy.

Positive R-INL means higher  $V_{OUT}$  voltage than ideal. Negative R-INL means lower  $V_{OUT}$  voltage than ideal.

#### <span id="page-93-0"></span>**EQUATION B-10: R-INL ERROR**

$$
E_{INL} = \frac{(R_{BW(\text{@code})} - R_{BW (ideal)})}{R_{LSb (ideal)}}
$$

Where:

INL is expressed in LSb.

 $R_{BW(Code = n)}$  = The measured  $R_{BW}$  resistance with a given wiper register code

 $R_{LSb}$  = For Ideal: R<sub>AB</sub> / Resolution For Measured:  $R_{BW(\text{\textcircled{a}}\text{FS})}$  / # of  $R_S$ 

<span id="page-93-1"></span>

## **B.15 Differential Nonlinearity (R-DNL) Rheostat Configuration**

The Rheostat Differential nonlinearity (R-DNL) error (see [Figure B-10\)](#page-93-2) is the measure of  $R_{BW}$  step size between codes in actual transfer function. The ideal step size between codes is 1 LSb. A R-DNL error of zero would imply that every code is exactly 1 LSb wide. If the R-DNL error is less than 1 LSb, the  $R_{BW}$  Resistance guarantees monotonic output and no missing codes. The R-DNL error between any two adjacent codes is calculated in [Equation B-11](#page-93-3).

R-DNL error is the measure of variations in code widths from the ideal code width. A R-DNL error of zero would imply that every code is exactly 1 LSb wide.

#### <span id="page-93-3"></span>**EQUATION B-11: R-DNL ERROR**



<span id="page-93-2"></span>

## **B.16 Total Unadjusted Error (E<sub>T</sub>)**

The Total Unadjusted Error  $(E_T)$  is the difference between the ideal and measured  $V_W$  voltage. Typically, calibration of the output voltage is implemented to improve system performance.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

[Equation B-12](#page-94-0) shows the Total Unadjusted Error calculation.

**Note:** Analog switch leakage increases with temperature. This leakage increases substantially at higher temperatures  $(>$  ~100 $^{\circ}$ C). As analog switch leakage increases, the Wiper output voltage  $(V_W)$ decreases, which affects the Total Unadjusted Error.

#### <span id="page-94-0"></span>**EQUATION B-12: TOTAL UNADJUSTED ERROR CALCULATION**



#### **B.17 Settling Time**

The settling time is the time delay required for the  $V_W$ voltage to settle into its new output value. This time is measured from the start of code transition, to when the  $V_W$  voltage is within the specified accuracy. It is related to the RC characteristics of the resistor ladder and wiper switches.

In the MCP45HVX1, the settling time is a measure of the time delay until the  $V_W$  voltage reaches within 0.5 LSb of its final value, when the volatile Wiper register changes from zero scale to full scale (or full scale to zero scale).

#### **B.18 Major-Code Transition Glitch**

Major-code transition glitch is the impulse energy injected into the wiper pin when the code in the Wiper register changes state. It is normally specified as the area of the glitch in nV-Sec, and is measured when the digital code is changed by 1 LSb at the major carry transition (Example: 01111111 to 10000000, or 10000000 to 01111111).

## **B.19 Digital Feedthrough**

The digital feedthrough is the glitch that appears at the analog output caused by coupling from the digital input pins of the device. The area of the glitch is expressed in nV-Sec, and is measured with a full-scale change (Example: all 0s to all 1s and vice versa) on the digital input pins. The digital feedthrough is measured when the digital potentiometer is not being written to the output register.

## **B.20 Power-Supply Sensitivity (PSS)**

PSS indicates how the output ( $V_W$  or  $R_{BW}$ ) of the digital potentiometer is affected by changes in the supply voltage. PSS is the ratio of the change in  $V_W$  to a change in  $V_1$  for mid-scale output of the digital potentiometer. The V<sub>W</sub> is measured while the V<sub>L</sub> is varied from 5.5V to 2.7V as a step, and expressed in %/%, which is the % change of the  $V_W$  output voltage with respect to the % change of the  $V_L$  voltage.

#### **EQUATION B-13: PSS CALCULATION**

$$
PSS = \frac{(V_{W(\text{C5.5V})} - V_{W(\text{C2.7V})}) / V_{W(\text{C5.5V})}}{(5.5V - 2.7V) / 5.5V}
$$
  
Where:  
PSS is expressed in %1%.  

$$
V_{W(\text{C5.5V})} = \text{The measured } V_{W} \text{ output}
$$
  
voltage with V<sub>L</sub> = 5.5V  

$$
V_{W(\text{C2.7V})} = \text{The measured } V_{W} \text{ output}
$$
  
voltage with V<sub>L</sub> = 2.7V

#### **B.21 Power-Supply Rejection Ratio (PSRR)**

PSRR indicates how the output of the digital potentiometer is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_W$  to a change in  $V_L$  for fullscale output of the digital potentiometer. The  $V_W$  is measured while the  $V_L$  is varied +/- 10% ( $V_A$  and  $V_B$ voltages held constant), and expressed in dB or µV/V.

#### **B.22 Ratiometric Temperature Coefficient**

The ratiometric temperature coefficient quantifies the error in the ratio  $R_{AW}/R_{WR}$  due to temperature drift. This is typically the critical error when using a digital potentiometer in a voltage divider configuration.

## **B.23 Absolute Temperature Coefficient**

The absolute temperature coefficient quantifies the error in the end-to-end resistance (Nominal resistance  $R_{AB}$ ) due to temperature drift. This is typically the critical error when using the device in an adjustable resistor configuration.

Characterization curves of the resistor temperature coefficient (tempco) are shown in **[Section 2.0 "Typical](#page-21-0) [Performance Curves"](#page-21-0)**.

#### **B.24 -3dB Bandwidth**

This is the frequency of the signal at the A terminal, that causes the voltage at the W pin to be -3dB from its expected value, based on its wiper code. The expected value is determined by the static voltage value on the A terminal and the wiper code value.

## **B.25 Resistor Noise Density (e<sub>N WB</sub>)**

This is the random noise generated by the device's internal resistances. It is specified as a spectral density (voltage per square root Hertz).

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



# **MCP45HVX1**

**NOTES:**

#### **Note the following details of the code protection feature on Microchip devices:**

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE**.** Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# **QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV**   $=$  **ISO/TS 16949** $=$

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN:978-1-63276-299-3

*Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.*



## **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: [http://www.microchip.com/](http://support.microchip.com) support

Web Address: www.microchip.com

**Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

**Houston, TX**  Tel: 281-894-5983

**Indianapolis** Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**New York, NY**  Tel: 631-435-6000

**San Jose, CA**  Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### **ASIA/PACIFIC**

**Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR**

Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### **ASIA/PACIFIC**

**India - Bangalore** Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

**India - Pune** Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

**France - Paris** Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Dusseldorf** Tel: 49-2129-3766400

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Pforzheim** Tel: 49-7231-424750

**Italy - Milan**  Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Venice** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

03/25/14



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

## Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9