

# **Description**

The 8S89831I is a high speed 1-to-4 Differential- to-LVPECL/ECL Fanout Buffer. The 8S89831I is optimized for high speed and very low output skew, making it suitable for use in demanding applications such as SONET, 1 Gigabit and 10 Gigabit Ethernet, and Fiber Channel. The internally terminated differential input and VREF\_AC pin allow other differential signal families such as LVDS, LVHSTL and CML to be easily interfaced to the input with minimal use of external components.

The device also has an output enable pin which may be useful for system test and debug purposes. The 8S89831I is packaged in a small 3mm x 3mm 16-pin VFQFN package which makes it ideal for use in space-constrained applications.

## <span id="page-0-0"></span>**Features**

- **•** Four LVPECL/ECL outputs
- **•** IN, nIN input can accept the following differential input levels: LVPECL, LVDS, CML, SSTL
- 50 $\Omega$  internal input termination to  $V_T$
- **•** Output frequency: >2.1GHz
- **•** Output skew: 30ps (maximum)
- **•** Part-to-part skew: 185ps (maximum)
- **•** Additive phase jitter, RMS: 0.31ps (typical)
- **•** Propagation Delay: 570ps (maximum)
- **•** LVPECL mode operating voltage supply range:  $V_{CC}$  = 2.5V±5%, 3.3V±5%,  $V_{FF}$  = 0V
- **•** ECL mode operating voltage supply range:  $V_{CC}$  = 0V,  $V_{FE}$  = -3.3V±5%, -2.5V±5%
- **•** -40°C to 85°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package
- **•** Supports ≤105°C board temperature operations

# **Block Diagram Pin Assignment**





**8S89831I**

**16-Lead VFQFN 3mm x 3mm x 0.925mm package body K Package Top View**



# **Table 1. Pin Descriptions**

NOTE: *Pullup* refers to internal input resistors. See Table 2, *Pin Characteristics,* for typical values.

# **Table 2. Pin Characteristics**



## **Function Tables**





NOTE: After EN switches, the clock outputs are disabled or enabled following a falling input clock edge as shown in *Figure 1.*





**Table 3B. Truth Table**



NOTE 1: On the next negative transition of the input signal (IN).

# <span id="page-3-0"></span>**Absolute Maximum Ratings**

Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



## **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{CC}$  = 2.5V  $\pm$  5%, 3.3V  $\pm$  5%, T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



#### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{CC}$  = 2.5V  $\pm$  5%, 3.3V  $\pm$  5%, T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



#### **Table 4C. Differential DC Characteristics,**  $V_{CC}$  = 2.5V  $\pm$  5%, 3.3V  $\pm$  5%, T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



NOTE 1: Guaranteed by design.

#### **Table 4D. LVPECL DC Characteristics,**  $V_{CC}$  = 2.5V  $\pm$  5%, 3.3V  $\pm$  5%, T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>CC</sub> – 2V.

## **AC Electrical Characteristics**

<code>Table 5. AC Characteristics, V $_{\rm CC}$  = 0V; V $_{\rm EE}$  = -3.3V  $\pm$  5%, -2.5V  $\pm$  5% or V $_{\rm CC}$  = 2.5V  $\pm$  5%, 3.3V  $\pm$  5%, V $_{\rm EE}$  = 0V,</code>  $T_A$  = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All parameters characterized at  $\leq$  1GHz unless otherwise noted.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

## **Parameter Measurement Information**



**Output Load AC Test Circuit**



**Part-to-Part Skew**



**Single-ended & Differential Input Voltage Swing**



**Differential Input Level**



**Output Skew**



**Propagation Delay**

## **Parameter Measurement Information, continued**





**Setup & Hold Time Contract Contr** 

# **Application Information**

## **Recommendations for Unused Output Pins**

#### **Outputs**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **3.3V Differential Input with Built-In 50 Termination Interface**

The IN /nIN with built-in 50 $\Omega$  terminations accept LVDS, LVPECL, LVHSTL, CML, SSTL and other differential signals. Both signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 2A to 2D* show interface examples for the IN/nIN input with built-in 50 $\Omega$  terminations driven by the most common driver types. The input interfaces



**Figure 2A. IN/nIN Input with Built-In 50 Driven by an LVDS Driver**



**Figure 2C. IN/nIN Input with Built-In 50 Driven by a CML Driver with Open Collector**

suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



**Figure 2B. IN/nIN Input with Built-In 50 Driven by an LVPECL Driver**



**Figure 2D. IN/nIN Input with Built-In 50 Driven by an SSTL Driver**

#### **2.5V LVPECL Input with Built-In 50 Termination Interface**

The IN /nIN with built-in 50 $\Omega$  terminations accept LVDS, LVPECL, CML, SSTL and other differential signals. Both signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 3A to 3D* show interface examples for the IN/nIN with built-in 50 $\Omega$  termination input driven by







**Figure 3C. IN/nIN Input with Built-In 50 Driven by a CML Driver with Open Collector**

the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



**Figure 3B. IN/nIN Input with Built-In 50 Driven by an LVPECL Driver**



**Figure 3D. IN/nIN Input with Built-In 50 Driven by an SSTL Driver**

## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



**Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination**

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



## **Termination for 2.5V LVPECL Outputs**

*Figure 5A* and *Figure 5B* show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground



**Figure 5A. 2.5V LVPECL Driver Termination Example**



**Figure 5C. 2.5V LVPECL Driver Termination Example**

level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C.*



**Figure 5B. 2.5V LVPECL Driver Termination Example**

## **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

## **Schematic Example**

*Figure 7* shows a schematic example of the 8S89831I. This schematic provides examples of input and output handling. The 8S89831I input has built-in 50 $\Omega$  termination resistors. The input can directly accept various types of differential signal without AC couple. For AC couple termination, the 8S89831I also provides the VREF\_AC pin for proper offset level after the AC couple. This example shows the 8S89831I input driven by a 2.5V LVPECL driver with AC couple. The 8S89831I outputs are LVPECL driver. In this example, we assume the traces are long transmission line and the receiver is high input impedance without built-in matched load. An example of 3.3V LVPECL termination is shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.



**Figure 7. 8S89831I Application Schematic Example**

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8S89831I. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 8S89831I is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{CC}$  = 3.3V + 5% = 3.465V, which gives worst case results.

Note: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core) $_{MAX}$  = V<sub>CC\_MAX</sub>  $*$  I<sub>EE\_MAX</sub> = 3.465V  $*$  45mA = **155.925mW**
- Power (outputs)<sub>MAX</sub> = **32.94mW/Loaded Output pair** If all outputs are loaded, the total power is 4 \* 32.94mW = **131.76mW**
- Power Dissipation for internal termination  $R_T$ Power  $(R_T)_{MAX} = (V_{IN\_MAX})^2 / R_{T\_MIN} = (1.2V)^2 / 80\Omega = 18mW$

**Total Power\_**MAX (3.3V, with all outputs switching) = 155.925mW + 131.76mW + 18mW = **305.685mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.306W \* 74.7°C/W = 107.9°C. This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance  $\theta_{JA}$  for 16 Lead VFQFN, Forced Convection



#### **3. Calculations and Equations.**

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

The LVPECL output driver circuit and termination are shown in *Figure 8.*



**Figure 8. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high,  $V_{\text{OUT}} = V_{\text{OH}~\text{MAX}} = V_{\text{CC}~\text{MAX}} 0.85V$  $(V_{CC~MAX} - V_{OH~MAX}) = 0.85V$
- For logic low,  $V_{\text{OUT}} = V_{\text{OL}}$   $_{\text{MAX}} = V_{\text{CC}}$   $_{\text{MAX}} 1.575V$  $(V_{CC~MAX} - V_{OL~MAX}) = 1.575V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) =  $[(2V – 0.85V)/50 $\Omega$ ] * 0.85V = 19.55mW$ 

Pd\_L = [(V<sub>OL\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>))/R<sub>L]</sub> \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – 1.575V)/50] \* 1.575V = **13.39mW**

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **32.94mW**

#### **Transistor Count**

The transistor count for 8S89831I is: 328

This device is pin and function compatible and a suggested replacement for 889831.

## <span id="page-16-0"></span>**Case Temperature Considerations**

This device supports applications in a natural convection environment that does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters, which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, IDT recommends using the junction-to-board thermal characterization parameter  $\Psi_{JB}$  (Psi-JB) to calculate the junction temperature (T<sub>J</sub>) and ensure it does not exceed the maximum allowed operating junction temperature in the [Absolute Maximum Ratings](#page-3-0).

The junction-to-board thermal characterization parameter,  $\Psi_{JB}$  is calculated using the following equation:

 $T_J = T_B + \Psi_{JB} \times P_{D}$ , where:

- $T_J$  = Junction temperature at steady state condition in (<sup>o</sup>C)
- $\cdot$  T<sub>B</sub> = Board or case temperature (Bottom) at steady state condition in (<sup>o</sup>C)
- Y<sub>JB</sub> = Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board
- **P<sub>D</sub>** = Power dissipation (W) in desired operating configuration



The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It is critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC bottom case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_B$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption, and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate.





For the variables above, the junction temperature is equal to 106.2°C. Since this operating junction temperature is below the maximum operating junction temperature of 125°C, there are no long term reliability concerns. In addition, since the junction temperature at which the device was characterized using forced convection is 107.9°C, this device can function without the degradation of the specified AC or DC parameters.

## **Package Outline Drawings**

The package outline drawings are located at the end of this document. The package information is the most current data available and is subject to change without notice or revision of this document.

## **Ordering Information**

#### **Table 9. Ordering Information**



## **Revision History**





Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA <www.IDT.com>

Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 <www.IDT.com/go/sales>

Tech Support

[www.idt.com/go/support](www.IDT.com/go/support)

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as "IDT") reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

[Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of](www.IDT.com/go/glossary) [IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit](www.IDT.com/go/glossary) www.idt.com/go/glossary. Integrated Device Technology, Inc.. All rights reserved.



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

#### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9