

# **Bridge Transducer ADC**

# **AD7730/AD7730L**

**KEY FEATURES**

**Resolution of 230,000 Counts (Peak-to-Peak) Offset Drift: 5 nV/**-**C** Gain Drift: 2 ppm/°C **Line Frequency Rejection: >150 dB Buffered Differential Inputs Programmable Filter Cutoffs Specified for Drift Over Time Operates with Reference Voltages of 1 V to 5 V**

#### **ADDITIONAL FEATURES**

**Two-Channel Programmable Gain Front End On-Chip DAC for Offset/TARE Removal FASTStep™ Mode AC or DC Excitation Single Supply Operation**

**APPLICATIONS Weigh Scales Pressure Measurement**

#### **GENERAL DESCRIPTION**

The AD7730 is a complete analog front end for weigh-scale and pressure measurement applications. The device accepts lowlevel signals directly from a transducer and outputs a serial digital word. The input signal is applied to a proprietary programmable gain front end based around an analog modulator.

The modulator output is processed by a low pass programmable digital filter, allowing adjustment of filter cutoff, output rate and settling time.

The part features two buffered differential programmable gain analog inputs as well as a differential reference input. The part operates from a single +5 V supply. It accepts four unipolar analog input ranges:  $0 \text{ mV}$  to  $+10 \text{ mV}$ ,  $+20 \text{ mV}$ ,  $+40 \text{ mV}$  and +80 mV and four bipolar ranges:  $\pm 10$  mV,  $\pm 20$  mV,  $\pm 40$  mV and  $\pm 80$  mV. The peak-to-peak resolution achievable directly from the part is 1 in 230,000 counts. An on-chip 6-bit DAC allows the removal of TARE voltages. Clock signals for synchronizing ac excitation of the bridge are also provided.

The serial interface on the part can be configured for three-wire operation and is compatible with microcontrollers and digital signal processors. The AD7730 contains self-calibration and system calibration options, and features an offset drift of less than 5 nV/ $\degree$ C and a gain drift of less than 2 ppm/ $\degree$ C.

The AD7730 is available in a 24-pin plastic DIP, a 24-lead SOIC and 24-lead TSSOP package. The AD7730L is available in a 24-lead SOIC and 24-lead TSSOP package.

### **NOTE**

The description of the functions and operation given in this data sheet apply to both the AD7730 and AD7730L. Specifications and performance parameters differ for the parts. Specifications for the AD7730L are outlined in Appendix A.



**FUNCTIONAL BLOCK DIAGRAM**

*FAST*Step is a trademark of Analog Devices, Inc.

### REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: © Analog Devices, Inc., 781/461-3113 2012**

# $\bf{AD7730-SPECIFICATIONS}$  (aV<sub>DD</sub> = +5 V, DV<sub>DD</sub> = +3 V or +5 V; REF IN(+) = AV<sub>DD</sub>; REF IN(-) = AGND = DGND =<br>a.9152 MHz. All specifications T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise noted.)





#### **NOTES**

<sup>1</sup>Temperature range:  $-40^{\circ}$ C to  $+85^{\circ}$ C.

<sup>2</sup>Sample tested during initial release.

<sup>3</sup>The offset (or zero) numbers with CHP = 1 are typically 3 μV precalibration. Internal zero-scale calibration reduces this by about 1 μV. Offset numbers with CHP = 0 can be up to 1 mV precalibration. Internal zero-scale calibration reduces this to 2 μV typical. System zero-scale calibration reduces offset numbers with CHP = 1 and CHP = 0 to the order of the noise. Gain errors can be up to 3000 ppm precalibration with CHP = 0 and CHP = 1. Performing internal full-scale calibrations on the 80 mV range reduces the gain error to less than 100 ppm for the 80 mV and 40 mV ranges, to about 250 ppm for the 20 mV range and to about 500 ppm on the 10 mV range. System full-scale calibration reduces this to the order of the noise. Positive and negative full-scale errors can be calculated from the offset and gain errors.

<sup>4</sup>These numbers are generated during life testing of the part.<br><sup>5</sup>Positive Full-Scale Error includes Offset Errors (Unipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges. See T <sup>6</sup>Recalibration at any temperature will remove these errors.

 ${}^{7}$ Full-Scale Drift includes Offset Drift (Unipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.<br> ${}^{8}$ Gain Error is a measure of the difference between the measured and th error are positive full scale and negative full scale. See Terminology.

<sup>9</sup>Gain Error Drift is a span drift and is effectively the drift of the part if zero-scale calibrations only were performed.

10No Missing Codes performance with CHP = 0 and SKIP = 1 is reduced below 24 bits for SF words lower than 180 decimal.

<sup>11</sup>The analog input voltage range on the AIN1(+) and AIN2(+) inputs is given here with respect to the voltage on the AIN1(-) and AIN2(-) inputs respectively.

 $12$ The common-mode voltage range on the input pairs applies provided the absolute input voltage specification is obeyed.

 $^{13}$ The common-mode voltage range on the reference input pair (REF IN(+) and REF IN(-)) applies provided the absolute input voltage specification is obeyed.

<sup>14</sup>These logic output levels apply to the MCLK OUT output only when it is loaded with a single CMOS load.

<sup>15</sup>V<sub>DD</sub> refers to DV<sub>DD</sub> for all logic outputs expect D0, D1, ACX and ACX where it refers to AV<sub>DD</sub>. In other words, the output logic high for these four outputs is determined by AV<sub>DD</sub>.<sup>16</sup>This number represents the to

<sup>17</sup>After calibration, if the input voltage exceeds positive full scale, the converter will output all 1s. If the input is less than negative full scale, the device outputs all 0s.

 $18$ These calibration and span limits apply provided the absolute input voltage specification is obeyed. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.

Specifications subject to change without notice.



| Limit at $T_{MIN}$ to $T_{MAX}$ |         |                                                             |
|---------------------------------|---------|-------------------------------------------------------------|
| (B Version)                     | Units   | <b>Conditions/Comments</b>                                  |
| 1                               | MHz min | For Specified Performance                                   |
| 5                               | MHz max |                                                             |
| 50                              | ns min  | <b>SYNC</b> Pulsewidth                                      |
| 50                              | ns min  | <b>RESET</b> Pulsewidth                                     |
|                                 |         |                                                             |
| $\bf{0}$                        | ns min  | RDY to CS Setup Time                                        |
| $\bf{0}$                        | ns min  | CS Falling Edge to SCLK Active Edge Setup Time <sup>3</sup> |
| $\bf{0}$                        | ns min  | SCLK Active Edge to Data Valid Delay <sup>3</sup>           |
| 60                              | ns max  | $DV_{DD}$ = +4.75 V to +5.25 V                              |
| 80                              | ns max  | $DV_{DD}$ = +2.75 V to +3.3 V                               |
| $\bf{0}$                        | ns min  | CS Falling Edge to Data Valid Delay                         |
| 60                              | ns max  | $DV_{DD}$ = +4.75 V to +5.25 V                              |
| 80                              | ns max  | $DV_{DD}$ = +2.7 V to +3.3 V                                |
| 100                             | ns min  | <b>SCLK High Pulsewidth</b>                                 |
| 100                             | ns min  | <b>SCLK Low Pulsewidth</b>                                  |
| 0                               | ns min  | CS Rising Edge to SCLK Inactive Edge Hold Time <sup>3</sup> |
| 10                              | ns min  | Bus Relinquish Time after SCLK Inactive Edge <sup>3</sup>   |
| 80                              | ns max  |                                                             |
| 100                             | ns max  | SCLK Active Edge to RDY High <sup>3, 7</sup>                |
|                                 |         |                                                             |
| $\bf{0}$                        | ns min  | CS Falling Edge to SCLK Active Edge Setup Time <sup>3</sup> |
| 30                              | ns min  | Data Valid to SCLK Edge Setup Time                          |
| 25                              | ns min  | Data Valid to SCLK Edge Hold Time                           |
| 100                             | ns min  | <b>SCLK High Pulsewidth</b>                                 |
| 100                             | ns min  | <b>SCLK Low Pulsewidth</b>                                  |
| $\mathbf{0}$                    | ns min  | CS Rising Edge to SCLK Edge Hold Time                       |
|                                 |         |                                                             |

**NOTES** 

<sup>1</sup>Sample tested during initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of DV <sub>DD</sub>) and timed from a voltage level of 1.6 V. <sup>2</sup>See Figures 18 and 19.

3 SCLK active edge is falling edge of SCLK with POL = 1; SCLK active edge is rising edge of SCLK with POL = 0.

 $^4$ These numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross the  $\rm V_{OL}$  or  $\rm V_{OH}$  limits.

 $^{5}$ This specification only comes into play if  $\overline{\text{CS}}$  goes low while SCLK is low (POL = 1) or if  $\overline{\text{CS}}$  goes low while SCLK is high (POL = 0). It is primarily required for interfacing to DSP machines.

 $^6$ These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.

 $^{7}\overline{\text{RDY}}$  returns high after the first read from the device after an output update. The same data can be read again, if required, while  $\overline{\text{RDY}}$  is high, although care should be taken that subsequent reads do not occur close to the next output update.

### **ABSOLUTE MAXIMUM RATINGS\***

 $(T_A = +25\degree C$  unless otherwise noted)





\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 1. Load Circuit for Access Time and Bus Relinquish Time

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7730 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.





Figure 2. Detailed Functional Block Diagram



Figure 3. Signal Processing Chain





### **PIN FUNCTION DESCRIPTIONS**







### **TERMINOLOGY**

**INTEGRAL NONLINEARITY**

This is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero scale (not to be confused with bipolar zero), a point 0.5 LSB below the first code transition (000 . . . 000 to 000 . . . 001) and full scale, a point 0.5 LSB above the last code transition (111 . . . 110 to 111 . . . 111). The error is expressed as a percentage of full scale.

### **POSITIVE FULL-SCALE ERROR**

Positive Full-Scale Error is the deviation of the last code transition  $(111 \ldots 110$  to  $111 \ldots 111)$  from the ideal AIN(+) voltage  $(AIN(-) + V_{REF}/GAIN - 3/2$  LSBs). It applies to both unipolar and bipolar analog input ranges. Positive full-scale error is a summation of offset error and gain error.

### **UNIPOLAR OFFSET ERROR**

Unipolar Offset Error is the deviation of the first code transition from the ideal  $AIN(+)$  voltage  $(AIN(-) + 0.5$  LSB) when operating in the unipolar mode.

### **BIPOLAR ZERO ERROR**

This is the deviation of the midscale transition (0111 . . . 111 to  $1000...000$  from the ideal AIN(+) voltage (AIN(-) – 0.5 LSB) when operating in the bipolar mode.

### **GAIN ERROR**

This is a measure of the span error of the ADC. It is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain error are full scale and zero scale.

### **BIPOLAR NEGATIVE FULL-SCALE ERROR**

This is the deviation of the first code transition from the ideal AIN(+) voltage (AIN(-) –  $V_{REF}/GAIN + 0.5$  LSB) when operating in the bipolar mode. Negative full-scale error is a summation of zero error and gain error.

### **POSITIVE FULL-SCALE OVERRANGE**

Positive Full-Scale Overrange is the amount of overhead available to handle input voltages on  $AIN(+)$  input greater than  $\text{AIN}(-) + \text{V}_{\text{REF}}/\text{GAN}$  (for example, noise peaks or excess voltages due to system gain errors in system calibration routines) without introducing errors due to overloading the analog modulator or overflowing the digital filter.

### **NEGATIVE FULL-SCALE OVERRANGE**

This is the amount of overhead available to handle voltages on AIN(+) below AIN(-) –  $V_{REF}/GAIN$  without overloading the analog modulator or overflowing the digital filter.

### **OFFSET CALIBRATION RANGE**

In the system calibration modes, the AD7730 calibrates its offset with respect to the analog input. The Offset Calibration Range specification defines the range of voltages the AD7730 can accept and still accurately calibrate offset.

### **FULL-SCALE CALIBRATION RANGE**

This is the range of voltages that the AD7730 can accept in the system calibration mode and still calibrate full scale correctly.

### **INPUT SPAN**

In system calibration schemes, two voltages applied in sequence to the AD7730's analog input define the analog input range. The input span specification defines the minimum and maximum input voltages, from zero to full scale, the AD7730 can accept and still accurately calibrate gain.

### **OUTPUT NOISE AND RESOLUTION SPECIFICATION**

The AD7730 can be programmed to operate in either chop mode or nonchop mode. The chop mode can be enabled in ac-excited or dc-excited applications; it is optional in dc-excited applications, but chop mode must be enabled in ac-excited applications. These options are discussed in more detail in later sections. The chop mode has the advantage of lower drift numbers and better noise immunity, but the noise is approximately 20% higher for a given –3 dB frequency and output data rate. It is envisaged that the majority of weigh-scale users of the AD7730 will operate the part in chop mode to avail themselves of the excellent drift performance and noise immunity when chopping is enabled. The following tables outline the noise performance of the part in both chop and nonchop modes over all input ranges for a selection of output rates. Settling time refers to the time taken to get an output that is 100% settled to new value.

#### **Output Noise (CHP = 1)**

This mode is the primary mode of operation of the device. Table I shows the output rms noise for some typical output update rates and –3 dB frequencies for the AD7730 when used in chopping mode (CHP of Filter Register = 1) with a master clock frequency of 4.9152 MHz. These numbers are typical and are generated at a differential analog input voltage of 0 V. The output update rate is selected via the SF0 to SF11 bits of the Filter Register. Table II, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB). It is important to note that the numbers in Table II represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.

The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in Table I will remain the same for unipolar ranges while the numbers in Table II will change. To calculate the numbers for Table II for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

**Table I. Output Noise vs. Input Range and Update Rate (CHP = 1)**





\*Power-On Default

**Table II. Peak-to-Peak Resolution vs. Input Range and Update Rate (CHP = 1)**



\*Power-On Default

**Output Noise (CHP = 0)**

Table III shows the output rms noise for some typical output update rates and –3 dB frequencies for the AD7730 when used in nonchopping mode (CHP of Filter Register = 0) with a master clock frequency of 4.9152 MHz. These numbers are typical and are generated at a differential analog input voltage of 0 V. The output update rate is selected via the SF0 to SF11 bits of the Filter Register. Table IV, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB). It is important to note that the numbers in Table IV represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.

The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in Table III will remain the same for unipolar ranges while the numbers in Table IV will change. To calculate the number for Table IV for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

### **Table III. Output Noise vs. Input Range and Update Rate (CHP = 0)**



### **Typical Output RMS Noise in nV**





### **Peak-to-Peak Resolution in Counts (Bits)**

### **ON-CHIP REGISTERS**

The AD7730 contains thirteen on-chip registers which can be accessed via the serial port of the part. These registers are summarized in Figure 4 and in Table V and described in detail in the following sections.



Figure 4. Register Overview



### **Table V. Summary of On-Chip Registers**

### **Communications Register (RS2–RS0 = 0, 0, 0)**

The Communications Register is an 8-bit write-only register. All communications to the part must start with a write operation to the Communications Register. The data written to the Communications Register determines whether the next operation is a read or write operation, the type of read operation, and to which register this operation takes place. For single-shot read or write operations, once the subsequent read or write operation to the selected register is complete, the interface returns to where it expects a write operation to the Communications Register. This is the default state of the interface, and on power-up or after a RESET, the AD7730 is in this default state waiting for a write operation to the Communications Register. In situations where the interface sequence is lost, a write operation of at least 32 serial clock cycles with DIN high, returns the AD7730 to this default state by resetting the part. Table VI outlines the bit designations for the Communications Register. CR0 through CR7 indicate the bit location, CR denoting the bits are in the Communications Register. CR7 denotes the first bit of the data stream.











#### **Table VIII. Register Selection**

**Status Register (RS2–RS0 = 0, 0, 0); Power-On/Reset Status: CX Hex**

The Status Register is an 8-bit read-only register. To access the Status Register, the user must write to the Communications Register selecting either a single-shot read or continuous read mode and load bits RS2, RS1, RS0 with 0, 0, 0. Table IX outlines the bit designations for the Status Register. SR0 through SR7 indicate the bit location, SR denoting the bits are in the Status Register. SR7 denotes the first bit of the data stream. Figure 5 shows a flowchart for reading from the registers on the AD7730. The number in brackets indicates the power-on/reset default status of that bit.

**Table IX. Status Register**

| SR7 | SR5 | SR4                                                                                                                                                                                          | SR3 | SR <sub>2</sub> | SR0 |
|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-----|
|     |     | $\overline{RDY}$ (1) $\overline{STDY}$ (1) $\overline{STBY}$ (0) $\overline{NOREF}$ (0) $\overline{MS3}$ (X) $\overline{MS2}$ (X) $\overline{MS1}$ (X) $\overline{MS0}$ (X) $\overline{MS1}$ |     |                 |     |



### **Data Register (RS2–RS0 = 0, 0, 1); Power On/Reset Status: 000000 Hex**

The Data Register on the part is a read-only register which contains the most up-to-date conversion result from the AD7730. Figure 5 shows a flowchart for reading from the registers on the AD7730. The register can be programmed to be either 16 bits or 24bits wide, determined by the status of the WL bit of the Mode Register. The RDY output and RDY bit of the Status Register are set low when the Data Register is updated. The RDY pin and RDY bit will return high once the full contents of the register (either 16 bits or 24 bits) have been read. If the Data Register has not been read by the time the next output update occurs, the RDY pin and RDY bit will go high for at least  $100 \times t_{\text{CLK IN}}$ , indicating when a read from the Data Register should not be initiated to avoid a transfer from the Data Register as it is being updated. Once the updating of the Data Register has taken place, RDY returns low.

If the Communications Register data sets up the part for a write operation to this register, a write operation must actually take place in order to return the part to where it is expecting a write operation to the Communications Register (the default state of the interface). However, the 16 or 24 bits of data written to the part will be ignored by the AD7730.

### **Mode Register (RS2–RS0 = 0, 1, 0); Power On/Reset Status: 01B0 Hex**

The Mode Register is a 16-bit register from which data can be read or to which data can be written. This register configures the operating modes of the AD7730, the input range selection, the channel selection and the word length of the Data Register. Table X outlines the bit designations for the Mode Register. MR0 through MR15 indicate the bit location, MR denoting the bits are in the Mode Register. MR15 denotes the first bit of the data stream. The number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD7730 and Figure 6 shows a flowchart for writing to the registers on the part.





















**Filter Register (RS2-RS0 = 0, 1, 1); Power-On/Reset Status: 200010 Hex**

The Filter Register is a 24-bit register from which data can be read or to which data can be written. This register determines the amount of averaging performed by the filter and the mode of operation of the filter. It also sets the chopping mode and the delay associated with chopping the inputs. Table XIV outlines the bit designations for the Filter Register. FR0 through FR23 indicate the bit location, FR denoting the bits are in the Filter Register. FR23 denotes the first bit of the data stream. The number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD7730 and Figure 6 shows a flowchart for writing to the registers on the part.

**Table XIV. Filter Register**











### **DAC Register (RS2–RS0 = 1, 0, 0); Power On/Reset Status: 20 Hex**

The DAC Register is an 8-bit register from which data can either be read or to which data can be written. This register provides the code for the offset-compensation DAC on the part. Table XVI outlines the bit designations for the DAC Register. DR0 through DR7 indicate the bit location, DR denoting the bits are in the DAC Register. DR7 denotes the first bit of the data stream. The number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD7730 and Figure 6 shows a flowchart for writing to the registers on the part.

#### **Table XVI. DAC Register**





**Offset Calibration Register (RS2–RS0 = 1, 0, 1); Power-On/Reset Status: 800000 Hex**

The AD7730 contains three 24-bit Offset Calibration Registers, labelled Offset Calibration Register 0 to Offset Calibration Register 2, to which data can be written and from which data can be read. The three registers are totally independent of each other. The Offset Calibration Register is used in conjunction with the associated Gain Calibration Register to form a register pair. The calibration register pair used to scale the output is as outlined in Table XIII. The Offset Calibration Register is updated after an offset calibration routine (1, 0, 0 or 1, 1, 0 loaded to the MD2, MD1, MD0 bits of the Mode Register). During subsequent conversions, the contents of this register are subtracted from the filter output prior to gain scaling being performed on the word. Figure 5 shows a flowchart for reading from the registers on the AD7730 and Figure 6 shows a flowchart for writing to the registers on the part.

### **Gain Calibration Register (RS2–RS0 = 1, 1, 0); Power-On/Reset Status: 593CEA**

The AD7730 contains three 24-bit Gain Calibration Registers, labelled Gain Calibration Register 0 to Gain Calibration Register 2, to which data can be written and from which data can be read. The three registers are totally independent of each other. The Gain Calibration Register is used in conjunction with the associated Offset Calibration Register to form a register pair. The calibration register pair used to scale the output is as outlined in Table XIII. The Gain Calibration Register is updated after a gain calibration routine (1, 0, 1 or 1, 1, 1 loaded to the MD2, MD1, MD0 bits of the Mode Register). During subsequent conversions, the contents of this register are used to scale the number which has already been offset corrected with the Offset Calibration Register contents. Figure 5 shows a flowchart for reading from the registers on the AD7730 and Figure 6 shows a flowchart for writing to the registers on the part.

### **Test Register (RS2–RS0 = 1, 1, 1); Power-On/Reset Status: 000000Hex**

The AD7730 contains a 24-bit Test Register to which data can be written and from which data can be read. The contents of this Test Register are used in testing the device. The user is advised not to change the status of any of the bits in this register from the default (Power-On or RESET) status of all 0s as the part will be placed in one of its test modes and will not operate correctly. If the part enters one of its test modes, exercising RESET or writing 32 successive 1s to the part will exit the AD7730 from the mode and return all register contents to their power-on/reset status. Note, if the part is placed in one of its test modes, it may not be possible to read back the contents of the Test Register depending on the test mode in which the part has been placed.

#### **READING FROM AND WRITING TO THE ON-CHIP REGISTERS**

The AD7730 contains a total of thirteen on-chip registers. These registers are all accessed over a three-wire interface. As a result, addressing of registers is via a write operation to the topmost register on the part, the Communications Register. Figure 5 shows a flowchart for reading from the different registers on the part summarizing the sequence and the words to be written to access each of the registers. Figure 6 gives a flowchart for writing to the different registers on the part, again summarizing the sequence and words to be written to the AD7730.





\*N/A= Not Applicable. Continuous reads of these registers does not make sense as the register contents would remain the same since they are only changed by a write operation.

Figure 5. Flowchart for Reading from the AD7730 Registers



| Register                       | Byte Y (Hex)                  |
|--------------------------------|-------------------------------|
| <b>Communications Register</b> | 00                            |
| Data Register                  | <b>Read Only Register</b>     |
| Mode Register                  | 02                            |
| <b>Filter Register</b>         | 03                            |
| <b>DAC</b> Register            | 04                            |
| <b>Offset Register</b>         | 05                            |
| <b>Gain Register</b>           | 06                            |
| <b>Test Register</b>           | User is advised not to change |
|                                | contents of Test Register.    |

Figure 6. Flowchart for Writing to the AD7730 Registers

### **CALIBRATION OPERATION SUMMARY**

The AD7730 contains a number of calibration options as outlined previously. Table XVII summarizes the calibration types, the operations involved and the duration of the operations. There are two methods of determining the end of calibration. The first is to monitor the hardware RDY pin using either interrupt-driven or polling routines. The second method is to do a software poll of the RDY bit in the Status Register. This can be achieved by setting up the part for continuous reads of the Status Register once a calibration has been initiated. The RDY pin and RDY bit go high on initiating a calibration and return low at the end of the calibration routine. At this time, the MD2, MD1, MD0 bits of the Mode Register have returned to 0, 0, 0. The FAST and SKIP bits are treated as 0 for the calibration sequence so the full filter is always used for the calibration routines. See Calibration section for full detail.





### **CIRCUIT DESCRIPTION**

The AD7730 is a sigma-delta A/D converter with on-chip digital filtering, intended for the measurement of wide dynamic range, low-frequency signals such as those in weigh-scale, strain-gage, pressure transducer or temperature measurement applications. It contains a sigma-delta (or charge-balancing) ADC, a calibration microcontroller with on-chip static RAM, a clock oscillator, a digital filter and a bidirectional serial communications port. The part consumes 13 mA of power supply current with a standby mode which consumes only 25 μA. The part operates from a single +5 V supply. The clock source for the part can be provided via an external clock or by connecting a crystal oscillator or ceramic resonator across the MCLK IN and MCLK OUT pins.

The part contains two programmable-gain fully differential analog input channels. The part handles a total of eight different input ranges which are programmed via the on-chip registers. There are four differential unipolar ranges:  $0 \text{ mV}$  to  $+10 \text{ mV}$ ,  $0 \text{ mV}$  to  $+20$  mV, 0 mV to  $+40$  mV and 0 mV to  $+80$  mV and four differential bipolar ranges:  $\pm 10$  mV,  $\pm 20$  mV,  $\pm 40$  mV and  $\pm 80$  mV.

The AD7730 employs a sigma-delta conversion technique to realize up to 24 bits of no missing codes performance. The sigma-delta modulator converts the sampled input signal into a digital pulse train whose duty cycle contains the digital information. A digital low-pass filter processes the output of the sigmadelta modulator and updates the data register at a rate that can be programmed over the serial interface. The output data from the part is accessed over this serial interface. The cutoff frequency and output rate of this filter can be programmed via on-chip

registers. The output noise performance and peak-to-peak resolution of the part varies with gain and with the output rate as shown in Tables I to IV.

The analog inputs are buffered on-chip allowing the part to handle significant source impedances on the analog input. This means that external R, C filtering (for noise rejection or RFI reduction) can be placed on the analog inputs if required. Both analog channels are differential, with a common-mode voltage range that comes within 1.2 V of AGND and 0.95 V of  $AV<sub>DD</sub>$ . The reference input is also differential and the common-mode range here is from AGND to  $AV<sub>DD</sub>$ .

The part contains a 6-bit DAC that is controlled via on-chip registers. This DAC can be used to remove TARE values of up to  $\pm 80$  mV from the analog input signal range. The resolution on this TARE function is 1.25 mV for a +2.5 V reference and 2.5 mV with a +5 V reference.

The AD7730 can accept input signals from a dc-excited bridge. It can also handle input signals from an ac-excited bridge by using the ac excitation clock signals (ACX and ACX) to switch the supplies to the bridge. ACX and ACX are nonoverlapping clock signals used to synchronize the external ac supplies that drive the transducer bridge. These ACX clocks are demodulated on the AD7730 input.

The AD7730 contains a number of hardware and software events that set or reset status flags and bits in registers. Table XVIII summarizes which blocks and flags are affected by the different events.

| Event                                  | <b>Set Registers</b><br>to Default | Mode<br><b>Bits</b> | Filter<br>Reset          | Analog<br>Power-Down | <b>Reset Serial</b><br>Interface | <b>Set RDY</b><br>Pin/Bit | <b>Set STDY</b><br>Bit   |
|----------------------------------------|------------------------------------|---------------------|--------------------------|----------------------|----------------------------------|---------------------------|--------------------------|
| Power-On Reset                         | Yes                                | 000                 | <b>Yes</b>               | Yes                  | Yes                              | Yes                       | Yes                      |
| <b>RESET Pin</b><br><b>STANDBY Pin</b> | Yes<br>No.                         | 000<br>As Is        | <b>Yes</b><br><b>Yes</b> | No.<br>Yes           | Yes<br>No                        | Yes<br><b>Yes</b>         | <b>Yes</b><br><b>Yes</b> |
| Mode 011 Write                         | No.                                | 011                 | <b>Yes</b>               | Yes                  | No                               | <b>Yes</b>                | Yes                      |
| <b>SYNC Pin</b>                        | No                                 | As Is               | <b>Yes</b>               | No.                  | No                               | Yes                       | <b>Yes</b>               |
| Mode 000 Write<br>Conversion or        | No.<br>No.                         | 000<br><b>New</b>   | <b>Yes</b><br>Initial    | No.<br>$\rm No$      | No.<br>No                        | <b>Yes</b><br>Yes         | Yes<br><b>Yes</b>        |
| <b>Cal Mode Write</b><br>Clock 32 1s   | Yes                                | Value<br>000        | Reset<br><b>Yes</b>      | No.                  | Yes                              | <b>Yes</b>                | <b>Yes</b>               |
| Data Register Read                     | No                                 | As Is               | No.                      | No.                  | No.                              | Yes                       | $\rm No$                 |

**Table XVIII. Reset Events**

### **ANALOG INPUT**

#### **Analog Input Channels**

The AD7730 contains two differential analog input channels, a primary input channel, AIN1, and a secondary input channel, AIN2. The input pairs provide programmable gain, differential channels which can handle either unipolar or bipolar input signals. It should be noted that the bipolar input signals are referenced to the respective AIN(–) input of the input pair. The secondary input channel can also be reconfigured as two digital output port bits.

A two-channel differential multiplexer switches one of the two input channels to the on-chip buffer amplifier. This multiplexer is controlled by the CH0 and CH1 bits of the Mode Register. When the analog input channel is switched, the  $\overline{\text{RDY}}$  output goes high and the settling time of the part must elapse before a valid word from the new channel is available in the Data Register (indicated by  $\overline{\text{RDY}}$  going low).

### *Buffered Inputs*

The output of the multiplexer feeds into a high impedance input stage of the buffer amplifier. As a result, the analog inputs can handle significant source impedances. This buffer amplifier has an input bias current of 50 nA (CHP = 1) and 60 nA (CHP = 0). This current flows in each leg of the analog input pair. The offset current on the part is the difference between the input bias on the legs of the input pair. This offset current is less than 10 nA (CHP = 1) and 30 nA (CHP = 0). Large source resistances result in a dc offset voltage developed across the source resistance on each leg, but matched impedances on the analog input legs will reduce the offset voltage to that generated by the input offset current.

### **Analog Input Ranges**

The absolute input voltage range is restricted to between  $AGND + 1.2$  V to  $AV_{DD} - 0.95$  V, which also places restrictions on the common-mode range. Care must be taken in setting up the common-mode voltage and input voltage range so these limits are not exceeded, otherwise there will be a degradation in linearity performance.

In some applications, the analog input range may be biased either around system ground or slightly below system ground. In such cases, the AGND of the AD7730 must be biased negative with respect to system ground so the analog input voltage does not go within 1.2 V of AGND. Care should taken to ensure that the differential between either  $AV_{DD}$  or  $DV_{DD}$  and this biased AGND does not exceed 5.5 V. This is discussed in more detail in the Applications section.

### *Programmable Gain Amplifier*

The output from the buffer amplifier is summed with the output of the 6-bit Offset DAC before it is applied to the input of the on-chip programmable gain amplifier (PGA). The PGA can handle four different unipolar input ranges and four bipolar ranges. With the HIREF bit of the Mode Register at 0 and a  $+2.5$  V reference (or the HIREF bit at 1 and a  $+5$  V reference), the unipolar ranges are  $0$  mV to  $+10$  mV,  $0$  mV to  $+20$  mV, 0 mV to +40 mV, and 0 mV to +80 mV, while the bipolar ranges are  $\pm 10$  mV,  $\pm 20$  mV,  $\pm 40$  mV and  $\pm 80$  mV. These are the nominal ranges that should appear at the input to the on-chip PGA.

### *Offset DAC*

The purpose of the Offset DAC is to either add or subtract an offset so the input range at the input to the PGA is as close as possible to the nominal. If the output of the 6-bit Offset DAC is 0 V, the differential voltage ranges that appear at the analog input to the part will also appear at the input to the PGA. If, however, the Offset DAC has an output voltage other than 0 V, the input range to the analog inputs will differ from that applied to the input of the PGA.

The Offset DAC has five magnitude bits and one sign bit. The sign bit determines whether the value loaded to the five magnitude bits is added to or subtracted from the voltage at the analog input pins. Control of the Offset DAC is via the DAC Register which is discussed previously in the On-Chip Registers section. With a 5 V reference applied between the REF IN pins, the resolution of the Offset DAC is 2.5 mV with a range that allows addition or subtraction of 77.5 mV. With a 2.5 V reference applied between the REF IN pins, the resolution of the Offset DAC is 1.25 mV with a range that allows addition or subtraction of 38.75 mV.

Following is an example of how the Offset DAC works. If the differential input voltage range the user had at the analog input pins was +20 mV to +30 mV, the Offset DAC should be programmed to subtract 20 mV of offset so the input range to the PGA is 0 mV to  $+10$  mV. If the differential input voltage range the user had at the analog input pins was  $-60$  mV to  $+20$  mV, the Offset DAC should be programmed to add 20 mV of offset so the input range to the PGA is  $\pm 40$  mV.

### **Bipolar/Unipolar Inputs**

The analog inputs on the AD7730 can accept either unipolar or bipolar input voltage ranges. Bipolar input ranges do not imply that the part can handle negative voltages with respect to system ground on its analog inputs unless the AGND of the part is also biased below system ground. Unipolar and bipolar signals on the AIN(+) input are referenced to the voltage on the respective AIN(-) input. For example, if  $AIN(-)$  is  $+2.5$  V and the AD7730 is configured for an analog input range of 0 to  $+10$  mV with no DAC offset correction, the input voltage range on the  $AIN(+)$ input is  $+2.5$  V to  $+2.51$  V. Similarly, if AIN(-) is  $+2.5$  V and the AD7730 is configured for an analog input range of  $\pm 80$  mV with no DAC offset correction, the analog input range on the AIN(+) input is  $+2.42$  V to  $+2.58$  V (i.e.,  $2.5$  V  $\pm$  80 mV).

Bipolar or unipolar options are chosen by programming the  $\overline{B}/U$ bit of the Mode Register. This programs the selected channel for either unipolar or bipolar operation. Programming the channel for either unipolar or bipolar operation does not change any of the input signal conditioning; it simply changes the data output coding and the points on the transfer function where calibrations occur. When the AD7730 is configured for unipolar operation, the output coding is natural (straight) binary with a zero differential voltage resulting in a code of 000 . . . 000, a midscale voltage resulting in a code of 100 . . . 000 and a fullscale input voltage resulting in a code of 111 . . . 111. When the AD7730 is configured for bipolar operation, the coding is offset binary with a negative full scale voltage resulting in a code of 000 . . . 000, a zero differential voltage resulting in a code of 100 . . . 000 and a positive full scale voltage resulting in a code of 111 . . . 111.

### **Burnout Currents**

The AD7730 contains two 100 nA constant current generators, one source current from  $AV_{DD}$  to  $AIN(+)$  and one sink current from AIN(–) to AGND. The currents are switched to the selected analog input pair. Both currents are either on or off, depending on the BO bit of the Mode Register. These currents can be used in checking that a transducer is still operational before attempting to take measurements on that channel. If the currents are turned on, allowed flow in the transducer, a measurement of the input voltage on the analog input taken and the voltage measured is full scale, it indicates that the transducer has gone open-circuit. If the voltage measured is 0 V, it indicates that the transducer has gone short circuit. For normal operation, these burnout currents are turned off by writing a 0 to the BO bit. The current sources work over the normal absolute input voltage range specifications.

### **REFERENCE INPUT**

The AD7730's reference inputs, REF  $IN(+)$  and REF  $IN(-)$ , provide a differential reference input capability. The commonmode range for these differential inputs is from AGND to AV<sub>DD</sub>. The nominal reference voltage,  $V_{REF}$  (REF IN(+)– REF IN(-)), for specified operation is  $+2.5$  V with the HIREF bit at 0 V and +5 V with the HIREF bit at 1. The part is also functional with  $V_{REF}$  of +2.5 V with the HIREF bit at 1. This results in a halving of all input ranges. The resolution in nV will be unaltered but will appear halved in terms of counts.

Both reference inputs provide a high impedance, dynamic load. The typical average dc input leakage current over temperature is 8.5 μA with HIREF = 1 and  $V_{REF}$  = +5 V, and 2.5 μA with HIREF = 0 and  $V_{REF}$  = +2.5 V. Because the input impedance of each reference input is dynamic, external resistance/capacitance combinations on these inputs may result in gain errors on the part.

The AD7730 can be operated in either ac or dc mode. If the bridge excitation is fixed dc, the AD7730 should be operated in dc mode. If the analog input and the reference inputs are externally chopped before being applied to the part the AD7730 should be operated in ac mode and not dc mode. In ac mode, it is assumed that both the analog inputs and reference inputs are chopped and as a result change phase every alternate chopping cycle. If the chopping is synchronized by the AD7730 (using the ACX signals to control the chopping) the part then takes into account the reversal of the analog input and reference input signals.

The output noise performance outlined in Tables I through IV is for an analog input of 0 V and is unaffected by noise on the reference. To obtain the same noise performance as shown in the noise tables over the full input range requires a low noise reference source for the AD7730. If the reference noise in the bandwidth of interest is excessive, it will degrade the performance of the AD7730. In applications where the excitation voltage for the bridge transducer on the analog input also drives the reference voltage for the part, the effect of the noise in the excitation voltage will be removed as the application is ratiometric. Figure 7 shows how the reference voltage can be connected in a ratiometric fashion in a dc-excited bridge application. In this case, the excitation voltage for the AD7730 and the transducer is a dc voltage. The HIREF bit of the Mode Register should be set to 1. Figure 8 meanwhile shows how the reference can be connected in a ratiometric fashion in an ac-excited bridge



Figure 7. Ratiometric Generation of Reference in DC-Excited Bridge Application



Figure 8. Ratiometric Generation of Reference in AC-Excited Bridge Application

application. In this case, both the reference voltage for the part and the excitation voltage for the transducer are chopped. Once again, the HIREF bit should be set to 1.

If the AD7730 is not used in a ratiometric application, a low noise reference should be used. Recommended 2.5 V reference voltage sources for the AD7730 include the AD780, REF43 and REF192. If any of these references are used as the reference source for the AD7730, the HIREF bit should be set to 0. It is generally recommended to decouple the output of these references to further reduce the noise level.

### **Reference Detect**

The AD7730 includes on-chip circuitry to detect if the part has a valid reference for conversions or calibrations. If the voltage between the REF  $IN(+)$  and REF  $IN(-)$  pins goes below  $0.3$  V or either the REF IN(+) or REF IN(-) inputs is open circuit, the AD7730 detects that it no longer has a valid reference. In this case, the NO REF bit of the Status Register is set to a 1.

If the AD7730 is performing normal conversions and the NO REF bit becomes active, the part places all ones in the Data Register. Therefore, it is not necessary to continuously monitor the status of the NO REF bit when performing conversions. It is only necessary to verify its status if the conversion result read from the Data Register is all 1s.

If the AD7730 is performing either an offset or gain calibration and the NOREF bit becomes active, the updating of the respective calibration register is inhibited to avoid loading incorrect coefficients to this register. If the user is concerned about verifying that a valid reference is in place every time a calibration is performed, then the status of the NOREF bit should be checked at the end of the calibration cycle.

### **SIGMA-DELTA MODULATOR**

A sigma-delta ADC generally consists of two main blocks, an analog modulator and a digital filter. In the case of the AD7730, the analog modulator consists of a difference amplifier, an integrator block, a comparator and a feedback DAC as illustrated in Figure 9. In operation, the analog signal sample is fed to the difference amplifier along with the output of the feedback DAC. The difference between these two signals is integrated and fed to the comparator. The output of the comparator provides the input to the feedback DAC so that the system functions as a negative feedback loop that tries to minimize the difference signal. The digital data that represents the analog input voltage is contained in the duty cycle of the pulse train appearing at the output of the comparator. This duty cycle data can be recovered as a data word using the digital filter. The sampling frequency of the modulator loop is many times higher than the bandwidth of the input signal. The integrator in the modulator shapes the quantization noise (which results from the analog-to-digital conversion) so that the noise is pushed toward one half of the modulator frequency. The digital filter then bandlimits the response to a frequency significantly lower than one half of the modulator frequency. In this manner, the 1-bit output of the comparator is translated into a bandlimited, low noise output from the AD7730.



Figure 9. Sigma-Delta Modulator Block Diagram

### **DIGITAL FILTERING**

#### **Filter Architecture**

The output of the modulator feeds directly into the digital filter. This digital filter consists of two portions, a first stage filter and a second stage filter. The first stage filter is a sinc $^3$ , low-pass filter. The cutoff frequency and output rate of this first stage filter is programmable. The second stage filter has three distinct modes of operation. In its normal mode, it provides a low-pass FIR filter that processes the output of the first stage filter. When a step change is detected on the analog input, this second stage filter enters a second mode where it performs a variable number of averages for some time after the step change and then the second stage filter switches back to the FIR filter. The third option for the second stage filter is that it is completely bypassed so the only filtering provided on the AD7730 is the first stage. The various filter stages and options are discussed in the following sections.

#### **First Stage Filter**

The first stage filter is a low-pass, sinc<sup>3</sup> or  $(sinx/x)^3$  filter whose primary function is to remove the quantization noise introduced at the modulator. The cutoff frequency and output rate of this filter is programmed via the SF0 to SF11 bits of the Filter Register. The frequency response for this first stage filter is shown in Figure 10. The response of this first stage filter is similar to that of an averaging filter but with a sharper roll-off. The output rate for the filter corresponds with the positioning of the first notch of the filter's frequency response. Thus, for the plot of Figure 10, where the output rate is 600 Hz ( $f_{CLK IN}$  = 4.9152 MHz and  $SF = 512$ , the first notch of the filter is at 600 Hz. The notches of this sinc<sup>3</sup> filter are repeated at multiples of the first notch. The filter provides attenuation of better than 100 dB at these notches. Programming a different cutoff frequency via SF0 – SF11 does not alter the profile of the filter response; it changes the frequency of the notches as outlined in the Filter Registers section. This response is repeated at either side of the input sampling frequency (307 kHz) and at either side of multiples of the input sampling frequency.



Figure 10. Frequency Response of First Stage Filter

The first stage filter has two basic modes of operation. The primary mode of operation for weigh-scale applications is chop mode, which is achieved by placing a 1 in the CHP bit of the Filter Register. The part should be operated in this mode when drift and noise rejection are important criteria in the application. The alternative mode of operation is the nonchop mode, with CHP at 0, which would be used when higher throughput rates are a concern or in applications where the reduced rejection at the chopping frequency in chop mode is an issue.

### *Nonchop Mode*

With chop mode disabled on the AD7730, the first stage filter continuously processes input data and produces a result at an output rate determined by the SF word. Operating in nonchop mode can result in a 20% reduction in noise for a given bandwidth, but without the excellent drift and noise rejection benefits which accrue from chopping the part. The output update and first notch of this first stage filter correspond and are determined by the relationship:

Output Rate = 
$$
\frac{f_{CLK IN}}{16} \times \frac{1}{SF}
$$

where *SF* is the decimal equivalent of the data loaded to the SF bits of the Filter Register and  $f_{CLK IN}$  is the master clock frequency.

### *Chop Mode*

With chop mode enabled on the AD7730, the signal processing chain is synchronously chopped at the analog input and at the output of the first stage filter. This means that for each output of the first stage filter to be computed, the full settling time of the filter has to elapse. This results in an output rate from the filter that is three times lower than for a given SF word than for nonchop mode. The output update and first notch of this first stage filter correspond and are determined by the relationship:

$$
Output \ Rate = \frac{f_{CLK IN}}{16} \times \frac{1}{3 \times SF}
$$

where *SF* is the decimal equivalent of the data loaded to the SF bits of the Filter Register and  $f_{CLK IN}$  is the master clock frequency.

### **Second Stage Filter**

As stated earlier, the second stage filter has three distinct modes of operation which result in a different overall filter profile for the part. The modes of operation of the second stage filter are discussed in the following sections along with the different filter profiles which result.

### *Normal FIR Operation*

The normal mode of operation of the second stage filter is as a 22-tap low-pass FIR filter. This second stage filter processes the output of the first stage filter and the net frequency response of the filter is simply a product of the filter response of both filters. The overall filter response of the AD7730 is guaranteed to have no overshoot.

Figure 11 shows the full frequency response of the AD7730 when the second stage filter is set for normal FIR operation. This response is for chop mode enabled with the decimal equivalent of the word in the SF bits set to 512 and a master clock frequency of 4.9152 MHz. The response will scale proportionately with master clock frequency. The response is shown from dc to 100 Hz. The rejection at 50 Hz  $\pm$  1 Hz and 60 Hz  $\pm$  1 Hz is better than 88 dB.

The –3 dB frequency for the frequency response of the AD7730 with the second stage filter set for normal FIR operation and chop mode enabled is determined by the following relationship:

$$
f_{3\,dB} = 0.0395 \times \frac{f_{\rm CLK~IN}}{16} \times \frac{1}{3 \times SF}
$$

In this case,  $f_{3 dB} = 7.9$  Hz and the stopband, where the attenuation is greater than 64.5 dB, is determined by:

$$
f_{STOP} = 0.14 \times \frac{f_{CLK~IN}}{16} \times \frac{1}{3 \times SF}
$$

In this case,  $f_{STOP} = 28$  Hz.



Figure 11. Detailed Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Enabled)

Figure 12 shows the frequency response for the same set of conditions as for Figure 11, but in this case the response is shown out to 600 Hz. This response shows that the attenuation of input frequencies close to 200 Hz and 400 Hz is significantly less than at other input frequencies. These "peaks" in the frequency response are a by-product of the chopping of the input. The plot of Figure 12 is the amplitude for different input frequencies. Note that because the output rate is 200 Hz for the conditions under which Figure 12 is plotted, if something existed in the input frequency domain at 200 Hz, it would be aliased and appear in the output frequency domain at dc.



Figure 12. Expanded Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Enabled)

Because of this effect, care should be taken in choosing an output rate that is close to the line frequency in the application. If the line frequency is 50 Hz, an output update rate of 50 Hz should not be chosen as it will significantly reduce the AD7730's line frequency rejection (the 50 Hz will appear as a dc effect with only 6 dB attenuation). Choosing an output rate of 55 Hz will result in a 6 dB—attenuated aliased frequency of 5 Hz with only a further 25 dB attenuation based on the filter profile. This number is based on the filter roll-off and Figure 11 can be used as a reference by dividing the frequency scale by a factor of 4. Choosing 57 Hz as the output rate will give better than 90 dB attenuation of the aliased line frequency which appears as a 7 Hz signal. Similarly, multiples of the line frequency should be avoided as the output rate because harmonics of the line frequency will not be fully attenuated. The programmability of the AD7730's output rate should allow the user to readily choose an output rate that overcomes this issue. An alternative is to use the part in nonchop mode.

Figure 13 shows the frequency response for the AD7730 with the second stage filter set for normal FIR operation, chop mode disabled, the decimal equivalent of the word in the SF bits set to 1536 and a master clock frequency of 4.9152 MHz. The response is analogous to that of Figure 11, with the three-times-larger SF word producing the same 200 Hz output rate. Once again, the response will scale proportionally with master clock frequency. The response is shown from dc to 100 Hz. The rejection at 50 Hz  $\pm$  1 Hz, and 60 Hz  $\pm$  1 Hz is better than 88 dB.



 Figure 13. Detailed Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Disabled)

The –3 dB frequency for the frequency response of the AD7730 with the second stage filter set for normal FIR operation and chop mode enabled, is determined by the following relationship:

$$
f_{3dB} = 0.039 \times \frac{f_{CLK~IN}}{16} \times \frac{1}{SF}
$$

In this case,  $f_{3 dB} = 7.8$  Hz and the stop band, where the attentuation is greater than 64.5 dB, is determined by:

$$
f_{STOP} = 0.14 \times \frac{f_{CLK~IN}}{16} \times \frac{1}{SF}
$$

In this case,  $f_{3 dB} = 28$  Hz.

Figure 14 shows the frequency response for the same set of conditions as for Figure 13, but in this case the response is shown out to 600 Hz. This plot is comparable to that of Figure 12. The most notable difference is the absence of the peaks in the response at 200 Hz and 400 Hz. As a result, interference at these frequencies will be effectively eliminated before being aliased back to dc.



Figure 14. Expanded Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Disabled)

### *FASTStep Mode*

The second mode of operation of the second stage filter is in *FAST*Step mode which enables it to respond rapidly to step inputs. This *FAST*Step mode is enabled by placing a 1 in the FAST bit of the Filter Register. If the FAST bit is 0, the part continues to process step inputs with the normal FIR filter as the second stage filter. With *FAST*Step mode enabled, the second stage filter will continue to process steady state inputs with the filter in its normal FIR mode of operation. However, the part is continuously monitoring the output of the first stage filter and comparing it with the second previous output. If the difference between these two outputs is greater than a predetermined threshold (1% of full scale), the second stage filter switches to a simple moving average computation. When the step change is detected, the STDY bit of the Status Register goes to 1 and will not return to 0 until the FIR filter is back in the processing loop.

The initial number of averages in the moving average computation is either 2 (chop enabled) or 1 (chop disabled). The number of averages will be held at this value as long as the threshold is exceeded. Once the threshold is no longer exceeded (the step on the analog input has settled), the number of outputs used to compute the moving average output is increased. The first and second outputs from the first stage filter where the threshold is no longer exceeded is computed as an average by two, then four outputs with an average of four, eight outputs with an average of eight, and six outputs with an average of 16. At this time, the second stage filter reverts back to its normal FIR mode of operation. When the second stage filter reverts back to the normal FIR, the STDY bit of the Status Register goes to 0.

Figure 15 shows the different responses to a step input with *FAST*Step mode enabled and disabled. The vertical axis shows the code value returned by the AD7730 and indicates the settling of the output to the input step change. The horizontal axis shows the number of outputs it takes for that settling to occur.

The positive input step change occurs at the fifth output. In *FAST*Step mode, the output has settled to the final value by the eighth output. In normal mode, the output has not reached close to its final value until after the 25th output.



Figure 15. Step Response for FASTStep and Normal Operation

In *FAST*Step mode, the part has settled to the new value much faster. With chopping enabled, the *FAST*Step mode settles to its value in two outputs, while the normal mode settling takes 23 outputs. Between the second and 23rd output, the *FAST*Step mode produces a settled result, but with additional noise compared to the specified noise level for its operating conditions. It starts at a noise level that is comparable to SKIP mode and as the averaging increases ends up at the specified noise level. The complete settling time to where the part is back within the specified noise number is the same for *FAST*Step mode and normal mode. As can be seen from Figure 13, the *FAST*Step mode gives a much earlier indication of where the output channel is going and its new value. This feature is very useful in weighing applications to give a much earlier indication of the weight, or in an application scanning multiple channels where the user does not have to wait the full settling time to see if a channel has changed value.

#### *SKIP Mode*

The final method for operating the second stage filter is where it is bypassed completely. This is achieved by placing a 1 in the SKIP bit of the Filter Register. When SKIP mode is enabled, it means that the only filtering on the part is the first stage,  $\text{sinc}^3$ , filter. As a result, the complete filter profile is as described earlier for the first stage filter and illustrated in Figure 10.

In SKIP mode, because there is much less processing of the data to derive each individual output, the normal mode settling time for the part is shorter. As a consequence of the lesser filtering, however, the output noise from the part will be significantly higher for a given SF word. For example with a 20 mV, an SF word of  $1536$  and  $CHP = 0$ , the output rms noise increases from 80 nV to 200 nV. With a 10 mV input range, an SF word of 1024 and CHP = 1, the output rms noise goes from 60 nV to 200 nV.

With chopping disabled and SKIP mode enabled, each output from the AD7730 is a valid result in itself. However, with chopping enabled and SKIP mode enabled, the outputs from the AD7730 must be handled in pairs as each successive output is from reverse chopping polarities.

#### **CALIBRATION**

The AD7730 provides a number of calibration options which can be programmed via the MD2, MD1 and MD0 bits of the Mode Register. The different calibration options are outlined in the Mode Register and Calibration Operations sections. A calibration cycle may be initiated at any time by writing to these bits of the Mode Register. Calibration on the AD7730 removes offset and gain errors from the device.

The AD7730 gives the user access to the on-chip calibration registers allowing the microprocessor to read the device's calibration coefficients and also to write its own calibration coefficients to the part from prestored values in  $E^2$ PROM. This gives the microprocessor much greater control over the AD7730's calibration procedure. It also means that the user can verify that the device has performed its calibration correctly by comparing the coefficients after calibration with prestored values in E<sup>2</sup>PROM. The values in these calibration registers are 24 bits wide. In addition, the span and offset for the part can be adjusted by the user.

Internally in the AD7730, the coefficients are normalized before being used to scale the words coming out of the digital filter. The offset calibration register contains a value which, when normalized, is subtracted from all conversion results. The gain calibration register contains a value which, when normalized, is multiplied by all conversion results. The offset calibration coefficient is subtracted from the result prior to the multiplication by the gain coefficient.

The AD7730 offers self-calibration or system calibration facilities. For full calibration to occur on the selected channel, the onchip microcontroller must record the modulator output for two different input conditions. These are "zero-scale" and "fullscale" points. These points are derived by performing a conversion on the different input voltages provided to the input of the modulator during calibration. The result of the "zero-scale" calibration conversion is stored in the Offset Calibration Register for the appropriate channel. The result of the "full-scale" calibration conversion is stored in the Gain Calibration Register for the appropriate channel. With these readings, the microcontroller can calculate the offset and the gain slope for the input to output transfer function of the converter. Internally, the part works with 33 bits of resolution to determine its conversion result of either 16 bits or 24 bits.

The sequence in which the zero-scale and full-scale calibration occurs depends upon the type of full-scale calibration being performed. The internal full-scale calibration is a two-step calibration that alters the value of the Offset Calibration Register. Thus, the user *must* perform a zero-scale calibration (either internal or system) after an internal full-scale calibration to correct the Offset Calibration Register contents. When using system full-scale calibration, it is recommended that the zero-scale calibration (either internal or system) is performed first.

Since the calibration coefficients are derived by performing a conversion on the input voltage provided, the accuracy of the calibration can only be as good as the noise level the part provides in normal mode. To optimize the calibration accuracy, it is recommended to calibrate the part at its lowest output rate where the noise level is lowest. The coefficients generated at any output update rate will be valid for all selected output update rates. This scheme of calibrating at the lowest output update rate does mean that the duration of calibration is longer.

### **Internal Zero-Scale Calibration**

An internal zero-scale calibration is initiated on the AD7730 by writing the appropriate values (1, 0, 0) to the MD2, MD1 and MD0 bits of the Mode Register. In this calibration mode with a unipolar input range, the zero-scale point used in determining the calibration coefficients is with the inputs of the differential pair internally shorted on the part (i.e.,  $\text{AIN}(+) = \text{AIN}(-) =$ Externally-Applied AIN(–) voltage). The PGA is set for the selected gain (as per the RN1, RN0 bits in the Mode Register) for this internal zero-scale calibration conversion.

The calibration is performed with dc excitation regardless of the status of the ac bit. The duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP = 1, the duration is  $22 \times 1$ /Output Rate; with CHP = 0, the duration is  $24 \times 1$ /Output Rate. At this time the MD2, MD1 and MD0 bits in the Mode Register return to 0, 0, 0 (Sync or Idle Mode for the AD7730). The  $\overline{\text{RDY}}$  line goes high when calibration is initiated and returns low when calibration is complete. Note that the part has not performed a conversion at this time; it has

simply performed a zero-scale calibration and updated the Offset Calibration Register for the selected channel. The user must write either 0, 0, 1 or 0, 1, 0 to the MD2, MD1, MD0 bits of the Mode Register to initiate a conversion. If  $\overline{\text{RDY}}$  is low before (or goes low during) the calibration command write to the Mode Register, it may take up to one modulator cycle (MCLK IN/32) before  $\overline{\text{RDY}}$  goes high to indicate that calibration is in progress. Therefore,  $\overline{\text{RDY}}$  should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the Mode Register.

For bipolar input ranges in the internal zero-scale calibrating mode, the sequence is very similar to that just outlined. In this case, the zero-scale point is exactly the same as above but since the part is configured for bipolar operation, the output code for zero differential input is 800000 Hex in 24-bit mode.

The internal zero-scale calibration needs to be performed as one part of a two part full calibration. However, once a full calibration has been performed, additional internal zero-scale calibrations can be performed by themselves to adjust the part's zero-scale point only. When performing a two step full calibration care should be taken as to the sequence in which the two steps are performed. If the internal zero-scale calibration is one part of a full self-calibration, then it should take place after an internal full-scale calibration. If it takes place in association with a system full-scale calibration, then this internal zero-scale calibration should be performed first.

### **Internal Full-Scale Calibration**

An internal full-scale calibration is initiated on the AD7730 by writing the appropriate values (1, 0, 1) to the MD2, MD1 and MD0 bits of the Mode Register. In this calibration mode, the full-scale point used in determining the calibration coefficients is with an internally-generated full-scale voltage. This full-scale voltage is derived from the reference voltage for the AD7730 and the PGA is set for the selected gain (as per the RN1, RN0 bits in the Mode Register) for this internal full-scale calibration conversion.

In order to meet the post-calibration numbers quoted in the specifications, it is recommended that internal full-scale calibrations be performed on the 80 mV range. This applies even if the subsequent operating mode is on the 10 mV, 20 mV or 40 mV input ranges.

The internal full-scale calibration is a two-step sequence that runs when an internal full-scale calibration command is written to the AD7730. One part of the calibration is a zero-scale calibration and as a result, the contents of the Offset Calibration Register are altered during this Internal Full-Scale Calibration. The user must therefore perform a zero-scale calibration (either internal or system) AFTER the internal full-scale calibration. This zero-scale calibration should be performed at the operating input range. This means that internal full-scale calibrations cannot be performed in isolation.

The calibration is performed with dc excitation regardless of the status of the ac bit. The duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP = 1, the duration is  $44 \times 1$ /Output Rate; with CHP = 0, the duration is  $48 \times 1$ /Output Rate. At this time the MD2, MD1 and MD0 bits in the Mode Register return to 0, 0, 0 (Sync or Idle Mode for the AD7730). The  $\overline{\text{RDY}}$  line goes high when calibration is initiated and returns low when calibration is complete. Note that the part has not performed a conversion at this time. The

user must write either 0, 0, 1 or 0, 1, 0 to the MD2, MD1, MD0 bits of the Mode Register to initiate a conversion. If  $\overline{\text{RDY}}$  is low before (or goes low during) the calibration command write to the Mode Register, it may take up to one modulator cycle (MCLK IN/32) before RDY goes high to indicate that calibration is in progress. Therefore, RDY should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the Mode Register.

### **System Zero-Scale Calibration**

System calibration allows the AD7730 to compensate for system gain and offset errors as well as its own internal errors. System calibration performs the same slope factor calculations as selfcalibration, but uses voltage values presented by the system to the AIN inputs for the zero- and full-scale points.

A system zero-scale calibration is initiated on the AD7730 by writing the appropriate values (1, 1, 0) to the MD2, MD1 and MD0 bits of the Mode Register. In this calibration mode, with a unipolar input range, the zero-scale point used in determining the calibration coefficients is the bottom end of the transfer function. The system's zero-scale point is applied to the AD7730's AIN input before the calibration step and this voltage must remain stable for the duration of the system zero-scale calibration. The PGA is set for the selected gain (as per the RN1, RN0 bits in the Mode Register) for this system zero-scale calibration conversion. The allowable range for the system zeroscale voltage is discussed in the Span and Offsets Section.

The calibration is performed with either ac or dc excitation, depending on the status of the AC bit. The duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP = 1, the duration is  $22 \times 1/$ Output Rate; with CHP = 0, the duration is  $24 \times 1$ /Output Rate. At this time the MD2, MD1 and MD0 bits in the Mode Register return to 0, 0, 0 (Sync or Idle Mode for the AD7730). The RDY line goes high when calibration is initiated and returns low when calibration is complete. Note that the part has not performed a conversion at this time; it has simply performed a zero-scale calibration and updated the Offset Calibration Register for the selected channel. The user must write either 0, 0, 1 or 0, 1, 0 to the MD2, MD1, MD0 bits of the Mode Register to initiate a conversion. If  $\overline{RDY}$  is low before (or goes low during) the calibration command write to the Mode Register, it may take up to one modulator cycle (MCLK IN/32) before  $\overline{\text{RDY}}$  goes high to indicate that calibration is in progress. Therefore, RDY should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the Mode Register.

For bipolar input ranges in the system zero-scale calibrating mode, the sequence is very similar to that just outlined. In this case, the zero-scale point is the midpoint of the AD7730's transfer function.

The system zero-scale calibration needs to be performed as one part of a two part full calibration. However, once a full calibration has been performed, additional system zero-scale calibrations can be performed by themselves to adjust the part's zero-scale point only. When performing a two-step full calibration care should be taken as to the sequence in which the two steps are performed. If the system zero-scale calibration is one part of a full system calibration, then it should take place before a system full-scale calibration. If it takes place in association with an internal full-scale calibration, then this system zero-scale calibration should be performed after the full-scale calibration.

#### **System Full-Scale Calibration**

A system full-scale calibration is initiated on the AD7730 by writing the appropriate values (1, 1, 1) to the MD2, MD1 and MD0 bits of the Mode Register. System full-scale calibration is performed using the system's positive full-scale voltage. This full-scale voltage must be set up before the calibration is initiated, and it must remain stable throughout the calibration step. The system full-scale calibration is performed at the selected gain (as per the RN1, RN0 bits in the Mode Register).

The calibration is performed with either ac or dc excitation, depending on the status of the ac bit. The duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP = 1, the duration is  $22 \times 1$ /Output Rate; with CHP = 0, the duration is  $24 \times 1$ /Output Rate. At this time the MD2, MD1 and MD0 bits in the Mode Register return to 0, 0, 0 (Sync or Idle Mode for the AD7730). The RDY line goes high when calibration is initiated, and returns low when calibration is complete. Note that the part has not performed a conversion at this time; it has simply performed a full-scale calibration and updated the Gain Calibration Register for the selected channel.

The user must write either 0, 0, 1 or 0, 1, 0 to the MD2, MD1, MD0 bits of the Mode Register to initiate a conversion. If RDY is low before (or goes low during) the calibration command write to the Mode Register, it may take up to one modulator cycle (MCLK IN/32) before  $\overline{\text{RDY}}$  goes high to indicate that calibration is in progress. Therefore,  $\overline{\text{RDY}}$  should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the Mode Register.

The system full-scale calibration needs to be performed as one part of a two part full calibration. Once a full calibration has been performed, however, additional system full-scale calibrations can be performed by themselves to adjust the part's gain calibration point only. When performing a two-step full calibration care should be taken as to the sequence in which the two steps are performed. A system full-scale calibration should not be carried out unless the part contains valid zero-scale coefficients. Therefore, an internal zero-scale calibration or a system zero-scale calibration must be performed before the system fullscale calibration when a full two-step calibration operation is being performed.

### **Span and Offset Limits**

Whenever a system calibration mode is used, there are limits on the amount of offset and span which can be accommodated. The overriding requirement in determining the amount of offset and gain which can be accommodated by the part is the requirement that the positive full-scale calibration limit is  $\leq 1.05 \times FS$ , where FS is 10 mV, 20 mV, 40 mV or 80 mV depending on the RN1, RN0 bits in the Mode Register. This allows the input range to go 5% above the nominal range. The built-in headroom in the AD7730's analog modulator ensures that the part will still operate correctly with a positive full-scale voltage that is 5% beyond the nominal.

The range of input span in both the unipolar and bipolar modes has a minimum value of  $0.8 \times FS$  and a maximum value of  $2.1 \times FS$ . However, the span (which is the difference between the bottom of the AD7730's input range and the top of its input range) has to take into account the limitation on the positive full-scale voltage. The amount of offset which can be accommodated depends on whether the unipolar or bipolar mode is being used. Once again, the offset has to take into account the limitation on the positive full-scale voltage. In unipolar mode, there is considerable flexibility in handling negative (with respect to AIN(–)) offsets. In both unipolar and bipolar modes, the range of positive offsets that can be handled by the part depends on the selected span. Therefore, in determining the limits for system zero-scale and full-scale calibrations, the user has to ensure that the offset range plus the span range does exceed  $1.05 \times FS$ . This is best illustrated by looking at a few examples.

If the part is used in unipolar mode with a required span of  $0.8 \times FS$ , the offset range the system calibration can handle is from  $-1.05 \times FS$  to  $+0.25 \times FS$ . If the part is used in unipolar mode with a required span of FS, the offset range the system calibration can handle is from  $-1.05 \times FS$  to  $+0.05 \times FS$ . Similarly, if the part is used in unipolar mode and required to remove an offset of  $0.2 \times FS$ , the span range the system calibration can handle is  $0.85 \times FS$ .

If the part is used in bipolar mode with a required span of  $\pm 0.4 \times FS$ , the offset range the system calibration can handle is from  $-0.65 \times FS$  to  $+0.65 \times FS$ . If the part is used in bipolar mode with a required span of  $\pm$  FS, the offset range the system calibration can handle is from  $-0.05 \times FS$  to  $+0.05 \times FS$ . Similarly, if the part is used in bipolar mode and required to remove an offset of  $\pm 0.2 \times FS$ , the span range the system calibration can handle is  $\pm 0.85 \times FS$ . Figure 16 summarizes the span and offset ranges.





**Power-Up and Calibration**

On power-up, the AD7730 performs an internal reset which sets the contents of the internal registers to a known state. There are default values loaded to all registers after a power-on or reset. The default values contain nominal calibration coefficients for the calibration registers. To ensure correct calibration for the device, a calibration routine should be performed after power-up.

The power dissipation and temperature drift of the AD7730 are low and no warm-up time is required before the initial calibration is performed. If, however, an external reference is being used, this reference must have stabilized before calibration is initiated. Similarly, if the clock source for the part is generated from a crystal or resonator across the MCLK pins, the start-up time for the oscillator circuit should elapse before a calibration is initiated on the part (see below).

### **Drift Considerations**

The AD7730 uses chopper stabilization techniques to minimize input offset drift. Charge injection in the analog multiplexer and dc leakage currents at the analog input are the primary sources of offset voltage drift in the part. The dc input leakage current is essentially independent of the selected gain. Gain drift within the converter depends primarily upon the temperature tracking of the internal capacitors. It is not affected by leakage currents.

When operating the part in CHOP mode (CHP  $= 1$ ), the signal chain including the first-stage filter is chopped. This chopping reduces the overall offset drift to  $5 \text{ nV}^{\circ}$ C. Integral and differential linearity errors are not significantly affected by temperature changes.

Care must also be taken with external drift effects in order to achieve optimum drift performance. The user has to be especially careful to avoid, as much as possible, thermocouple effects from junctions of different materials. Devices should not be placed in sockets when evaluating temperature drift, there should be no links in series with the analog inputs and care must be taken as to how the input voltage is applied to the input pins. The true offset drift of the AD7730 itself can be evaluated by performing temperature drift testing of the part with the AIN(–)/AIN(–) input channel arrangement (i.e., internal shorted input, test mode).

### **USING THE AD7730**

### **Clocking and Oscillator Circuit**

The AD7730 requires a master clock input, which may be an external CMOS compatible clock signal applied to the MCLK IN pin with the MCLK OUT pin left unconnected. Alternatively, a crystal or ceramic resonator of the correct frequency can be connected between MCLK IN and MCLK OUT in which case the clock circuit will function as an oscillator, providing the clock source for the part. The input sampling frequency, the modulator sampling frequency, the –3 dB frequency, output update rate and calibration time are all directly related to the master clock frequency,  $f_{\rm CLK\,IN}$ . Reducing the master clock frequency by a factor of two will halve the above frequencies and update rate and double the calibration time.

The crystal or ceramic resonator is connected across the MCLK IN and MCLK OUT pins, as per Figure 17. Capacitors C1 and C2 may or may not be required and may vary in value depending on the crystal/resonator manufacturer's recommendations. The AD7730 has a capacitance of 5 pF on MCLK IN and 13 pF on MCLK OUT so, in most cases, capacitors C1 and C2 will not be required to get the crystal/resonator operating at its correct frequency.



Figure 17. Crystal/Resonator Connections

The on-chip oscillator circuit also has a start-up time associated with it before it has attained its correct frequency and correct voltage levels. The typical start-up time for the circuit is 6 ms, with a DV<sub>DD</sub> of +5 V and 8 ms with a DV<sub>DD</sub> of +3 V.

The AD7730's master clock appears on the MCLK OUT pin of the device. The maximum recommended load on this pin is one CMOS load. When using a crystal or ceramic resonator to generate the AD7730's clock, it may be desirable to then use this clock as the clock source for the system. In this case, it is recommended that the MCLK OUT signal is buffered with a CMOS buffer before being applied to the rest of the circuit.

### **System Synchronization**

The SYNC input allows the user to reset the modulator and digital filter without affecting any of the setup conditions on the part. This allows the user to start gathering samples of the analog input from a known point in time, i.e., the rising edge of SYNC.

If multiple AD7730s are operated from a common master clock, they can be synchronized to update their output registers simultaneously. A falling edge on the  $\overline{\text{SYNC}}$  input resets the digital filter and analog modulator and places the AD7730 into a consistent, known state. While the  $\overline{\text{SYNC}}$  input is low, the AD7730 will be maintained in this state. On the rising edge of  $\overline{\text{SYNC}}$ , the modulator and filter are taken out of this reset state and on the next clock edge the part starts to gather input samples again. In a system using multiple AD7730s, a common signal to their SYNC inputs will synchronize their operation. This would normally be done after each AD7730 has performed its own calibration or has had calibration coefficients loaded to it. The output updates will then be synchronized with the maximum possible difference between the output updates of the individual AD7730s being one MCLK IN cycle.

### **Single-Shot Conversions**

The SYNC input can also be used as a start convert command allowing the AD7730 to be operated in a conventional converter fashion. In this mode, the rising edge of SYNC starts conversion and the falling edge of RDY indicates when conversion is complete. The disadvantage of this scheme is that the settling time of the filter has to be taken into account for every data register update.

Writing 0, 1, 0 to the MD2, MD1, MD0 bits of the Mode register has the same effect. This initiates a single conversion on the AD7730 with the part returning to idle mode at the end of conversion. Once again, the full settling-time of the filter has to elapse before the Data Register is updated.

### **Reset Input**

The RESET input on the AD7730 resets all the logic, the digital filter and the analog modulator while all on-chip registers are reset to their default state. RDY is driven high and the AD7730 ignores all communications to any of its registers while the RESET input is low. When the RESET input returns high, the AD7730 starts to process data and RDY will return low after the filter has settled indicating a valid new word in the data register. However, the AD7730 operates with its default setup conditions after a RESET and it is generally necessary to set up all registers and carry out a calibration after a RESET command.

The AD7730's on-chip oscillator circuit continues to function even when the RESET input is low. The master clock signal continues to be available on the MCLK OUT pin. Therefore, in applications where the system clock is provided by the AD7730's clock, the AD7730 produces an uninterrupted master clock during RESET commands.

### **Standby Mode**

The STANDBY input on the AD7730 allows the user to place the part in a power-down mode when it is not required to provide conversion results. The part can also be placed in its standby mode by writing 0, 1, 1 to the MD2, MD1, MD0 bits of the Mode Register. The AD7730 retains the contents of all its on-chip registers (including the Data Register) while in standby mode. Data can still be read from the part in Standby Mode. The STBY bit of the Status Register indicates whether the part is in standby or normal operating mode. When the STANDBY pin is taken high, the part returns to operating as it had been prior to the STANDBY pin going low.

The STANDBY input (or 0, 1, 1 in the MD2, MD1, MD0 bits) does not affect the digital interface. It does, however, set the RDY bit and pin high and also sets the STDY bit high. When STANDBY goes high again, RDY and STDY remain high until set low by a conversion or calibration.

Placing the part in standby mode, reduces the total current to 10 μA typical when the part is operated from an external master clock provided this master clock is stopped. If the external clock continues to run in standby mode, the standby current increases to 400 μA typical. If a crystal or ceramic resonator is used as the clock source, then the total current in standby mode is 400 μA typical. This is because the on-chip oscillator circuit continues to run when the part is in its standby mode. This is important in applications where the system clock is provided by the AD7730's clock, so that the AD7730 produces an uninterrupted master clock even when it is in its standby mode.

### **Digital Outputs**

The AD7730 has two digital output pins, D0 and D1. When the DEN bit of the Mode Register is set to 1, these digital outputs assume the logic status of bits D0 and D1 of the Mode Register. It gives the user access to two digital port pins which can be programmed over the normal serial interface of the AD7730. The two outputs obtain their supply voltage from  $AV<sub>DD</sub>$ , thus the outputs operate to 5 V levels even in cases where  $DV_{DD} = +3 V$ .

### **POWER SUPPLIES**

There is no specific power sequence required for the AD7730, either the  $AV<sub>DD</sub>$  or the  $DV<sub>DD</sub>$  supply can come up first. While the latch-up performance of the AD7730 is very good, it is important that power is applied to the AD7730 before signals at REF IN, AIN or the logic input pins in order to avoid latch-up caused by excessive current. If this is not possible, the current that flows in any of these pins should be limited to less than 30 mA per pin and less than 100 mA cumulative. If separate supplies are used for the AD7730 and the system digital circuitry, the AD7730 should be powered up first. If it is not possible to guarantee this, current limiting resistors should be placed in series with the logic inputs to again limit the current to less than 30 mA per pin and less than 100 mA total.

### **Grounding and Layout**

Since the analog inputs and reference input are differential, most of the voltages in the analog modulator are common-mode voltages. The excellent common-mode rejection of the part will remove common-mode noise on these inputs. The analog and digital supplies to the AD7730 are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The digital filter will provide rejection of broadband noise on the power supplies, except at integer multiples of the modulator sampling frequency or multiples of the chop frequency in chop mode. The digital filter also removes noise from the analog and reference inputs provided those noise sources do not saturate the analog modulator. As a result, the AD7730 is more immune to noise interference than a conventional high resolution converter. However, because the resolution of the AD7730 is so high and the noise levels from the AD7730 so low, care must be taken with regard to grounding and layout.

The printed circuit board that houses the AD7730 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should only be joined in one place. If the AD7730 is the only device requiring an AGND to DGND connection, the ground planes should be connected at the AGND and DGND pins of the AD7730. If the AD7730 is in a system where multiple devices require AGND to DGND connections, the connection should still be made at one point only, a star ground point that should be established as closely as possible to the AD7730.

Avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7730 to avoid noise coupling. The power supply lines to the AD7730 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other sections of the board and clock signals should never be run near the analog inputs. Avoid crossover of digital

and analog signals. Traces on opposite sides of the board should run at right angles to each other. This will reduce the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the solder side.

Good decoupling is important when using high resolution ADCs. All analog supplies should be decoupled with 10 μF tantalum in parallel with 0.1 μF ceramic capacitors to AGND. To achieve the best from these decoupling components, they have to be placed as close as possible to the device, ideally right up against the device. All logic chips should be decoupled with 0.1 μF disc ceramic capacitors to DGND. In systems where a common supply voltage is used to drive both the  $AV<sub>DD</sub>$  and  $DV_{DD}$  of the AD7730, it is recommended that the system's  $AV<sub>DD</sub>$  supply is used. This supply should have the recommended analog supply decoupling capacitors between the  $AV<sub>DD</sub>$ pin of the AD7730 and AGND and the recommended digital supply decoupling capacitor between the  $DV_{DD}$  pin of the AD7730 and DGND.

### **Evaluating the AD7730 Performance**

A recommended layout for the AD7730 is outlined in the evaluation board for the AD7730. The evaluation board package includes a fully assembled and tested evaluation board, documentation, software for controlling the board over the printer port of a PC and software for analyzing the AD7730's performance on the PC. The evaluation board order number is EVAL-AD7730EB.

Noise levels in the signals applied to the AD7730 may also affect performance of the part. The AD7730 allows two techniques for evaluating the true performance of the part, independent of the analog input signal. These schemes should be used after a calibration has been performed on the part.

The first method is to select the  $AIN1(-)/AIN1(-)$  input channel arrangement. In this case, the differential inputs to the AD7730 are internally shorted together to provide a zero differential voltage for the analog modulator. External to the device, the AIN1(–) input should be connected to a voltage which is within the allowable common-mode range of the part.

The second scheme is to evaluate the part with a voltage near input full scale. This can be achieved by again using input pair AIN1(–), but by adding a differential voltage via the TARE DAC. This allows the user to evaluate noise performance with a near full-scale voltage.

The software in the evaluation board package allows the user to look at the noise performance in terms of counts, bits and nV. Once the user has established that the noise performance of the part is satisfactory in this mode, an external input voltage can then be applied to the device incorporating more of the signal chain.

### **SERIAL INTERFACE**

The AD7730's programmable functions are controlled via a set of on-chip registers. Access to these registers is via the part's serial interface. After power-on or RESET, the device expects a write to its Communications Register. The data written to this register determines whether the next operation to the part is a read or a write operation and also determines to which register this read or write operation occurs. Therefore, write access to one of the control registers on the part starts with a write operation to the Communications Register followed by a write to the selected register. Reading from the part's on-chip registers can take the form of either a single or continuous read. A single read from a register consists of a write to the Communications Register (with  $RW1 = 0$  and  $RW0 = 1$ ) followed by the read from the specified register. To perform continuous reads from a register, write to the Communications Register (with RW1 = 1 and  $RW0 = 0$ ) to place the part in continuous read mode. The specified register can then be read from continuously until a write operation to the Communications Register (with RW1 = 1 and RW0 = 1) which takes the part out of continuous read mode. When operating in continuous read mode, the part is continuously monitoring its DIN line. The DIN line should therefore be permanently low to allow the part to stay in continuous read mode. Figure 5 and Figure 6, shown previously, indicate the correct flow diagrams when reading and writing from the AD7730's registers.

The AD7730's serial interface consists of five signals,  $\overline{CS}$ , SCLK, DIN, DOUT and RDY. The DIN line is used for transferring data into the on-chip registers while the DOUT line is used for accessing data from the on-chip registers. SCLK is the serial clock input for the device and all data transfers (either on DIN or DOUT) take place with respect to this SCLK signal.

### **Write Operation**

The transfer of data into the part is to an input shift register. On completion of a write operation, data is transferred to the specified register. This internal transfer will not take place until the correct number of bits for the specified register have been loaded to the input shift register. For example, the transfer of data from the input shift register takes place after eight serial clock cycles for a DAC Register write, while the transfer of data from the input shift register takes place after 24 serial clock cycles when writing to the Filter Register. Figure 18 shows a timing diagram for a write operation to the input shift register of the AD7730. With the POL input at a logic high, the data is latched into the input shift register on the rising edge of SCLK. With the POL input at a logic low, the data is latched into the input shift register on the falling edge of SCLK.

Figure 18 also shows the  $\overline{CS}$  input being used to decode the write operation to the AD7730. However, this  $\overline{\text{CS}}$  input can be used in a number of different ways. It is possible to operate the part in three-wire mode where the  $\overline{CS}$  input is tied low permanently. In this case, the SCLK line should idle high between

data transfer when the POL input is high and should idle low between data transfers when the POL input is low. For  $POL = 1$ , the first falling edge of SCLK clocks data from the microcontroller onto the DIN line of the AD7730. It is then clocked into the input shift register on the next rising edge of SCLK. For  $POL = 0$ , the first clock edge that clocks data from the microcontroller onto the DIN line of the AD7730 is a rising edge. It is then clocked into the input shift register on the next falling edge of SCLK.

In other microcontroller applications which require a decoding of the AD7730,  $\overline{CS}$  can be generated from a port line. In this case,  $\overline{CS}$  would go low well in advance of the first falling edge of SCLK (POL = 1) or the first rising edge of SCLK (POL = 0). Clocking of each bit of data is as just described.

In DSP applications, the SCLK is generally a continuous clock. In these applications, the  $\overline{\text{CS}}$  input for the AD7730 is generated from a frame synchronization signal from the DSP. For processors with the rising edge of SCLK as the active edge, the POL input should be tied high. For processors with the falling edge of SCLK as the active edge, the POL input should be tied low. In these applications, the first edge after  $\overline{CS}$  goes low is the active edge. The MSB of the data to be shifted into the AD7730 must be set up prior to this first active edge.

### **Read Operation**

The reading of data from the part is from an output shift register. On initiation of a read operation, data is transferred from the specified register to the output shift register. This is a parallel shift and is transparent to the user. Figure 19 shows a timing diagram for a read operation from the output shift register of the AD7730. With the POL input at a logic high, the data is clocked out of the output shift register on the falling edge of SCLK. With the POL input at a logic low, the data is clocked out of the output shift register on the rising edge of SCLK.

Figure 19 also shows the  $\overline{\text{CS}}$  input being used to decode the read operation to the AD7730. However, this  $\overline{CS}$  input can be used in a number of different ways. It is possible to operate the part in three-wire mode where the  $\overline{CS}$  input is permanently tied low. In this case, the SCLK line should idle high between data transfer when the POL input is high, and should idle low between data transfers when the POL input is low. For  $POL = 1$ , the first falling edge of SCLK clocks data from the output shift register onto the DOUT line of the AD7730. It is then clocked into the microcontroller on the next rising edge of SCLK. For POL = 0, the first clock edge that clocks data from the AD7730 onto the DOUT line is a rising edge. It is then clocked into the microcontroller on the next falling edge of SCLK.

In other microcontroller applications which require a decoding of the AD7730,  $\overline{CS}$  can be generated from a port line. In this case,  $\overline{CS}$  would go low well in advance of the first falling edge of SCLK (POL = 1) or the first rising edge of SCLK (POL = 0). Clocking of each bit of data is as just described.

In DSP applications, the SCLK is generally a continuous clock. In these applications, the  $\overline{CS}$  input for the AD7730 is generated from a frame synchronization signal from the DSP. In these applications, the first edge after  $\overline{\text{CS}}$  goes low is the active edge. The MSB of the data to be shifted into the DSP must be set up prior to this first active edge. Unlike microcontroller applications, the DSP does not provide a clock edge to clock the MSB from the AD7730. In this case, the  $\overline{\text{CS}}$  of the AD7730 places the MSB on the DOUT line. For processors with the rising edge of SCLK as the active edge, the POL input should be tied high. In this case, the DSP takes data on the rising edge. If  $\overline{\text{CS}}$  goes low while SCLK is low, the MSB is clocked out on the DOUT line from the  $\overline{CS}$ . Subsequent data bits are clocked from the falling edge of SCLK. For processors with the falling edge of SCLK as the active edge, the POL input should be tied low. In this case, the DSP takes data on the falling edge. If  $\overline{\text{CS}}$  goes low while SCLK is high, the MSB is clocked out on the DOUT line from the  $\overline{CS}$ . Subsequent data bits are clocked from the rising edge of SCLK.

The RDY line is used as a status signal to indicate when data is ready to be read from the AD7730's data register. RDY goes low when a new data word is available in the data register. It is reset high when a read operation from the data register is complete. It also goes high prior to the updating of the data register to indicate when a read from the data register should not be initiated. This is to ensure that the transfer of data from the data register to the output shift register does not occur while the data register is being updated. It is possible to read the same data twice from the output register even though the  $\overline{\text{RDY}}$  line returns high after the first read operation. Care must be taken, however, to ensure that the read operations are not initiated as the next output update is about to take place.

For systems with a single data line, the DIN and DOUT lines on the AD7730 can be connected together, but care must be taken in this case not to place the part in continuous read mode as the part monitors DIN while supplying data on DOUT and as a result, it may not be possible to take the part out of its continuous read mode.



Figure 18. Read Cycle Timing Diagram



Figure 19. Write Cycle Timing Diagram

### **CONFIGURING THE AD7730**

The AD7730 contains twelve on-chip registers that can be accessed via the serial interface. Figure 5 and Figure 6 have outlined a flowchart for the reading and writing of these registers. Table XIX and Table XX outline sample pseudo-code for some commonly used routines. The required operating conditions will dictate the values loaded to the Mode, Filter and DAC Registers. The values given here are for example purposes only.

**Table XIX. Pseudo-Code for Initiating a Self-Calibration after Power-On/Reset**



1 This operation is not necessary if the default values of the Filter Register or the DAC Register are the values used in the application.

**Table XX. Pseudo-Code for Setting Up AD7730 for Continuous Conversion and Continuous Read Operation**



**MICROCOMPUTER/MICROPROCESSOR INTERFACING**

The AD7730's flexible serial interface allows for easy interface to most microcomputers and microprocessors. The pseudo-code of Table XIX and Table XX outline typical sequences for interfacing a microcontroller or microprocessor to the AD7730. Figures 20, 21 and 22 show some typical interface circuits.

The serial interface on the AD7730 has the capability of operating from just three wires and is compatible with SPI interface protocols. The three-wire operation makes the part ideal for isolated systems where minimizing the number of interface lines minimizes the number of opto-isolators required in the system.

Register lengths on the AD7730 vary from 8 to 16 to 24 bits. The 8-bit serial ports of most microcontrollers can handle communication with these registers as either one, two or three 8-bit transfers. DSP processors and microprocessors generally transfer 16 bits of data in a serial data operation. Some of these processors, such as the ADSP-2105, have the facility to program the amount of cycles in a serial transfer. This allows the user to tailor the number of bits in any transfer to match the register length of the required register in the AD7730. In any case, writing 32 bits of data to a 24-bit register is not an issue provided the final eight bits of the word are all 1s. This is because the part returns to the Communications Register following a write operation.

Even though some of the registers on the AD7730 are only eight bits in length, communicating with two of these registers in successive write operations can be handled as a single 16-bit data transfer if required. For example, if the DAC Register is to be updated, the processor must first write to the Communications Register (saying that the next operation is a write to the Mode Register) and then write eight bits to the DAC Register. This can all be done in a single 16-bit transfer, if required, because once the eight serial clocks of the write operation to the Communications Register have been completed, the part immediately sets itself up for a write operation to the DAC Register.

### **AD7730 to 68HC11 Interface**

Figure 20 shows an interface between the AD7730 and the 68HC11 microcontroller. The diagram shows the minimum (three-wire) interface with CS on the AD7730 hardwired low. In this scheme, the RDY bit of the Status Register is monitored to determine when the Data Register is updated. An alternative scheme, which increases the number of interface lines to four, is to monitor the RDY output line from the AD7730. The monitoring of the RDY line can be done in two ways. First, RDY can be connected to one of the 68HC11's port bits (such as PC0), which is configured as an input. This port bit is then polled to determine the status of RDY. The second scheme is to use an interrupt driven system, in which case the RDY output is connected to the IRQ input of the 68HC11. For interfaces which require control of the CS input on the AD7730, one of the port bits of the 68HC11 (such as PC1), which is configured as an output, can be used to drive the CS input.

The 68HC11 is configured in the master mode with its CPOL bit set to a logic zero and its CPHA bit set to a logic one. When the 68HC11 is configured like this, its SCLK line idles low between data transfers. Therefore, the POL input of the AD7730 should be hardwired low. For systems where it is preferable that the SCLK idle high, the CPOL bit of the 68HC11 should be set to a Logic 1 and the POL input of the AD7730 should be hardwired to a logic high.

The AD7730 is not capable of full duplex operation. If the AD7730 is configured for a write operation, no data appears on the DATA OUT lines even when the SCLK input is active. When the AD7730 is configured for continuous read operation, data presented to the part on the DATA IN line is monitored to determine when to exit the continuous read mode.



Figure 20. AD7730 to 68HC11 Interface

### **AD7730 to 8051 Interface**

An interface circuit between the AD7730 and the 8XC51 microcontroller is shown in Figure 21. The diagram shows the minimum number of interface connections with CS on the AD7730 hardwired low. In the case of the 8XC51 interface, the minimum number of interconnects is just two. In this scheme, the RDY bit of the Status Register is monitored to determine when the Data Register is updated. The alternative scheme, which increases the number of interface lines to three, is to monitor the RDY output line from the AD7730. The monitoring of the RDY line can be done in two ways. First, RDY can be connected to one of the 8XC51's port bits (such as P1.0), which is configured as an input. This port bit is then polled to determine the status of RDY. The second scheme is to use an interrupt driven system, in which case the RDY output is connected to the INT1 input of the 8XC51. For interfaces that require control of the CS input on the AD7730, one of the port bits of the 8XC51 (such as P1.1), which is configured as an output, can be used to drive the CS input.

The 8XC51 is configured in its Mode 0 serial interface mode. Its serial interface contains a single data line. As a result, the DATA OUT and DATA IN pins of the AD7730 should be connected together. This means that the AD7730 must not be configured for continuous read operation when interfacing to the 8XC51. The serial clock on the 8XC51 idles high between data transfers and therefore the POL input of the AD7730 should be hardwired to a logic high. The 8XC51 outputs the LSB first in a write operation while the AD7730 expects the MSB first so the data to be transmitted has to be rearranged before being written to the output serial register. Similarly, the AD7730 outputs the MSB first during a read operation while the 8XC51 expects the LSB first. Therefore, the data read into the serial buffer needs to be rearranged before the correct data word from the AD7730 is available in the accumulator.



Figure 21. AD7730 to 8XC51 Interface

**AD7730 to ADSP-2103/ADSP-2105 Interface**

Figure 22 shows an interface between the AD7730 and the ADSP-2105 DSP processor. In the interface shown, the RDY bit of the Status Register is again monitored to determine when the Data Register is updated. The alternative scheme is to use an interrupt driven system, in which case the RDY output is connected to the IRQ2 input of the ADSP-2105. The RFS and TFS pins of the ADSP-2105 are configured as active low outputs and the ADSP-2105 serial clock line, SCLK, is also configured as an output. The POL pin of the AD7730 is hardwired low. Because the SCLK from the ADSP-2105 is a continuous clock, the CS of the AD7730 must be used to gate off the clock once the transfer is complete. The CS for the AD7730 is active when either the RFS or TFS outputs from the ADSP-2105 are active. The serial clock rate on the ADSP-2105 should be limited to 3 MHz to ensure correct operation with the AD7730.



Figure 22. AD7730 to ADSP-2105 Interface

### **APPLICATIONS**

The on-chip PGA allows the AD7730 to handle analog input voltage ranges as low as 10 mV full scale. This allows the user to connect a transducer directly to the input of the AD7730. The AD7730 is primarily targeted for weigh-scale and load-cell applications. The majority of the applications have a straingage transducer whose resistance changes when subjected to mechanical stress. Normally, the gages are configured in a Wheatstone bridge arrangement. The strain gage is a passive device and requires an excitation voltage (or in some cases a current) to derive a voltage output. Two types of voltage excitation can be provided for the bridge: dc excitation or ac excitation. These are discussed in the following sections. While the desire in most applications is to provide a single supply solution (something that is aided by the AD7730's single supply capability), some applications provide a bipolar excitation voltage in order to increase the output voltage from the bridge. In such cases, the input voltage applied to the AD7730 can be slightly negative with respect to ground. Figure 23 shows how to configure the AD7730 to handle this type of input signal.

### **DC Excitation of Bridge**

In dc-excitation applications, the excitation voltage provided for the bridge is a fixed dc voltage. Connections between the AD7730 and the bridge are very straightforward in this type of application as illustrated in Figure 23. The bridge configuration shown is a six-lead configuration with separate return leads for the reference lines. This allows a force/sense effect on the load cell excitation voltage, eliminating voltage drops caused by the excitation current flowing through the lead resistances. In applications where the lead lengths are short, a four-wire configuration

can be used with the excitation voltage and analog ground connected local to the AD7730's REF IN(+) and REF IN(–) terminals. Illustrating a major advantage of the AD7730, the 5 V excitation voltage for the bridge can be used directly as the reference voltage for the AD7730, eliminating the need for precision matched resistors in generating a scaled-down reference.

The application is a ratiometric one with variations in the excitation voltage being reflected in variations in the analog input voltage and reference voltage of the AD7730. Because the AD7730 is a truly ratiometric part, with the reference voltage and excitation voltages equal, it is possible to evaluate its total excitation voltage rejection. This is unlike other converters which give a separate indication of the rejection of reference, analog inputs and power supply. The combined (total) rejection for the AD7730 when moving the excitation voltage (which was also the power supply voltage) was better than 115 dB when evaluated with a load cell simulator.

Drift considerations are a primary concern for load cell applications. It is recommended for these applications that the AD7730 is operated in CHOP mode to accrue the benefits of the excellent drift performance of the part in CHOP mode. A common source of unwanted drift effects are parasitic thermocouples. Thermocouple effects are generated every time there is a junction of two dissimilar metals. All components in the signal path should be chosen to minimize thermocouple effects. IC sockets and link options should be avoided as much as possible. While it is impossible to remove all thermocouple effects, attempts should be made to equalize the thermocouples on each leg of the differential input to minimize the differential voltage generated.



Figure 23. Typical Connections for DC-Excited Bridge Application

Long lead lengths from the bridge to the AD7730 facilitate the pickup of mains frequency on the analog input, the reference input and the power supply. The analog inputs to the AD7730 are buffered, which allows the user to connect whatever noise reduction capacitors are necessary in the application. The AD7730 boasts excellent common-mode and normal- mode rejection of mains frequency on both the analog and reference inputs. In CHOP mode, care must be taken in choosing the output update rate so it does not result in reducing line frequency rejection (see DIGITAL FILTERING section). The input offset current on the AD7730 is 10 nA maximum which results in a maximum, dc offset voltage of 1.75 mV in a 350  $\Omega$  bridge application. Care should taken with inserting large source impedances on the reference input pins as these inputs are not buffered and the source impedances can result in gain errors.

In many load-cell applications, a portion of the dynamic range of the bridge output is consumed by a pan weight or tare weight. In such applications, the 6-bit TARE DAC of the AD7730 can be used to adjust out this tare weight as outlined previously.

### **AC Excitation of Bridge**

AC excitation of the bridge addresses many of the concerns with thermocouple, offset and drift effects encountered in dc-excited applications. In ac-excitation, the polarity of the excitation voltage to the bridge is reversed on alternate cycles. The result is the elimination of dc errors at the expense of a more complex system design. Figure 24 outlines the connections for an ac-excited bridge application based on the AD7730.

The excitation voltage to the bridge must be switched on alternate cycles. Transistors T1 to T4 in Figure 24 perform the switching of the excitation voltage. These transistors can be

discrete matched bipolar or MOS transistors, or a dedicated bridge driver chip such as the 4427 from Micrel can be used to perform the task.

Since the analog input voltage and the reference voltage are reversed on alternate cycles, the AD7730 must be synchronized with this reversing of the excitation voltage. To allow the AD7730 to synchronize itself with this switching, it provides the logic control signals for the switching of the excitation voltage. These signals are the nonoverlapping CMOS outputs ACX and ACX.

One of the problems encountered with ac-excitation is the settling time associated with the analog input signals after the excitation voltage is switched. This is particularly true in applications where there are long lead lengths from the bridge to the AD7730. It means that the converter could encounter errors because it is processing signals which are not fully settled. The AD7730 addresses this problem by allowing the user to program a delay of up to 48.75 μs between the switching of the ACX signals and the processing of data at the analog inputs. This is achieved using the DL bits of the Filter Register.

The AD7730 also scales the ACX switching frequency in accordance with the output update rate. This avoids situations where the bridge is switched at an unnecessarily faster rate than the system requires.

The fact that the AD7730 can handle reference voltages which are the same as the excitation voltages is particularly useful in ac-excitation where resistor divider arrangements on the reference input add to the settling time associated with the switching.



Figure 24. Typical Connections for AC-Excited Bridge Application

**Bipolar Excitation of the Bridge**

As mentioned previously, some applications will require that the AD7730 handle inputs from a bridge that is excited by a bipolar voltage. The number of applications requiring this are limited, but with the addition of some external components the AD7730 is capable of handling such signals. Figure 25 outlines one approach to the problem.

The example shown is a dc-excited bridge that is driven from  $\pm$ 5 V supplies. In such a circuit, two issues must be addressed. The first is how to get the AD7730 to handle input voltages near or below ground and the second is how to take the 10 V excitation voltage which appears across the bridge and generate a suitable reference voltage for the AD7730. The circuit of Figure 25 attempts to address these two issues simultaneously.

The AD7730's analog and digital supplies can be split such that  $AV<sub>DD</sub>$  and  $DV<sub>DD</sub>$  can be at separate potentials and AGND and DGND can also be at separate potentials. The only stipulation is that  $AV_{DD}$  or  $DV_{DD}$  must not exceed the AGND by 5.5 V. In Figure 25, the  $DV_{DD}$  is operated at +3 V, which allows the AGND to go down to -2.5 V with respect to system ground. This means that all logic signals to the part must not exceed 3 V with respect to system ground. The  $AV<sub>DD</sub>$  is operated at +2.5 V with respect to system ground.

The bridge is excited with 10 V across its inputs. The output of the bridge is biased around the midpoint of the excitation voltages which in this case is system ground or 0 V. In order for the common-mode voltage of the analog inputs to sit correctly, the AGND of the AD7730 must be biased below system ground by a minimum of 1.2 V. The 10 V excitation voltage must be reduced to 5 V before being applied as the reference voltage for the AD7730.

The resistor string R1, R2 and R3, takes the 10 V excitation voltage and generates differential voltage of nominally 5 V. Amplifiers A1 and A2 buffer the resistor string voltages and provide the  $AV_{DD}$  and AGND voltages as well as the REF IN(+) and REF IN(–) voltages for the AD7730. The differential reference voltage for the part is  $+5$  V. The AD7730 retains its ratiometric operation with this reference voltage varying in sympathy with the analog input voltage.

The values of the resistors in the resistor string can be changed to allow a larger DV<sub>DD</sub> voltage. For example, if R1 = 3 kΩ,  $R2 = 10 \text{ k}\Omega$  and  $R3 = 7 \text{ k}\Omega$ , the AV<sub>DD</sub> and AGND voltages become +3.5 V and –1.5 V respectively. This allows the AD7730 to be used with a  $+3.6$  V DV<sub>DD</sub> voltage while still allowing the analog input range to be within the specified common-mode range.

An alternate scheme to this is to generate the  $AV<sub>DD</sub>$  and  $AGND$ voltages from regulators or Zener diodes driven from the +5 V and –5 V supplies respectively. The reference voltage for the part would be generated in the same manner as just outlined but amplifiers A1 and A2 would not be required to buffer the voltages as they are now only driving the reference pins of the AD7730. However, care must be taken in this scheme to ensure that the REF  $IN(+)$  voltage does not exceed  $AV_{DD}$  and that the REF IN(–) voltage does not go below AGND.



Figure 25. AD7730 with Bipolar Excitation of the Bridge

**APPENDIX A AD7730L SPECIFICATIONS**



### **LOW POWER BRIDGE TRANSDUCER ADC**

### **KEY FEATURES**

**Resolution of 110,000 Counts (Peak-to-Peak) Power Consumption: 15 mW typ** Offset Drift: < 1 ppm/°C Gain Drift: 3 ppm/°C **Line Frequency Rejection: >150 dB Buffered Differential Inputs Programmable Filter Cutoffs Specified for Drift Over Time Operates with Reference Voltages of 1 V to 5 V**

#### **ADDITIONAL FEATURES**

**Two-Channel Programmable Gain Front End On-Chip DAC for Offset/TARE Removal FASTStep Mode AC or DC Excitation Single Supply Operation**

### **APPLICATIONS Portable Weigh Scales**

### **GENERAL DESCRIPTION**

The AD7730L is a complete low power analog front-end for weigh-scale and pressure measurement applications. The device accepts low level signals directly from a transducer and outputs a serial digital word. The input signal is applied to a proprietary programmable gain front end based around an analog modulator. The modulator output is processed by a low pass programmable digital filter, allowing adjustment of filter cutoff, output rate and settling-time.

The part features two buffered differential programmable gain analog inputs as well as a differential reference input. The part operates from a single +5 V supply and typically consumes less than 3 mA. It accepts four unipolar analog input ranges: 0 mV to  $+10$  mV,  $+20$  mV,  $+40$  mV and  $+80$  mV and four bipolar ranges  $\pm 10$  mV,  $\pm 20$  mV,  $\pm 40$  mV and  $\pm 80$  mV. The peak-topeak resolution achievable directly from the part is 1 in 110,000 counts. An on-chip 6-bit DAC allows the removal of TARE voltages. Clock signals for synchronizing ac excitation of the bridge are also provided.

The serial interface on the part can be configured for three-wire operation and is compatible with microcontrollers and digital signal processors. The AD7730L contains self-calibration and system calibration options and features an offset drift of less than 5 nV/ $\degree$ C and a gain drift of less than 3 ppm/ $\degree$ C.

The part is available in a 24-lead SOIC and 24-lead TSSOP package.



### **FUNCTIONAL BLOCK DIAGRAM**

# AD7730L-SPECIFICATIONS (AV<sub>DD</sub> = +5 V, DV<sub>DD</sub> = +3 V or +5 V; REF IN(+) =

**AD7730/AD7730L**

 $\mathsf{AV_{DD}}$ ; REF IN(-) = AGND = DGND = 0 V; f<sub>CLK IN</sub> = 2.4576 MHz. All specifications T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise noted.)





**NOTES** 

<sup>1</sup>Temperature range:  $-40^{\circ}$ C to  $+85^{\circ}$ C.

<sup>2</sup>Sample tested during initial release.

<sup>3</sup>The offset (or zero) numbers with CHP = 1 are typically 3  $\mu$ V precalibration. Internal zero-scale calibration reduces this by about 1  $\mu$ V. Offset numbers with CHP = 0 can be up to 1 mV precalibration. Internal zero-scale calibration reduces this to 2 μV typical. System zero-scale calibration reduces offset numbers with CHP = 1 and CHP = 0 to the order of the noise. Gain errors can be up to 3000 ppm precalibration with CHP = 0 and CHP = 1. Performing internal full-scale calibrations on the 80 mV range reduces the gain error to less than 100 ppm for the 80 mV and 40 mV ranges, to about 250 ppm for the 20 mV range and to about 500 ppm on the 10 mV range. System full-scale calibration reduces this to the order of the noise. Positive and negative full-scale errors can be calculated from the offset and gain errors.

<sup>4</sup>These numbers are generated during life testing of the part. <sup>5</sup>Positive Full-Scale Error includes Offset Errors (Unipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges.

17 Full-Scale Drift includes Offset Drift (Unipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.

<sup>8</sup>Gain Error is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain error are positive full scale and negative full scale. See Terminology.

<sup>9</sup>Gain Error Drift is a span drift and is effectively the drift of the part if zero-scale calibrations only were performed.<br><sup>10</sup>No Missing Codes performance with CHP = 0 and SKIP = 1 is reduced below 24 bits for SF words

- 
- <sup>11</sup>The analog input voltage range on the AIN1(+) and AIN2(+) inputs is given here with respect to the voltage on the AIN1(-) and AIN2(-) inputs respectively.

 $^{12}$ The common-mode voltage range on the input pairs applies provided the absolute input voltage specification is obeyed.<br> $^{13}$ The common-mode voltage range on the reference input pair (REF IN(+) and REF IN(-)) applies

 $14$ These logic output levels apply to the MCLK OUT output only when it is loaded with a single CMOS load.

This number represents the total digit outputs expect D0, D1, ACX and ACX where it refers to AV<sub>DD</sub>. In other words, the output logic high for these four outputs is determined by AV<sub>DD</sub>. If  $\sqrt{D}$  refers to DV<sub>DD</sub> for al

<sup>17</sup>After calibration, if the input voltage exceeds positive full scale, the converter will output all 1s. If the input is less than negative full scale, the device outputs all 0s.

These calibration and span limits apply provided the absolute input voltage specification is obeyed. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.

Specifications subject to change without notice.

 $\bm{\textsf{TIMING}}$   $\bm{\textsf{CHARACTERISTICS}}^{1,\,2}$  (AV<sub>DD</sub> = +4.75 V to +5.25 V; DV<sub>DD</sub> = +3 V to +5.25 V; AGND = DGND = 0 V; f<sub>CLK IN</sub> = 2.4576 MHz;<br> $\bm{\textsf{INING}}$   $\bm{\textsf{CHARACTERISTICS}}^{1,\,2}$  Input Logic 0 = 0 V, Logic 1 = DV<sub>DD</sub> unless otherwise Input Logic  $0 = 0$  V, Logic  $1 = DV_{DD}$  unless otherwise noted).

|                                                              | Limit at $T_{MIN}$ to $T_{MAX}$ |         |                                                             |
|--------------------------------------------------------------|---------------------------------|---------|-------------------------------------------------------------|
| Parameter                                                    | (B Version)                     | Units   | <b>Conditions/Comments</b>                                  |
| <b>Master Clock Range</b>                                    | 1                               | MHz min | For Specified Performance                                   |
|                                                              | $\overline{5}$                  | MHz max |                                                             |
| $t_1$                                                        | 50                              | ns min  | <b>SYNC</b> Pulsewidth                                      |
| t <sub>2</sub>                                               | 50                              | ns min  | <b>RESET</b> Pulsewidth                                     |
| <b>Read Operation</b>                                        |                                 |         |                                                             |
| $t_3$                                                        | 0                               | ns min  | RDY to CS Setup Time                                        |
| $t_4$                                                        | 0                               | ns min  | CS Falling Edge to SCLK Active Edge Setup Time <sup>3</sup> |
| $t_5^4$                                                      | $\bf{0}$                        | ns min  | SCLK Active Edge to Data Valid Delay <sup>3</sup>           |
|                                                              | 60                              | ns max  | $DV_{DD}$ = +4.75 V to +5.25 V                              |
|                                                              | 80                              | ns max  | $DV_{DD}$ = +2.75 V to +3.3 V                               |
| $\ensuremath{\mathbf{t}}_{5\text{A}}^{\vphantom{\dag}}$ 4, 5 | $\bf{0}$                        | ns min  | CS Falling Edge to Data Valid Delay                         |
|                                                              | 60                              | ns max  | $DV_{DD}$ = +4.75 V to +5.25 V                              |
|                                                              | 80                              | ns max  | $DV_{DD}$ = +2.7 V to +3.3 V                                |
| $t_6$                                                        | 100                             | ns min  | <b>SCLK High Pulsewidth</b>                                 |
| $t_7$                                                        | 100                             | ns min  | <b>SCLK Low Pulsewidth</b>                                  |
| $t_8$                                                        | $\bf{0}$                        | ns min  | CS Rising Edge to SCLK Inactive Edge Hold Time <sup>3</sup> |
| $t_9^6$                                                      | 10                              | ns min  | Bus Relinquish Time after SCLK Inactive Edge <sup>3</sup>   |
|                                                              | 80                              | ns max  |                                                             |
| $t_{10}$                                                     | 100                             | ns max  | SCLK Active Edge to RDY High <sup>3, 7</sup>                |
| <b>Write Operation</b>                                       |                                 |         |                                                             |
| $t_{11}$                                                     | 0                               | ns min  | CS Falling Edge to SCLK Active Edge Setup Time <sup>3</sup> |
| $t_{12}$                                                     | 30                              | ns min  | Data Valid to SCLK Edge Setup Time                          |
| $t_{13}$                                                     | 25                              | ns min  | Data Valid to SCLK Edge Hold Time                           |
| $t_{14}$                                                     | 100                             | ns min  | <b>SCLK High Pulsewidth</b>                                 |
| $t_{15}$                                                     | 100                             | ns min  | <b>SCLK Low Pulsewidth</b>                                  |
| $t_{16}$                                                     | 0                               | ns min  | CS Rising Edge to SCLK Edge Hold Time                       |

**NOTES** 

<sup>1</sup>Sample tested during initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of DV <sub>DD</sub>) and timed from a voltage level of 1.6 V. <sup>2</sup>See Figures 18 and 19.

3 SCLK active edge is falling edge of SCLK with POL = 1; SCLK active edge is rising edge of SCLK with POL = 0.

 $^4$ These numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross the  $\rm V_{OL}$  or  $\rm V_{OH}$  limits.

 $^{5}$ This specification only comes into play if  $\overline{\text{CS}}$  goes low while SCLK is low (POL = 1) or if  $\overline{\text{CS}}$  goes low while SCLK is high (POL = 0). It is primarily required for interfacing to DSP machines.

 $^6$ These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.

 $\overline{\rm RDY}$  returns high after the first read from the device after an output update. The same data can be read again, if required, while  $\overline{\rm RDY}$  is high, although care should be taken that subsequent reads do not occur close to the next output update.

<sup>&</sup>lt;sup>6</sup>Recalibration at any temperature will remove these errors.

### **OUTPUT NOISE AND RESOLUTION SPECIFICATION**

The AD7730L can be programmed to operate in either chop mode or nonchop mode. The chop mode can be enabled in ac-excited or dc-excited applications; it is optional in dc-excited applications, but chop mode must be enabled in ac-excited applications. These options are discussed in more detail in earlier sections. The chop mode has the advantage of lower drift numbers and better noise immunity, but the noise is approximately 20% higher for a given –3 dB frequency and output data rate. It is envisaged that the majority of weigh-scale users of the AD7730L will operate the part in chop mode to avail themselves of the excellent drift performance and noise immunity when chopping is enabled. The following tables outline the noise performance of the part in both chop and nonchop modes over all input ranges for a selection of output rates.

### **Output Noise (CHP = 1)**

This mode is the primary mode of operation of the device. Table XXI shows the output rms noise for some typical output update rates and –3 dB frequencies for the AD7730 when used in chopping mode (CHP of Filter Register = 1) with a master clock frequency of 2.4576 MHz. These numbers are typical and are generated at a differential analog input voltage of 0 V. The output update rate is selected via the SF0 to SF11 bits of the Filter Register. Table XXII, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB). It is important to note that the numbers in Table XXII represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.

The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in Table XXI will remain the same for unipolar ranges while the numbers in Table II will change. To calculate the numbers for Table XXII for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

### **Table XXI. Output Noise vs. Input Range and Update Rate (CHP = 1)**

**Typical Output RMS Noise in nV**

| Output    | $-3$ dB             | <b>SF</b> | <b>Settling Time</b> | <b>Settling Time</b> | <b>Input Range</b> | <b>Input Range</b> | Input Range   | Input Range   |
|-----------|---------------------|-----------|----------------------|----------------------|--------------------|--------------------|---------------|---------------|
|           | Data Rate Frequency | Word      | Normal Mode          | <b>Fast Mode</b>     | $= \pm 80$ mV      | $= \pm 40$ mV      | $= \pm 20$ mV | $= \pm 10$ mV |
| $25$ Hz   | $0.98$ Hz           | 2048      | 920 ms               | $120 \text{ ms}$     | 245                | 140                | 105           | 70            |
| 50 Hz     | $1.97$ Hz           | 1024      | 460 ms               | $60$ ms              | 340                | 220                | 160           | 100           |
| 75 Hz     | $2.96$ Hz           | 683       | 306 ms               | $40 \text{ ms}$      | 420                | 270                | 170           | 110           |
| $100 Hz*$ | $3.95$ Hz           | 512       | 230 ms               | $30 \text{ ms}$      | 500                | 290                | 180           | 130           |
| 200 Hz    | $7.9$ Hz            | 256       | 115 ms               | $15 \text{ ms}$      | 650                | 490                | 280           | 165           |

\*Power-On Default

**Table XXII. Peak-to-Peak Resolution vs. Input Range and Update Rate (CHP = 1)**

| Output | $-3$ dB               | <b>SF</b> | <b>Settling Time</b> | <b>Settling Time</b> | <b>Input Range</b> | <b>Input Range</b> | Input Range   | <b>Input Range</b> |
|--------|-----------------------|-----------|----------------------|----------------------|--------------------|--------------------|---------------|--------------------|
|        | Data Rate   Frequency | Word      | Normal Mode          | <b>Fast Mode</b>     | $= \pm 80$ mV      | $= \pm 40$ mV      | $= \pm 20$ mV | $= \pm 10$ mV      |
| 25 Hz  | $0.98$ Hz             | 2048      | 920 ms               | 120 ms               | 110k(17)           | 94k (16.5)         | 64k (16)      | 46k (15.5)         |
| 50 Hz  | $1.97$ Hz             | 1024      | 460 ms               | $60$ ms              | 80k (16.5)         | 60k (16)           | 42k (15.5)    | 33k(15)            |

75 Hz 2.96 Hz 683 306 ms 40 ms 62k (16) 50k (15.5) 39k (15) 31k (15)  $100 \text{ Hz}^*$   $3.95 \text{ Hz}$   $512$   $230 \text{ ms}$   $30 \text{ ms}$   $53k (15.5)$   $46k (15.5)$   $36k (15)$   $25k (14.5)$ 200 Hz 7.9 Hz 256 115 ms 15 ms 44k (15.5) 27k (15) 24k (14.5) 20k (14.5)

**Peak-to-Peak Resolution in Counts (Bits)**

\*Power-On Default

**Output Noise (CHP = 0)**

Table XXIII shows the output rms noise for some typical output update rates and –3 dB frequencies for the AD7730L when used in nonchopping mode (CHP of Filter Register = 0) with a master clock frequency of 2.4576 MHz. These numbers are typical and are generated at a differential analog input voltage of 0 V. The output update rate is selected via the SF0 to SF11 bits of the Filter Register. Table XXIV, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB). It is important to note that the numbers in Table XXIV represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.

The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in Table XXIII will remain the same for unipolar ranges while the numbers in Table XXIV will change. To calculate the number for Table XXIV for unipolar input ranges simply divide the peakto-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

### **Table XXIII. Output Noise vs. Input Range and Update Rate (CHP = 0)**



### **Typical Output RMS Noise in nV**

**Table XXIV. Peak-to-Peak Resolution vs. Input Range and Update Rate (CHP = 0)**



**Peak-to-Peak Resolution in Counts (Bits)**

### **PAGE INDEX**





### **TABLE INDEX**



#### OUTLINE DIMENSIONS **1.280 (32.51) 1.250 (31.75) 1.230 (31.24)** 988888888888  $\bullet$ **0.280 (7.11) 24 13 0.250 (6.35) 0.240 (6.10) <sup>1</sup> <sup>12</sup> 0.325 (8.26)** 4 **0.310 (7.87) 0.100 (2.54) BSC 0.300 (7.62) 0.060 (1.52) MAX 0.195 (4.95) 0.210 (5.33) MAX 0.130 (3.30) 0.115 (2.92) 0.015 0.150 (3.81)**  $0.015(0.38)$ <sup>T</sup><br>GAUGE **(0.38) MIN** £ **0.130 (3.30) PLANE 0.014 (0.36) 0.115 (2.92) SEATING 0.010 (0.25) PLANE 0.008 (0.20) 0.022 (0.56) 0.430 (10.92) MAX 0.005 (0.13) MIN 0.018 (0.46) 0.014 (0.36) 0.070 (1.78) 0.060 (1.52) 0.045 (1.14) COMPLIANT TO JEDEC STANDARDS MS-001 CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. 071006-A** 24-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-24-1) Dimensions shown in inches and (millimeters) **15.60 (0.6142) 15.20 (0.5984)** Ħ. **24 13 7.60 (0.2992) 7.40 (0.2913) 10.65 (0.4193) <sup>12</sup> <sup>1</sup> 10.00 (0.3937) 0.75 (0.0295)**  $\frac{(0.75)(0.0293)}{0.25(0.0098)} \times 45^{\circ}$ **2.65 (0.1043) 2.35 (0.0925) 0.30 (0.0118) 8° 0.10 (0.0039) 0° COPLANARITY**  $\overline{0.51}$  (0.0201) ∝آا⇒ ᆗ ┡ **SEATING 1.27 (0.0500) 1.27 (0.0500) BSC 0.10 0.33 (0.0130) PLANE 0.31 (0.0122) 0.40 (0.0157) 0.20 (0.0079) COMPLIANT TO JEDEC STANDARDS MS-013-AD** 2-09-2010-A **12-09-2010-ACONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.** 24-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-24)

Dimensions shown in millimeters and (inches)



**COMPLIANT TO JEDEC STANDARDS MO-153-AD**

24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24) Dimensions shown in millimeters

### **ORDERING GUIDE**



1 Z = RoHS Compliant Part.

### **REVISION HISTORY**



**1/98—Rev. 0 to Rev. A**



www.analog.com

**©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D01189-0-6/12(B)** 



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9