

# **PCA9616**

**3-channel multipoint Fast-mode Plus differential I2C-bus buffer with hot-swap logic**

**Rev. 2 — 10 March 2014 Product data sheet**

### <span id="page-0-0"></span>**1. General description**

The PCA9616 is a Fast-mode Plus (Fm+) SMBus/I2C-bus buffer that extends the normal single-ended SMBus/I<sup>2</sup>C-bus through electrically noisy environments using a differential SMBus/I<sup>2</sup>C-bus (dI<sup>2</sup>C) physical layer, which is transparent to the SMBus/I<sup>2</sup>C-bus protocol layer. It consists of three single-ended to differential driver channels for the SCL (serial clock), SDA (serial data), and a third channel useful for INT or other signaling.

**Remark:** If the third channel is not used, the INT pin (pin 7 of the TSSOP16 package) should not be left disconnected or 'floating' (it may generate incorrect bus signals due to system noise entering this high-impedance node). Tie it to  $V_{SS}$ .

The use of differential transmission lines between identical  $d^2C$  bus buffers removes electrical noise and common-mode offsets that are present when signal lines must pass between different voltage domains, are bundled with hostile signals, or run adjacent to electrical noise sources, such as high energy power supplies and electric motors.

The SMBus/I2C-bus was conceived as a simple slow speed digital link for short runs, typically on a single PCB or between adjacent PCBs with a common ground connection. Applications that extend the bus length or run long cables require careful design to preserve noise margin and reject interference.

The dI2C-bus buffers were designed to solve these problems and are ideally suited for rugged high noise environments and/or longer cable applications, allow multiple slaves, and operate at bus speeds up to 1 MHz clock rate. Cables can be extended to at least three meters (3 m), or longer cable runs at lower clock speeds. The dl<sup>2</sup>C-bus buffers are compatible with existing SMBus/I2C-bus devices and can drive Standard, Fast-mode, and Fast-mode Plus devices on the single-ended side.

Signal direction is automatic, and requires no external control. To prevent bus latch up, the standard SMBus/I2C-bus side of the bus buffer, the PCA9616 employs static offset, care should be taken when connecting these to other SMBus/I2C-bus buffers that may not operate with offset.

This device is a bridge between the normal 2-wire single-ended wired-OR SMBus/I2C-bus and the 4-wire dI2C-bus.

Additional circuitry allows the PCA9616 to be used for 'hot swap' applications, where systems are always on, but require insertion or removal of modules or cards without disruption to existing signals.

The PCA9616 has two supply voltages,  $V_{DD(A)}$  and  $V_{DD(B)}$ .  $V_{DD(A)}$ , the card side supply, only serves as a reference and ranges from 0.8 V to 5.5 V.  $V_{DD(B)}$ , the line side supply, serves as the majority supply for circuitry and ranges from 3.0 V to 5.5 V.



#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**



# <span id="page-1-1"></span>**2. Features and benefits**

- <span id="page-1-0"></span> New dI2C-bus buffers offer improved resistance to system noise and ground offset up to  $\frac{1}{2}$  of supply voltage
- Hot swap (allows insertion or removal of modules or card without disruption to bus data)
- READY signal (PCA9616 output) indicates device is ready from a cold start
- EN signal (PCA9616 input) controls PCA9616 hot swap sequence
- Bus idle detect (PCA9616 internal function) waits for a bus idle condition before connection is made
- 3 channel dI<sup>2</sup>C (differential I<sup>2</sup>C-bus) to Fm+ single-ended buffer operating up to 1 MHz with 30 mA SDA/SCL > 2.2 V, or 3 mA SDA/SCL < 2.4 V
- Compatible with I<sup>2</sup>C-bus Standard/Fast-mode and SMBus, Fast-mode Plus up to 1 MHz
- Active HIGH (internal pull-up resistor) Enable disables the device to high-impedance state
- Single-ended I<sup>2</sup>C-bus on card side up to 540 pF > 2.2 V and 400 pF < 2.4 V
- Differential I<sup>2</sup>C-bus on cable side supporting multi-drop bus
	- Maximum cable length: 3 m (approximately 10 feet) (longer at lower frequency)
	- $\triangle$  dl<sup>2</sup>C output: 1.5 V differential output with nominal terminals
	- $\blacklozenge$  Differential line impedance (user defined): 100  $\Omega$  nominal suggested
	- Receive input sensitivity:  $\pm 200$  mV
	- $\blacklozenge$  Hysteresis:  $\pm 30$  mV typical
	- Input impedance: high-impedance (200 k $\Omega$  typical)
	- Receive input voltage range:  $-0.5$  V to  $+5.5$  V
- **Lock-up free operation**
- Supports arbitration and clock stretching across the dl<sup>2</sup>C-bus buffers
- Powered-off and powering-up high-impedance I<sup>2</sup>C-bus pins
- **Operating supply voltage (V<sub>DD(A)</sub>) range of 0.8 V to 5.5 V with single-ended side 5.5 V** tolerant

- Differential I<sup>2</sup>C-bus operating supply voltage ( $V_{DD(B)}$ ) range of 3.0 V to 5.5 V with 5.5 V tolerant. Best operation is at 5 V.
- ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Package offering: TSSOP16

### <span id="page-2-0"></span>**3. Applications**

- Any application with multiple power supplies and the potential for ground offsets up to 2.5 V
- Any application that requires long  $I^2C$ -bus runs in electrically noisy environments
- Monitor remote temperature/leak detectors in harsh environment with interrupt back to master
- Control of power supplies in high noise environment
- **Transmission of I<sup>2</sup>C-bus between equipment cabinets**
- Commercial lighting and industrial heating/cooling control

# <span id="page-2-1"></span>**4. Ordering information**

#### **Table 1. Ordering information**



#### **4.1 Ordering options**

#### <span id="page-2-2"></span>**Table 2. Ordering options**



#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**

# <span id="page-3-2"></span>**5. Block diagram**



<span id="page-3-1"></span><span id="page-3-0"></span>

**Product data sheet Rev. 2 — 10 March 2014 4 of 32**

# <span id="page-4-2"></span><span id="page-4-1"></span>**6. Pinning information**

### **6.1 Pinning**



### <span id="page-4-3"></span>**6.2 Pin description**

#### <span id="page-4-0"></span>**Table 3. Pin description**



# <span id="page-5-0"></span>**7. Functional description**

#### Refer to [Figure 2](#page-3-0).

The PCA9616 is used at each node of the dl<sup>2</sup>C-bus signal path, to provide conversion from the dI2C-bus signal format to conventional I2C-bus/SMBus, allowing the connection of existing I2C-bus/SMBus devices as slaves or the bus master. Because the signal voltages on the  $I^2C$ -bus/SMBus bus side may be different from the d $I^2C$ -bus side, there are two power supply pins and a common ground. Static offset is employed by the I 2C-bus/SMBus side to prevent bus latch up. Signal direction is determined by the I 2C-bus/SMBus bus protocol, and does not require a direction signal, as these bus buffers automatically set signal flow direction. An enable pin (EN) is provided to disable the bus buffer, and is useful for fault finding, power-up sequencing, or reconfiguration of a large bus system by isolating sections not needed at all times.

Construction of the differential transmission line is not device dependent. PCB traces, open wiring, twisted pair cables or a combination of these may be used. Twisted pair cables offer the best performance. A typical twisted pair transmission line cable has a characteristic impedance of 'about 100  $\Omega$ ' and must be terminated at both ends in 100  $\Omega$ to prevent unwanted signal reflections. Multiple nodes (each using a dl<sup>2</sup>C-bus buffer) may be connected at any point along this transmission line, however, the stub length will degrade the bus performance, and should therefore be minimized.

#### <span id="page-5-1"></span>**7.1 I2C-bus/SMBus side**

The I2C-bus/SMBus side of the PCA9616 differential bus buffer is connected to other I 2C-bus/SMBus devices and requires pull-up resistors on each of the SCL and SDA signals. The value of the resistor should be chosen based on the bus capacitance and desired data speed, being careful not to overload the driver current rating of 3 mA for Standard and Fast modes, 30 mA for Fast-mode Plus (Fm+). Note that at lower supply voltages the driver will not deliver the higher current (see [Table 5 "Static characteristics"\)](#page-17-0). The I<sup>2</sup>C-bus/SMBus side of the PCA9616 is powered from the  $V_{DD(A)}$  supply pin.

#### <span id="page-5-2"></span>**7.2 dI2C-bus side differential pair**

In previous I2C-bus/SMBus designs the nodes (Master and one or more Slaves) are connected by wired-OR in combination with a single pull-up resistor. This simple arrangement is not suited for long distances more than one meter (1 m) or about three feet (3 ft), due to ringing and reflections on the un-terminated bus. The use of a transmission line with correct termination eliminates this problem, and is further improved by differential signaling used in the  $dl^2C$ -bus scheme. Each node acts as both a driver and a receiver to allow bidirectional signal flow, but not at the same time. Switching from transmit to receive is done automatically. The dI2C-bus side of the PCA9616 is powered from the  $V_{DD(B)}$  supply pin.

The dl<sup>2</sup>C-bus is also biased to an idle state (D+ more positive than  $D-$ ) to be compatible with the I<sup>2</sup>C-bus/SMBus wired-OR scheme, when not transmitting traffic (data). This allows every node to receive broadcast messages from the Master, and return ACK/NACK and data in response. Biasing is done with additional resistors, connected to  $V_{DD(R)}$  and  $V_{SS}$  (the local ground), as shown in [Figure 5](#page-6-0). The transmission line is terminated in the characteristic impedance of the cable, typically 100  $\Omega$ . This is the value defined by three resistors, the other two resistors providing the idle condition bias to the twisted pair.



#### <span id="page-6-2"></span><span id="page-6-0"></span>**7.2.1 Noise rejection**

Impulse noise coupled into the I2C-bus/SMBus signals can prevent the I2C-bus/SMBus bus from operating reliably. The hostile signals may appear on the SCL line, SDA line, or both. Impulse noise may also enter the common ground connection, or be caused by current in the ground path caused by DC power supplies, or other signals sharing the common ground return path. This problem is removed by using a differential transmission line, in place of the  $12C$ -bus/SMBus signal path. The d $12C$ -bus receiver (at each d $12C$ -bus node) subtracts the signals on the two differential lines  $(D+$  and  $D-)$ , and eliminates any common-mode noise that is coupled into the  $dl^2C$ -bus. The receiver amplifies the signals which are also attenuated by the bulk resistance of the transmission line cable connection, and does not rely on a common ground connection at each node.

#### <span id="page-6-3"></span>**7.2.2 Rejection of ground offset voltage**

Hostile signals interfere with the I2C-bus/SMBus bus through the common ground connection between each node. Current in this ground path will cause an offset that may cause false data or push the I2C-bus/SMBus signals outside of an acceptable range. Unwanted ground offset can be caused by heavy DC current in the ground path, or injection of ground current from AC signals, either of which may show up as false signals.

Because the dI2C-bus node's receiver responds only to the difference between the two  $dl<sup>2</sup>C-bus$  transmission lines, common-mode signals are ignored. There is no need to have a ground connection between each of the nodes, which may be powered locally. Nodes may also be powered by extra conductors (for  $V_{DD}$  and ground) run with the dl<sup>2</sup>C-bus signals. Voltage offsets caused by DC current in these additional wires will be ignored by the dl<sup>2</sup>C-bus receiver, which subtracts the two differential signals (D+ and D-).

#### <span id="page-6-1"></span>**7.2.3 Interrupt channel**

The PCA9616 has a third channel identical to the SCL or SDA channel that can be used as a side band for interrupt or reset.

If unused, the INT pin should be held LOW and the DINTM and DINTP are left 'not connected'.

#### <span id="page-7-0"></span>**7.3 EN pin**

Enable input to connect the device into bus. When this pin is LOW, the device will never connect to the bus, and disconnect the SCL/SDA from differential SCL/SDA, and READY pin set HIGH. When EN is driven HIGH, and  $V_{DD(A)}$  and  $V_{DD(B)}$  are stable and dI<sup>2</sup>C-bus side are with appropriate loads (indicated by PIDET goes LOW), the EN pin connects SDA/SCL to differential SDA/SCL after a stop bit or bus idle has been detected on differential line bus. EN pin should never change state during an I2C-bus/SMBus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I2C-bus/SMBus parts being enabled. The EN pin should only change state when the global bus and the buffer port are in an idle state to prevent system failures.

### <span id="page-7-1"></span>**7.4 PIDET pin**

Plug-in status output. This open-drain N-channel MOSFET output pulls LOW when the hot-swapped pins (differential SDA and SCL) have been steady and reliably plugged into the bus when  $V_{DD(A)}$  and  $V_{DD(B)}$  are powered. Connect a pull-up resistor, typically 10 k $\Omega$ , from this pin to  $V_{DD(A)}$ . Leave open or tie to  $V_{SS}$  if unused.

### <span id="page-7-2"></span>**7.5 READY pin**

Connection ready status output. This open-drain N-channel MOSFET output goes HIGH when the input and output sides are disconnected. READY is pulled LOW when EN is HIGH, PIDET is LOW, and a connection has been established between the input and differential output. Connect a pull-up resistor, typically 10 k $\Omega$ , from this pin to  $V_{DD(A)}$ . Leave open or tie to  $V_{SS}$  if unused.

#### <span id="page-7-3"></span>**7.6 VDDA\_SEL pin**

Enable input to select  $V_{DD(A)}$  range. Tie to  $V_{DD(B)}$  if  $V_{DD(A)}$  is greater than 2.2 V and constant V<sub>OL</sub> on SCL/SDA (0.52 V) is desired, and tie to V<sub>SS</sub> if V<sub>DD(A)</sub> is less than 2.4 V and the ratio  $V_{OL}$  (0.2  $\times$   $V_{DD(A)}$ ) is desired. Or leave open to let the device automatically switch based on  $V_{DD(A)}$  magnitude.

#### <span id="page-7-4"></span>**7.7 Hot swap and power-on reset**

During a power-on sequence, an initialization circuit holds the PCA9616 in a disconnected state, meaning all outputs — SDA, SCL and the differential pins DSCLP/DSCLM and DSDAP/DSDAM — are in a high-impedance state. As the power supply rises (either power-up or live insertion), the initialization circuit enters a state where the internal references are stabilized and an internal timer is triggered. After 1 ms, power is applied to the rest of the circuitry and the PCA9616 detects the status on the differential DSCLP/DSCLM and DSDAP/DSDAM lines. When the differential lines are detected as connected to a bus with valid termination, that is, both DSCLM/DSDAM  $< 0.9 \times V_{DD(B)}$  and DSCLP/DSDAP >  $0.1 \times V_{DD(B)}$ , another timer is triggered. At the end of 10 ms, hot-swap logic ([Figure 2](#page-3-0)) is enabled and the EN pin can detect a Stop Bit and Bus Idle condition. However, there is still no connection between SDA and DSDAP/DSDAM or between SCL and DSCLP/DSCLM. A successful EN pin sequence must occur for actual connection.

When the EN pin is set HIGH and the DSDAP and DSCLP pins have been HIGH for the bus idle time or when both the SCL and SDA pins are HIGH and a STOP condition has been seen on the differential bus (DSDAP/DSDAM and DSCLP/DSCLM pins), a

connection is established between the differential and the single-ended buses. Whenever disconnected status is detected or the device is un-powered, the PCA9616 will disconnect the single-ended to differential buses, and the hot swap sequence will repeat again before the PCA9616 connects SDA to DSDAP/DSDAM and SCL to DSCLP/DSCLM.

**Remark:** Start-up process is the same for both PCA9616PW and PCA9615DP, except that PIDET and READY signals are only available in 16-pin package.



## <span id="page-9-2"></span><span id="page-9-1"></span>**8. Application design-in information**

#### **8.1 I2C-bus**

As with the standard  $12$ C-bus system, pull-up resistors are required to provide the logic HIGH levels on the single-ended buffered bus (standard open-drain configuration of the I<sup>2</sup>C-bus). The size of these pull-up resistors depends on the system. The device is designed to work with Standard-mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus devices in addition to SMBus devices. Standard-mode and Fast-mode I2C-bus and SMBus devices only specify 3 mA output drive; this limits the termination current to 3 mA in a generic I 2C-bus system where Standard-mode devices and multiple masters are possible.

When only Fast-mode Plus devices are used, then higher termination currents can be used due to their 30 mA sink capability. The sink capability varies from 3 mA at 0.8 V to 30 mA at 5.5 V with the cut-off between 30 mA and 3 mA at 2.3 V.

### <span id="page-9-0"></span>**8.2 Differential I2C-bus application**

#### See [Figure 7](#page-11-0) through [Figure 9](#page-13-0).

The simple application ([Figure 7](#page-11-0)) shows an existing SMBus/I2C-bus being extended over a section of dI2C-bus transmission line, containing a dedicated twisted pair for SCL and SDA. At one end of the transmission line a resistor network (R1-R2-R1) terminates the twisted pair cable and biases  $D+$  positive with respect to  $D-$ . An identical resistor network at the other end of the transmission line terminates the twisted pair cable. DC power for each end of the transmission line and the  $V_{DD(B)}$  of each PCA9616 bus buffer can be from separate and isolated power supplies, or use the same supply and ground run in separate wires along the same path as the dl<sup>2</sup>C-bus signal twisted pairs.

Telecom category 5 ('CAT 5') data cable is well suited for this task, but loose wires may also be used, with a reduction in performance. Assuming  $V_{DD(R)}$  is 5 V, and using CAT 5 cable, R2 is 120  $\Omega$ , and R1 is 600  $\Omega$ . The parallel combination yields a termination of 100  $\Omega$  at each end of the twisted pairs.

Either side of the d<sup>12</sup>C-bus buffer pair is connected to standard SMBus/<sup>12</sup>C buses, which require their own pull-up resistors to  $V_{DD(A)}$  of the PCA9616 bus buffers.  $V_{DD(A)}$  and  $V_{DD(B)}$ can be the same supply, however, making them different voltages enables the PCA9616 bus buffers to level translate between the SMBus/I2C-bus and dI2C-bus sections of the bus, or to have different supply voltages and level translate at either end of the dI2C-bus and SMBus/I2C-bus system.

For example, the left-hand bus master (and local slave) may operate on a 3.3 V supply and SMBus/I<sup>2</sup>C-bus while the dI<sup>2</sup>C-bus transmission lines are at 5 V, and the right-hand slave is operated from a different 3.3 V supply and SMBus/I2C-bus, or even a different bus voltage other than 3.3 V.

Depending upon the timing from the system master, clock toggle rates can vary from 10 kHz for the SMBus (or less for SMBus/I2C-bus protocol) up to 100 kHz (Standard mode), 400 kHz (Fast mode), or up to 1 MHz (Fast-mode Plus).

The bus path is bidirectional. Assume that the left side SMBus/I2C-bus becomes active. A START condition (SDA goes LOW while SDA is HIGH) is sent. This upsets the idle condition on the dl<sup>2</sup>C-bus section of the bus, because D+ was more positive than D- and

now they are reversed. The right side bus buffer sees the differential lines change polarity and in turn pulls SDA LOW on the SMBus/I2C-bus side of the bus buffer, transmitting the START condition to the slave on that section of the SMBus/I<sup>2</sup>C-bus.

If the data clocked out by the left side master contains a valid address of the right side slave, that slave responds by pulling SDA LOW on the ninth clock. This condition is transmitted across the dI2C-bus section that has now changed flow direction, and received by the left side bus buffer (again,  $D+$  was more positive than  $D-$  and now they are reversed).

This sequence continues until the master sends the STOP condition (SCL HIGH while SDA goes HIGH), placing the active slave (on the right side) back to idle. When idle, the normal SMBus/I2C-bus (both left and right sections) are pulled up by their respective pull-ups. In turn, the dI<sup>2</sup>C-bus section of the bus rests with  $D+$  more positive than  $D-$ .

The idle condition can be changed by any node on either SMBus/I2C-bus section or an additional dI2C-bus node, if present, on the dI2C-bus section of the system. This allows the existing SMBus/I2C-bus protocol to operate transparently over a mix of SMBus/I2C and dl<sup>2</sup>C bus seaments.

Due to the SMBus/I2C-bus handshake protocol (ACK/NACK on the ninth clock pulse), the direction of the SMBus/I2C-bus is reversed often. The 'time of flight' for the signals to pass through each bus buffer and for the target slave to respond defines the maximum speed of the bus, regardless of how fast the clock toggles. The dI<sup>2</sup>C-bus section of the bus requires two additional PCA9616 bus buffers, further delaying the SMBus/I<sup>2</sup>C-bus traffic. If the dl<sup>2</sup>C-bus transmission line section is made longer, the bus will operate much slower, regardless of the clock toggle speed.

It is not necessary to have a ground connection between each end of the  $dl<sup>2</sup>C$  section of the bus. The dI<sup>2</sup>C-bus receiver responds to reversal of the polarity of the D+ and Dsignals, and ignores the common-mode voltage that may be present.

Ideally, the common-mode voltage is the same at each end of the twisted pairs, and no current flows along the twisted pair when the bus is idle, because the  $D+$  and  $D-$  dl<sup>2</sup>C-bus drivers are both high-impedance, the bus is biased by R1-R2-R1 at each end. If the common-mode voltage is not 0 V, current will flow along the twisted pair, returning through the common ground or common power supply connection if present.

If both ends of the twisted pair are powered by the same  $V_{DD(B)}$  supply and one end is remote, there will be a common-mode offset between them. This is ignored by the  $dl^2C$ -bus receivers, which only respond to the difference between D+ and D-.

However, a large common-mode offset voltage will force the  $D+$  and  $D-$  signals out of the range of the receiver, and data will be lost. The PCA9616 bus buffers use standard ESD protection networks to protect the external pins, and therefore should not be biased above or below the  $V_{DD(B)}$  and  $V_{SS}$  pins respectively. This limits the common-mode range to approximately  $0.5 \times V_{DD(B)}$ .

DC resistance of the transmission line will attenuate the signals, more so over longer distances. The loss of signal amplitude is made up by the gain of the di<sup>2</sup>C-bus receiver. There is a limit to how long the dI<sup>2</sup>C-bus section can be made, as it is necessary for the driver to overcome the bias on the transmission line, in order to signal a polarity change  $(D+$  and  $D-$  reversal) at the receiver end.

#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**

<span id="page-11-0"></span>

**Product data sheet Product data sheet**

All information provided in this document is subject to legal disclaimers. Rev.  $2 -$ **Rev. 2 — 10 March 2014 13 of 32 10 March 2014** 

13 of 32



**NXP NXP Semiconductors Semiconductors** 

<span id="page-12-0"></span>**PCA9616**

PCA9616 **Product data sheet Product data sheet**

All information provided in this document is subject to legal disclaimers. nation provided in this document is subject to legal disclaime Rev.  $2 -$ **Rev. 2 — 10 March 2014 14 of 32 10 March 2014** 

© NXP Semiconductors N.V. 2014. All rights reserved. ights reserved.<br>**14 of 32** 



**NXP Semiconductors NXP Semiconductors**

<span id="page-13-0"></span>**PCA9616**

#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**



#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**



**Fig 11. Differential bus waveform**



# <span id="page-16-1"></span>**9. Limiting values**

#### <span id="page-16-0"></span>**Table 4. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134).*



# <span id="page-17-1"></span>**10. Static characteristics**

#### <span id="page-17-0"></span>**Table 5. Static characteristics**

 $V_{DD(B)} = 3.0$  *V* to 5.5 *V*;  $V_{SS} = 0$  *V*;  $T_{amb} = -40$  <sup>o</sup>C to +85 <sup>o</sup>C; unless otherwise specified.



#### **Table 5. Static characteristics** *…continued*

 $V_{DD(B)} = 3.0$  *V* to 5.5 *V*;  $V_{SS} = 0$  *V*;  $T_{amb} = -40$  <sup>o</sup>C to +85 <sup>o</sup>C; unless otherwise specified.



<span id="page-18-0"></span>[1] Single-ended bus supply voltage. Recommend VDDA\_SEL = 0 for  $V_{DD(A)} = 0.8$  V to 2.4 V, and VDDA\_SEL = 1 for  $V_{DD(A)} = 2.2$  V to 5.5 V. If left floating, the best selection is automatically picked based on magnitude of  $V_{DD(A)}$ .

# <span id="page-19-7"></span>**11. Dynamic characteristics**

#### **Table 6. Dynamic characteristics**

*V<sub>DD</sub>* = 2.7 *V* to 5.5 *V*;  $V_{SS}$  = 0 *V*;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified<u>.<sup>[1][\[2\]](#page-19-1)</sup></u>

| <b>Symbol</b>         | <b>Parameter</b>                | <b>Conditions</b>                                    |             | <b>Min</b> | Typ <sup>[3]</sup> | <b>Max</b> | <b>Unit</b> |
|-----------------------|---------------------------------|------------------------------------------------------|-------------|------------|--------------------|------------|-------------|
| t <sub>PLH</sub>      | LOW to HIGH propagation delay   | single-ended side to differential side;<br>Figure 15 | $[4]$       | $-140$     | $-120$             |            | ns          |
| t <sub>PLH2</sub>     | LOW to HIGH propagation delay 2 | single-ended side to differential side;<br>Figure 15 |             |            |                    | 100        | ns          |
| t <sub>PHL</sub>      | HIGH to LOW propagation delay   | single-ended side to differential side;<br>Figure 13 | [5]         |            |                    | 120        | ns          |
| SR <sub>r</sub>       | rising slew rate                | differential side; Figure 13                         |             |            |                    | 1          | V/ns        |
| $SR_f$                | falling slew rate               | differential side; Figure 13                         | $[5]$       |            |                    | 1          | V/ns        |
| t <sub>PLH</sub>      | LOW to HIGH propagation delay   | differential side to single-ended side;<br>Figure 14 | [6]         |            |                    | 150        | ns          |
| t <sub>PHL</sub>      | HIGH to LOW propagation delay   | differential side to single-ended side;<br>Figure 14 | [6]         |            |                    | 150        | ns          |
| $SR_f$                | falling slew rate               | single-ended side; Figure 14                         |             |            |                    | 0.1        | V/ns        |
| $t_{dis}$             | disable time                    | EN LOW to disable                                    | $\boxed{7}$ |            |                    | 200        | ns          |
| t <sub>idle</sub>     | idle time                       | READY active after bus idle                          |             |            | 100                |            | μS          |
| $t_{stop}$            | stop time                       | READY active after bus stop                          |             |            |                    | 1          | μS          |
| $t_{\text{deb(bus)}}$ | bus debounce time               |                                                      |             | 5          |                    | 15         | ms          |

<span id="page-19-0"></span>[1] Times are specified with loads of 1.35 k $\Omega$  pull-up resistance and 50 pF load capacitance on the A side, and 50  $\Omega$  termination network resistance and 50 pF load capacitance on the B side. Different load resistance and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times.

<span id="page-19-1"></span>[2] Pull-up voltages are  $V_{DD(A)}$  on the A side and termination network on the B side.

<span id="page-19-2"></span>[3] Typical values were measured with  $V_{DD(A)} = 3.3$  V at T<sub>amb</sub> = 25 °C, unless otherwise noted.

<span id="page-19-3"></span>[4] The t<sub>PLH</sub> delay data from B side to A side is measured at 0 V differential on the B side to 0.5V<sub>DD(A)</sub> on the A side.

<span id="page-19-4"></span>[5] Typical value measured with  $V_{DD(A)} = 3.3$  V at  $T_{amb} = 25$  °C.

<span id="page-19-5"></span>[6] The proportional delay data from A side to B side is measured at  $0.5V_{DD(A)}$  on the A side to 0 V on the B side.

<span id="page-19-6"></span>[7] The enable pin (EN) should only change state when the global bus and the repeater port are in an idle state.

<span id="page-20-2"></span>

<span id="page-20-3"></span><span id="page-20-1"></span><span id="page-20-0"></span>

# <span id="page-21-0"></span>**12. Test information**





**3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**

# <span id="page-22-0"></span>**13. Package outline**



#### **Fig 18. Package outline SOT403-1 (TSSOP16)**

PCA9616 **All information provided in this document** is subject to legal disclaimers. ● © NXP Semiconductors N.V. 2014. All rights reserved.

## <span id="page-23-0"></span>**14. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### <span id="page-23-1"></span>**14.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### <span id="page-23-2"></span>**14.2 Wave and reflow soldering**

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- **•** Through-hole components
- **•** Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- **•** Board specifications, including the board finish, solder masks and vias
- **•** Package footprints, including solder thieves and orientation
- **•** The moisture sensitivity level of the packages
- **•** Package placement
- **•** Inspection and repair
- **•** Lead-free soldering versus SnPb soldering

#### <span id="page-23-3"></span>**14.3 Wave soldering**

Key characteristics in wave soldering are:

- **•** Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- **•** Solder bath specifications, including temperature and impurities

#### <span id="page-24-2"></span>**14.4 Reflow soldering**

Key characteristics in reflow soldering are:

- **•** Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see [Figure 19\)](#page-25-0) than a SnPb process, thus reducing the process window
- **•** Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- **•** Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with [Table 7](#page-24-0) and [8](#page-24-1)

#### <span id="page-24-0"></span>**Table 7. SnPb eutectic process (from J-STD-020D)**



#### <span id="page-24-1"></span>**Table 8. Lead-free process (from J-STD-020D)**



Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see [Figure 19](#page-25-0).

#### **3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**



<span id="page-25-0"></span>For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# <span id="page-26-0"></span>**15. Soldering: PCB footprints**



#### **Fig 20. PCB footprint for SOT403-1 (TSSOP16); reflow soldering**

**Product data sheet Rev. 2 — 10 March 2014 27 of 32**

# <span id="page-27-0"></span>**16. Abbreviations**



# <span id="page-27-1"></span>**17. Revision history**

### **Table 10. Revision history**





#### **Table 10. Revision history** *…continued*

# <span id="page-29-3"></span>**18. Legal information**

#### <span id="page-29-4"></span>**18.1 Data sheet status**



<span id="page-29-0"></span>[1] Please consult the most recently issued document before initiating or completing a design.

<span id="page-29-1"></span>[2] The term 'short data sheet' is explained in section "Definitions".

<span id="page-29-2"></span>[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status<br>information is available on the Intern

#### <span id="page-29-5"></span>**18.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### <span id="page-29-6"></span>**18.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default. damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at<http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCA9616 **All information provided in this document is subject to legal disclaimers. PCA9616 PCA9616 PCA9616** 

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products —** Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations —** A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### <span id="page-30-0"></span>**18.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I 2C-bus —** logo is a trademark of NXP Semiconductors N.V.

# <span id="page-30-1"></span>**19. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

**3-channel multipoint Fm+ dI2C-bus buffer with hot-swap logic**

### <span id="page-31-0"></span>**20. Contents**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### **© NXP Semiconductors N.V. 2014. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 10 March 2014 Document identifier: PCA9616**



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

#### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9