

# **RM25C32DS 32-Kbit 1.65V Minimum Non-volatile Serial EEPROM SPI Bus**

## **Advance Datasheet**

### **Features**

- Memory array: 32Kbit non-volatile serial EEPROM memory
- Single supply voltage: 1.65V 3.6V Serial peripheral interface (SPI) compatible -Supports SPI modes 0 and 3
- 1.6 MHz maximum clock rate for normal read
- 10 MHz maximum clock rate for fast read
- Flexible Programming
	- Byte/Page Program (1 to 32Bytes)
	- Page size: 32 Bytes
- 64-byte, One-Time Programmable (OTP) Security Register - 32 bytes factory programmed with a unique identifier
	- 32 bytes user programmable
- Low Energy Byte Write
- -Byte Write consuming 50 nJ
- Low power consumption
	- -0.20 mA active Read current (Typical)
	- -0.7 mA active Write current (Typical)
	- -0.5 µA ultra deep power-down current
- Auto Ultra-Deep Power-Down -Device can enter Ultra-Deep Power-Down automatically after finishing a Write operation
- **•** Fast write -Page Write in 1.5 ms (32 byte page) -Byte Write within 60 µs
- Industry's lowest read cycle latency
- Unlimited read cycles
- Hardware reset
- Page or chip erase capability
- 8-lead SOIC, TSSOP and UDFN packages
- RoHS-compliant and halogen-free packaging
- Data Retention: >40 years at 125°C
- Endurance: 100,000 write cycles (for both byte and page write cycles) - No degradation across temperature range
- No data loss under UV exposure on bare die or WLCSP
- Based on Adesto's proprietary CBRAM® technology

#### **Description**

The Adesto® RM25C32DS is a 32Kbit, serial EEPROM memory device that utilizes Adesto's CBRAM® resistive memory technology. The memory devices use a single low-voltage supply ranging from 1.65V to 3.6V.

The RM25C32DS is accessed through a 4-wire SPI interface consisting of a Serial Data Input (SDI), Serial Data Output (SDO), Serial Clock (SCK), and Chip Select (CS). The maximum clock (SCK) frequency in normal read mode is 1.6MHz. In fast read mode the maximum clock frequency is 20MHz.

Adesto's EEPROM endurance can be as much as 40X higher than industry standard EEPROM devices operating in byte write mode at 85°C. Unlike EEPROMs based on floating gate technology (which require read-modify-write on a whole page for every write operation) CBRAM write endurance is based on the capability to write each byte individually, irrespective of whether the user writes single bytes or an entire page. Additionally, unlike floating gate technology, CBRAM does not experience any degradation of endurance across the full temperature range. By contrast, in order to modify a single byte, most EEPROMs modify and write full pages of 32, 64 or 128 bytes. This provides significantly less endurance for floating gate devices used in byte write mode when compared to page write mode.

The device supports direct write eliminating the need to pre-erase. Writing into the device can be done from 1 to 32 bytes at a time. All writing is internally self-timed. For compatibility with other devices, the device also features an Erase function which can be performed on 32-byte pages or on the whole chip.

The device has both Byte Write and Page Write capability. Page Write is from 1 to 32 bytes. The Byte Write operation of CBRAM consumes only 10% of the energy consumed by a Byte Write operation of EEPROM devices of similar size.

The Page Write operation of CBRAM is 4-6 times faster than the Page Write operation of similar EEPROM devices.

Both random and sequential reads are available. Sequential reads are capable of reading the entire memory in one operation.



# **1. Block Diagram**

**Figure 1-1. Block Diagram**





# **2. Absolute Maximum Ratings**

#### **Table 2-1. Absolute Maximum Ratings**(1)



1. CAUTION: Stresses greater than Absolute Maximum Ratings may cause permanent damage to the devices. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in other sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may reduce device reliability.



# **3. Electrical Characteristics**

## **3.1 DC Operating Characteristics**

Applicable over recommended operating range:  $T_A$  = -40°C to +85° C, VCC = 1.65V to 3.6V



1. A low ESR 100nF capacitor should be connected between each supply pin and GND.



## **3.2 AC Operating Characteristics**

Applicable over recommended operating range: TA = -40°C to +85° C, VCC = 1.65V to3.6V. CL = 1 TTL Gate plus 10pF (unless otherwise noted**)**



1. VCC must be within operating range.



2. Adesto memory products based on CBRAM technology are "Direct‐Write" memories. Endurance cycle calculations follow JEDEC specification JESD22‐A117B. Endurance data characterized at 2.5V, +85° C. Endurance specification is identical for both byte and page write (unlike current EEPROM technologies where byte write operations result in lower endurance).

## **3.3 AC Test Conditions**



## **4. Timing Diagrams**

### **Figure 4-1. Synchronous Data Timing**













# **5. Pin Descriptions and Pin-out**

### **Table 5-1. Pin Descriptions**





## **Figure 5-1. Pin Out**

## **SOIC, UDFN and TSSOP**





## **6. SPI Modes Description**

Multiple Adesto SPI devices can be connected onto a Serial Peripheral Interface (SPI) serial bus controlled by an SPI master, such as a microcontroller, as shown in Figure 6-1.





The Adesto RM25C32DS supports two SPI modes: Mode 0 (0, 0) and Mode 3 (1, 1). The difference between these two modes is the clock polarity when the SPI master is in standby mode (CS high). In Mode 0, the Serial Clock (SCK) stays at 0 during standby. In Mode 3, the SCK stays at 1 during standby. An example sequence for the two SPI modes is shown in Figure 6-2. For both modes, input data (on SDI) is latched in on the rising edge of Serial Clock (SCK), and output data (SDO) is available beginning with the falling edge of Serial Clock (SCK).







# **7. Registers**

## **7.1 Instruction Register**

The Adesto RM25C32DS uses a single 8-bit instruction register. The instructions and their operation codes are listed in Table 7-1. All instructions, addresses, and data are transferred with the MSB first, and begin transferring with the first low-to-high SCK transition after the CS pin goes low.



### **Table 7-1. Device Operating Instructions**

## **7.2 Status Register Byte 1**

The Adesto RM25C32DS uses a 2-byte Status Register. The Write In Progress (WIP) and Write Enable (WEL) status of the device can be determined by reading the first byte of this register. The non-volatile configuration bits are also in the first byte. The Status Register can be read at any time, including during an internally self-timed write operation.



The Status Register Byte 1 format is shown in Table 7-2. The Status Register Byte 1 bit definitions are shown in Table 7- 3.

#### **Table 7-2. Status Register Byte 1 Format**



#### **Table 7-3. Status Register Byte 1 Bit Definitions**



## **7.3 Status Register Byte 2**

The Adesto RM25C32DS uses the second byte in the Status Register to hold volatile configuration bits. The Status Register Byte 2 format is shown in table Table 7-4. The Status Register Byte 2 bit definitions are shown in table Table 7- 5.

#### **Table 7-4. Status Register Byte 2 Format**





#### **Table 7-5. Status Register Byte 2 Bit Definitions**



## **8. Write Protection**

The Adesto RM25C32DS has two protection modes: hardware write protection, via the WP pin associated with the SRWD bit in the Status Register, and software write protection in the form of the SRWD, WEL, BP0, and BP1 bits in the Status Register.

## **8.1 Hardware Write Protection**

There are three hardware write protection features:

- All write instructions must have the appropriate number of clock cycles before  $\overline{CS}$  goes high or the write instruction will be ignored.
- If the VCC is below the VCC Inhibit Voltage ( $V_{Vcc}$ , see DC Characteristics), all Read, Write, and Erase sequence instructions will be ignored.
- The  $\overline{\text{WP}}$  pin provides write protection for the Status Register. When  $\overline{\text{WP}}$  is low, the Status Register is write protected if the SRWD bit in the Status Register is High. When WP is high, the Status Register is writable independent of the SRWD bit. See Table 8-1.







### **8.2 Software Write Protection**

There are two software write protection features:

• Before any program, erase, or write status register instruction, the Write Enable Latch (WEL) bit in the Status Register must be set to a one by execution of the Write Enable (WREN) instruction. If the WEL bit is not enabled, all program, erase, or write register instructions will be ignored.

• The Block Protection bits (BP0 and BP1) allow a part or the whole memory area to be write protected. See Table 8-2.

**Table 8-2. Block Write Protect Bits**

| BP <sub>1</sub> | B <sub>P0</sub> | <b>Protected Region</b> | <b>RM25C32DS</b>         |                     |
|-----------------|-----------------|-------------------------|--------------------------|---------------------|
|                 |                 |                         | <b>Protected Address</b> | Protected Area Size |
|                 | 0               | None                    | None                     | 0                   |
| 0               |                 | Top $\frac{1}{4}$       | 6000-7FFF                | 8K bytes            |
|                 | 0               | Top $\frac{1}{2}$       | 4000-7FFF                | 16K bytes           |
|                 |                 | All                     | 0-7FFF                   | All                 |

## **9. Reducing Energy Consumption**

In normal operation, when the device is idle,  $(\overline{CS}$  is high, no Write or Erase operation in progress), the device is in Standby Mode, waiting for the next command. To reduce device energy consumption, the Power-Down or Ultra-Deep Power-Down modes may be used.

To minimize power consumption, the master should ensure that the SCK, SDI and CS pins always has a valid logic level, these pins should not be left floating when the device is in Standby, Power-Down or Ultra-Deep Power-Down modes.

## **9.1 Power-Down Mode**

Power-Down mode allows the user to reduce the power of the device to its lowest power consumption state. The PD command is used to instruct the device to enter Power-Down mode.

All instructions given during the Power-Down mode are ignored except the Resume From Power-Down (RES) instruction. Therefore this mode can be used as an additional software write protection feature.

## **9.2 Ultra-Deep Power-Down Mode**

The Ultra-Deep Power-Down mode allows the device to further reduce its energy consumption compared to the existing Standby and Power-Down modes by shutting down additional internal circuitry. The UDPD command is used to instruct the device to enter Ultra-Deep Power-Down mode.



When the device is in the Ultra-Deep Power-Down mode, all commands including the Read Status Register and Resume From Power-Down commands will be ignored. Since all commands will be ignored, the mode can be used as an extra protection mechanism against inadvertent or unintentional program and erase operations.

To test if the device is in Ultra-Deep Power-Down mode without risk of bringing it out of Ultra-Deep Power-Down mode, use the Read Status Register Byte 1 instruction. The UDPD bit in Status Register Byte 1 will be 1 (pulled high by the internal pull-up resistor) if the device is in Ultra-Deep Power-Down mode, 0 otherwise.

Only the Exit Ultra-Deep Power-Down signal sequences described in Section 10.15 will bring the device out of the Ultra-Deep Power-Down mode.

## **9.3 Auto Ultra-Deep Power-Down Mode after Write Operation**

The Auto Ultra-Deep Power-Down Mode after Write Operation allows the device to further reduce its energy consumption by automatically entering the Ultra-Deep Power-Down Mode after completing an internally timed Write operation. The operation can be any one of the commands WR (Write), or WRSR (Write Status Register). Note that the WRSR2 command does not cause the device to go into Ultra-Deep Power-Down Mode.

Only the Exit Ultra-Deep Power-Down signal sequences described in Section 10.15 will bring the device out of the Ultra-Deep Power-Down Mode.

## **9.4 Auto Power-Down Enable**

For frequencies lower than f<sub>APD</sub> (see AC Operating Characteristics), the APDE bit in the Status Register may be enabled. The device will then automatically enter Power-Down mode instead of Standby mode when idle. (CS is high, no Write or Erase operation in progress).

In this mode, the device will behave normally to all commands, and will leave Power-Down mode once  $\overline{CS}$  is pulled down.

If Auto Power-Down is enabled, and the SCK Clock Frequency is increased to a speed higher than  $f_{APD}$ , the device may not react as expected to the command. Before changing SCK frequency, the APDE bit in the Status Register must be disabled.

Note that the PD or UDPD commands may still be used as additional software write protection features when Auto Power-Down is enabled. Note that if the PD command is issued while Auto Power-Down is enabled, the device will enter Power-Down mode, and all instructions given will be ignored except the Resume From Power-Down (RES) instruction. The device will not wake up immediately after  $\overline{CS}$  is pulled down.

## **9.5 Low Power Standby Enable**

For frequencies lower than  $f_{APD}$  (see AC Operating Characteristics), the LPSE bit in the Status Register may be enabled. The device will then automatically enter Low Power Standby mode when idle. (CS is high, no Write or Erase operation in progress).

In this mode, the device will behave normally to all commands, and will leave Low Power Standby mode once CS is pulled down.

If Low Power Standby Mode is enabled, and the SCK Clock Frequency is increased to a speed higher than f<sub>APD</sub>, the device may not react as expected to the command. Before changing SCK frequency, the LPSE bit in the Status Register must be disabled.

Note that the PD or UDPD commands may still be used as additional software write protection features when Low Power Standby Mode is enabled. Note that if the PD command is issued while Low Power Standby Mode is enabled, the device will enter Power-Down mode, and all instructions given will be ignored except the Resume From Power-Down (RES) instruction. The device will not wake up immediately after CS is pulled down.



## **9.6 Slow Oscillator During Write Operation**

The Slow Oscillator During Write Operation mode allows the device to further reduce its average current consumption by periodically slowing down the internal oscillator. This creates a duty cycle effect with time periods of high activity followed by timer periods of low activity. While this operating mode will increase the effective Write time, the average current over this Write time will be lower compared to the mode without this feature.

## **9.7 Exit Ultra-Deep Power-Down mode**

Only the Exit Ultra-Deep Power-Down signal sequences described in Section 10.15 will bring the device out of the Ultra-Deep Power-Down mode.

## **10. Command Descriptions**

## **10.1 WREN (Write Enable, 06h):**

The device powers up with the Write Enable Latch set to zero. This means that no write or erase instructions can be executed until the Write Enable Latch is set using the Write Enable (WREN) instruction. The Write Enable Latch is also set to zero automatically after any non-read instruction. Therefore, all page programming instructions and erase instructions must be preceded by a Write Enable (WREN) instruction. The sequence for the Write Enable instruction is shown in Figure 10-1.

#### **Figure 10-1. WREN Sequence (06h)**



Table 10-1 is a list of actions that will automatically set the Write Enable Latch to zero when successfully executed. If an instruction is not successfully executed, for example if the CS pin is brought high before an integer multiple of 8 bits is clocked, the Write Enable Latch will not be reset.

**Table 10-1. Write Enable Latch to Zero**

| <b>Instruction/Operation</b>          |
|---------------------------------------|
| Power-Up                              |
| <b>WRDI</b> (Write Disable)           |
| WR (Write)                            |
| <b>WRSR (Write Status Register)</b>   |
| <b>WRSR2 (Write Status Register2)</b> |





## **10.2 WRDI (Write Disable, 04h):**

To protect the device against inadvertent writes, the Write Disable instruction disables all write modes. Since the Write Enable Latch is automatically reset after each successful write instruction, it is not necessary to issue a WRDI instruction following a write instruction. The WRDI instruction is independent of the status of the WP pin. The WRDI sequence is shown in Figure 10-2.

#### **Figure 10-2. WRDI Sequence (04h)**



## **10.3 RDSR (Read Status Register Byte 1, 05h):**

The Read Status Register Byte 1 instruction provides access to the Status Register and indication of write protection status of the memory.

**Caution:** The Write In Progress (WIP) and Write Enable Latch (WEL) indicate the status of the device. The RDSR sequence is shown in Figure 10-3.



#### **Figure 10-3. RDSR Sequence (05h)**

## **10.4 WRSR (Write Status Register Byte 1, 01h):**

The Write Status Register (WRSR) instruction allows the user to select one of three levels of protection. The memory array can be block protected (see Table 8-2) or have no protection at all. The SRWD bit (in conjunction with the  $\overline{WP}$  pin) sets the write status of the Status Register (see Table 8-1).



Only the BP0, BP1, APDE, LPSE and SRWD bits are writable and are nonvolatile cells. When the WP pin is low, and the SRWD bit in the Status Register is a one, a zero cannot be written to SRWD to allow the part to be writable. To set the SRWD bit to zero, the WP pin must be high. The WRSR sequence is shown in Figure 10-4.





## **10.5 WRSR2 (Write Status Register Byte 2, 31h):**

The Write Status Register Byte 2 (WRSR2) instruction allows the user to set or clear the SLOWOSC or AUDPD bits.

The user must set the WEL bit before issuing this command. Once the device accepts the WRSR2 command the WIP bit will be set to indicate that the device is busy. Once the device completes the operation, the WEL and WIP bits will be automatically cleared.

The WRSR sequence is shown in Figure 10-5.

#### **Figure 10-5. WRSR2 Sequence (31h)**



## **10.6 READ (Read Data, 03h)**:

Reading the Adesto RM25C32DS via the Serial Data Output (SDO) pin requires the following sequence: First the CS line is pulled low to select the device; then the READ op-code is transmitted via the SDI line, followed by the address to be read (A15-A0). Although not all 16 address bits are used, a full 2 bytes of address must be transmitted to the device. For the 32Kb device, only address A0 to A14 are used; the rest are don't cares and must be set to "0".

Once the read instruction and address have been sent, any further data on the SDI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SDO line. If only one byte is to be read, the CS line should be driven high after the byte of data comes out. This completes the reading of one byte of data.

The READ sequence can be automatically continued by keeping the  $\overline{CS}$  low. At the end of the first data byte the byte address is internally incremented and the next higher address data byte will be shifted out. When the highest address is reached, the address counter will roll over to the lowest address (00000), thus allowing the entire memory to be read in one continuous read cycle. The READ sequence is shown in Figure 10-6.



**Figure 10-6. Single Byte READ Sequence (03h)**



## **10.7 FREAD (Fast Read Data, 0Bh):**

The Adesto RM25C32DS also includes the Fast Read Data command, which facilitates reading memory data at higher clock rates, up to 10 MHz. After the CS line is pulled low to select the device, the FREAD op-code is transmitted via the SDI line. This is followed by the 2-byte address to be read (A15-A0) and then a 1-byte dummy. For the 32-Kbit device, only address A0 to A14 are used; the rest are don't cares and must be set to "0".

The next 8 bits transmitted on the SDI are dummy bits. The data (D7-D0) at the specified address is then shifted out onto the SDO line. If only one byte is to be read, the  $\overline{CS}$  line should be driven high after the data comes out. This completes the reading of one byte of data.

The FREAD sequence can be automatically continued by keeping the CS low. At the end of the first data byte, the byte address is internally incremented and the next higher address data byte is then shifted out. When the highest address is reached, the address counter rolls over to the lowest address (00000), allowing the entire memory to be read in one continuous read cycle. The FREAD sequence is shown in Figure 10-7.



#### **Figure 10-7. Two Byte FREAD Sequence (0Bh)**



## **10.8 WRITE (Write Data, 02h):**



The Write (WR) instruction allows bytes to be written to the memory. But first, the device must be write-enabled via the WREN instruction. The CS pin must be brought high after completion of the WREN instruction; then the CS pin can be brought back low to start the WR instruction. The CS pin going high at the end of the WR input sequence initiates the internal write cycle. During the internal write cycle, all commands except the RDSR instruction are ignored. A WR instruction requires the following sequence: After the CS line is pulled low to select the device, the WR op-code is transmitted via the SDI line, followed by the byte address (A15-A0) and the data (D7-D0) to be written. For the 32Kb device, only address A0 to A14 are used; the rest are don't cares and must be set to "0". The internal write cycle sequence will start after the CS pin is brought high. The low-to-high transition of the CS pin must occur during the SCK low-time immediately after clocking in the D0 (LSB) data bit.

The Write In Progress status of the device can be determined by initiating a Read Status Register (RDSR) instruction and monitoring the WIP bit. If the WIP bit (Bit 0) is a "1", the write cycle is still in progress. If the WIP bit is "0", the write cycle has ended. Only the RDSR instruction is enabled during the write cycle. The sequence of a one-byte WR is shown in Figure 10-8.





The Adesto RM25C32DS is capable of a 32-byte write operation.

For the RM25C32DS: After each byte of data is received, the six low-order address bits (A5-A0) are internally incremented by one; the high-order bits of the address will remain constant. All transmitted data that goes beyond the end of the current page are written from the start address of the same page (from the address whose 6 least significant bits [A5-A0] are all zero). If more than 32 bytes are sent to the device, previously latched data are discarded and the last 32 data bytes are ensured to be written correctly within the same page. If less than 32 data bytes are sent to the device, they are correctly written at the requested addresses without having any effects on the other bytes of the same page.

The Adesto RM25C32DS is automatically returned to the write disable state at the completion of a program cycle. The sequence for a 32 byte WR is shown in Figure 10-9. Note that the Multi-Byte Write operation is internally executed by sequentially writing the words in the Page Buffer.

NOTE: If the device is not write enabled (WREN) previous to the Write instruction, the device will ignore the write instruction and return to the standby state when CS is brought high. A new CS falling edge is required to re initiate the serial communication.





## **10.9 OTP Security Register**

The RM25C32DS device contains a specialized One-Time Programmable Security Register that can be used for purposes such as unique device serialization or locked key storage. The register is comprised of a total of 64 bytes that is divided into two portions. The first 32 bytes (byte locations 0 through 31) of the Security Register are allocated as an One-Time Programmable space. Once these 32 bytes have been programmed, they cannot be erased or reprogrammed. The remaining 32 bytes of the register (byte locations 32 through 63) are factory programmed by Adesto and will contain a unique value for each device. The factory programmed data is fixed and cannot be changed.



#### **10.9.1 Programming the OTP Security Register (9Bh, 00h, 00h)**

The user programmable portion of the Security Register does not need to be erased before it is programmed.

To program the Security Register, a 3-byte opcode sequence of 9Bh, 00h, and 00h must be clocked into the device. After the last bit of the opcode sequence has been clocked into the device, the data for the contents of the 32-byte user programmable portion of the Security Register must be clocked in.

After the last data byte has been clocked in, the  $\overline{CS}$  pin must be deasserted to initiate the internally self-timed program cycle. The programming of the Security Register should take place in a time of  $t_p$ , during which time the RDY/BUSY bit in the Status Register will indicate that the device is busy. If the device is powered-down during the program cycle, then the contents of the 32-byte user programmable portion of the Security Register cannot be guaranteed.

If the full 32 bytes of data are not clocked in before the  $\overline{CS}$  pin is deasserted, then the values of the byte locations not clocked in cannot be guaranteed.



- **Example:** If only the first two bytes are clocked in instead of the complete 32 bytes, then the remaining 30 bytes of the user programmable portion of the Security Register cannot be guaranteed. Furthermore, if more than 32 bytes of data is clocked into the device, then the data will wrap back around to the beginning of the register. For example, if 33 bytes of data are clocked in, then the 33rd byte will be stored at byte location 0 of the Security Register.
- **Warning: The user programmable portion of the Security Register can only be programmed one time.** Therefore, it is not possible, for example, to only program the first two bytes of the register and then program the remaining 30 bytes at a later time.

The Program Security Register command utilizes the internal buffer for processing. Therefore, the contents of the Buffer will be altered from its previous state when this command is issued.

#### **Figure 10-10.Program Security Register**



#### **10.9.2 Reading the OTP Security Register (77h)**

To read the Security Register, an opcode of 77h and two bytes of 00h must be clocked into the device. After the last dummy bit has been clocked in, the contents of the Security Register can be clocked out on the SO pin. After the last byte of the Security Register has been read, additional pulses on the SCK pin will result in undefined data being output on the SO pin.

Deasserting the  $\overline{CS}$  pin will terminate the Read Security Register operation and put the SO pin into a high-impedance state.

#### **Figure 10-11.Read Security Register**



## **10.10 PERS (Page Erase 32 bytes, 42h):**

Page Erase sets all bits inside the addressed 32-byte page to a 1. A Write Enable (WREN) instruction is required prior to a Page Erase. After the WREN instruction is shifted in, the  $\overline{CS}$  pin must be brought high to set the Write Enable Latch.

The Page Erase sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code, then 2 address bytes. Any address inside the page to be erased is valid. This means the bottom six bits (A5-A0) of the address are ignored. Once the address is shifted in, the  $\overline{CS}$  pin is brought high, which initiates the self-timed Page Erase function. The WIP bit in the Status Register can be read, using the RDSR instruction, to determine when the Page Erase cycle is complete.

The sequence for the PERS is shown in Figure 10-12.





## **10.11 CERS (Chip Erase):**

Chip Erase sets all bits inside the device to a 1. A Write Enable (WREN) instruction is required prior to a Chip Erase. After the WREN instruction is shifted in, the  $\overline{\text{CS}}$  pin must be brought high to set the Write Enable Latch.

The Chip Erase sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code. There are two different instruction codes for CER, 60h and C7h. Either instruction code will initiate the Chip Erase sequence. No address bytes are needed. Once the instruction code is shifted in, the  $\overline{CS}$  pin is brought high, which initiates the selftimed Chip Erase function. The WIP bit in the Status Register can be read, using the RDSR instruction, to determine when the Chip Erase cycle is complete.

The sequence for the 60h CER instruction is shown in Figure 10-13. The sequence for the C7h CER instruction is shown in Figure 10-14.

#### **Figure 10-13.CERS Sequence (60h)**



#### **Figure 10-14.CERS Sequence (C7h)**



#### **10.12 PD (Power-Down, B9h):**

Power-Down mode allows the user to reduce the power of the device to its lowest power consumption state.



All instructions given during the Power-Down mode are ignored except the Resume from Power-Down (RES) instruction. Therefore this mode can be used as an additional software write protection feature.

The Power-Down sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code. Once the instruction code is shifted in the  $\overline{CS}$  pin is brought high, which initiates the PD mode. The sequence for PD is shown in Figure 10-15.

#### **Figure 10-15.PD Sequence (B9h)**



### **10.13 RES (Resume from Power-Down, ABh):**

The Resume from Power-Down mode is the only command that will wake the device up from the Power-Down mode. All other commands are ignored.

In the simple instruction command, after the  $\overline{CS}$  pin is brought low, the RES instruction is shifted in. At the end of the instruction, the  $\overline{CS}$  pin is brought back high.

The rising edge of the SCK clock number 7 ( $8<sup>th</sup>$  rising edge) initiates the internal RES instruction. The device becomes available for Read and Write instructions 75 µS after the 8<sup>th</sup> rising edge of the SCK (t<sub>PUD</sub>, see AC Characteristics). The sequence for simple RES instruction is shown in Figure 10-16.



#### **Figure 10-16.Simple RES Sequence (ABh)**

#### **10.14 UDPD (Ultra-Deep Power-Down, 79h)**

The Ultra-Deep Power-Down mode allows the device to further reduce its energy consumption compared to the existing Standby and Power-Down modes by shutting down additional internal circuitry. When the device is in the Ultra-Deep Power-Down mode, all commands including the Read Status Register and Resume from Deep Power-Down commands will be ignored. Since all commands will be ignored, the mode can be used as an extra protection mechanism against inadvertent or unintentional program and erase operations.



#### **10.14.1 UDPD mode**

Entering the Ultra-Deep Power-Down mode is accomplished by simply asserting the CS pin, clocking in the opcode 79h, and then deasserting the CS pin. Any additional data clocked into the device after the opcode will be ignored. When the  $\overline{CS}$  pin is deasserted, the device will enter the Ultra-Deep Power-Down mode within the maximum time of  $t_{FIDPD}$ .

The complete opcode must be clocked in before the  $\overline{\text{CS}}$  pin is deasserted; otherwise, the device will abort the operation and return to the standby mode once the  $\overline{CS}$  pin is deasserted. In addition, the device will default to the standby mode after a power cycle. The Ultra-Deep Power-Down command will be ignored if an internally self-timed operation such as a program or erase cycle is in progress. The sequence for UDPD is shown in Figure 10-17.





#### **10.15 Exit Ultra-Deep Power-Down**

To exit from the Ultra-Deep Power-Down mode, one of the following operations can be performed:

#### **10.15.1 Exit Ultra-Deep Power-Down / Hardware Reset**

Issue the Exit Ultra-Deep Power-Down / Hardware Reset sequence as described in Section 10.16, Hardware Reset.

#### **10.15.2 Power Cycling**

The device can also exit the Ultra-Deep Power Mode by power cycling the device. The system must wait for the device to return to the standby mode before normal command operations can be resumed. Upon recovery from Ultra-Deep Power-Down all internal registers will be at their Power-On default state.

### **10.16 Hardware Reset**

The Exit Ultra-Deep Power-Down / Hardware Reset command sequence can be used to wakeup the device from Ultra-Deep Power-Down. This sequence can also be used to reset the device to its power on state without cycling power. It is in any case recommended to run a Hardware Reset command sequence after every time the device is powered up.

The reset sequence does not use the SCK pin. The SCK pin has to be held low (mode 0) or high (mode 3) through the entire reset sequence.This prevents any confusion with a command, as no command bits are transferred (clocked).

A reset is commanded when the data on the SDI pin is 0101 on four consecutive positive edges of the  $\overline{CS}$  pin with no edge on the SCK pin throughout. This is a sequence where

1)  $\overline{\text{CS}}$  is driven active low to select the device. This powers up the SPI slave.



2) Clock (SCK) remains stable in either a high or low state.

3) SDI is driven low by the bus master, simultaneously with  $\overline{CS}$  going active low. No SPI bus slave drives SDI during  $\overline{CS}$ low before a transition of SCK ie: slave streaming output active is not allowed until after the first edge of SCK.

4)  $\overline{\text{CS}}$  is driven inactive. The slave captures the state of SI on the rising edge of  $\overline{\text{CS}}$ .

The above steps are repeated 4 times, each time alternating the state of SI.

After the fourth  $\overline{CS}$  pulse, the slave triggers its internal reset. SI is low on the first  $\overline{CS}$ , high on the second, low on the third, high on the fourth. This provides a 5h, unlike random noise. Any activity on SCK during this time will halt the sequence and a Reset will not be generated. Figure 10-18 below illustrates the timing for the Hardware Reset operation.

### **Figure 10-18.Hardware Reset**





# **11. Typical Characteristics**

**Figure 11-1. Icc4 , Auto Powerdown**



#### adesto **TECHNOLOGIES**



**Figure 11-3. Icc4, Mode 1**







**Figure 11-5. Icc6**





# **12. Ordering Information**

## **12.1 Ordering Detail**



## **12.2 Ordering Codes**







# **13. Package Information**

## **13.1 SN (JEDEC SOIC)**





## **13.2 TA-TSSOP**



### **13.3 MA- – 2 x 3 UDFN**



# **13.4 Revision History**







#### **Corporate Office**

California | USA Adesto Headquarters 3600 Peterson Way Santa Clara, CA 95054 Phone: (+1) 408.400.0578 Email: contact@adestotech.com

© 2017 Adesto Technologies. All rights reserved. / Rev.: DS-RM25C32DS–124C–11/2017

Adesto<sup>®</sup>, the Adesto logo, CBRAM<sup>®</sup>, and DataFlash<sup>®</sup> are registered trademarks or trademarks of Adesto Technologies. All other marks are the property of their respective<br>owners. Adesto products in this datasheet are cove http://www.adestotech.com/patents for details.

Disclaimer: Adesto Technologies Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Adesto's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications<br>detailed herein at any time w Company in connection with the sale of Adesto products, expressly or by implication. Adesto's products are not authorized for use as critical components in life support devices or systems.



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

## Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9