## Data Sheet

## FEATURES

Dual DPLL synchronizes $\mathbf{2} \mathbf{k H z}$ to $\mathbf{7 5 0} \mathbf{~ M H z}$ physical layer clocks providing frequency translation with jitter cleaning of noisy references
Complies with ITU-T G. 8262 and Telcordia GR-253
Supports Telcordia GR-1244, ITU-T G.812, G.813, G.823, G.824, G.825, and G.8273.2

Continuous frequency monitoring and reference validation for frequency deviation as low as $\mathbf{5 0} \mathbf{~ p p b}$
Both DPLLs feature a 24-bit fractional divider with 24-bit programmable modulus
Programmable digital loop filter bandwidth: $10^{-4} \mathrm{~Hz}$ to 1850 Hz
Two independent, programmable auxiliary NCOs ( 1 Hz to $65,535 \mathrm{~Hz}$, resolution $<1.4 \times 10^{-12} \mathrm{~Hz}$ ), suitable for IEEE 1588 Version 2 servo feedback in PTP applications
Automatic and manual holdover and reference switchover, providing zero delay, hitless, or phase buildout operation
Programmable priority-based reference switching with manual, automatic revertive, and automatic nonrevertive modes supported
5 pairs of clock output pins with each pair useable as differential LVDS/HCSL/CML or as 2 single-ended outputs ( 1 Hz to 500 MHz )
2 differential or 4 single-ended input references
Crosspoint mux interconnects reference inputs to PLLs Supports embedded (modulated) input/output clock signals Fast DPLL locking modes
Provides internal capability to combine the low phase noise of a crystal resonator or crystal oscillator with the frequency stability and accuracy of a TCXO or OCXO External EEPROM support for autonomous initialization Single 1.8 V power supply operation with internal regulation
Built in temperature monitor/alarm and temperature compensation for enhanced zero delay performance

## APPLICATIONS

PTP (IEEE 1588), and SyncE jitter cleanup and synchronization
Optical transport networks (OTN), SDH, and macro and small cell base stations
OTN mapping/demapping with jitter cleaning
Small base station clocking, including baseband and radio
Stratum 2, Stratum 3e, and Stratum 3 holdover, jitter
cleanup, and phase transient control
JESD204B support for analog-to-digital converter (ADC) and digital-to-analog converter (DAC) clocking
Cable infrastructures
Carrier Ethernet

## GENERAL DESCRIPTION

The AD9543 supports existing and emerging ITU standards for the delivery of frequency, phase, and time of day over service provider packet networks.
The 10 clock outputs of the AD9543 are synchronized to any one of up to four input references. The digital phase-locked loops (DPLLs) reduce timing jitter associated with the external references. The digitally controlled loop and holdover circuitry continuously generate a low jitter output signal, even when all reference inputs fail.
The AD9543 is available in a 48 -lead LFCSP ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ ) package and operates over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.
Note that throughout this data sheet, multifunction pins, such as SDO/M5, are referred to either by the entire pin name or by a single function of the pin, for example, M5, when only that function is relevant.

## TABLE OF CONTENTS

Features .....  1
Applications. .....
General Description .....  1
Revision History .....  3
Functional Block Diagram .....  4
Specifications ..... 5
Supply Voltage ..... 5
Supply Current. ..... 5
Power Dissipation ..... 5
System Clock Inputs, XOA and XOB ..... 6
Reference Inputs ..... 7
Reference Monitors ..... 8
DPLL Phase Characteristics ..... 9
Distribution Clock Outputs ..... 9
Time Duration of Digital Functions ..... 10
Digital PLL (DPLL0, DPLL1) Specifications ..... 11
Digital PLL Lock Detection Specifications ..... 11
Holdover Specifications ..... 12
Analog PLL (APLL0, APLL1) Specifications ..... 12
Output Channel Divider Specifications ..... 12
Auxiliary Circuit Specifications ..... 13
System Clock Compensation Specifications ..... 13
Temperature Sensor Specifications ..... 13
Serial Port Specifications ..... 14
Logic Input Specifications (RESETB, M0 to M6) ..... 16
Logic Output Specifications (M0 to M6) ..... 16
Jitter Generation (Random Jitter) ..... 17
Phase Noise ..... 18
Absolute Maximum Ratings ..... 21
Thermal Resistance ..... 21
ESD Caution ..... 21
Pin Configuration and Function Descriptions. ..... 22
Typical Performance Characteristics ..... 25
Terminology ..... 29
Theory of Operation ..... 30
Overview ..... 30
Reference Input Physical Connections ..... 30
Input/Output Termination Recommendations ..... 31
System Clock Inputs ..... 31
Reference Clock Inputs ..... 31
Clock Outputs ..... 32
System Clock PLL ..... 33
System Clock Input Frequency Declaration ..... 33
System Clock Source ..... 33
$2 \times$ Frequency Multiplier ..... 33
Prescale Divider ..... 34
Feedback Divider ..... 34
System Clock PLL Output Frequency ..... 34
System Clock PLL Lock Detector. ..... 34
System Clock Stability Timer. ..... 34
System Clock Input Termination Recommendations ..... 34
Digital PLL (DPLL) ..... 35
Overview ..... 35
DPLL Phase/Frequency Lock Detectors ..... 35
DPLL Loop Controller ..... 35
Applications Information ..... 36
Optical Networking Line Card. ..... 36
Small Cell Base Station ..... 37
IEEE 1588 Servo ..... 38
Initialization Sequence ..... 39
Status and Control Pins ..... 42
Multifunction Pins at Reset/Power-Up ..... 43
Status Functionality ..... 43
Control Functionality ..... 44
Interrupt Request (IRQ) ..... 48
IRQ Monitor ..... 48
IRQ Mask ..... 48
IRQ Clear ..... 48
Watchdog Timer ..... 50
Lock Detectors ..... 51
DPLL Lock Detectors ..... 51
Phase Step Detector. ..... 53
Phase Step Limit ..... 53
Skew Adjustment ..... 54
EEPROM Usage. ..... 55
Overview ..... 55
EEPROM Controller General Operation. ..... 55
EEPROM Instruction Set ..... 56
Multidevice Support. ..... 58
Serial Control Port ..... 60
Data Sheet
SPI/I ${ }^{2} \mathrm{C}$ Port Selection ..... 60
SPI Serial Port Operation. ..... 60
$I^{2} \mathrm{C}$ Serial Port Operation ..... 63
Outline Dimensions .....  .66
Ordering Guide .....  .66

## REVISION HISTORY

10/2017—Revision 0: Initial Version

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## SPECIFICATIONS

The minimum and maximum values apply for the full range of the supply voltage and operating temperature variations. The typical values apply for $\mathrm{VDD}=1.8 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

## SUPPLY VOLTAGE

Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| SUPPLY VOLTAGE |  |  |  |  |  |
| VDDIOA, VDDIOB | 1.71 | 1.8 | 3.465 | V | $1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, and 3.3 V operation supported |
| VDD | 1.71 | 1.8 | 1.89 | V |  |

## SUPPLY CURRENT

The maximum supply voltage values given in Table 1 are the basis for the maximum supply current specifications. The typical supply voltage values given in Table 1 are the basis for the typical supply current specifications. The minimum supply voltage values given in Table 1 are the basis for the minimum supply current specifications.

Table 2.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CURRENT FOR TYPICAL CONFIGURATION |  |  |  |  | The Typical Configuration specification in Table 3 is the basis for the values shown in this section |
| Ivodiox |  | 5 | 8 | mA | Aggregate current for all VDDIOx pins (where $\mathrm{x}=\mathrm{A}$ or B ) |
| Ivod | 260 | 310 | 355 | mA | Aggregate current for all VDD pins |
| SUPPLY CURRENT FOR ALL BLOCKS RUNNING CONFIGURATION |  |  |  |  | The All Blocks Running condition in Table 3 is the basis for the values shown in this section |
| Ivodiox |  | 5 | 8 | mA | Aggregate current for all VDDIOx pins (where $\mathrm{x}=\mathrm{A}$ or B ) |
| Ivod | 321 | 390 | 430 | mA | Aggregate current for all VDD pins |

## POWER DISSIPATION

The typical values apply for $\mathrm{VDD}=1.8 \mathrm{~V}$, and the maximum values apply for $\mathrm{VDD}=1.89 \mathrm{~V}$.
Table 3.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  |  |
| Typical Configuration | 445 | 560 | 671 | mW | System clock $=49.152 \mathrm{MHz}$ crystal; two DPLLs active; two 19.44 MHz input references in differential mode; two ac-coupled PLLO CML output drivers at 245.76 MHz ; and two PLL1 CML output drivers at 156.25 MHz |
| All Blocks Running | 548 | 700 | 813 | mW | System clock $=49.152 \mathrm{MHz}$ crystal; two DPLLs active; two 19.44 MHz input references in differential mode; three ac-coupled PLLO HCSL output drivers at 400 MHz ; and two PLL1 HCSL output drivers at 400 MHz |
| Full Power-Down |  | 125 |  | mW | Based on the Typical Configuration specification with the power-down all bit set to Logic 1 |
| Incremental Power Dissipation |  |  |  |  | Based on the Typical Configuration specification; the values in this section indicate the change in power due to the indicated operation relative to the Typical Configuration specification |
| Complete DPLL/APLL On/Off |  | 200 |  | mW | Change in dissipated power relative to the Typical Configuration specification; the blocks, powered down, consist of one reference input, one DPLL, one APLL, two channel dividers, and two output drivers |
| Incremental Power Dissipation Complete DPLL/APLL On/Off |  | 200 |  | mW | Based on the Typical Configuration specification; the values in this section indicate the change in power due to the indicated operation relative to the Typical Configuration specification; the blocks, powered down, consist of one reference input, one DPLL, one APLL, two channel dividers, and two output drivers |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Reference On/Off |  |  |  |  |  |
| Differential (Normal Mode) |  | 20 |  | mW | $\mathrm{f}_{\text {REF }}=19.44 \mathrm{MHz}$ |
| Differential (DC-Coupled LVDS) |  | 21 |  | mW | $\mathrm{f}_{\text {REF }}=19.44 \mathrm{MHz}$ |
| Single-Ended |  | 13 |  | mW | $\mathrm{f}_{\text {REF }}=19.44 \mathrm{MHz}$ |
| Output Distribution Driver On/Off |  |  |  |  | At 156.25 MHz |
| 15 mA Mode |  | 30 |  | mW |  |
| 12 mA Mode |  | 23 |  | mW |  |
| 7.5 mA Mode |  | 15 |  | mW |  |
| Auxiliary DPLL On/Off |  | 1 |  | mW |  |
| Auxiliary Numerically Controlled Oscillator (NCO) to Mx Pin On/Off |  | 1 |  | mW | Fundamental set to 50 kHz |
| Auxiliary TDC Input from Mx Pin On/Off |  | 1 |  | mW | Input frequency $=10 \mathrm{MHz}$, auxiliary time to digital converter (TDC) rate $=200 \mathrm{kHz}$ |

## SYSTEM CLOCK INPUTS, XOA AND XOB

Table 4.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYSTEM CLOCK MULTIPLIER <br> Output Frequency Range <br> Phase Frequency Detector (PFD) Rate | 2250 20 |  | 2415 300 | MHz MHz | The frequency range of the internal voltage controlled oscillator (VCO) places limits on the choice of the system clock input frequency |
| SYSTEM CLOCK REFERENCE INPUT PATH <br> Input Frequency Range <br> System Clock Input Doubler <br> Disabled | 20 |  | 300 | MHz | System clock input must be ac-coupled <br> Support of oven controlled crystal oscillators (OCXOs) < 20 MHz is possible using the auxiliary DPLL for system clock frequency compensation |
| Enabled <br> Self Biased Common-Mode Voltage Input Voltage | 16 | 0.75 | 150 | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~V} \end{aligned}$ | Internally generated <br> For dc-coupled, single-ended operation |
| High <br> Low | 0.9 |  | 0.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |  |
| Differential Input Voltage Sensitivity | 250 |  |  | mV p-p | Minimum voltage swing required (as measured with a differential probe) across the XOA/XOB pins to ensure switching between logic states; the instantaneous voltage on either pin must not exceed 1.2 V ; accommodate the singleended input by ac grounding the complementary input; 800 mV p-p recommended for optimal jitter performance |
| Slew Rate for Sinusoidal Input | 50 |  |  | $\mathrm{V} / \mathrm{s}$ | Minimum input slew rate for device operation; oscillators with square wave outputs are recommended if not using a crystal |
| System Clock Input Divider <br> (J Divider) Frequency | 100 |  |  | MHz |  |
| System Clock Input Doubler Duty Cycle |  |  |  |  | Tolerable duty cycle variation on the system clock input when using the frequency doubler |
| 20 MHz to 150 MHz | 43 | 50 | 57 | \% |  |
| 16 MHz to 20 MHz | 47 | 50 | 53 | \% |  |
| Input Resistance |  | 5 |  | $\mathrm{k} \Omega$ |  |
| QUARTZ CRYSTAL RESONATOR PATH Resonator Frequency Range Crystal Motional Resistance | 25 |  | $\begin{aligned} & 60 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{MHz} \\ & \Omega \end{aligned}$ | Fundamental mode, AT cut crystal <br> A maximum motional resistance of $50 \Omega$ and maximum CLOAD of 8 pF is strongly recommended for crystals $>52 \mathrm{MHz}$ |

## REFERENCE INPUTS

Table 5.


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE DEMODULATOR |  |  |  |  |  |
| Carrier Frequency (Sync Edge = 1, 2, 3) |  |  |  |  |  |
|  |  |  |  |  |  |
| DC Balanced Modulation | 0.5 |  | 30 | MHz |  |
| Unbalanced modulation | 0.5 |  | 45 | MHz |  |
| Band 1 |  |  |  |  |  |
| DC Balanced Modulation | 1 |  | 90 | MHz |  |
| Unbalanced modulation | 1 |  | 135 | MHz |  |
| Embedded Clock Rate | 1 |  | fout/6 | Hz | $\mathrm{f}_{\text {out }}$ is the nominal output frequency of the output with the embedded clock |
| Duty Cycle Deviation |  |  |  |  | $\mathrm{t}_{\text {sys }}=1 /\left(\mathrm{f}_{\text {srs }}\right)$; the system clock frequency is fosc $/ J \times \mathrm{K} \times \mathrm{D}$, where fosc is the frequency of the system clock oscillator connected to the XOA/XOB pins, J is the SYSCLK input divider ratio, $K$ is the feedback divider ratio, and $D$ is the SYSCLK doubler setting; $D=2$ if the SYSCLK doubler is enabled, and $D=1$ if it is disabled; $\mathrm{t}_{\text {srs }}$ must be in the 414 ps to 440 ps range; fout is the output frequency |
| DC Balanced Modulation | tsys $\times 5 / 3$ |  | $1 /(4 \times$ fout $)$ | sec |  |
| Unbalanced Modulation | $\mathrm{t}_{\text {sys }} \times 5 / 2$ |  | $1 /(4 \times$ fout $)$ | sec |  |
| Polarity Detection Enabled | $\mathrm{t}_{\text {sYs }} \times 5$ |  | $1 /(4 \times$ fout $)$ | sec |  |

## REFERENCE MONITORS

Table 6.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE MONITORS |  |  |  |  |  |
| Reference Monitor |  |  |  |  |  |
| Loss of Reference Detection Time |  | $4.9+0.13 \times \mathrm{tpFD}$ |  | $\mu \mathrm{s}$ | $t_{\text {pfo }}$ is the nominal phase detector period, $R / f_{\text {REF }}$, where $R$ is the frequency division factor determined by the $R$ divider, and $f_{\text {REF }}$ is the frequency of the active reference |
| Frequency Out of Range Limits | 50 |  | $1.5 \times 10^{7}$ | ppb | Parts per billion (ppb) is defined as $\left(\Delta f / f_{\text {fRF }}\right) \times 10^{9}$, where $\Delta f$ is the frequency deviation, and $f_{\text {REF }}$ is the reference input frequency; programmable with the lower bound, subject to quality of the system clock (or the source of system clock compensation); $1.5 \times 10^{7}$ is equivalent to $1.5 \%$ |
| Validation Timer | 0.001 |  | 1048 | sec | Programmable in 1 ms increments |
| Excess Jitter Alarm Threshold | 1 |  | 65535 | ns | Programmable in 1 ns increments |

## DPLL PHASE CHARACTERISTICS

Table 7.


## DISTRIBUTION CLOCK OUTPUTS

Table 8.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL MODE |  |  |  |  | All testing is both ac-coupled and dc-coupled |
| Output Frequency |  |  |  |  | Frequency range determined by driver functionality; actual frequency synthesis may be limited by the APLL VCO frequency range |
| CML | 1 |  | $500 \times 10^{6}$ | Hz | Terminated per Figure 33 |
| HCSL | 1 |  | $500 \times 10^{6}$ | Hz | Terminated per Figure 32 |
| Differential Output Voltage Swing |  |  |  |  | Voltage between output pins measured with output driver static; peak-to-peak differential output amplitude is twice that shown when driver is toggling and measured using a differential probe |
| Output Current $=7.5 \mathrm{~mA}$ |  |  |  |  |  |
| HCSL | 312 | 368 | 402 | mV | Terminated per Figure 32 |
| CML | 257 | 348 | 408 | mV | Terminated to VDD (nominal 1.8V) per Figure 33 |
| Output Current $=15 \mathrm{~mA}$ |  |  |  |  |  |
| HCSL | 631 | 745 | 809 | mV | Terminated per Figure 32 |
| CML | 578 | 729 | 818 | mV | Terminated to VDD (nominal 1.8V) per Figure 33 |
| Common-Mode Output Voltage <br> Output Current $=7.5 \mathrm{~mA}$ |  |  |  |  |  |
| HCSL | 155 | 184 | 201 | mV | Terminated per Figure 32 |
| CML | VDD - 208 | VDD - 188 | VDD - 169 | mV | Terminated to VDD (nominal 1.8 V ) per Figure 33 (maximum common-mode voltage case occurs at the minimum amplitude) |
| Output Current $=15 \mathrm{~mA}$ |  |  |  |  |  |
| HCSL | 316 | 372 | 405 | mV | Terminated per Figure 32 |
| CML | VDD - 416 | VDD - 371 | VDD - 327 | mV | Terminated to VDD (nominal 1.8 V ) per Figure 33 (maximum common-mode voltage case occurs at the minimum amplitude) |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLE-ENDED MODE |  |  |  |  |  |
| Output Frequency | 1 |  | $500 \times 10^{6}$ | Hz | Frequency range determined by driver functionality; actual frequency synthesis may be limited by the APLL VCO frequency range |
| Output Current $=12 \mathrm{~mA}$ |  |  |  |  |  |
| Voltage Swing (Peak-to-Peak) |  |  |  |  |  |
| HCSL Driver Mode | 509 | 584 | 634 | mV | Each output terminated per Figure 37 with $\mathrm{R}_{\mathrm{L}}=50 \Omega$ |
| CML Driver Mode | 456 | 565 | 644 | mV | Each output terminated per Figure 37 with $R_{L}=50 \Omega$ connected to VDD (nominal 1.8 V ) instead of GND |
| Voltage Swing Midpoint |  |  |  |  |  |
| HCSL Driver Mode | 255 | 292 | 317 | mV | Each output terminated per Figure 37 with $\mathrm{R}_{\mathrm{L}}=50 \Omega$ |
| CML Driver Mode | VDD - 325 | VDD - 291 | VDD - 266 | mV | Each output terminated per Figure 37 with $R_{L}=50 \Omega$ connected to VDD (nominal 1.8 V ) instead of GND |
| Output Current $=15 \mathrm{~mA}$ |  |  |  |  |  |
| Voltage Swing (Peak-to-Peak) |  |  |  |  |  |
| HCSL Driver Mode | 645 | 734 | 796 | mV | Each output terminated per Figure 37 with $\mathrm{R}_{L}=50 \Omega$ |
| CML Driver Mode | 589 | 721 | 815 | mV | Each output terminated per Figure 37 with $R_{L}=50 \Omega$ connected to VDD (nominal 1.8 V ) instead of GND |
| Voltage Swing Midpoint |  |  |  |  |  |
| HCSL Driver Mode | 322 | 367 | 398 | mV | Each output terminated per Figure 37 with $\mathrm{R}_{\mathrm{L}}=50 \Omega$ |
| CML Driver Mode | VDD - 411 | VDD - 367 | VDD - 334 | mV | Each output terminated per Figure 37 with $R_{L}=50 \Omega$ connected to VDD (nominal 1.8 V ) instead of GND |

## TIME DURATION OF DIGITAL FUNCTIONS

Table 9.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIME DURATION OF DIGITAL FUNCTIONS |  |  |  |  |  |
| EEPROM to Register Download Time |  | 10 |  | ms | Using the Typical Configuration from Table 3 |
| Power-On Reset (POR) |  |  | 25 | ms | Time from power supplies $>80 \%$ to release of internal reset |
| Mx Pin to RESETB Rising Edge Setup Time |  |  | 1 | ns | Mx refers to Pin M0 through Pin M6 |
| Mx Pin to RESETB Rising Edge Hold Time |  |  | 2 | ns |  |
| Multiple Mx Pin Timing Skew |  |  | 39 | ns | Applies only to multibit Mx pin functions |
| RESETB Falling Edge to Mx Pin High-Z Time |  |  | 14 | ns |  |
| TIME FROM START OF DPLL ACTIVATION TO ACTIVE PHASE DETECTOR OUTPUT |  |  |  |  |  |
| Untagged Operation |  |  | 10 | tpfo | tPFD is the nominal phase detector period given by $R / f_{\text {REF, }}$ where $R$ is the frequency division factor determined by the R divider, and $f_{\text {REF }}$ is the frequency of the active reference |
| Tagged Operation |  |  | 10 | Tag period | Tag period $=\left(\right.$ tag ratio $\left./ f_{T A G}\right)$, where $f_{T A G}$ is either $f_{\text {REF }}$ (for tagged reference mode) or $\mathrm{f}_{\text {feediack ( }}$ (for all other tagged modes); the tag ratio corresponds to the selection of $f_{\text {TAG }}$ |

## DIGITAL PLL (DPLLO, DPLL1) SPECIFICATIONS

Table 10.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL PLL |  |  |  |  |  |
| Digital Phase Detector (DPD) Input Frequency Range | 1 |  | $2 \times 10^{5}$ | Hz |  |
| Loop Filter |  |  |  |  |  |
| Profile 0 |  |  |  |  |  |
| Bandwidth | 0.0001 | 701.1 | 1850 | Hz | Programmable design parameter; (ffpi/bandwidth) $\geq 20$ |
| Phase Margin |  |  |  | Degrees |  |
| Closed-Loop Peaking |  |  |  | dB |  |
| Profile 1 |  |  |  |  |  |
| Bandwidth | 0.0001 |  | 305 | Hz | Programmable design parameter; (ffFD/bandwidth) $\geq 20$ |
| Phase Margin |  | 88.5 |  | Degrees |  |
| Closed-Loop Peaking |  |  | 0.1 | dB | In accordance with Telcordia GR-253-CORE jitter transfer specifications |
| DIGITAL PLL NCO Division Ratio |  |  |  |  | These specifications cover limitations on the DPLLx frequency |
|  |  |  |  | tuning word (FTWO); the AD9543 evaluation software frequency planning wizard sets these values automatically for the user, and the AD9543 evaluation software is available for download from the AD9543 product page; NCO division $=2^{48} /$ FTW0, which takes the form INT.FRAC, where INT is the integer portion, and FRAC is the fractional portion |
| NCO Integer | 7 |  | 13 |  | This is the integer portion of NCO division ratio |
| NCO Fraction | 0.05 |  | 0.95 |  | This is the fractional portion of NCO division ratio |

## DIGITAL PLL LOCK DETECTION SPECIFICATIONS

Table 11.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PHASE LOCK DETECTOR <br> Threshold Programming Range Threshold Resolution | 10 |  | $2^{24}-1$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |  |
| FREQUENCY LOCK DETECTOR <br> Threshold Programming Range Threshold Resolution |  |  | $2^{24}-1$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |  |
| PHASE STEP DETECTOR <br> Threshold Programming Range Threshold Resolution |  |  | $2^{32}-1$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ | Setting this value too low causes false triggers |

## HOLDOVER SPECIFICATIONS

Table 12.


## ANALOG PLL (APLLO, APLL1) SPECIFICATIONS

Table 13.

| Parameter | Min | Typ | Max |
| :--- | :--- | :--- | :--- |
| VCO FREQUENCY RANGE |  |  | Unit |
| Analog PLLO (APLLO) | 2424 |  | 3232 |
| Analog PLL1 (APLL1) | 3232 |  | 4040 |
| PHASE FREQUENCY DETECTOR (PFD) INPUT FREQUENCY RANGE | 162 | 350 | MHz |
| LOOP BANDWIDTH |  | MHz |  |
| PHASE MARGIN |  | 660 | kHz |

## OUTPUT CHANNEL DIVIDER SPECIFICATIONS

Table 14.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT PHASE ADJUST STEP SIZE | 1 |  |  | tvco | tvco $=1 /($ APLLx VCO frequency), where $\mathrm{x}=0,1$ |
| MODULATOR |  |  |  |  |  |
| Carrier Frequency |  |  | $\mathrm{fvco}^{\div} 16$ | Hz | The maximum value is the APLL VCO frequency divided by 16 |
| Time Deviation (from Nominal Duty Cycle of Carrier Clock) | 0 |  | $2^{16}-1$ | tvco | tvco $=1 /($ APLLx VCO frequency $)$, where $x=0,1$; the maximum value is limited to the $Q_{x y}$ divide ratio - 1 ; $Q_{x y}$ refers to the distribution dividers on each output, where x is either 0 (for PLLO) or 1 (for PLL1), and y is $\mathrm{A}, \mathrm{B}$, or C |
| Embedded Frequency | fout $\div\left(2^{28}-1\right)$ |  | $\mathrm{fout}^{\circ} \div 6$ | Hz | $\mathrm{fout}_{\text {i }}$ the output frequency |

## AUXILIARY CIRCUIT SPECIFICATIONS

Table 15.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIME TO DIGITAL CONVERTERS (TDCs) <br> Periodic Operation <br> Frequency Range <br> Timestamp Jitter (RMS) | 1 |  | $2 \times 10^{5}$ | $\begin{aligned} & \mathrm{Hz} \\ & \mathrm{ps} \end{aligned}$ | Applicable to all TDCs contained within the AD9543 <br> System clock source $=52 \mathrm{MHz}$ crystal |
| NUMERICALLY CONTROLLED OSCILLATORS (NCOs) <br> Fundamental Frequency <br> Range <br> Quantization <br> Phase Slew Limiter <br> Output Signal <br> Pulse Width <br> Duty Cycle <br> Quantization | $\begin{aligned} & 1 \\ & 1.27 \\ & 5 \\ & \\ & 38 \\ & 45 \end{aligned}$ |  | $\begin{aligned} & 65,535 \\ & 1.37 \\ & 2^{32} \\ & \\ & 55 \\ & \\ & 1.4 \end{aligned}$ | Hz <br> pHz <br> ppb <br> ns <br> \% <br> ns | These NCOs are called AUXNCOO and AUXNCO1 in the register map and evaluation software <br> pHz is picohertz <br> Actual units are fractional part (ideal)/actual user interval <br> Assumes the device is programmed to produce a nominal pulse width of $50 \%$ |

## SYSTEM CLOCK COMPENSATION SPECIFICATIONS

Table 16.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| DIRECT COMPENSATION <br> Resolution |  | 0.028 |  |  |  |
| CLOSED-LOOP COMPENSATION (AUXILIARY DPLL) |  |  |  |  |  |
| $\quad$Phase Detector Frequency | 2 |  | 200 | kHz |  |
| $\quad$ Loop Bandwidth parts per trillion $\left(10^{-12}\right)$ |  |  |  |  |  |
| Reference Monitor Threshold | 0.1 | $2 \times 10^{3}$ | Hz |  |  |

## TEMPERATURE SENSOR SPECIFICATIONS

Table 17.

| Parameter | Min Typ Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- |
| TEMPERATURE |  |  |  |
| $\quad$ Accuracy |  |  | $\mathrm{T}_{\mathrm{A}}=-50^{\circ} \mathrm{C}$ to $+110^{\circ} \mathrm{C}$ |
| $\quad$ Absolute | 5 | ${ }^{\circ} \mathrm{C}$ |  |
| $\quad$ Relative | 1.7 | $\%$ |  |
| Resolution | 0.0078 | ${ }^{\circ} \mathrm{C}$ | 16 -bit (signed) resolution |
| Conversion Time | 0.18 | ms |  |
| REPEATABILITY | $\pm 0.02$ | ${ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| DRIFT | 0.1 | ${ }^{\circ} \mathrm{C}$ | 500 hour stress test at $100^{\circ} \mathrm{C}$ |

## SERIAL PORT SPECIFICATIONS

## Serial Port Interface (SPI) Mode

Table 18.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Min \& Typ \& Max \& Unit \& Test Conditions/Comments \\
\hline \begin{tabular}{l}
CSB \\
Input Logic 1 Voltage Input Logic 0 Voltage Input Logic 1 Current Input Logic 0 Current
\end{tabular} \& VDDIOA - 0.4 \& \[
\begin{aligned}
\& 1 \\
\& 1
\end{aligned}
\] \& 0.4 \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~V} \\
\& \mu \mathrm{~A} \\
\& \mu \mathrm{~A}
\end{aligned}
\] \& Valid for VDDIOA \(=3.3 \mathrm{~V}, 1.8 \mathrm{~V}\), and 2.5 V \\
\hline \begin{tabular}{l}
SCLK \\
Input Logic 1 Voltage Input Logic 0 Voltage Input Logic 1 Current Input Logic 0 Current
\end{tabular} \& VDDIOA - 0.4 \& \[
1
\] \& 0.4 \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~V} \\
\& \mu \mathrm{~A} \\
\& \mu \mathrm{~A}
\end{aligned}
\] \& \\
\hline \begin{tabular}{l}
SDIO \\
As an Input Input Logic 1 Voltage Input Logic 0 Voltage Input Logic 1 Current Input Logic 0 Current As an Output Output Logic 1 Voltage Output Logic 0 Voltage
\end{tabular} \& VDDIOA - 0.4
\[
\text { VDDIOA - } 0.2
\] \& \[
\begin{aligned}
\& 1 \\
\& 1
\end{aligned}
\] \& 0.4

0.2 \& \begin{tabular}{l}
V <br>
V <br>
$\mu \mathrm{A}$ <br>
$\mu \mathrm{A}$ <br>
V <br>
V

 \& 

1 mA load current <br>
1 mA load current
\end{tabular} <br>

\hline | SDO |
| :--- |
| Output Logic 1 Voltage Output Logic 0 Voltage Leakage Current | \& VDDIOA - 0.2 \& \& \[

$$
\begin{aligned}
& 0.2 \\
& \pm 1
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A}
\end{aligned}
$$

\] \& | 1 mA load current |
| :--- |
| 1 mA load current |
| SDO inactive (high impedance) | <br>


\hline | TIMING |
| :--- |
| SCLK |
| Clock Rate, 1/tclk |
| Pulse Width High, thigн |
| Pulse Width Low, tlow |
| SDIO to SCLK Setup, tbs |
| SCLK to SDIO Hold, toh |
| SCLK to Valid SDIO and SDO, tov |
| CSB to SCLK Setup, ts |
| CSB to SCLK Hold, tc |
| CSB Minimum Pulse Width High | \& \[

$$
\begin{aligned}
& 5 \\
& 9 \\
& 2.2 \\
& 0 \\
& 1.5 \\
& 0 \\
& 1
\end{aligned}
$$
\] \& \& 50

9 \& | MHz |
| :--- |
| ns |
| ns |
| ns |
| ns |
| ns |
| ns |
| ns |
| tcık | \& Valid for VDDIOA $=3.3 \mathrm{~V}, 1.8 \mathrm{~V}$, and 2.5 V <br>

\hline
\end{tabular}

## $I^{2}$ C Mode

Table 19.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SDA, SCL (AS INPUTS) <br> Input Logic 1 Voltage <br> Input Logic 0 Voltage <br> Input Current <br> Hysteresis of Schmitt Trigger Inputs | $\begin{aligned} & 70 \\ & \\ & -10 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 0.3 \times \text { VDDIOA } \\ & +10 \end{aligned}$ | \% of VDDIOA <br> V <br> $\mu \mathrm{A}$ <br> \% of VDDIOA | Valid for VDDIOA $=3.3 \mathrm{~V}, 1.8 \mathrm{~V}$, and 2.5 V <br> For $\mathrm{V}_{\mathrm{IN}}=10 \%$ to $90 \%$ of VDDIOA |
| SDA (AS OUTPUT) <br> Output Logic 0 Voltage <br> Output Fall Time from $\mathrm{V}_{\text {H }}$ Minimum to $\mathrm{V}_{\text {IL }}$ Maximum | $20+0.1 \times C_{B}$ |  | $\begin{aligned} & 0.2 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~ns} \end{aligned}$ | $\begin{aligned} & \text { lout }=3 \mathrm{~mA} \\ & 10 \mathrm{pF} \leq \mathrm{C}_{B} \leq 400 \mathrm{pF} \end{aligned}$ |
| TIMING <br> SCL Clock Rate <br> Bus Free Time Between a Stop and Start Condition, tbuf <br> Repeated Start Condition Setup Time, tsu; STA <br> Repeated Hold Time Start Condition, thd; STA <br> Stop Condition Setup Time, tsu; sтo Low Period of the SCL Clock, tıow High Period of the SCL Clock, thigh SCL/SDA Rise Time, $\mathrm{t}_{\mathrm{R}}$ SCL/SDA Fall Time, $\mathrm{t}_{\mathrm{F}}$ Data Setup Time, tsu; Dat Data Hold Time, thd; dat Capacitive Load for Each Bus Line, $C_{B}$ | $\begin{aligned} & 1.3 \\ & 0.6 \\ & 0.6 \\ & 0.6 \\ & 1.3 \\ & 0.6 \\ & 20+0.1 \times C_{B} \\ & 20+0.1 \times C_{B} \\ & 100 \\ & 100 \end{aligned}$ |  | 400 <br> 300 <br> 300 <br> 400 | kHz <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> ns <br> ns <br> ns <br> ns <br> pF | After this period, the first clock pulse is generated |

## LOGIC INPUT SPECIFICATIONS (RESETB, M0 TO M6)

Table 20.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESETB |  |  |  |  | Valid for $3.3 \mathrm{~V} \geq \mathrm{VDDIOA} \geq 1.8 \mathrm{~V}$; internal $100 \mathrm{k} \Omega$ pull-up resistor |
| Input High Voltage ( $\mathrm{V}_{\mathrm{H}}$ ) | VDDIOA - 0.4 |  |  | V |  |
| Input Low Voltage (V/L) |  |  | 0.4 | V |  |
| Input Current High (IN\%) |  | 1 |  | $\mu \mathrm{A}$ |  |
| Input Current Low (lıL) |  | $\pm 15$ | $\pm 125$ | $\mu \mathrm{A}$ |  |
| LOGIC INPUTS (M0 to M6) |  |  |  |  | Valid for $3.3 \mathrm{~V} \geq$ VDDIOx $\geq 1.8 \mathrm{~V}$; VDDIOA applies to the M 5 pin and the M6 pin; VDDIOB applies to the M0, M1, M2, M3, and M4 pins; the M3 and M4 pins have internal $100 \mathrm{k} \Omega$ pull-down resistors |
| Frequency Range |  |  | 51 | MHz |  |
| Input High Voltage ( $\mathrm{V}_{\mathrm{H}}$ ) | VDDIOx - 0.4 |  |  | V |  |
| Input Low Voltage (VIL) |  |  | 0.4 | V |  |
| Input Current (linh, $\mathrm{I}_{\text {ILL }}$ ) |  | $\pm 15$ | $\pm 125$ | $\mu \mathrm{A}$ |  |

## LOGIC OUTPUT SPECIFICATIONS (M0 TO M6)

Table 21.

| Parameter | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| LOGIC OUTPUTS (M0 to M6) |  |  |  | Test Conditions/Comments |
|  |  |  |  | Valid for 3.3V $\geq$ VDDIOx $\geq 1.8 \mathrm{~V}$;VDDIOA applies for the M5 and <br> M6 pins; VDDIOB applies for M0 to M4; normal (default) output <br> drive current setting for M0 through M6 |
| Frequency Range |  | 26 | MHz |  |
| Output High Voltage (Voн) | VDDIOx -0.6 |  | V | Load current $=10 \mathrm{~mA}$ |
|  | VDDIOx-0.2 |  | V | Load current $=1 \mathrm{~mA}$ |
| Output Low Voltage (VoL) |  | 0.6 | V | Load current $=10 \mathrm{~mA}$ |
|  |  | 0.2 | V | Load current $=1 \mathrm{~mA}$ |

## JITTER GENERATION (RANDOM JITTER)

Table 22.


## PHASE NOISE

Table 23.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PHASE NOISE |  |  |  |  | System clock doubler enabled; high phase margin mode enabled; there is not a significant jitter difference between driver modes |
| Channel 0-DPLLO, APLLO |  |  |  |  | Channel 1 powered down |
| RMS Jitter ( 12 kHz to 20 MHz ) |  |  |  |  |  |
| Configuration 1-155.52 MHz |  |  |  |  | Device configuration: $f_{\text {SYSCLK }}=52 \mathrm{MHz} \mathrm{XTAL}, \mathrm{f}_{\text {REF }}=38.88 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{vco}}=2488.32 \mathrm{MHz}, \mathrm{f}_{\text {out }}=155.52 \mathrm{MHz}, \mathrm{BW}$ DPLL $=50 \mathrm{~Hz}$, phase buildout operation |
| 10 Hz Offset |  | -81 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -98 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -118 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -128 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -134 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -144 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -158 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 2-245.76 MHz |  |  |  |  | Device configuration: $\mathrm{f}_{\text {SYSCLK }}=52 \mathrm{MHz} \mathrm{XTAL}, \mathrm{f}_{\text {REF }}=30.72 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{VCo}}=2457.6 \mathrm{MHz}$, fout $=245.76 \mathrm{MHz}, B W_{\text {DPLL }}=50 \mathrm{~Hz}$, internal zero delay operation |
| 10 Hz Offset |  | -77 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -93 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -114 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -125 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -130 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -140 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -156 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 3-491.52 MHz |  |  |  |  | Device configuration: fsyccu $=52 \mathrm{MHz} \mathrm{XTAL}$, fcomp $=19.2 \mathrm{MHz}$ TCXO, BWCOMP $=50 \mathrm{~Hz}, \mathrm{f}_{\text {REF }}=1 \mathrm{~Hz}, \mathrm{fvco}^{2}=2949.12 \mathrm{MHz}$, fout $=$ 491.52 MHz , BW DPLL $=50 \mathrm{mHz}$, phase buildout operation |
| 10 Hz Offset |  | -74 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -89 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -108 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -119 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -123 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -134 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz offset |  | -152 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -159 |  |  |  |
| Configuration 4-125 MHz |  |  |  |  | Device configuration: $\mathrm{f}_{\text {sYscık }}=52 \mathrm{MHz}$ XTAL, $\mathrm{fcomp}=19.2 \mathrm{MHz}$ TCXO, BW COMP $=50 \mathrm{~Hz}, \mathrm{f}_{\text {REF }}=125 \mathrm{MHz}$, fvco $=2500 \mathrm{MHz}$, fout $=125 \mathrm{MHz}, \mathrm{BW}$ DPLL $=0.1 \mathrm{~Hz}$, phase buildout operation |
| 10 Hz Offset |  | -84 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -106 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -120 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -131 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -136 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -147 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -160 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -163 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Configuration 5-312.5 MHz |  |  |  |  | Device configuration: $f_{\text {SYscLk }}=52 \mathrm{MHz}$ XTAL, $\mathrm{f}_{\text {REF }}=25 \mathrm{MHz}$, $\mathrm{fvco}=2500 \mathrm{MHz}$, fout $=312.5 \mathrm{MHz}, \mathrm{BW}$ DPLL $=50 \mathrm{~Hz}$, phase buildout operation |
| 10 Hz Offset |  | -74 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -91 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -112 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -123 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -128 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -138 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -154 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 6-174.7030837 MHz |  |  |  |  | $\begin{aligned} & \text { Device configuration: } f_{\text {SYSCLK }}=52 \mathrm{MHz} \mathrm{XTAL,} \mathrm{f}_{\text {REF }}=155.52 \mathrm{MHz} \text {, } \\ & \mathrm{f}_{\mathrm{VCO}}=2620.5463 \mathrm{MHz}, \mathrm{f}_{\text {out }}=(155.52 \times 255 / 227) \mathrm{MHz}, \\ & \mathrm{BW} \text { DPLL }=50 \mathrm{~Hz} \end{aligned}$ |
| 10 Hz Offset |  | -82 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -99 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -117 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -127 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -133 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -143 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -157 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -160 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Channel 1—DPLL1, APLL1 |  |  |  |  | Channel 0 powered down |
| RMS Jitter ( 12 kHz to 20 MHz ) |  |  |  |  |  |
| Configuration 1-155.52 MHz |  |  |  |  | Device configuration: $\mathrm{f}_{\text {SYGCLK }}=52 \mathrm{MHz} \mathrm{XTAL}, \mathrm{f}_{\text {REF }}=38.88 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{Vco}}=3265.92 \mathrm{MHz}$, $\mathrm{f}_{\text {out }}=155.52 \mathrm{MHz}, \mathrm{BW}$ DPLI $=50 \mathrm{~Hz}$, phase buildout operation, half divide enabled |
| 10 Hz Offset |  | -81 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -98 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -118 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -128 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -132 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -144 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -158 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -162 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 2-245.76 MHz |  |  |  |  | Device configuration: $\mathrm{f}_{\text {SYGCLK }}=52 \mathrm{MHz} \mathrm{XTAL}, \mathrm{f}_{\text {REF }}=30.72 \mathrm{MHz}$, $\mathrm{f}_{\text {vco }}=3686.4 \mathrm{MHz}$, $\mathrm{fout}=245.76 \mathrm{MHz}, \mathrm{BW}$ DPLL $=50 \mathrm{~Hz}$, half divide enabled; internal zero delay operation |
| 10 Hz Offset |  | -76 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -93 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -114 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -124 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -127 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -138 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -156 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Configuration 3-491.52 MHz |  |  |  |  | Device configuration: fsysclk $=52 \mathrm{MHz} \mathrm{XTAL}$, fcomp $=19.2 \mathrm{MHz}$ TCXO, $\mathrm{BW}_{\text {comp }}=50 \mathrm{~Hz}$, $\mathrm{f}_{\text {REF }}=1 \mathrm{~Hz}$, fvco $=3932.16 \mathrm{MHz}$, fout $=$ 491.52 MHz , BW DPLL $=50 \mathrm{mHz}$, phase buildout operation |
| 10 Hz Offset |  | -74 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -90 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -108 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -118 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -120 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -131 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -150 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -160 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 4-125 MHz |  |  |  |  |  |
| 10 Hz Offset |  | -83 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -106 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -120 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -131 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -135 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -145 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -160 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -163 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 5-312.5 MHz |  |  |  |  | Device configuration: $f_{\text {SYSCLK }}=52 \mathrm{MHz} \mathrm{XTAL}, \mathrm{f}_{\text {REF }}=25 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{vco}}=3750 \mathrm{MHz}$, $\mathrm{f}_{\text {out }}=312.5 \mathrm{MHz}, \mathrm{BW}_{\text {DPLL }}=50 \mathrm{~Hz}$, phase buildout operation |
| 10 Hz Offset |  | -73 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -91 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -112 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -122 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -125 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -137 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -154 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Configuration 6-174.7030837 MHz |  |  |  |  | $\begin{aligned} & \text { Device configuration: } \mathrm{f}_{\text {SSCLLK }}=52 \mathrm{MHz} \text { XTAL, } \mathrm{f}_{\text {REF }}=155.52 \mathrm{MHz} \text {, } \\ & \mathrm{f}_{\text {Vco }}=3319.3586 \mathrm{MHz}, \text { fout }=(155.52 \times 255 / 227) \mathrm{MHz}, \\ & B W_{\text {DPLL }}=50 \mathrm{~Hz} \end{aligned}$ |
| 10 Hz Offset |  | -77 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 Hz Offset |  | -99 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 kHz Offset |  | -117 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 kHz Offset |  | -127 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 100 kHz Offset |  | -131 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 1 MHz Offset |  | -142 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| 10 MHz Offset |  | -158 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Floor |  | -161 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |

## ABSOLUTE MAXIMUM RATINGS

Table 24.

| Parameter | Rating |
| :--- | :--- |
| 1.8 V Supply Voltage (VDD) | 2 V |
| Input/Output Supply Voltage | 3.6 V |
| $\quad$ (VDDIOA, VDDIOB) |  |
| Input Voltage Range (XOA, XOB, <br> REFA, REFAA, REFB, REFBB) | -0.5 V to VDD +0.5 V |
| Digital Input Voltage Range |  |
| $\quad$ SDO/M5, SCLK/SCL, SDIO/SDA, | -0.5 V to VDDIOA +0.5 V |
| CSB/M6 |  |
| M0, M1, M2, M3, M4 | -0.5 V to VDDIOB +0.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 sec$)$ | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ See the Thermal Resistance section for additional information.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance, $0.0 \mathrm{~m} / \mathrm{sec}$ airflow per JEDEC JESD51-2 (still air).
$\theta_{\text {JMA }}$ is the junction to ambient thermal resistance, $1.0 \mathrm{~m} / \mathrm{sec}$ airflow or $2.5 \mathrm{~m} / \mathrm{sec}$ airflow per JEDEC JESD51-6 (moving air).
$\theta_{\mathrm{JC}}$ is the junction to case thermal resistance (die to heat sink) per MIL-STD 883, Method 1012.1
Values of $\theta_{\mathrm{JA}}$ are for package comparison and PCB design considerations. $\theta_{\text {IA }}$ provides for a first-order approximation of $\mathrm{T}_{\mathrm{J}}$ per the following equation:

$$
T_{J}=T_{A}+\left(\theta_{J A} \times P D\right)
$$

where $T_{A}$ is the ambient temperature $\left({ }^{\circ} \mathrm{C}\right)$.
Values of $\theta_{\mathrm{JC}}$ are for package comparison and PCB design considerations when an external heat sink is required.

Table 25. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\text {JмА }}{ }^{1}$ | $\boldsymbol{\theta}_{\text {Jс }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{CP}-48-13^{2,3}$ | 23.9 | $19.4,18.2$ | 1.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1} \theta_{\text {JMA }}$ is $19.4^{\circ} \mathrm{C} / \mathrm{W}$ at $1.0 \mathrm{~m} / \mathrm{sec}$ airflow, and $18.2^{\circ} \mathrm{C} / \mathrm{W}$ at $2.5 \mathrm{~m} / \mathrm{sec}$ airflow.
${ }^{2}$ Thermal characteristics derived using a JEDEC51.7 plus JEDEC51-5 2S2P test board. The exposed pad on the bottom of the package must be soldered to ground to achieve the specified thermal performance.
${ }^{3}$ Results are from simulations. The PCB is a JEDEC multilayer type. Thermal performance for actual applications requires careful inspection of the conditions in the application to determine if they are similar to those assumed in these calculations.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 26. Pin Function Descriptions

| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | SDO/M5 | Output | CMOS | Serial Data Output (SDO). This pin is for reading serial data in 4-wire SPI mode. Changes to the VDDIOA supply voltage affect the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\text {OH }}$ values for this pin. <br> Configurable Input/Output (M5). This pin is a status and control pin when the device is not in 4 -wire SPI mode. |
| 2 | SCLK/SCL | Input | CMOS | Serial Programming Clock (SCLK) Pin in SPI Mode. Changes to the VDDIOA supply voltage affect the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{OH}}$ values for this pin. Serial Clock Pin (SCL) in I ${ }^{2}$ C Mode. Changes to the VDDIOA supply voltage affect the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\text {OH }}$ values for this pin. |
| 3 | VDDIOA | Input | Power | Serial Port Power Supply. The valid supply voltage is $1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, or 3.3 V . The VDDIOA pin can be connected to the VDD supply bus if 1.8 V operation is desired. |
| 4 | SDIO/SDA | Input/ output | CMOS | Serial Data Input/Output (SDIO) in SPI Mode. Write data to this pin in 4-wire SPI mode. This pin has no internal pull-up or pull-down resistor. Changes to the VDDIOA supply voltage affect the $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{OH}}$ values for this pin. <br> Serial Data Pin in $I^{2} \mathrm{C}$ Mode (SDA). |
| 5 | CSB/M6 | Input/ output | CMOS | Chip Select (CSB) in SPI Mode. Active low input. Maintain a Logic 0 level on this pin when programming the device in SPI mode. This pin has an internal $10 \mathrm{k} \Omega$ pull-up resistor. Changes to the VDDIOA supply voltage affect the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{OH}}$ values for this pin. <br> Configurable Input/Output (M6). This pin is a status and control pin when the device is not in SPI mode. |
| $\begin{aligned} & 6,9,10,13,19 \\ & 20,24,27,28, \\ & 31,40,41,45 \end{aligned}$ | VDD | Input | Power | 1.8 V Power Supply. |
| 7 | LDOO | Input | LDO bypass | APLLO Loop Filter Voltage Regulator. Connect a $0.22 \mu \mathrm{~F}$ capacitor from this pin to ground. This pin is the ac ground reference for the integrated APLLO loop filter. |
| 8 | LFO | Input/ output | Loop filter for APLLO | Loop Filter Node for APLLO. Connect a 3.9 nF capacitor from this pin to Pin 7 (LDOO). |


| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 11 | OUTOAP | Output | HCSL, LVDS, CML, CMOS | PLLO Output 0A. |
| 12 | OUTOAN | Output | HCSL, LVDS, CML, CMOS | PLLO Complementary Output 0A. |
| 14 | OUTOBP | Output | HCSL, LVDS, CML, CMOS | PLLO Output 0B. |
| 15 | OUTOBN | Output | HCSL, LVDS, CML, CMOS | PLLO Complementary Output 0B. |
| 16, 21,44 | DNC | DNC | No Connect | Do Not Connect. Leave these pins floating. |
| 17 | OUTOCP | Output | HCSL, LVDS, CML, CMOS | PLLO Output 0C. |
| 18 | OUTOCN | Output | HCSL, LVDS, CML, CMOS | PLLO Complementary Output OC. |
| 22 | OUT1BP | Output | HCSL, LVDS, CML, CMOS | PLL1 Output 1B. |
| 23 | OUT1BN | Output | HCSL, LVDS, CML, CMOS | PLL1 Complementary Output 1B. |
| 25 | OUT1AP | Output | HCSL, LVDS, CML, CMOS | PLL1 Output 1A. |
| 26 | OUT1AN | Input/ Output | HCSL, LVDS, CML, CMOS | PLL1 Complementary Output 1A. |
| 29 | LF1 | Input/ output | Loop filter for APLL1 | Loop Filter Node for APLL1. Connect a 3.9 nF capacitor from this pin to Pin 30 (LDO1). |
| 30 | LDO1 | Input | LDO bypass | APLL1 Loop Filter Voltage Regulator. Connect a $0.1 \mu \mathrm{~F}$ capacitor from this pin to ground. This pin is the ac ground reference for the integrated APLL1 loop filter. |
| $32,33,35,36,37$ | M0, M1, M2, M3, M4 | Input/ output | CMOS | Configurable Input/Output Pins. These are status and control pins. Changes to the VDDIOB supply voltage affect the $\mathrm{V}_{\boldsymbol{⿺}}$ and $\mathrm{V}_{\text {он }}$ values for these pins. M 3 and M 4 have internal $100 \mathrm{k} \Omega$ pull-down resistors. M0, M1, and M2 do not have internal resistors. |
| 34 | VDDIOB | Input | Power | Mx Pin Power Supply. This power supply powers the digital section that controls the M 0 to M 4 pins. Valid supply voltages are $1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, or 3.3 V . The VDDIOB pin can be connected to the VDD supply bus if 1.8 V operation is desired. |
| 38 | REFB | Input | 1.8 V singleended or differential input | Reference B Input. This internally biased input is typically ac-coupled; when configured in this manner, it can accept any differential signal with a single-ended swing up to the VDD power supply. If dc-coupled, the input can be LVDS or single-ended 1.8 V CMOS. |
| 39 | REFBB | Input | 1.8 V singleended or differential input | Reference $B B$ Input or Complementary Reference $B$ Input. If REFB is in differential mode, the REFB complementary signal is on this pin. No connection is necessary to this pin if REFB is a single-ended input and REFBB is not used. |
| 42 | XOA | Input | Differential input | System Clock Input. XOA contains internal dc biasing and is ac-coupled with a $0.01 \mu \mathrm{~F}$ capacitor except when using a crystal. When a crystal is used, connect the crystal across XOA and XOB. A single-ended CMOS input is also an option, but it can produce spurious spectral content when the duty cycle is not $50 \%$. When using XOA as a single-ended input, connect a $0.1 \mu \mathrm{~F}$ capacitor from XOB to ground. |
| 43 | XOB | Input | Differential input | Complementary System Clock Input. Complementary signal to XOA. XOB contains internal dc biasing and is ac-coupled with a $0.1 \mu \mathrm{~F}$ capacitor except when using a crystal. When a crystal is used, connect the crystal across XOA and XOB. |
| 46 | REFAA | Input | 1.8 V singleended or differential input | Reference AA input or Complementary REFA Input. If REFA is in differential mode, the REFA complementary signal is on this pin. No connection is necessary to this pin if REFA is a single-ended input and REFAA is not used. If dc-coupled, the input is single-ended 1.8 V CMOS. |
| 47 | REFA | Input | 1.8 V singleended or differential | Reference A Input. This internally biased input is typically ac-coupled; when configured in this manner, it can accept any differential signal with a single-ended swing up to the VDD power supply. If dc-coupled, |


| Pin No. | Mnemonic | Input/ <br> Output | Pin Type | Description |
| :--- | :--- | :--- | :--- | :--- |
| 48 | RESETB | Input | input <br> 1.8 V CMOS <br> logic | the input can be LVDS or single-ended 1.8 V CMOS. <br> Active Low Chip Reset. This pin has an internal $100 \mathrm{k} \Omega$ pull-up resistor. <br> When asserted, the chip goes into reset. Changes to the VDDIOA supply <br> voltage affect the V ${ }_{H}$ values for this pin. <br> Exposed Pad. The exposed pad is the ground connection on the chip. <br> The exposed pad must be soldered to the analog ground of the PCB to <br> ensure proper functionality and for heat dissipation, noise, and <br> mechanical strength benefits. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Absolute Phase Noise (PLLO, Configuration 1, HCSL Mode, $f_{\text {REF }}=38.88 \mathrm{MHz}, f_{\text {OUT }}=155.52 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal,$\left.B W_{\text {DPLL }}=50 \mathrm{~Hz}\right)$


Figure 4. Absolute Phase Noise (PLLO, Configuration 2, HCSL Mode, $f_{\text {REF }}=30.72 \mathrm{MHz}, f_{\text {OUT }}=245.76 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal,,$\left.B W_{\text {DPLL }}=50 \mathrm{~Hz}\right)$


Figure 5. Absolute Phase Noise (PLLO, Configuration 3, HCSL Mode, $f_{\text {REF }}=1 \mathrm{~Hz}$, fout $=491.52 \mathrm{MHz}, f_{\text {COMP }}=19.2 \mathrm{MHz}$ TCXO, $f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $\left.B W_{\text {DPLL }}=50 \mathrm{~Hz}\right)$


Figure 6. Absolute Phase Noise (PLLO, Configuration 4, HCSL Mode, $f_{\text {REF }}=125 \mathrm{MHz}, f_{\text {OUT }}=125.0 \mathrm{MHz}, f_{\text {COMP }}=19.2 \mathrm{MHz}$ TCXO, $f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $B W_{\text {DPLL }}=0.1 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 7. Absolute Phase Noise (PLLO, Configuration 5, HCSL Mode, $f_{\text {REF }}=25 \mathrm{MHz}, f_{\text {OUT }}=312.5 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $B W_{\text {DPLL }}=50 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 8. Absolute Phase Noise (PLLO, Configuration 6, HCSL Mode, $f_{\text {REF }}=155.52 \mathrm{MHz}, f_{\text {OUT }}=174.7 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $B W_{\text {DPLL }}=50 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 9. Absolute Phase Noise (PLL1, Configuration 1, HCSL Mode, $f_{\text {REF }}=38.88 \mathrm{MHz}, f_{\text {OUT }}=155.52 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal,$\left.B W_{\text {DPLL }}=50 \mathrm{~Hz}\right)$


Figure 10. Absolute Phase Noise (PLL1, Configuration 2, HCSL Mode, $f_{\text {REF }}=30.72 \mathrm{MHz}, f_{\text {OUT }}=245.76 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $\left.B W_{\text {DPLL }}=50 \mathrm{~Hz}\right)$


Figure 11. Absolute Phase Noise (PLL1, Configuration 3, HCSL Mode, $f_{\text {REF }}=1 \mathrm{~Hz}, f_{\text {OUT }}=491.52 \mathrm{MHz}, f_{\text {COMP }}=19.2 \mathrm{MHz}$ TCXO, $f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $\left.B W_{\text {DPLL }}=50 \mathrm{MHz}\right)$


Figure 12. Absolute Phase Noise (PLL1, Configuration 4, HCSL Mode, $f_{\text {REF }}=125 \mathrm{MHz}, f_{\text {OUT }}=125 \mathrm{MHz}, f_{\text {COMP }}=19.2 \mathrm{MHz}$ TCXO, $f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, BW DPLL $=0.1 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 13. Absolute Phase Noise (PLL1, Configuration 5, HCSL Mode, $f_{\text {REF }}=25 \mathrm{MHz}, f_{\text {OUT }}=312.5 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal, $B W_{\text {DPLL }}=50 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 14. Absolute Phase Noise (PLL1, Configuration 6, HCSL Mode, $f_{\text {REF }}=155.52 \mathrm{MHz}, f_{\text {OUT }}=174.7 \mathrm{MHz}, f_{\text {SYS }}=52 \mathrm{MHz}$ Crystal,$B W_{\text {DPLL }}=50 \mathrm{~Hz}$, Phase Buildout Mode)


Figure 15. DC-Coupled, Single-Ended, 1 Hz Output Waveforms Using HCSL 7.5 mA and 15 mA Mode Terminated $50 \Omega$ to GND per Figure 38; Slew Rate: $\sim 7 \mathrm{~V} / \mathrm{ns}$ for 15 mA Mode; $\sim 3.5 \mathrm{~V} / \mathrm{ns}$ for 7.5 mA Mode


Figure 16. 8 kHz Output Waveforms for Various Driver Settings; HCSL Drivers Terminated $50 \Omega$ to GND per Figure 32; CML Drivers Terminated $50 \Omega$ to 1.8 V per Figure 33


Figure 17. 10 MHz Output Waveforms for Various Driver Settings; HCSL Drivers Terminated $50 \Omega$ to GND per Figure 32; CML Drivers Terminated $50 \Omega$ to 1.8 V per Figure 33


Figure 18. 245.76 MHz Output Waveform for 15 mA Driver Settings; HCSL Drivers Terminated $50 \Omega$ to GND per Figure 32; CML Drivers Terminated $50 \Omega$ to 1.8 Vper Figure 33


Figure 19. 491.52 MHz Output Waveform for15 mA Driver Settings; HCSL Drivers Terminated $50 \Omega$ to GND per Figure 32; CML Drivers Terminated $50 \Omega$ to 1.8 V per Figure 33


Figure 20. Differential Output Amplitude Waveforms; HCSL Drivers Terminated $50 \Omega$ to GND per Figure 32; CML Drivers Terminated $50 \Omega$ to 1.8 V per Figure 33


Figure 21. DPLL Closed-Loop Transfer Function Nominal Phase Margin Loop Filter Setting


Figure 22. DPLL Closed-Loop Transfer Function High Phase Margin Loop Filter Setting

## TERMINOLOGY

## Zero Delay

Zero delay is seen in an integer-N PLL architecture that establishes zero (or nearly zero, but constant) phase offset between the final output signal and the signal appearing at the reference input of the PLL phase detector. A PLL with zero delay provides minimal input to output phase offset in the static (steady state) sense. That is, phase slewing at the output typically occurs any time the PLL is in the process of phase or frequency acquisition (for example, when a multiple input PLL switches from one input reference signal to another).

## Hitless Switchover

Hitless switchover applies to PLLs with the ability to switch from one reference signal to another while maintaining a constant phase relationship from the active input to output. Hitless switchover is the ability of a PLL to switch between reference signals having an arbitrary initial instantaneous phase offset. In hitless switching, the output signal slews in a prescribed manner from its initial phase to the new phase, and the absolute phase relationship from active input to output is maintained. The reference switching scheme is hitless if the phase slewing is gradual enough to not cause traffic hits caused by the output clock phase slewing. A PLL employing hitless switchover capability requires the output/input frequency ratio to be an integer greater than or equal to 1 . Hitless output phase transient limitation applies any time the PLL is in the process of phase or frequency acquisition (that is, it is not necessarily limited to reference switching).

## Phase Buildout (PBO) Switchover

PBO only applies to PLLs with the ability to switch from one reference signal to another. PBO is the ability of a PLL to switch between two reference signals having an arbitrary initial instantaneous phase offset, whereby the phase of the output signal remains fixed. This mode of operation implies the ability of the PLL to absorb the phase difference between the two reference input signals, the goal being to prevent a phase disturbance at the output when switching between two reference signals. Prevention of a phase disturbance at the output means there is no guarantee of phase alignment between the input and output signals. Unlike hitless switchover, PBO places no restriction on the output/input frequency ratio. PBO output phase transient prevention applies any time the PLL is in the process of phase or frequency acquisition (that is, it is not necessarily limited to reference switching).

For more information, see the AN-1420 Application Note, Phase Buildout and Hitless Switchover with Digital Phase-Locked Loops (DPLLs).

## THEORY OF OPERATION <br> OVERVIEW

The AD9543 provides clocking outputs that are directly related in phase and frequency to the selected (active) reference but with jitter characteristics governed by the system clock, the DCO, and the analog output PLL (APLL). The AD9543 supports up to four reference inputs and input frequencies ranging from 1 Hz to 750 MHz . The cores of this device are two DPLLs. Each DPLL has a programmable digital loop filter that greatly reduces jitter transferred from the active reference to the output, and these four DPLLs operate completely independently of each other. The AD9543 supports both manual and automatic holdover. While in holdover, the AD9543 continues to provide an output as long as the system clock is present. The holdover output frequency is a time average of the output frequency history prior to the transition to the holdover condition. The device offers manual and automatic reference switchover capability if the active reference is degraded or fails completely.
The AD9543 includes a system clock multiplier and two DPLLs, each cascaded with its own APLL. In addition, there are two auxiliary digitally controlled oscillators (DCOs) with a frequency tuning resolution of $2^{-40} \mathrm{~Hz}$ (approximately 1 pHz ) and a maximum frequency of approximately 65 kHz .

The input signal goes first to the DPLL, which performs the jitter cleaning and most of the frequency translation. Each DPLL features a 48-bit DCO output that generates a signal in the range of 162 MHz to 350 MHz .

The DCO output goes to the APLL, which multiplies the signal up to a range of 2.424 GHz to 3.232 GHz (for Channel 0) or 3.232 GHz to 4.040 GHz (for Channel 1). After division by 2, this signal is sent to the clock distribution section, which consists of the 32-bit Q divider and output driver for each output. Channel 0 has six Q dividers and Channel 1 has four Q dividers.
The XOA and XOB inputs provide the input for the system clock. These pins accept a reference clock in the 20 MHz to 300 MHz range or a 25 MHz to 60 MHz crystal connected directly across the XOA and XOB inputs. The system clock provides the clocks to the frequency monitors, the DPLLs, and internal logic.

The AD9543 has five differential output drivers. Each of the five output drivers has a dedicated 32-bit programmable Q divider. Each differential driver operates up to 500 MHz and is configurable as a CML driver with external pull-up resistors, or an HCSL driver with external pull-down resistors. There are three drive strengths:

- The 7.5 mA mode is used for CML and HCSL and ac-coupled LVDS. When used as an LVDS-compatible driver, it must be ac-coupled and terminated with a $100 \Omega$ resistor across the differential pair.
- The 15 mA mode produces a voltage swing and is compatible with LVPECL. If LVPECL dc signal levels are required, the designer must ac couple and rebias the AD9543 output. The 15 mA mode can also be used with the termination scheme shown in Figure 34 and Figure 35 to produce an LVDS signal with the correct LVDS dc bias.
- The 12 mA mode is halfway in between the two other settings.


## REFERENCE INPUT PHYSICAL CONNECTIONS

Two pairs of pins (REFA/REFAA and REFB/REFBB) provide access to the reference clock receivers. The user can reconfigure each differential pair into two single-ended reference inputs. To accommodate input signals with slow rising and falling edges, both the differential and single-ended input receivers employ hysteresis. Hysteresis also ensures that a disconnected or floating input does not cause the receiver to oscillate.

When configured for differential operation, the input receivers accommodate either ac-coupled or dc-coupled input signals. If the input receiver is configured for dc-coupled LVDS mode, the input receivers are capable of accepting dc-coupled LVDS signals. The receiver is internally dc biased to handle ac-coupled operation; however, there is no internal $50 \Omega$ or $100 \Omega$ termination.

## INPUT/OUTPUT TERMINATION RECOMMENDATIONS

SYSTEM CLOCK INPUTS


Figure 23. System Clock Input (XOA/XOB) in Crystal Mode (Each CTUNE Shunt Capacitor Shown Must Equal $2 \times\left(C_{\text {LOAD }}-C_{\text {STRAY, }}\right.$ Where Typical $C_{\text {STRAY }}=2$ pF to 5 pF)

## REFERENCE CLOCK INPUTS



Figure 25. Single-Ended DC-Coupled Mode, 1.2 V or 1.8 V CMOS


Figure 26. Single-Ended AC-Coupled Mode


Figure 27. Single-Ended Internal Pull-Up Mode


Figure 24. System Clock Input (XOA, XOB) when Using a TCXO/OCXO with 3.3 V CMOS Output


Figure 28. Differential LVDS Input Mode


Figure 29. Differential AC-Coupled Mode ( $R_{L}=100 \Omega$ Is Recommended, Except For HCSL)


Figure 30. Differential DC-Coupled Mode

## CLOCK OUTPUTS



Figure 31. LVDS-Compatible Output Swing, AC-Coupled (Vp-p $\approx 375 \mathrm{mV}$ per Section for $I=15 \mathrm{~mA}$ )


Figure 32. HCSL Output, Vp-p $\approx 750 \mathrm{mV}$ per Leg $(I=15 \mathrm{~mA})$


Figure 33. CML Output ( $I=7.5 \mathrm{~mA} ; /=15 \mathrm{~mA}$ Options for 1.5 V or 1.8 V Supply)


Figure 34. LVDS-Compatible Output, 1.24 V Common-Mode, T Network ( $I=7.5 \mathrm{~mA} ; I=15 \mathrm{~mA}$ with Extra $100 \Omega$ Termination, $R_{L}$ )



Figure 36. 2.5 V LVPECL or Double Amplitude LVDS-Compatible Boost Output, 1.5 Vp-p, 1.24 V Common-Mode $(I=15 \mathrm{~mA})$


Figure 37. Single-Divider, Single-Ended Mode Providing In Phase Outputs (Current Source Mode)


Figure 38. Dual-Divider, Single-Ended Mode Providing Independent Outputs (Current Source Mode); Note that Single-Ended CML Mode is Also Available (See Figure 33)

Figure 35. LVDS-Compatible Output, 1.2 V Common-Mode, Thevenin Bias Network ( $I=7.5 \mathrm{~mA} ; 15 \mathrm{~mA}$ With Extra $100 \Omega$ Termination, $R_{L}$ )

## SYSTEM CLOCK PLL

Note that throughout the System Clock PLL section, unless otherwise specified, any referenced bits, registers, or bit fields reside in the system clock (SYSCLK) section of the register map (Register 0x0200 to Register 0x0209).
The system clock PLL (see Figure 39) comprises an integer-N frequency synthesizer with a fully integrated loop filter and voltage controlled oscillator (VCO). The VCO output is the AD9543 system clock with a frequency range of 2250 MHz to 2415 MHz . The XOA and XOB pins constitute the input to the system clock PLL to which a user connects a clock source or crystal resonator.


Figure 39. System Clock PLL Block Diagram

## SYSTEM CLOCK INPUT FREQUENCY DECLARATION

Proper operation of the AD9543 requires the user to declare the input reference frequency to the system clock PLL. To do so, program the SYSCLK reference frequency bit field, which constitutes the nominal frequency of the system clock PLL input reference. The AD9543 evaluation software frequency planning wizard calculates this value for the user.

## SYSTEM CLOCK SOURCE

The XOA and XOB pins serve as the input connection to the system clock PLL, giving the user access to a crystal path (see Figure 23) or a direct path (see Figure 24). Path selection is via the enable maintaining amplifier bit, where a Logic 0 (default) selects the direct path and Logic 1 selects the crystal path. The optimal reference source for the system clock input is a crystal resonator in the 50 MHz range or an ac-coupled square wave source (single-ended or differential) with 800 mV p-p amplitude.

## Crystal Path

The crystal path supports crystal resonators in the 25 MHz to 60 MHz frequency range. An internal maintaining amplifier provides the negative resistance required to induce oscillation. The internal amplifier expects an AT cut, fundamental mode crystal with a maximum motional resistance of $100 \Omega$ for crystals up to 52 MHz , and with a maximum motional resistance of $50 \Omega$ for crystals up to 60 MHz . The following crystals, listed in alphabetical order, may meet these criteria.

- AVX/Kyocera CX3225SB
- ECS, Inc. ECX-32
- Epson/Toyocom TSX-3225
- Fox FX3225BS
- NDK NX3225SA
- Siward SX-3225
- Suntsu SCM10B48-49.152 MHz

Analog Devices, Inc., does not guarantee the operation of the AD9543 with the aforementioned crystals, nor does Analog Devices endorse one crystal supplier over another. The AD9543 reference design uses a readily available high performance 49.152 MHz crystal with low spurious content.

## Direct Path

The direct path has a differential receiver with a self bias of 0.6 V dc . Generally, the presence of the bias voltage necessitates the use of ac coupling between the external source and the XOA and XOB pins. Furthermore, when using a 3.3 V CMOS oscillator as the system clock PLL reference source, in addition to ac coupling, it is important to use a voltage divider to reduce the 3.3 V swing to a maximum of 1.14 V (note that the optimal voltage swing is $800 \mathrm{mV} \mathrm{p}-\mathrm{p}$ ). The external signal must exhibit a $50 \%$ duty cycle for best performance.

The direct path supports low frequency LVPECL, LVDS, CMOS, or sinusoidal clock sources as a reference to the system clock PLL. For a sinusoidal source, however, it is best to use a frequency of 50 MHz or greater. The low slew rate of lower frequency sinusoids tends to yield nonoptimal noise performance.
Applications requiring low DPLL loop bandwidth require the improved stability provided by a TCXO or OCXO. Loop bandwidths below approximately 50 Hz may prevent the PLL from locking or cause random loss of lock events when using a less stable PLL reference source.

Although one method to mitigate this problem is to use a high stability system clock source (such as, an OCXO), the AD9543 provides an integrated system clock compensation capability, which lessens the stability requirements of the system clock while providing the outstanding phase noise of the higher frequency crystal. To use this feature, connect a 40 MHz to 60 MHz crystal to the XOA/XOB pins (as in Figure 23) and connect either a TCXO or OCXO to either an unused reference input or an Mx pin (as shown in Figure 24).

## $\mathbf{2 \times}$ FREQUENCY MULTIPLIER

The system clock PLL provides the user with the option of doubling the reference frequency via the enable SYSCLK doubler bit. Doubling the input reference frequency potentially reduces the PLL in band noise. The reference frequency must be less than 150 MHz when using the $2 \times$ frequency multiplier to satisfy the 300 MHz maximum PFD rate. Furthermore, the $2 \times$ frequency multiplier requires the reference input signal to have very near to $50 \%$ duty cycle; otherwise, the resulting spurious content may prevent the system clock PLL from locking.

## PRESCALE DIVIDER

The system clock PLL includes an input prescale divider programmable for divide ratios of 1 (default), 2,4 , or 8 . The purpose of the divider is to provide flexible frequency planning for mitigating potential spurs in the output clock signals of the AD9543. The user selects the divide ratio via the 2-bit SYSCLK input divider ratio bit field in Register 0x0201. The corresponding divide value is $2^{J}$, where $J$ is the decimal value of the 2-bit number in the SYSCLK input divider ratio bit field.
For example, given that the SYSCLK input divider ratio bit field is 10 (binary), $\mathrm{J}=2$ (decimal), yielding a divide ratio of $2^{\mathrm{J}}=2^{2}=4$.

## FEEDBACK DIVIDER

The output of the system clock PLL constitutes the system clock frequency, $\mathrm{f}_{\mathrm{s}}$. The system clock frequency depends on the value of the feedback divider. The feedback divide ratio has a range of 4 to 255 , which the user programs via the 8 -bit feedback divider ratio register (the register value is the divide ratio). For example, a programmed value of 100 ( $0 \times 64$ hexadecimal) yields a divide ratio of 100 .

## SYSTEM CLOCK PLL OUTPUT FREQUENCY

Calculate the system clock frequency as follows:

$$
f_{s}=f_{\text {SYSIN }} \times(K / J)
$$

where:
$f_{\text {SYIN }}$ is the input frequency.
$K$ is the feedback divide ratio.
$J$ is the input divide ratio. $J=1 / 2$ when using the $2 \times$ frequency multiplier.
The user must choose $f_{\mathrm{Sysin}}, \mathrm{K}$, and J such that $\mathrm{f}_{\mathrm{s}}$ satisfies the VCO range of 2250 MHz to 2415 MHz .

## SYSTEM CLOCK PLL LOCK DETECTOR

The system clock PLL features a simple lock detector that compares the time difference between the reference and feedback clock edges. The user can check the status of the lock detector via the SYSCLK locked bit in the status readback registers (Address 0x3000 to Address 0x300A) of the register map, where Logic 1 indicates locked and Logic 0 unlocked. The most common reason the system clock PLL fails to lock is due to the user employing the $2 \times$ frequency multiplier with a reference input clock that deviates from the $50 \%$ duty cycle.

## SYSTEM CLOCK STABILITY TIMER

Because time processing blocks within the AD9543 depend on the system clock generating a stable frequency, the system clock PLL provides an indication of its status. The status of the system clock PLL is available to the user as well as directly to certain internal time keeping blocks.
At initial power-up, the system clock status is unknown and reported as being unstable. However, after the user programs the system clock registers and the system clock PLL VCO calibrates, the system clock PLL locks shortly thereafter.

## SYSTEM CLOCK INPUT TERMINATION RECOMMENDATIONS

To connect a crystal resonator to the system clock PLL XOA and XOB inputs, refer to Figure 23. Be sure to program the enable maintaining amplifier bit $=1$ to select the crystal path. The 15 pF shunt capacitors shown relate to the $\mathrm{C}_{\text {LOAD }}$ and $\mathrm{C}_{\text {STRAY }}$ associated with the crystal as follows:

$$
C_{S H U N T}=2 \times\left(C_{L O A D}-C_{S T R A Y}\right)
$$

For $C_{\text {load }}=10 \mathrm{pF}$ and $\mathrm{C}_{\text {stray }}=2 \mathrm{pF}$ to 5 pF , the value of $\mathrm{C}_{\text {shunt }}$ is approximately 15 pF .

To connect a TCXO or OCXO with a 3.3 V output, refer to Figure 24. Be sure to program the enable maintaining amplifier bit $=0$ to select the direct path.

## DIGITAL PLL (DPLL) <br> OVERVIEW

Note that throughout this section, unless otherwise specified, any referenced bits, registers, or bit fields reside in the DPLL Channel 0 and DPLL Channel 1 sections (Address 0x1000 to Address 0x102A, and Address 0x1400 to Address 0x142A) of the register map.

The DPLL is an all digital implementation of a phase-locked loop (PLL). Figure 40 shows the fundamental building blocks of an APLL and a DPLL. An APLL typically relies on a VCO as the frequency element for generating an output signal, where the output frequency depends on an applied dc voltage. A DPLL, on the other hand, uses a numerically controlled oscillator (NCO), which relies on a digital frequency tuning word (FTW) to produce the output frequency. A VCO inherently produces a timing signal because it is, by definition, an oscillator, whereas the AD9543 NCO requires an external timing source, the system clock. The fundamental difference between an APLL and a DPLL is that the VCO in an APLL can tune to any frequency within its operating bandwidth, whereas the NCO in a DPLL can only tune to discrete frequencies (by virtue of the FTW).


The DPLLs in the AD9543 have a digital TDC-based phase detector and a digital loop filter with programmable bandwidth. The digital loop filter output yields a digital FTW (instead of a dc voltage, as in the case of an analog PLL) that produces a corresponding NCO output frequency.

## DPLL PHASE/FREQUENCY LOCK DETECTORS

See the Lock Detectors section for details concerning the phase and frequency detectors of the DPLL.

## DPLL LOOP CONTROLLER

The DPLL has several operating modes (including freerun, holdover, and active). To ensure seamless transition between modes, the DPLL has a loop controller. The loop controller sets the appropriate DPLL operating mode based on the prevailing requirements of automatic reference switching or manual control settings.

## Switchover

Switchover occurs when the loop controller switches directly from one input reference to another. The AD9543 handles a reference switchover by briefly entering holdover mode, loading the new DPLL parameters, and then immediately recovering.

## Holdover

Typically, the holdover state is in effect when all of the input references are invalid. However, the user can force the holdover mode even when one or more references are valid by setting the DPLLx force holdover bit (where $\mathrm{x}=0$ or 1 ) in the Operational Control Channel 0 and Operational Control Channel 1 sections of the register map to Logic 1. In holdover mode, the output frequency remains fixed (to the extent of the stability of the system clock). The accuracy of the AD9543 in holdover mode is dependent on the device programming and availability of the tuning word history.

## Recovery from Holdover

When in holdover and an enabled translation profile becomes available, the device exits holdover operation. The loop controller restores the DPLL to closed-loop operation, locks to the selected reference, and sequences the recovery of all the loop parameters based on the profile settings for the active reference.
If the DPLLx force holdover bit (where $\mathrm{x}=0$ or 1 ) in the Operational Control Channel 0 and Operational Control Channel 1 sections of the register map is set to Logic 1, the device does not automatically exit holdover when a valid translation profile is available. However, automatic recovery can occur after clearing the DPLL force holdover bit.

## APPLICATIONS INFORMATION

## OPTICAL NETWORKING LINE CARD

In this application (shown in Figure 41), the AD9543 is used in a variety of ways.

In a loop timed (WAN) mode, one of the AD9543 DPLLs locks to the CDR and is used to remove jitter on the receiver path, sending that clock to the central timing card, as well as the framer. In some applications, the AD9543 can also perform a variety of frequency translation tasks, such as multiplying or dividing by an FEC ratio, and/or removing jitter from a gapped
clock. The other DPLL cleans jitter and provides clocking to the transmitter path.
Other tasks include frequency translation and jitter cleaning of the reference clock from the timing card, as well as seamlessly managing the reference switching from Timing Card 1 to Timing Card 2.

Given the continually evolving nature of optical line card protocols and functions, the functions listed in this section are by no means exhaustive.


Figure 41. Optical Line Card Example

AD9543

## SMALL CELL BASE STATION

In this application (shown in Figure 42), the AD9543 provides all of the synchronization to the baseband unit of a small cell base station. The built in JESD204B support enables a particularly compact and efficient design.

The AD9543 can lock to any of the following: GPS, SyncE, and/or IEEE 1588 (requires a separate IEEE 1588 servo and software stack) or loop timed (if using SONET/SDH backhaul). See Figure 43 for details about implementing IEEE 1588 Version 2 or Version 3 with the AD9543. The AD9543, when used in
conjunction with an IEEE 1588 servo and software stack, can also operate using a hybrid combination of these inputs (that is, SyncE, GPS) as defined in assisted partial timing operation.
The PLL0 of the AD9543 provides one device clock and up to four device system reference clocks that can be used to clock wireless transceivers, such as the AD9371.
The PLL1 of the AD9543 clocks the backhaul interface and, optionally, the CPU interface.
The EEPROM support of the AD9543 allows the AD9543 to load its configuration automatically at power-up.


Figure 42. AD9543 Small Cell Application

## IEEE 1588 SERVO

In this application (shown in Figure 43), the AD9543 provides all of the jitter cleaning, phase shifting, and synchronization to an IEEE 1588 servo and software stack in a Telecom-BC (T-BC) with hybrid support application. This system is also able to act as an IEEE 1588 master and slave clock.

The PLL0 of the AD9543 provides a filtered, 125 MHz , SyncE clock.

The PLL1 of the AD9543 provides a 1 pps to 500 MHz output clock with high resolution output phase adjustment and slew rate limiting capability. This allows, for example, a GPS signal to be filtered and, with appropriate PTP software support, provide PTP asymmetry correction.

The performance and feature set of the AD9543 make it ideal to enable the latest IEEE 1588 features, as well as the latest ITU-T packet synchronization related standards for 4 G and 5 G wireless networks.


Figure 43. Using an AD9543 in an IEEE 1588 Version 2 Application

## INITIALIZATION SEQUENCE

Figure 44, Figure 45, and Figure 46 describe the sequence for powering on and programming the AD9543.




Figure 46. AD9543 Analog PLL Initialization Subprocess

## STATUS AND CONTROL PINS

The AD9543 features seven independently configurable digital CMOS status/control pins (M0 to M6). Configuring an Mx pin as a status pin causes that pin to be an output. Conversely, configuring an Mx pin as a control pin causes that pin to be an input. Register 0x0102 to Register 0x0108 control both the nature of the pin (either status or control via Bit D7), as well as the selection of the status source or control destination associated with the pin via Bits[D6:D0]. During power-up or reset, the Mx pins temporarily become inputs and only allow the device to autoconfigure. Figure 47 is a block diagram of the Mx pin functionality.
The Mx pin control logic uses special register write detection logic to prevent these pins from behaving unpredictably when the Mx pin function changes, especially when changing mode from input to output or vice versa.
When an Mx pin functions as an output, it continues operating according to the prior function, even after the user programs the corresponding registers. However, assertion of an input/output update causes the corresponding pins to switch to the new function according to the newly programmed register contents. Note that changing from one output function to another output function on an Mx pin does not require special timing to avoid input/output contention on the pin.
When an Mx pin functions as an input, programming a particular Mx pin function register causes all the Mx pin control functions to latch their values. Assertion of an input/output update
switches to the newly programmed pin function, at which time normal behavior resumes. Note that, when switching from one input function to another input function on the same pin, the logic state driven at the input to the pin can change freely during the interval between writing the new function to the corresponding register and asserting the input/output update.
When switching the operation of an Mx pin from an input to an output function, the recommendation is that the external drive source become high impedance during the interval between writing the new function and asserting the input/output update.

When switching the operation of an Mx pin from an output to an input, the recommendation is as follows. First, program the Mx pin input function to no operation (NOOP) and assert the input/output update. This configuration avoids input/output contention on the Mx pin or other undesired behavior because, prior to the assertion of the input/output update, the device continues to drive the Mx pin. Following the assertion of the input/output update, the device releases the Mx pin but ignores the logic level on the pin due to the programmed NOOP function. Note that the recommendation is to avoid using a high impedance source on an Mx pin configured as an input because this may cause excessive internal current consumption. Second, drive the Mx pin with Logic 0 or Logic 1 via the desired external source and program the associated Mx pin register from NOOP to the desired function.


Figure 47. Mx Pin Function Logic

## MULTIFUNCTION PINS AT RESET/POWER-UP

At power-up or in response to a reset operation, the Mx pins enter a special operating mode. For a brief interval following a power-up or reset operation, the Mx pins function only as inputs (the internal drivers enter a high impedance state during a power-up/reset operation). During this brief interval, the device latches the logic levels at the Mx inputs and uses this information to autoconfigure the device accordingly. The Mx pins remain high-Z until either an EEPROM operation occurs, in which case M1 or M2 become an $\mathrm{I}^{2} \mathrm{C}$ master, or the user (or EEPROM) programs them to be outputs.
If the user does not connect external pull-up/pull-down resistors to the Mx pins, the M3 and M4 pins have internal pull-down resistors to ensure a predictable start-up configuration. In the absence of external resistors, the internal pull-down resistors ensure that the device starts up with the serial port in SPI mode and without automatically loading data from an external EEPROM (see Table 27). Although the M0, M1, M2, M5, and M6 pins are high impedance at startup, connect external $100 \mathrm{k} \Omega$ pull-down or pull-up resistors to these pins to ensure robust operation.
The Mx pin start-up conditions are shown in Table 27. M0, M1, and M2 are excluded from Table 27 because these pins have no explicit function during a power-up or reset operation.

Table 27. Mx Pin Function at Startup or Reset

| $\begin{aligned} & \text { Mx } \\ & \text { Pin } \\ & \hline \end{aligned}$ | Startup/Reset Function | Logic 1 | Logic 0 |
| :---: | :---: | :---: | :---: |
| M3 | EEPROM load function | Load from EEPROM | Do not load from EEPROM (default) |
| M4 | Serial port function | $I^{2} \mathrm{C}$ mode | SPI mode (default) |
| M5 | $1^{2} \mathrm{C}$ address offset | See Table 28 | See Table 28 |
| M6 | $1{ }^{2} \mathrm{C}$ address offset | See Table 28 | See Table 28 |

When the start-up conditions select the serial port to be $\mathrm{I}^{2} \mathrm{C}$ mode (that is, M4 is Logic 1 at startup), the M5 and M6 pins determine the $\mathrm{I}^{2} \mathrm{C}$ port device address offset per Table 28. Note that the logic levels in Table 28 only apply during a power-up or reset operation.

Table 28. ${ }^{2} \mathrm{C}$ Device Address Offset

| M6 | M5 | M4 | Address Offset |
| :--- | :--- | :--- | :--- |
| $\mathrm{X}^{1}$ | $\mathrm{X}^{1}$ | 0 | Not applicable |
| 0 | 0 | 1 | $1001000(0 \times 48)$ |
| 0 | 1 | 1 | $1001001(0 \times 49)$ |
| 1 | 0 | 1 | $1001010(0 \times 4 \mathrm{~A})$ |
| 1 | 1 | 1 | $1001011(0 x 4 \mathrm{~B})$ |

[^0]
## STATUS FUNCTIONALITY

Configuring an Mx pin as a status pin gives the user access to specific internal device status/IRQ functions in the form of a hardware pin that produces a logic signal. Each Mx pin has a corresponding Mx function register. To assign an Mx pin as a status pin, write a Logic 1 to the Mx output enable bit in the corresponding Mx pin function register.
To assign a specific status/IRQ function to an Mx pin configured as a status pin, program the appropriate 7 -bit code (see Table 31) to Bits[D6:D0] of the corresponding Mx function register. See the Interrupt Request (IRQ) section for details regarding IRQ functionality.
When configured as a status pin, the output mode of an Mx pin depends on a 2-bit mode code per Table 29. The 2-bit codes reside in Register 0x0100 through Register 0x0101, where the 2-bit codes constitute the Mx receiver/driver bit fields. Note that the Mx receiver/driver bit fields perform a different function when the Mx pin is a control pin (see the Control Functionality section).

Table 29. Mx Receiver/Driver Bit Field Codes for Mx Status Pins

| Code | Mode | Description |
| :--- | :--- | :--- |
| 00 | CMOS, <br> active high | Output is Logic 0 when deasserted and <br> Logic 1 when asserted (default operating <br> mode). |
| 01 | CMOS, <br> active low <br> PMOS, <br> open drain <br> Output is Logic 1 when deasserted and <br> Logic 0 when asserted. |  |
| NMOS, |  |  |
| Output is high impedance when deasserted |  |  |
| and active high when asserted. |  |  |
| Output is high impedance when deasserted |  |  |
| and active low when asserted. |  |  |

The PMOS open-drain mode requires an external pull-down resistor. The NMOS open-drain mode requires an external pull-up resistor. Note that the open-drain modes enable the implementation of wire-OR'ed functionality of multiple Mx status pins (including Mx status pins across multiple AD9543 devices or other compatible devices-for example, to implement an IRQ bus).

The drive strength of an Mx status pin is programmable via the corresponding Mx configuration bits (Bits[D6:D0] of the pin drive strength register). Logic 0 (default) selects normal drive strength $(\sim 6 \mathrm{~mA})$ and Logic 1 selects weak drive strength $(\sim 3 \mathrm{~mA})$.

## CONTROL FUNCTIONALITY

Configuring an Mx pin as a control pin gives the user control of the specific internal device functions via an external hardware logic signal. Each Mx pin has a corresponding Mx function register. To assign an Mx pin as a control pin, write a Logic 0 to the Mx output enable bit in the corresponding Mx function register.

To assign an Mx control pin to a specific function, program the appropriate 7-bit code (see Table 31) to Bits[D6:D0] of the corresponding Mx function register. See the Interrupt Request (IRQ) section for details regarding IRQ functionality.
When configured as an Mx control pin, the logical level applied to the Mx pin translates to the selected device function. It is also possible to assign multiple Mx control pins to the same control function with the multiple pins implementing a Boolean expression. The Boolean operation associated with an Mx control pin depends on a 2-bit code per Table 30. The 2-bit codes reside in Register 0x100 through Register 0x101, where the 2-bit codes constitute the Mx receiver/driver bit fields. Note that the Mx receiver/driver bit fields perform a different function when the Mx pin is a status pin (see the Status Functionality section).

Table 30. Mx Receiver/Driver Bit Field Codes for Mx Control Pins

| Code | Boolean | Description |
| :--- | :--- | :--- |
| 00 | AND | Logical AND the associated Mx control pin <br> with the other Mx control pins assigned to <br> the same control function. |
| 01 | NOT AND | Invert the logical state of the associated Mx <br> control pin and AND it with the other Mx <br> control pins assigned to the same control <br> function. |
| 10 | OR | Logical OR the associated Mx control pin with <br> the other Mx control pins assigned to the <br> same control function. |
| 11 | NOT OR | Invert the logical state of the associated $M x$ <br> control pin and OR it with the other Mx control <br> pins assigned to the same control function. |

The Boolean functionality of aggregated Mx control pins follows a hierarchy whereby logical OR operations occur before logical AND operations. The OR and NOT OR operations are collectively grouped into a single result. A logical AND is then performed using that result and the remaining AND and NOT AND operations.
Consider a case where M0, M2, M3, and M6 are all assigned to the input/output update control function; that is, Bits[D6:D0] in Register 0x0102 through Register 0x0108 = 0x01 (see Table 31). In addition, M0 is assigned for AND operation, M2 for NOT OR operation, M3 for NOT AND operation, and M6 for OR operation (that is, the 2-bit codes in Register 0x0100 and Register 0x0101 according to Table 30). With these settings, the input/output update function behaves according the following Boolean equation:

$$
\text { Input/output update }=(!M 2| | M 6) \& \& M 0 \& \&!M 3
$$

where:
! is logical NOT. Therefore, an input/output update occurs when M0 is Logic 1 and M3 is Logic 0, and either M2 is Logic 0 or M6 is Logic 1.
\&\& is logical AND.
$\|$ is logical OR.
When an Mx control pin acts on a control function individually (rather than as part of a group, per the previous example), the Boolean functionality of the codes in Table 30 reduces to two possibilities. Namely, Code 00 and Code 10 specify a Boolean true (the Mx pin logic state applies to the corresponding control function directly), whereas Code 01 and Code 11 specify a Boolean false (the Mx pin logic state applies to the corresponding control function with a logical inversion).
Regarding the source and destination proxy columns in Table 31, the $\& \&, \|$ and ! symbols denote the Boolean AND, OR, and NOT operations, respectively.

Table 31. Mx Pin Status and Control Codes

| Bits[D6:D0] <br> (Hex) | Control Function | Destination Proxy | Status Function | Source Proxy (or Description) |
| :--- | :--- | :--- | :--- | :--- |
| $0 \times 00$ | No operation (NOOP) | Not applicable | Logic 0, static | Not applicable |
| $0 \times 01$ | IO_UPDATE | Register 0x000F, Bit D0 | Logic 1, static | Not applicable |
| $0 \times 02$ | Device power down | Register 0x2000, Bit D0 | Digital core clock | Not applicable |
| $0 \times 03$ | Clear watchdog timer | Register 0x2005, Bit D7 | Watchdog timer timeout | Not applicable |
| $0 \times 04$ | Sync all | Register 0x2000, Bit D3 | SYSCLK calibration in progress | Register 0x3001, Bit D2 |
| $0 \times 05$ | Unassigned | Not applicable | SYSCLK lock detect | Register 0x3001, Bit D0 |
| $0 \times 06$ | Unassigned | Not applicable | SYSCLK stable | Register 0x3001, Bit D1 |
| $0 \times 07$ | Unassigned | Not applicable | Channel 0 and Channel 1 PLLs | Register 0x3001, Bit D4 \&\& Bit D5 |
|  |  |  | locked |  |
| $0 \times 08$ | Unassigned | Not applicable | PLLO locked | Register 0x3001, Bit D4 |
| 0x09 | Unassigned | Not applicable | PLL1 locked | Register 0x3001, Bit D5 |
| 0x0A | Unassigned | Not applicable | EEPROM save in progress | Register 0x3000, Bit D0 |
| $0 \times 0 B$ | Unassigned | Not applicable | EEPROM load in progress | Register 0x3000, Bit D1 |


| $\begin{aligned} & \hline \text { Bits[D6:D0] } \\ & \text { (Hex) } \end{aligned}$ | Control Function | Destination Proxy | Status Function | Source Proxy (or Description) |
| :---: | :---: | :---: | :---: | :---: |
| 0x0C | Unassigned | Not applicable | EEPROM fault detected | Register 0x3000, Bit D2 \|| Bit D3 |
| 0x0D | Unassigned | Not applicable | Temperature sensor limit alarm | Register 0x3002, Bit D0 |
| 0x0E | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x0F | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x10 | Clear all IRQ events | Register 0x2005, Bit D0 | Any IRQ event | The logical OR of all triggered IRQ events |
| $0 \times 11$ | Clear common IRQ events | Register 0x2005, Bit D1 | Common IRQ event | The logical OR of all triggered common IRQ events |
| $0 \times 12$ | Clear PLLO IRQ events | Register 0x2005, Bit D2 | PLLO IRQ event | The logical OR of all triggered PLLO IRQ events |
| $0 \times 13$ | Clear PLL1 IRQ events | Register 0x2005, Bit D3 | PLL1 IRQ event | The logical OR of all triggered PLL1 IRQ events |
| 0x14 | Unassigned | Not applicable | REFA demodulator clock | Not applicable |
| $0 \times 15$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 16$ | Unassigned | Not applicable | REFAA demodulator clock | Not applicable |
| $0 \times 17$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 18$ | Unassigned | Not applicable | REFB demodulator clock | Not applicable |
| $0 \times 19$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 1 \mathrm{~A}$ | Unassigned | Not applicable | REFBB demodulator clock | Not applicable |
| $0 \times 1 \mathrm{~B}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x1C | Unassigned | Not applicable | REFA reference (R) divider resync | Not applicable |
| 0x1D | Unassigned | Not applicable | REFAA R divider resync | Not applicable |
| $0 \times 1 \mathrm{E}$ | Unassigned | Not applicable | REFB R divider resync | Not applicable |
| 0x1F | Unassigned | Not applicable | REFBB R divider resync | Not applicable |
| 0x20 | Fault REFA | Register 0x2003, Bit D0 | REFA faulted | Register 0x3005, Bit D3 |
| $0 \times 21$ | Fault REFAA | Register 0x2003, Bit D1 | REFAA faulted | Register 0x3006, Bit D3 |
| $0 \times 22$ | Fault REFB | Register 0x2003, Bit D2 | REFB faulted | Register 0x3007, Bit D3 |
| $0 \times 23$ | Fault REFBB | Register 0x2003, Bit D3 | REFBB faulted | Register 0x3008, Bit D3 |
| $0 \times 24$ | Unassigned | Not applicable | REFA valid | Register 0x3005, Bit D4 |
| $0 \times 25$ | Unassigned | Not applicable | REFAA valid | Register 0x3006, Bit D4 |
| $0 \times 26$ | Unassigned | Not applicable | REFB valid | Register 0x3007, Bit D4 |
| $0 \times 27$ | Unassigned | Not applicable | REFBB valid | Register 0x3008, Bit D4 |
| $0 \times 28$ | Timeout REFA validation | Register 0x2002, Bit D0 (validate REFA if faulted; otherwise, no action) | REFA active | This function represents a logical combination of several registers and bits |
| $0 \times 29$ | Timeout REFAA validation | Register 0x2002, Bit D1 (validate REFAA if faulted; otherwise, no action) | REFAA active | This function represents a logical combination of several registers and bits |
| $0 \times 2 \mathrm{~A}$ | Timeout REFB validation | Register 0x2002, Bit D2 (validate REFB if faulted; otherwise, no action) | REFB active | This function represents a logical combination of several registers and bits |
| $0 \times 2 B$ | Timeout REFBB validation | Register 0x2002, Bit D3 (validate REFBB if faulted; otherwise, no action) | REFBB active | This function represents a logical combination of several registers and bits |
| 0x2C | Unassigned | Not applicable | Auxiliary NCO 0 active | Not applicable |
| $0 \times 2 \mathrm{D}$ | Unassigned | Not applicable | Auxiliary NCO 1 active | Not applicable |
| $0 \times 2 \mathrm{E}$ | Unassigned | Not applicable | Feedback 0 active | Not applicable |
| $0 \times 2 \mathrm{~F}$ | Unassigned | Not applicable | Feedback 1 active | Not applicable |
| 0x30 | Auxiliary TDC 0 input | Auxiliary TDC 0 | DPLLO phase locked | Register 0x3100, Bit D1 |
| $0 \times 31$ | Auxiliary TDC 1 input | Auxiliary TDC 0 | DPLLO frequency locked | Register 0x3100, Bit D2 |
| $0 \times 32$ | Auxiliary ping pong TDC input | Not applicable | APLLO locked | Register 0x3100, Bit D3 |


| $\begin{aligned} & \text { Bits[D6:D0] } \\ & \text { (Hex) } \end{aligned}$ | Control Function | Destination Proxy | Status Function | Source Proxy (or Description) |
| :---: | :---: | :---: | :---: | :---: |
| 0x33 | Unassigned | Not applicable | APLL0 calibration in progress | Register 0x3100, Bit D4 |
| 0x34 | Unassigned | Not applicable | DPLL0 active | $\begin{aligned} & \text { Register 0x3009, Bit D5 \|\| Bit D4 \|\| } \\ & \text { Bit D3 \|\| Bit D2 \|\| Bit D1 \|\| Bit D0 } \end{aligned}$ |
| 0x35 | Unassigned | Not applicable | DPLL0 freerun | Register 0x3101, Bit D0 |
| $0 \times 36$ | Unassigned | Not applicable | DPLLO holdover | Register 0x3101, Bit D1 |
| $0 \times 37$ | Unassigned | Not applicable | DPLL0 switching | Register 0x3101, Bit D2 |
| 0x38 | Unassigned | Not applicable | DPLL0 tuning word history status | Register 0x3102, Bit D0 |
| 0x39 | Unassigned | Not applicable | DPLL0 tuning word history updated | Not applicable |
| 0x3A | Unassigned | Not applicable | DPLLO frequency clamped | Register 0x3102, Bit D1 |
| 0x3B | Unassigned | Not applicable | DPLL0 phase slew limited | Register 0x3102, Bit D2 |
| 0x3C | Unassigned | Not applicable | PLLO distribution synchronized | Not applicable |
| 0x3D | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x3E | Unassigned | Not applicable | DPLL0 phase step detected | Not applicable |
| 0x3F | Unassigned | Not applicable | DPLLO fast acquisition active | Register 0x3102, Bit D4 |
| 0x40 | PLL0 power-down | Register 0x2100, Bit D0 | DPLLO fast acquisition complete | Register 0x3102, Bit D5 |
| 0x41 | DPLL0 user freerun | Register 0x2105, Bit D0 | DPLLO feedback divider resync | Not applicable |
| 0x42 | DPLL0 user holdover | Register 0x2105, Bit D1 | PLLO distribution phase slew enable | Register 0x310D, logical OR of Bits[5:0] |
| $0 \times 43$ | DPLLO clear tuning word history | Register 0x2107, Bit D1 | PLLO distribution configuration error | Register 0x310E, logical OR of Bits[5:0] |
| 0x44 | Synchronize PLLO distribution dividers | Register 0x2101, Bit D3 | Unassigned | Not applicable |
| 0x45 | DPLLO translation profile select, Bit 0 | Register 0x2105, Bit D4 | Unassigned | Not applicable |
| 0x46 | DPLLO translation profile select, Bit 1 | Register 0x2105, Bit D5 | Unassigned | Not applicable |
| $0 \times 47$ | DPLLO translation profile select, Bit 2 | Register 0x2105, Bit D6 | Unassigned | Not applicable |
| 0x48 | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x49 | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x4A | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x4B | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x4C | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 4 \mathrm{D}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 4 \mathrm{E}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x4F | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x50 | Mute OUTOA | Register 0x2102, Bit D2 | DPLL1 phase locked | Register 0x3200, Bit D1 |
| 0x51 | Mute OUTOAA | Register 0x2102, Bit D3 | DPLL1 frequency locked | Register 0x3200, Bit D2 |
| 0x52 | Reset OUTOA/ OUTOAA driver | Register 0x2102, Bit D5 | APLL1 locked | Register 0x3200, Bit D3 |
| 0x53 | Mute OUTOB | Register 0x2103, Bit D2 | APLL1 calibration in progress | Register 0x3200, Bit D4 |
| 0x54 | Mute OUTOBB | Register 0x2103, Bit D3 | DPLL1 active | $\begin{aligned} & \text { Register 0x300A, Bit D5 \|\| Bit D4 \|\| } \\ & \text { Bit D3 \|\| Bit D2 \|\| Bit D1 \|\| Bit D0 } \end{aligned}$ |
| 0x55 | Reset OUTOB/ OUTOBB driver | Register 0x2103, Bit D5 | DPLL1 freerun | Register 0x3201, Bit D0 |
| 0x56 | Mute OUTOC | Register 0x2104, Bit D2 | DPLL1 holdover | Register 0x3201, Bit D1 |
| 0x57 | Mute OUTOCC | Register 0x2104, Bit D3 | DPLL1 switching | Register 0x3201, Bit D2 |
| $0 \times 58$ | Reset OUTOC/ OUTOCC driver | Register 0x2104, Bit D5 | DPLL1 tuning word history status | Register 0x3202, Bit D0 |
| 0x59 | Mute all Channel 0 drivers | Register 0x2101, Bit D1 | DPLL1 tuning word history updated | Not applicable |
| 0x5A | Reset all Channel 0 drivers | Register 0x2101, Bit D2 | DPLL1 frequency clamped | Register 0x3202, Bit D1 |


| $\begin{aligned} & \hline \text { Bits[D6:D0] } \\ & \text { (Hex) } \end{aligned}$ | Control Function | Destination Proxy | Status Function | Source Proxy (or Description) |
| :---: | :---: | :---: | :---: | :---: |
| 0x5B | Channel 0 N-shot request | Register 0x2101, Bit D0 | DPLL1 phase slew limited | Register 0x3202, Bit D2 |
| 0x5C | Unassigned | Not applicable | PLL1 distribution synchronized | Not applicable |
| 0x5D | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 5 \mathrm{E}$ | Unassigned | Not applicable | DPLL1 phase step detected | Not applicable |
| 0x5F | Unassigned | Not applicable | DPLL1 fast acquisition active | Register 0x3202, Bit D4 |
| 0x60 | PLL1 power-down | Register 0x2200, Bit D0 | DPLL1 fast acquisition complete | Register 0x3202, Bit D5 |
| $0 \times 61$ | DPLL1 force freerun | Register 0x2205, Bit D0 | DPLL1 feedback divider resync | Not applicable |
| 0x62 | DPLL1 force holdover | Register 0x2205, Bit D1 | PLL1 distribution phase slew enable OR'ed | Register 0x320D, logical OR of Bits[3:0] |
| $0 \times 63$ | DPLL1 clear tuning word history | Register 0x2207, Bit D1 | PLL1 distribution phase control error OR'ed | Register 0x320E, logical OR of Bits[3:0] |
| 0x64 | Synchronize PLL1 distribution dividers | Register 0x2201, Bit D3 | Unassigned | Not applicable |
| $0 \times 65$ | DPLL1 translation profile select, Bit 0 | Register 0x2205, Bit D4 | Unassigned | Not applicable |
| 0x66 | DPLL1 translation profile select, Bit 1 | Register 0x2205, Bit D5 | Unassigned | Not applicable |
| $0 \times 67$ | DPLL1 translation profile select, Bit 2 | Register 0x2205, Bit D6 | Unassigned | Not applicable |
| 0x68 | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 69$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 6 \mathrm{~A}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x6B | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x6C | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x6D | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 6 \mathrm{E}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 6 \mathrm{~F}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x70 | Mute OUT1A | Register 0x2202, Bit D2 | Auxiliary NCO 0 fundamental clock | Not applicable |
| 0x71 | Mute OUT1AA | Register 0x2202, Bit D3 | Auxiliary NCO 0 tagged clock | Not applicable |
| 0x72 | Reset OUT1A/ OUT1AA driver | Register 0x2202, Bit D5 | Auxiliary NCO 1 fundamental clock | Not applicable |
| 0x73 | Mute OUT1B | Register 0x2203, Bit D2 | Auxiliary NCO 1 tagged clock | Not applicable |
| 0x74 | Mute OUT1BB | Register 0x2203, Bit D3 | Auxiliary DPLL locked | Register 0x3002, Bit D1 |
| 0x75 | Reset OUT1B/ OUT1BB driver | Register 0x2203, Bit D5 | Auxiliary DPLL reference fault | Register 0x3002, Bit D2 |
| 0x76 | Mute all Channel 1 drivers | Register 0x2201, Bit D1 | Unassigned | Not applicable |
| $0 \times 77$ | Reset all Channel 1 drivers | Register 0x2201, Bit D2 | Unassigned | Not applicable |
| 0x78 | Channel 1 N-shot request | Register 0x2201, Bit D0 | Timestamp 0 event detected | Not applicable |
| 0x79 | Unassigned | Not applicable | Timestamp 1 event detected | Not applicable |
| $0 \times 7 \mathrm{~A}$ | Unassigned | Not applicable | Skew measurement detected | Not applicable |
| $0 \times 7 \mathrm{~B}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x7C | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 7 \mathrm{D}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| $0 \times 7 \mathrm{E}$ | Unassigned | Not applicable | Unassigned | Not applicable |
| 0x7F | Unassigned | Not applicable | Unassigned | Not applicable |

## INTERRUPT REQUEST (IRQ)

The AD9543 monitors certain internal device events potentially allowing them to trigger an IRQ event. Three groups of registers (see Figure 48) control the IRQ functionality within the AD9543:

- IRQ monitor registers (Register 0x300B through Register 0x3019)
- IRQ mask registers (Register 0x010C through Register 0x011A)
- IRQ clear registers (Register 0x2006 through Register 0x2014

The IRQ logic can indicate an IRQ event status result for any specific device event(s) via the logical OR of the status of all the IRQ monitor bits. In addition, the IRQ logic offers IRQ event status results for particular groups of specific IRQ events, namely, the PLL0 IRQs, PLL1 IRQs, and common IRQs (see Figure 48).
The PLL0 IRQ group includes all device events associated with DPLL0 and APLL0. The PLL1 IRQ group includes all device events associated with DPLL1 and APLL1. The common IRQ group includes events associated with the system clock, the watchdog timer, and the EEPROM.

## IRQ MONITOR

The IRQ monitor registers (in the general status section of the register map) maintain a record of specific IRQ events. The occurrence of a specific device event results in the setting and latching of the corresponding bit in the IRQ monitor. The output of the IRQ monitor provides the mechanism for generating IRQ event status results (see the PLL0 IRQ, PLL1 IRQ, common IRQ, or any IRQ signal shown in Figure 48).

## IRQ MASK

The IRQ mask registers (in the Mx pin status and control section of the register map) comprise a bit for bit correspondence with the specific IRQ event bits within the IRQ monitor. Writing a Logic 1 to a mask bit enables (unmasks) the corresponding specific device event to the IRQ monitor. A Logic 0 (default) disables (masks) the corresponding specific device event to the IRQ monitor. Therefore, a specific IRQ event is the result of a logical AND of a specific device event and its associated IRQ, mask bit.

The presence of the IRQ mask allows the user to select certain device events for generating an IRQ event, while ignoring (masking) all other specific device events from contributing to an IRQ event status result (PLL0 IRQ, PLL1 IRQ, common IRQ
or any IRQ signal in Figure 48). Note that the default state of the IRQ mask register bits is Logic 0 ; therefore, the device is not capable of generating an IRQ event status result until the user populates the IRQ mask with a Logic 1 to unmask the desired specific IRQ events. Writing a Logic 1 to an IRQ mask bit may result in immediate indication of an IRQ status event result if the corresponding specific device event is already asserted (that is, the device previously registered the corresponding device event).

## IRQ CLEAR

The IRQ clear registers (in the operational controls section of the register map) comprise a bit for bit correspondence with the IRQ monitor. Writing a Logic 1 to an IRQ clear bit forces the corresponding IRQ monitor bit to Logic 0 , thereby clearing that specific IRQ event. Note that the IRQ clear registers are autoclearing; therefore, after writing a Logic 1 to an IRQ clear bit, the device automatically restores the IRQ clear bit to Logic 0 . The IRQ event status results remain asserted until the user clears all of the bits in the IRQ monitor responsible for the IRQ status result (that is, the entire group of status bits associated with PLL0 IRQ, PLL1 IRQ, common IRQ, or any IRQ signal shown in Figure 48).

Although it is not recommended, in certain applications, it may be desirable to clear an entire IRQ group all at one time. Register 0x2005 provides four bits for clearing IRQ groups. Bit D0 clears all IRQ monitor bits. Bit D1 clears the common IRQ bits. Bit D2 clears the PLL0 IRQ bits. Bit D3 clears the PLL1 IRQ bits.

Alternately, the user can program any of the multifunction pins as an input for clearing an IRQ group, which allows clearing an IRQ group with an external logic signal rather than by writing to Register 0x2005 (see Figure 48).
The recommendation for clearing IRQ status events is to first service the specific IRQ event (as needed) and then clear the specific IRQ for that particular IRQ event. Clearing IRQ groups via Register 0x2005 or via an Mx pin requires great care. Clearing an IRQ group all at one time may result in the unintentional clearing of one or more asserted IRQ monitor bits. Clearing asserted IRQ monitor bits eliminates the record of the associated device events, subsequently erasing any history of those events having occurred.


Figure 48. IRQ System Diagram

## WATCHDOG TIMER

The watchdog timer is a general-purpose programmable timer capable of triggering a specific IRQ event (see Figure 49). The timer relies on the system clock, however; therefore, the system clock must be present and locked for the watchdog timer to be functional. The bit fields associated with the watchdog timer reside in the Mx pin status and control function section of the register map.
The user sets the period of the watchdog timer by programming the watchdog timer (ms) bit field with a 16 -bit timeout value. A nonzero value sets the timeout period in units of milliseconds, providing a range of 1 ms to 65.535 sec , whereas a zero value ( $0 \times 0000$, the default value) disables the timer. The relative accuracy of the timer is approximately $0.1 \%$ with an uncertainty of 0.5 ms . Note that whenever the user writes a 16 -bit timeout value to the watchdog timer, it automatically clears the timer, ensuring a correct timeout period (per the new value) starting from the moment of the bit field update.
The watchdog timer (ms) bit field relates to the timeout period as follows:

Watchdog Timer (ms) $=$ Timeout Period $\times 10^{3}$
To determine the value of the watchdog timer (ms) bit field necessary for a timeout period of 10 sec ,

Watchdog Timer (ms) $=$ Timeout Period $\times 103$
$=10 \times 103$
$=10,000$
$=0 \times 2710$ (hexadecimal)
If enabled, the timer runs continuously and generates a timeout IRQ event when the timeout period expires. The user has access to the watchdog timer status via its associated IRQ monitor bit
or by assigning it directly to an Mx status pin. In the case of an Mx status pin, the timeout event of the watchdog timer is a pulse spanning 96 system clock periods (approximately 40 ns ).
There are two ways to reset the watchdog timer, thereby preventing it from indicating a timeout event. The first method is by writing a Logic 1 to the clear watchdog bit (an autoclearing bit) in the operational controls section of the register map. Alternatively, the user can program any of the multifunction pins as a control pin to reset the watchdog timer, which allows the user to reset the timer by means of a hardware pin rather than using the serial port.
There are two typical cases for employing the watchdog timer. Both cases assume that the watchdog timer output appears at the output of an appropriately configured Mx status pin (the watchdog timer output for the following case descriptions). The first case is for an external device (for example, an FPGA or microcontroller) to monitor the watchdog timer output using it as a signal to carry out periodic housekeeping functions. The second case is to have the watchdog timer output connected to the external device, such that the assertion of the watchdog output resets the external device. In this way, under normal operation, the external device repeatedly resets the watchdog timer by either writing Logic 1 to the clear watchdog bit or by asserting an Mx control pin configured for clearing the watchdog. In this way, as long as the external device keeps resetting the watchdog timer before it times out, the watchdog timer does not generate an output signal. As such, the watchdog timer does not reset the external device. However, if the external device fails to reset the watchdog timer before its timeout period expires, the watchdog timer eventually times out, resetting the external device via the appropriately configured Mx status pin.


Figure 49. Watchdog Timer

## LOCK DETECTORS

## DPLL LOCK DETECTORS

## DPLL Phase Lock Detector

Each DPLL channel (DPLL0 and DPLL1) contains an all digital phase lock detector. The user controls the threshold sensitivity and hysteresis of the phase detector via the source profiles.
The phase lock detector provides the user with two status bits in the status readback PLLx section of the register map. The DPLLx phase lock bit latches to Logic 1 when the DPLL changes state from not phase locked to phase locked. The DPLLx phase unlock bit latches to Logic 1 when the DPLL changes state from phase locked to not phase locked. The DPLL0 and DPLL1 phase lock bits are located in Register 0x3100 and Register 0x3200, respectively. Because these bits can change dynamically, it is strongly recommended that the user set an IRQ for these bits. When using the IRQ function, it is possible for the IRQ status to indicate Logic 1 for an IRQ function that was just enabled if that condition is true at the time the IRQ is enabled. Therefore, the user must clear the IRQ just enabled via the IRQ map clear DPLL0 (Register 0x200B to Register 0x200F) section and the IRQ map clear DPLL1 (Register 0x2010 to Register 0x2014) section of the register map to obtain visibility of subsequent state transitions of the phase lock detector.

The phase lock detector behaves in a manner analogous to water in a tub (see Figure 50). The total capacity of the tub is 4096 units, with -2048 denoting empty, 0 denoting the $50 \%$ point, and +2047 denoting full. The tub also has a safeguard to prevent overflow. Furthermore, the tub has a low water mark at -1025 and a high water mark at +1024 . To change the water level, the phase lock detector adds water with a fill bucket or removes water with a drain bucket. To specify the size of the fill and drain buckets, use the unsigned 8-bit Profile x phase lock fill rate and Profile x phase lock fill rate bit field (where x is a value from 0 through 7 , corresponding to a particular source profile).
The water level in the tub is what the lock detector uses to determine the lock and unlock conditions. When the water level is below the low water mark ( -1025 ), the lock detector indicates an unlock condition. Conversely, when the water level is above the high water mark (+1024), the lock detector indicates a lock condition. When the water level is between the marks, the lock detector holds its last condition. Figure 50 shows this concept with an overlay of an example of the instantaneous water level (vertical) vs. time (horizontal) and the resulting lock/unlock states.


During any given PFD phase error sample, the lock detector either adds water with the fill bucket or removes water with the drain bucket (one or the other, but not both). The decision of whether to add or remove water depends on the threshold level specified by the user in the 24 -bit unsigned Profile x phase lock threshold bit field. The bit field value is the desired threshold in picoseconds. Thus, the phase lock threshold extends from 0 ps to $16.7 \mu \mathrm{~s}$ and represents the phase error at the output of the PFD. Though the programming range supports 0 ps as a lower limit, in practice, the minimum value must be greater than 50 ps .

The phase lock detector compares the absolute value of each phase error sample at the output of the PFD to the programmed phase threshold value. If the absolute value of the phase error sample is less than or equal to the programmed phase threshold value, the detector control logic adds one fill bucket into the tub. Otherwise, it removes one drain bucket from the tub. Note that it is the magnitude, relative to the phase threshold value, that determines whether to fill or drain the bucket, and not the polarity of the phase error sample.
An exception to the fill/drain process occurs when the phase slew limiter is active. When the phase slew limiter is actively in the limiting process, the lock detector blocks fill events, allowing only drain events to occur.

When more filling is taking place than draining, the water level in the tub eventually rises above the high water mark (+1024), which causes the lock detector to indicate lock. When more draining is taking place than filling, the water level in the tub eventually falls below the low water mark ( -1024 ), which causes the lock detector to indicate unlock. The ability to specify the threshold level, fill rate, and drain rate enables the user to tailor the operation of the lock detector to the statistics of the timing jitter associated with the input reference signal. Note that, for debug purposes, the user can make the fill or drain rate zero to force the lock detector to indicate a lock or unlock state, respectively.
Note that whenever the AD9543 enters freerun or holdover mode, the DPLL phase lock detector indicates an unlocked state.
For more information on how to choose the appropriate phase lock threshold, fill rate, and drain rate values for a given application, refer to the AN-1061 Application Note.

## DPLL Frequency Lock Detector

The operation of the frequency lock detector is identical to that of the phase lock detector, with two exceptions:

- The fill or drain decision is based on the period deviation between the reference of the DPLL and the feedback signals, instead of the phase error at the output of the PFD.
- The frequency lock detector is unaffected by the state of the phase slew limiter.

The frequency lock detector provides the user with two status bits in the IRQ map DPLLx mask section of the register map. The DPLLx frequency lock bit (where x is 0 or 1 ) latches to Logic 1 when the DPLL changes state from not frequency locked to frequency locked. The DPLLx frequency unlock bit latches to Logic 1 when the DPLL changes state from frequency locked to not frequency locked. Because these are latched bits, the user must clear them via the IRQ map DPLLx clear section of the register map to obtain visibility of subsequent state transitions of the frequency lock detector.

The frequency lock detector uses the 24-bit unsigned Profile x frequency lock threshold bit field (where $x$ is a value from 0 through 7, corresponding to a particular source profile), specified in units of picoseconds. Thus, the frequency threshold
value extends from 0 ps to $16.7 \mu \mathrm{~s}$ and represents the absolute value of the difference in period between the reference and feedback signals at the input to the DPLL.

$$
\text { Profile } x \text { Frequency Lock Threshold }=\left|1 / f_{\text {REF }}-1 / f_{F B}\right| / 10^{-12}
$$ where:

$f_{\text {REF }}$ is the frequency of the signal at the DPLL PFD reference input.
$f_{F B}$ is the frequency of the signal at the DPLL PFD feedback input.
Consider a case where it is desirable to set the Profile x frequency lock threshold bit field to meet the frequency threshold when the signal from the reference TDC is 80 kHz and the signal from the feedback TDC is 79.32 kHz (or vice versa).

$$
\begin{aligned}
& \text { Profile } x \text { Frequency Lock Threshold }=\mid 1 / \mathrm{f}_{\mathrm{REF}}-1 / \mathrm{f}_{\mathrm{FB}} / / 10^{-12} \\
& =|1 / 80,000-1 / 79,320| / 10^{-12} \\
& =170,161 \text { (nearest integer) } \\
& =0 \times 0298 \mathrm{~B} 1 \text { (hexadecimal) }
\end{aligned}
$$

For more information on how to choose the appropriate frequency lock threshold, fill rate, and drain rate values for a given application, refer to the AN-1061 Application Note.

## PHASE STEP DETECTOR

## PHASE STEP LIMIT

Although the AD9543 has the ability to switch between multiple reference inputs, some applications use only one input and handle reference switching externally (see Figure 51). Unfortunately, this arrangement forfeits the ability of the AD9543 to mitigate the output disturbance associated with a reference switchover, because the reference switchover is not under the control of the AD9543. However, the AD9543 offers a phase transient threshold detection feature to help identify when an external reference switchover occurs and to act accordingly.


Figure 51. External Reference Switching
Phase transient threshold detection works by monitoring the output of the DPLL phase detector for phase transients, but in a manner that is somewhat jitter tolerant. Otherwise, the phase transient threshold detector is prone to false positives.
To activate the phase transient threshold detection, program the 32-bit unsigned Profile x phase step threshold bit field (where x is a value from 0 through 7, corresponding to a particular source profile). The default value is zero, which disables the phase transient threshold detector. A nonzero value denotes the desired phase step threshold in units of picoseconds per the following equation:

Phase Step Threshold $=$ Profile $x$ Phase Step Threshold $\times 10^{-12}$
Note that the phase transient threshold detector is not active unless the DPLL indicates frequency locked status.
As an example, determine the value of the Profile x phase step threshold bit field necessary for a 12 ns limit. Solving the previous equation for the phase step limit yields

$$
\begin{aligned}
& \text { Profile } x \text { Phase Step Threshold }=\left(12 \times 10^{-9}\right) / 10^{-12} \\
& =12,000 \\
& =0 \times 00002 \mathrm{EE} 0 \text { (hexadecimal) }
\end{aligned}
$$

To reduce the likelihood of jitter induced threshold violations, choose a phase step threshold of at least two times the expected rms jitter ( $\sigma_{\text {IITTER }}$ ) associated with the input reference signal.

Profile $x$ Phase Step Threshold $\geq 2 \times \sigma_{\text {IITTER }}$
As such, in the previous example with Profile x phase step threshold $=12,000$, an input signal with 12 ns rms jitter is likely to produce false positives because the signal violates the previously described inequality. To reduce the likelihood of a false positive, the inequality indicates Profile x phase step threshold $=24,000$ is a better choice. In fact, even with a value of 24,000, there is still a slight probability of a jitter sample exceeding $2 \times \sigma_{\text {IItTER }}$. As such, scaling $\sigma_{\text {IITTER }}$ by four to six is an even better choice.

When a phase transient occurs that exceeds the prescribed value, one or both of the following two events occurs, depending on the state of the enable step detect reference fault bit in the operational control Channel 0 and Channel 1 (DPLL0 and DPLL1) sections of the register map:

- Logic 0: the DPLL initiates a new acquisition sequence.
- Logic 1: the reference monitor is reset.

When the enable step detect reference fault bit is Logic 0 (default), detection of a phase step causes only the first event to occur. By initializing a new DPLL acquisition sequence, the DPLL can take advantage of the fast acquisition feature, assuming it is active, which is especially helpful for very low loop bandwidth applications. In addition, a new acquisition manages the impact of the phase step by either building out the phase or slewing to the new phase in a hitless manner.

When the enable step detect reference fault bit is Logic 1 , detection of a phase step causes both events to occur. Because exceeding the phase step threshold in this case implies an external switch to a new reference, resetting the reference monitor forces it to establish new reference statics.

The phase transient threshold detector provides the user with a live status bit in the status readback PLLx section of the register map, as well as a latched status bit in the IRQ map DPLLx read section of the register map. The DPLLx phase step detect bit (where $x$ is 0 or 1) latches to Logic 1 on threshold violation of the phase transient threshold detector. Because this is a latched bit, the user must clear it via the IRQ map DPLLx clear section of the register map to obtain visibility of subsequent threshold violations detected by the phase step detector.

## Mitigating Phase Step Limit False Positives

When enabled, the phase transient threshold detector operates continuously, as long as the associated reference is the active reference for the DPLL (DPLL0 or DPLL1, assuming the DPLL is frequency locked. As such, any phase disturbance at the input to the phase detector of the DPLL is subject to violating the threshold of the phase transient threshold detector. This violation includes a user induced phase adjustment via the DPLLx phase offset bit field or the Profile x phase skew bit field. To mitigate false triggering of the phase transient threshold detector (when enabled) due to intentional phase adjustments, the user can employ the phase slew rate limiter DPLL.
The following formula relates the maximum phase slew rate (MPSR) necessary to prevent inadvertent triggering of the phase transient threshold detector:

$$
M P S R=(P+F) / 7
$$

where:
$P$ is the phase transient threshold detector limit (in
picoseconds).
$F$ is the frequency (in Hz ) at the input of the DPLL phase detector.

Note that this formula ignores other contributors to phase error, including jitter, frequency offset, and propagation delay variation.
If the user has a prior knowledge of the timing of an external event, such as the switching of the reference input clock source via an external mux, rather than using the phase transient step detector, a more robust solution is to invalidate the associated reference manually. To do so, force a reference fault condition via the appropriate operational controls bit field. Using this method imposes the least impact on the steady state operation of the device. The only steady state impact is that the validation timer of the associated reference must be set to a duration that is longer (with suitable margin) than the duration between the assertion of the force fault condition and the occurrence of the external event.

## SKEW ADJUSTMENT

Skew adjustment allows the user to associate a fixed phase offset with a reference input, which, for example, is useful in applications with redundant global navigation satellite system (GNSS)/global positioning system (GPS) reference sources. That is, a user may
have two or more GNSS/GPS sources that have identical frequency but may exhibit a fixed time offset due to a mismatch between antenna cable lengths.
To activate the skew adjustment feature, program the 24 -bit signed Profile x phase skew bit field (where x is the profile number, Profile 0 to Profile 7). The default value is zero, which disables the skew adjustment feature. A nonzero value enables the skew adjustment feature and denotes the desired time skew in units of picoseconds per the following equation:

$$
\text { Time Skew }=\text { Profile } x \text { Phase Skew } \times 10^{-12}
$$

As an example, determine the value of the Profile x phase skew bit field necessary for a time skew of -35 ns. Solving the previous equation for the Profile x phase skew yields

$$
\begin{aligned}
& \text { Profile } x \text { Phase Skew }=\left(-35 \times 10^{-9}\right) / 10^{-12} \\
& =-35,000 \\
& =0 \times \mathrm{xF} 7748 \text { (hexadecimal) }
\end{aligned}
$$

## EEPROM USAGE <br> OVERVIEW

The AD9543 supports an external, I ${ }^{2}$ C-compatible, EEPROM with dedicated access. With some restrictions, the AD9543 also supports multidevice access to a single external EEPROM on a shared $\mathrm{I}^{2} \mathrm{C}$ common bus. The AD9543 has an on-chip $\mathrm{I}^{2} \mathrm{C}$ master to interface to the EEPROM through the Mx pins.
Because the default register settings of the AD9543 do not define a particular frequency translation, the user must factory program the EEPROM content before it can be downloaded to the register map (either automatically or manually). If desired, the user can store custom device configurations by manually forcing an upload to the EEPROM via the register map.

## EEPROM CONTROLLER GENERAL OPERATION

## EEPROM Controller

The EEPROM controller governs all aspects of communication with the EEPROM. Because the $\mathrm{I}^{2} \mathrm{C}$ interface uses a 100 kHz (normal mode) or 400 kHz (fast mode) communication link, the controller runs synchronous to an on-chip generated clock source suitable for use as the $\mathrm{I}^{2} \mathrm{C}$ serial clock. The on-chip oscillator enables asynchronously immediately on a request for activation of the controller. When the oscillator starts, it notifies the controller of its availability, and the controller activates. After the requested controller operation is complete, the controller disables the clock generator and returns to an idle state.

## EEPROM Download

An EEPROM download transfers contents from the EEPROM to the AD9543 programming registers and invokes specific actions per the instructions stored in the EEPROM (see Table 32). Automatic downloading is the most common method for initiating an EEPROM download sequence, which initiates at power-up of the AD9543, provided Pin M3 is Logic 1 at powerup (see the Multifunction Pins at Reset/Power-Up section). Alternatively, instead of cycling power to the AD9543 to initiate an EEPROM download, the user can force the RESETB pin to Logic 0 , force Pin M3 to Logic 1, and then return the RESETB pin to Logic 1 and remove the drive source from Pin M3.

The user can also request an EEPROM download on demand (that is, without resetting or cycling power to the AD9543) by writing a Logic 1 to the EEPROM load bit in the EEPROM section of the register map.
Note that the load from EEPROM bit does not require an input/output update. Writing a Logic 1 to this bit immediately triggers a download sequence.

The EEPROM controller sets the EEPROM load in progress bit (in the general status section of the register map) to Logic 1 while the download sequence is in progress as an indication to the user that the controller is busy.

## EEPROM Upload

To store the AD9543 register contents in the EEPROM, the user must write a Logic 1 to the EEPROM save bit in the EEPROM section of the register map. The EEPROM save bit does not require an input/output update. Writing a Logic 1 to this bit immediately triggers an upload sequence.

The AD9543 has the equivalent of a write protect feature in that the user must write a Logic 1 to the EEPROM write enable bit (in the EEPROM section of the register map) prior to requesting an upload to the EEPROM. Attempting to upload to the EEPROM without first setting the EEPROM write enable bit results in a fault indication (that is, the AD9543 asserts the EEPROM fault bit in the general status section of the register map).
A prerequisite to an EEPROM upload is the existence of an upload sequence stored in the 15-byte EEPROM sequence section of the register map. That is, the user must store a series of upload instructions (see the EEPROM Instruction Set section) in the EEPROM sequence section of the register map prior to executing an EEPROM upload.
The EEPROM controller performs an upload sequence by reading the instructions stored in the EEPROM sequence section of the register map byte by byte and executing them in order. That is, the data stored in the EEPROM sequence section of the register map are instructions to the EEPROM controller on what to store in the EEPROM (including operational commands and AD9543 register data).
Note that the EEPROM controller sets the EEPROM save in progress bit (in the status readback section of the register map) to Logic 1 while the upload sequence is in progress as an indication to the user that the controller is busy.
Because the EEPROM sequence section of the register map is only 15 bytes, it typically cannot hold enough instructions to upload a complete set of AD9543 data to the EEPROM. Therefore, most upload sequences necessitate that the user upload a series of subsequences. For example, to accomplish a required upload sequence consisting of 20 bytes of instructions, perform the following procedure:

1. Write the first 14 instructions to the EEPROM sequence registers in the EEPROM section of the register map, with the 15th instruction being a pause instruction (see Table 32).
2. Initiate an EEPROM upload by writing Logic 1 to the EEPROM save bit. When the EEPROM controller reaches the pause instruction, it suspends the upload process and waits for another assertion of the EEPROM save bit.
3. While the controller pauses, write the remaining six bytes of the upload sequence into the EEPROM sequence registers in the EEPROM section of the register map, followed by an end of data instruction (see Table 32).
4. Initiate an EEPROM upload by writing Logic 1 to the EEPROM save bit. When the EEPROM controller reaches the end of data instruction, it terminates the upload process.

The previous procedure is an example of an upload sequence consisting of two subsequences. Most upload sequences require more than two subsequences; however, the procedure is the same. Specifically, partition a long sequence into several subsequences by using the pause instruction at the end of each subsequence and the end of data instruction at the end of the final subsequence.

## EEPROM Checksum

When the EEPROM controller encounters an end of data instruction (see Table 32) during an upload sequence, it computes a 32-bit cyclic redundancy check (CRC) checksum and appends it to the stored data in the EEPROM. Similarly, when the EEPROM controller executes a download sequence, it computes a checksum on the fly. At the end of a download sequence, the EEPROM controller compares the newly computed checksum to the one stored in the EEPROM. If the two checksums do not match, the EEPROM controller asserts the EEPROM CRC error bit in the status readback section of the register map.
To minimize the possibility of downloading a corrupted EEPROM data set, the user can execute a checksum test by asserting the verify EEPROM CRC bit in the EEPROM section of the register map, which causes the EEPROM controller to execute a download sequence, but without actually transferring data to the AD9543 registers. The controller still computes an on the fly checksum, performs the checksum comparison, and asserts the EEPROM CRC error bit if the checksums do not match. Therefore, after the device deasserts the EEPROM load in progress bit, the user can check the EEPROM CRC fault bit to determine if the test passed (that is, EEPROM CRC error $=0$ ).

However, even if the test fails, device operation is unaffected because there was no transfer of data to the AD9543 registers.

## EEPROM Header

The EEPROM controller adds a header to stored data that carries information related to the AD9543, such as

- Vendor ID
- Chip type
- Product ID
- Chip revision

At the beginning of an EEPROM download sequence, the EEPROM controller compares the stored header values to the values in the corresponding registers of the AD9543. If the controller detects a mismatch, it asserts the EEPROM fault bit in the status readback section of the register map and terminates the download.

## EEPROM INSTRUCTION SET

The EEPROM controller relies on a combination of instructions and data. An instruction consists of a single byte (eight bits). Some instructions require subsequent bytes of payload data. That is, some instructions are self contained operations, whereas others are directions on how to process subsequent payload data. A summary of the EEPROM controller instructions is shown in Table 32.
When the controller downloads the EEPROM contents to the AD9543 registers, it does so in a linear fashion, stepping through the instructions stored in the EEPROM. However, when the controller uploads to the EEPROM, the sequence is a nonlinear combination of various parts of the register map, as well as computed data that the controller calculates on the fly.

Table 32. EEPROM Controller Instruction Set Summary

| Instruction Code (Hexadecimal) | Response | Comments |
| :---: | :---: | :---: |
| 0x00 to 0x7F | Register transfer | Requires a 2-byte register address suffix |
| 0x80 | Input/output update | Assert input/output update during download |
| $0 \times 81$ to 0x8F | Not applicable | Undefined |
| 0x90 | Calibrate APLLs | Calibrate the system clock PLL, APLL0, and APLL1 during download |
| $0 \times 91$ | Calibrate the system clock PLL | Calibrate only the system clock PLL during download |
| $0 \times 92$ | Calibrate APLLO | Calibrate only APLL0 during download |
| $0 \times 93$ | Calibrate APLL1 | Calibrate only APLL1 during download |
| $0 \times 94$ to 0x97 | Not applicable | Reserved/unused |
| $0 \times 98$ | Force freerun | Force DPLL0 and DPLL1 to freerun during download |
| $0 \times 99$ | Force DPLL0 freerun | Force only DPLL0 to freerun during download |
| $0 \times 9 \mathrm{~A}$ | Force DPLL1 freerun | Force only DPLL1 to freerun during download |
| $0 \times 9 \mathrm{~B}$ to 0x9F | Not applicable | Reserved/unused |
| $0 \times A 0$ | Synchronize outputs | Synchronize all distribution outputs during download |
| $0 \times \mathrm{A} 1$ | Synchronize Channel 0 | Synchronize only Channel 0 distribution outputs during download |
| $0 \times A 2$ | Synchronize Channel 1 | Synchronize only Channel 1 distribution outputs during download |
| $0 \times A 3$ to 0xAF | Not applicable | Reserved/unused |
| $0 \times B 0$ | Clear condition | Apply Condition 0 and reset the condition map |
| $0 \times B 1$ to $0 \times B F$ | Set condition | Apply Condition 1 to Condition 15, respectively |
| $0 \times C 0$ to 0xFD | Not applicable | Undefined |
| 0xFE | Pause | Pause the EEPROM upload sequence |
| 0xFF | End of data | Marks the end of the instruction sequence |

## Register Transfer Instructions (0x00 to 0x7F)

Instructions with a hexadecimal value from 0x00 through 0x7F indicate a register transfer operation. Register transfer instructions require a 2 -byte suffix, which constitutes the starting address of the AD9543 register targeted for transfer (where the first byte to follow the data instruction is the most significant byte of the register address). When the EEPROM controller encounters a data instruction, it knows to interpret the next two bytes as the register map target address.
Note that the value of the register transfer instruction encodes the payload length (number of bytes). That is, the EEPROM controller knows how many register bytes to transfer to/from the indicated register by adding 1 to the instruction value. For example, Data Instruction $0 \times 1 \mathrm{~A}$ has a decimal value of 26 ; therefore, the controller knows to transfer 27 bytes to and from the target register (that is, one more than the value of the instruction).

## Input/Output Update Instruction (0x80)

When the EEPROM controller encounters an input/output update instruction during an upload sequence, it stores the instruction in EEPROM. When encountered during a download sequence, however, the EEPROM controller initiates an input/output update event (equivalent to the user asserting the IO_UPDATE bit in the serial port section of the register map).

## Device Action Instructions (0x90 to 0xAF)

When the EEPROM controller encounters a device action instruction during an upload sequence, it stores the instruction in EEPROM. When encountered during a download sequence, however, the EEPROM controller executes the specified action per Table 32.

## Conditional Instructions (0xBO to 0xBF)

The conditional instructions allow conditional execution of EEPROM instructions during a download sequence. During an upload sequence, however, they are stored as is and have no effect on the upload process.

Conditional processing makes use of four elements:

- The conditional instruction.
- The condition value.
- The condition ID.
- The condition map.


## Conditional Instruction

When the EEPROM controller encounters a conditional instruction during an upload sequence, it stores the instruction in the EEPROM. When the EEPROM controller detects a conditional instruction during a download sequence, it affects the condition map as well as the outcome of conditional processing.

## Condition Value

The condition value has a one to one correspondence to the conditional instruction. Specifically, the condition value is the value of the conditional instruction minus $0 \times \mathrm{xB} 0$. Therefore, condition values have a range of 0 to 15 . The EEPROM controller uses condition values in conjunction with the condition map, while the user uses a condition value to populate the EEPROM load condition bit field of the register map with a condition ID.

## Condition ID

The condition ID is the value stored in the 4-bit EEPROM load condition bit field in the EEPROM section of the register map. The EEPROM controller uses the condition ID in conjunction with the condition map to determine which instructions to execute or ignore during a download sequence.

## Condition Map

The condition map is a table maintained by the EEPROM controller consisting of a list of condition values. When the EEPROM controller encounters a conditional instruction during a download sequence, it determines the corresponding condition value of the instruction ( 0 to 15). If the condition value is nonzero, the EEPROM controller places the condition value in the condition map. Conversely, if the condition value is zero, the controller clears the condition map and applies Condition 0 . Condition 0 causes all subsequent instructions to execute unconditionally (until the controller encounters a new conditional instruction that causes conditional processing).

## Conditional Processing

While executing a download sequence, the EEPROM controller executes or skips instructions depending on the condition ID and the contents of the condition map (except for the conditional and end of data instructions, which always execute unconditionally).
If the condition map is empty or the condition ID is zero, all instructions execute unconditionally during download. However, if the condition ID is nonzero and the condition map contains a condition value matching the condition ID, the EEPROM controller executes the subsequent instructions. Alternatively, if the condition ID is nonzero but the condition map does not contain a condition value matching the condition ID, the EEPROM controller skips instructions until it encounters a conditional instruction with a condition value of zero or a condition value matching the condition ID.

Note that the condition map allows multiple conditions to exist at any given moment. This multiconditional processing mechanism enables the user to have one download instruction sequence with many possible outcomes, depending on the value of the condition ID and the order in which the controller encounters conditional instructions. An example of the use of conditional processing is shown in Table 33.

Table 33. Example Conditional Processing Sequence

| Instruction | Operation |
| :--- | :--- |
| $0 \times 00$ to $0 \times 7 \mathrm{~F}$ | A sequence of register transfer instructions <br> that execute unconditionally |
| $0 \times B 1$ | Apply Condition 1 <br> A sequence of register transfer instructions <br> that execute only if the condition ID is 1 |
| $0 \times 00$ to 0x7F | Apply Condition 2 <br> Apply Condition 3 |
| $0 \times B 3$ | A sequence of register transfer instructions that <br> execute only if the condition ID is 1, 2, or 3 |
| $0 \times 00$ to 0x7F |  |
| $0 \times 91$ | Calibrate the system clock PLL |
| $0 \times B 0$ | Clear condition map <br> Input/output update |
| $0 \times 80$ | Terminate sequence |

## Pause Instruction (0xFE)

The EEPROM controller only recognizes the pause instruction during an upload sequence. Upon encountering a pause instruction, the EEPROM controller enters an idle state, but preserves the current value of the EEPROM address pointer.

One use of the pause instruction is for saving multiple, yet distinct, values of the same AD9543 register, which is useful for sequencing power-up conditions.
The pause instruction is also useful for executing an upload sequence requiring more space than is available in the EEPROM sequence registers in the EEPROM section of the register map (see the EEPROM Upload section).

## End of Data Instruction (0xFF)

When the EEPROM controller encounters an end of data instruction during an upload sequence, it stores the instruction in EEPROM along with the computed checksum, clears the EEPROM address pointer, and then enters an idle state. When encountered during a download sequence, however, the EEPROM controller clears the EEPROM address pointer, verifies the checksum, and then enters an idle state.
Note that during EEPROM downloads, condition instructions always execute unconditionally.

## MULTIDEVICE SUPPORT

Multidevice support enables multiple AD9543 devices to share the contents of a single EEPROM. There are two levels of multidevice support. Level 1 supports a configuration where multiple AD9543 devices share a single EEPROM through a dedicated $\mathrm{I}^{2} \mathrm{C}$ bus. Level 2 supports a configuration where multiple AD9543 devices share a single EEPROM connected to a common $\mathrm{I}^{2} \mathrm{C}$ bus
that includes other $\mathrm{I}^{2} \mathrm{C}$ master devices. Figure 52 and Figure 53 show the Level 1 and Level 2 configurations, respectively.


Figure 52. Level 1 Multidevice Configuration


Figure 53. Level 2 Multidevice Configuration

## Multidevice Bus Arbitration

The EEPROM controller implements bus arbitration by continuously monitoring the SDA and SCL bus signals for start and stop conditions. The controller can determine whether the bus is idle or busy. If the bus is busy, the EEPROM controller delays its pending $\mathrm{I}^{2} \mathrm{C}$ transfer until a stop condition indicates that the bus is available.
Bus arbitration is essential in cases where two $\mathrm{I}^{2} \mathrm{C}$ master devices simultaneously attempt an $I^{2} \mathrm{C}$ transfer. For example, if one $\mathrm{I}^{2} \mathrm{C}$ master detects that SDA is Logic 0 when it is intended to be Logic 1, it assumes that another $\mathrm{I}^{2} \mathrm{C}$ master is active and immediately terminates its own attempt to transfer data. Similarly, if one $\mathrm{I}^{2} \mathrm{C}$ master detects that SCL is Logic 0 prior to entering a start state, it assumes that another $\mathrm{I}^{2} \mathrm{C}$ master is active and stalls its own attempt to drive the bus.

In either case, the prevailing $I^{2} \mathrm{C}$ master completes its current transaction before releasing the bus. Because the postponed $\mathrm{I}^{2} \mathrm{C}$ master continuously monitors the bus for a stop condition, it attempts to seize the bus and carry out the postponed transaction on detection of such a stop condition.
The EEPROM controller includes an arbitration timer to optimize the bus arbitration process. Specifically, when the EEPROM controller postpones an $I^{2} \mathrm{C}$ transfer as a result of detecting bus contention, it starts the arbitration timer. If the EEPROM controller fails to detect a stop condition within 255 SCL cycles, it attempts to force another transaction. If the bus is still busy, the EEPROM controller restarts the arbitration timer, and the process continues until the EEPROM controller eventually completes the pending transaction.

## Multidevice Configuration Example

Consider two AD9543 devices (Device 1 and Device 2) that share a single EEPROM, and assume both devices have a common PLL0 configuration but differing PLL1 configurations.

A template for an EEPROM sequence that accomplishes this configuration is shown in Table 34. The sequence relies on conditional processing to differentiate between Device 1 and Device 2. Therefore, the user must program the condition ID of both devices prior to executing an EEPROM download. Specifically, the user must program the EEPROM load condition bit field of Device 1 with a condition ID of 1 and Device 2 with a condition ID of 2 .

Table 34. Template for a Multidevice EEPROM Sequence
$\left.\begin{array}{l|l}\hline \text { Instructions } & \text { Comment } \\ \hline \text { 0x00 to 0x7F } & \begin{array}{l}\text { A sequence of register transfer instructions } \\ \text { associated with the PLLO configuration } \\ \text { common to both devices }\end{array} \\ \text { 0xB1 } & \begin{array}{l}\text { Apply Condition 1 } \\ \text { Ox00 to 0x7F }\end{array} \\ \text { associated with the PLL1 configuration } \\ \text { specific to Device 1 }\end{array}\right\}$

## SERIAL CONTROL PORT

The AD9543 serial control port is a flexible, synchronous serial communications port that provides a convenient interface to many industry-standard microcontrollers and microprocessors. The AD9543 serial control port is compatible with most synchronous transfer formats, including $\mathrm{I}^{2} \mathrm{C}$, Motorola SPI, and Intel SSR protocols. The serial control port allows read/write access to the AD9543 register map.
The AD9543 uses the Analog Devices unified SPI protocol (see the Analog Devices Serial Control Interface Standard). The unified SPI protocol guarantees that all new Analog Devices products using the unified protocol have consistent serial port characteristics. The SPI port configuration is programmable via Register 0x00.
Unified SPI differs from the SPI port found on older Analog Devices products, such as the AD9557 and AD9558, in the following ways:

- Unified SPI does not have byte counts. A transfer is terminated when the CSB pin goes high. The W1 and W0 bits in the traditional SPI become the A12 and A13 bits of the register address. This is similar to streaming mode in the traditional SPI.
- The address ascension bit (Register 0x0000) controls whether register addresses are automatically incremented or decremented regardless of the LSB/MSB first setting. In traditional SPI, LSB first mode dictated auto-incrementing and MSB first mode dictated auto-decrementing of the register address.
- The first 16 register addresses of devices that adhere to the unified serial port have a consistent structure.


## SPI/I ${ }^{2}$ C PORT SELECTION

Although the AD9543 supports both the SPI and $\mathrm{I}^{2} \mathrm{C}$ serial port protocols, only one is active following power-up (as determined by the M4 multifunction pin during the start-up sequence). The only way to change the serial port protocol is to reset (or power cycle) the device. See Table 28 for the $\mathrm{I}^{2} \mathrm{C}$ address assignments.

## SPI SERIAL PORT OPERATION

## Pin Descriptions

The serial clock (SCLK) pin serves as the serial shift clock. This pin is an input. SCLK synchronizes serial control port read and write operations. The rising edge SCLK registers write data bits, and the falling edge registers read data bits. The SCLK pin supports a maximum clock rate of 50 MHz .
The SPI port supports both 3-wire (bidirectional) and 4-wire (unidirectional) hardware configurations and both MSB first and LSB first data formats. Both the hardware configuration and data format features are programmable. The 3-wire mode uses the serial data input/output (SDIO) pin for transferring data in both directions. The 4-wire mode uses the SDIO pin for transferring data to the AD9543, and the SDO pin for transferring data from the AD9543.

The chip select (CSB) pin is an active low control that gates read and write operations. Assertion (active low) of the CSB pin initiates a write or read operation to the AD9543 SPI port. The user can transfer any number of data bytes in a continuous stream. The register address is automatically incremented or decremented based on the setting of the address ascension bit (Register 0x00). The user must deassert the CSB pin following the last byte transferred, thereby ending the stream mode. This pin is internally connected to a $10 \mathrm{k} \Omega$ pull-up resistor. When CSB is high, the SDIO and SDO pins enter a high impedance state.

## Implementation Specific Details

The Analog Devices Serial Control Interface Standard provides a detailed description of the unified SPI protocol and covers items such as timing, command format, and addressing. The unified SPI protocol defines the following device specific items:

- Analog Devices unified SPI protocol revision: 1.0
- Chip type: 0x5
- Product ID: 0x012
- Physical layer: 3-wire and 4-wire supported and 1.5 V , 1.8 V , and 2.5 V operation supported
- Optional single-byte instruction mode: not supported
- Data link: not used
- Control: not used


## Communication Cycle—Instruction Plus Data

The unified SPI protocol consists of a two-part communication cycle. The first part is a 16-bit instruction word coincident with the first 16 SCLK rising edges. The second part is the payload, the bits of which are coincident with SCLK rising edges. The instruction word provides the AD9543 serial control port with information regarding the payload. The instruction word includes the $\mathrm{R} / \overline{\mathrm{W}}$ bit that indicates the direction of the payload transfer (that is, a read or write operation). The instruction word also indicates the starting register address of the first payload byte.

## Write

When the instruction word indicates a write operation, the payload is written into the serial control port buffer of the AD9543. Data bits are registered on the rising edge of SCLK. Generally, it does not matter what data is written to blank registers; however, it is customary to use 0 s. Note that the user must verify that all reserved registers within a specific range have a default value of 0x00; however, Analog Devices makes every effort to avoid having reserved registers with nonzero default values.
Most of the serial port registers are buffered; therefore, data written into buffered registers does not take effect immediately. To transfer buffered serial control port contents to the registers that actually control the device requires an additional operation, an IO_UPDATE operation, implemented in one of two ways. One is to write a Logic 1 to Register 0x0F, Bit 0 (this bit is an
autoclearing bit). The other is to use an external signal via an appropriately programmed multifunction pin. The user can change as many register bits as desired before executing an input/output update. The input/output update operation transfers the buffer register contents to their active register counterparts.

## Read

If the instruction word indicates a read operation, the next $\mathrm{N} \times 8$ SCLK cycles clock out the data starting from the address specified in the instruction word, where N is the number of data bytes to read. Read data appears on the appropriate data pin (SDIO or SDO) on the falling edge of SCLK. The user must latch the read data on the rising edge of SCLK. Note that the internal SPI control logic does not skip over blank registers during a readback operation.
A readback operation takes data from either the serial control port buffer registers or the active registers, as determined by Register 0x01, Bit 5.

## SPI Instruction Word (16 Bits)

The MSB of the 16-bit instruction word is $\mathrm{R} / \overline{\mathrm{W}}$, which indicates whether the ensuing operation is read or write. The next 15 bits are the register address (A14 to A0), which indicates the starting register address of the read/write operation (see Table 36). Note that SPI controller ignores A14, treating it as Logic 0, because the AD9543 has no register addresses requiring more than a 14-bit address word.

## SPI MSB-/LSB-First Transfers

The AD9543 instruction word and payload can be transferred MSB first or LSB first. The default for the AD9543 is MSB first. To invoke LSB first mode, write a Logic 1 to Register 0x00, Bit 6. Immediately after invoking LSB first mode, subsequent serial control port operations are LSB first.

## Address Ascension

If the address ascension bit (Register 0x0000, Bit 5) is Logic 0, serial control port register addressing decrements from the specified starting address toward Address $0 x 0000$. If the address ascension bit (Register 0x0000, Bit 5) is Logic 1, serial control port register addressing increments from the starting address toward Address 0x3A3B. Reserved addresses are not skipped during multibyte input/output operations; therefore, write the default value to a reserved register and Logic 0s to unmapped registers. Note that it is more efficient to issue a new write command than to write the default value to more than two consecutive reserved (or unmapped) registers.

Table 35. Streaming Mode (No Addresses Skipped)

| Address Ascension | Stop Sequence |
| :--- | :--- |
| Increment | $0 \times 0000 \ldots 0 \times 3 \mathrm{~A} 3 \mathrm{~B}$ |
| Decrement | $0 \times 3 \mathrm{~A} 3 \mathrm{~B} \ldots 0 \times 0000$ |

Table 36. Serial Control Port, 16-Bit Instruction Word MSB
MSB

| $\mathbf{I 1 5}$ | $\mathbf{I 1 4}$ | $\mathbf{I 1 3}$ | $\mathbf{I 1 2}$ | $\mathbf{I 1 1}$ | $\mathbf{I 1 0}$ | $\mathbf{1 9}$ | $\mathbf{1 8}$ | $\mathbf{I 7}$ | $\mathbf{1 6}$ | $\mathbf{1 5}$ | $\mathbf{1 4}$ | $\mathbf{I 3}$ | $\mathbf{I 2}$ | $\mathbf{I 1}$ | $\mathbf{I 0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| R $/ \overline{\text { W }}$ | A 14 | A 13 | A 12 | A 11 | A 10 | A 9 | A 8 | A 7 | A 6 | A 5 | A 4 | A 3 | A 2 | A 1 | A 0 |



Figure 54. Serial Control Port Write—MSB First, Address Decrement, Two Bytes of Data


Figure 56. Timing Diagram for Serial Control Port Write—MSB First


Figure 57. Timing Diagram for Serial Control Port Register Read—MSB First


Figure 58. Serial Control Port Write—LSB First, Address Increment, Two Bytes of Data


Figure 59. Serial Control Port Timing—Write

Table 37. Serial Control Port Timing

| Parameter | Description |
| :--- | :--- |
| $\mathrm{t}_{\mathrm{DS}}$ | Setup time between data and the rising edge of SCLK |
| $\mathrm{t}_{\mathrm{DH}}$ | Hold time between data and the rising edge of SCLK |
| $\mathrm{t}_{\mathrm{CLK}}$ | Period of the clock |
| $\mathrm{t}_{\mathrm{S}}$ | Setup time between the CSB falling edge and the SCLK rising edge (start of the communication cycle) |
| $\mathrm{t}_{\mathrm{C}}$ | Setup time between the SCLK rising edge and CSB rising edge (end of the communication cycle) |
| $\mathrm{t}_{\mathrm{HIGH}}$ | Minimum period that SCLK is in a logic high state |
| $\mathrm{t}_{\mathrm{LOW}}$ | Minimum period that SCLK is in a logic low state |
| $\mathrm{t}_{\mathrm{DV}}$ | SCLK to valid SDIO (see Figure 57) |

## $I^{2} \mathrm{C}$ SERIAL PORT OPERATION

The $I^{2} \mathrm{C}$ interface is popular because it requires only two pins and easily supports multiple devices on the same bus. Its main disadvantage is its maximum programming speed of 400 kbps . The AD9543 I ${ }^{2} \mathrm{C}$ port supports the 400 kHz fast mode as well as the 100 kHz standard mode.

To support $1.5 \mathrm{~V}, 1.8 \mathrm{~V}$, and $2.5 \mathrm{~V} \mathrm{I}^{2} \mathrm{C}$ operation, the AD9543 does not strictly adhere to every requirement in the original $\mathrm{I}^{2} \mathrm{C}$ specification. In particular, it does not support specifications such as slew rate limiting and glitch filtering. Therefore, the AD9543 is $\mathrm{I}^{2} \mathrm{C}$ compatible, but not necessarily fully $\mathrm{I}^{2} \mathrm{C}$ compliant.
The AD9543 $\mathrm{I}^{2} \mathrm{C}$ port consists of a serial data line (SDA) and a serial clock line (SCL). In an $\mathrm{I}^{2} \mathrm{C}$ bus system, the AD9543 connects to the serial bus (data bus SDA and clock bus SCL) as a slave device; that is, the AD9543 does not generate an $\mathrm{I}^{2} \mathrm{C}$ clock. The AD9543 uses direct 16-bit memory addressing rather than 8-bit memory addressing, which is more common.
The AD9543 allows up to four unique slave devices to occupy the $\mathrm{I}^{2} \mathrm{C}$ bus via a 7 -bit slave address transmitted as part of an $\mathrm{I}^{2} \mathrm{C}$ packet. Only the device with a matching slave address responds to subsequent $\mathrm{I}^{2} \mathrm{C}$ commands. Table 38 lists the supported device slave addresses.

## $I^{2}$ C Bus Characteristics

A summary of the various $\mathrm{I}^{2} \mathrm{C}$ abbreviations appears in Table 38.
Table 38. $\mathrm{I}^{2} \mathrm{C}$ Bus Abbreviation Definitions

| Abbreviation | Definition |
| :--- | :--- |
| S | Start |
| Sr | Repeated start |
| P | Stop |
| A | Acknowledge |
| $\overline{\mathrm{A}}$ | Nonacknowledge |
| $\overline{\text { W }}$ | Write |
| R | Read |

An example of valid data transfer appears in Figure 60. One clock pulse is required for each data bit transferred. The data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can change only when the clock signal on the SCL line is low.


Figure 60. Valid Bit Transfer

Start and stop functionality appears in Figure 61. The start condition is a high to low transition on the SDA line while SCL is high. The master always generates the start condition to initialize a data transfer. The stop condition is a low to high transition on the SDA line while SCL is high. The master always generates the stop condition to terminate a data transfer. The SDA line must always transfer eight bits (one byte). Each byte must be followed by an acknowledge bit; bytes are sent MSB first.

The acknowledge bit (A) is the ninth bit attached to any 8-bit data byte. An acknowledge bit is always generated by the receiver to inform the transmitter that the byte has been received. Acknowledgement consists of pulling the SDA line low during the ninth clock pulse after each 8-bit data byte.
The nonacknowledge bit $(\overline{\mathrm{A}})$ is the ninth bit attached to any 8 -bit data byte. A nonacknowledge bit is always generated by the receiver to inform the transmitter that the byte has not been received. Nonacknowledgment consists of leaving the SDA line high during the ninth clock pulse after each 8-bit data byte. After issuing a nonacknowledge bit, the AD9543 $\mathrm{I}^{2} \mathrm{C}$ state machine goes into an idle state.

## Data Transfer Process

The master initiates data transfer by asserting a start condition, which indicates that a data stream follows. All $\mathrm{I}^{2} \mathrm{C}$ slave devices connected to the serial bus respond to the start condition.
The master then sends an 8-bit address byte over the SDA line, consisting of a 7-bit slave address (MSB first) plus a R/W bit. This bit determines the direction of the data transfer, that is, whether data is written to or read from the slave device (Logic 0 indicates write, and Logic 1 indicates read).
The peripheral whose address corresponds to the transmitted address responds by sending an acknowledge bit. All other devices on the bus remain idle while the selected device waits for data to be read from or written to it. If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is Logic 0 , the master (transmitter) writes to the slave device (receiver). If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is Logic 1, the master (receiver) reads from the slave device (transmitter). The format for these commands appears in the Data Transfer Format section.
Data is then sent over the serial bus in the format of nine clock pulses, one data byte (eight bits) from either master (write mode) or slave (read mode), followed by an acknowledge bit from the receiving device. The protocol allows a data transfer to consist of any number of bytes (that is, the payload size is unrestricted). In write mode, the first two data bytes immediately after the slave address byte are the internal memory (control registers) address bytes (the higher address byte first). This addressing scheme gives a memory address of up to $2^{16}-1=65,535$. The data bytes after these two memory address bytes are register data written to or read from the control registers. In read mode, the data bytes following the slave address byte consist of register data written to or read from the control registers.

When all the data bytes are read or written, stop conditions are established. In write mode, the master device (transmitter) asserts a stop condition to end data transfer during the clock pulse following the acknowledge bit for the last data byte from the slave device (receiver). In read mode, the master device (receiver) receives the last data byte from the slave device (transmitter) but does not pull SDA low during the ninth clock pulse (a nonacknowledge bit). By receiving the nonacknowledge bit, the slave device knows that the data transfer is finished and enters
idle mode. The master device then takes the data line low during the low period before the $10^{\text {th }}$ clock pulse, and high during the $10^{\text {th }}$ clock pulse to assert a stop condition.
A start condition can be used instead of a stop condition. Furthermore, a start or stop condition can occur at any time, and partially transferred bytes are discarded.


Figure 61. Start and Stop Conditions


Figure 62. Acknowledge Bit


Figure 63. Data Transfer Process (Master Write Mode, 2-Byte Transfer)


Figure 64. Data Transfer Process (Master Read Mode, 2-Byte Transfer), First Acknowledge From Slave

## Data Transfer Format

The write byte format is used to write a register address to the RAM starting from the specified RAM address (see Table 39). The send byte format is used to set up the register address for
subsequent reads (see Table 40). The receive byte format is used to read the data byte(s) from RAM starting from the current address (see Table 41). The read byte format is the combined format of the send byte and the receive byte (see Table 42).

Table 39. Write Byte Format

| S | Slave <br> address | $\overline{\text { W }}$ | A | RAM address high byte | A | RAM address low byte | A | RAM <br> Data 0 | A | RAM <br> Data 1 | A | RAM <br> Data 2 | A |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | P | P |
| :--- |

Table 40. Send Byte Format

| S | Slave address | $\overline{\text { W }}$ | A | RAM address high byte | A | RAM address low byte | A | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 41. Receive Byte Format

| S | Slave address | R | A | RAM Data 0 | A | RAM Data 1 | A | RAM Data 2 | $\overline{\text { A }}$ | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 42. Read Byte Format

| S | Slave address | $\bar{W}$ | A | RAM address high byte | A | RAM address low byte | A | Sr | Slave address | R | A | RAM Data 0 | A | RAM Data 1 | A | RAM Data 2 | $\overline{\mathrm{A}}$ | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## $I^{2} C$ Serial Port Timing



Figure $65 . I^{2} C$ Serial Port Timing
Table 43. I ${ }^{2} \mathrm{C}$ Timing Definitions

| Parameter | Description |
| :---: | :---: |
| fscl | Serial clock |
| $\mathrm{t}_{\text {BUF }}$ | Bus free time between stop and start conditions |
| $\mathrm{t}_{\text {HD } ; ~ S T A ~}^{\text {I }}$ | Repeated hold time start condition |
| $\mathrm{tsu}_{\text {; STA }}$ | Repeated start condition setup time |
| $\mathrm{tsu}_{\text {; STO }}$ | Stop condition setup time |
| thi; DAT | Data hold time |
| tsu; DAT | Data setup time |
| tıow | SCL clock low period |
| $\mathrm{t}_{\text {HIGH }}$ | SCL clock high period |
| $t_{R}$ | Minimum/maximum receive SCL and SDA rise time |
| $t_{\text {F }}$ | Minimum/maximum receive SCL and SDA fall time |
| $\mathrm{t}_{\text {SP }}$ | Pulse width of voltage spikes that must be suppressed by the input filter |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WKKD-4.
Figure 66. 48-Lead Lead Frame Chip Scale Package [LFCSP]
$7 \mathrm{~mm} \times 7 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-48-13)
Dimensions shown in millimeters

| ORDERING GUIDE | Package Description | Package Option |  |
| :--- | :--- | :--- | :--- |
| Model $^{1}$ | Temperature Range | Prach |  |
| AD9543BCPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48-Lead Lead Frame Chip Scale Package [LFCSP) | CP-48-13 |
| AD9543BCPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48-Lead Lead Frame Chip Scale Package [LFCSP] | CP-48-13 |
| AD9543/PCBZ | Evaluation Board |  |  |

[^1]
## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

Офис по работе с юридическими лицами:
105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»
Телефон: +7 495 668-12-70 (многоканальный)
Факс: +7 495 668-12-70 (доб.304)
E-mail: info@moschip.ru
Skype отдела продаж:
moschip.ru
moschip.ru_6
moschip.ru_4
moschip.ru_9


[^0]:    ${ }^{1} \mathrm{X}$ means don't care.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

