## *General Description*

The MAX260/MAX261/MAX262 CMOS dual secondorder universal switched-capacitor active filters allow microprocessor control of precise filter functions. No external components are required for a variety of bandpass, lowpass, highpass, notch, and allpass configurations. Each device contains two second-order filter sections that place center frequency, Q, and filter operating mode under programmed control.

An input clock, along with a 6-bit  $f_0$  program input, determine the filter's center or corner frequency without affecting other filter parameters. The filter Q is also programmed independently. Separate clock inputs for each filter section operate with either a crystal, RC network, or external clock generator.

The MAX260 has offset and DC specifications superior to the MAX261 and MAX262 and a center frequency (f0) range of 7.5kHz. The MAX261 handles center frequencies to 57kHz, while the MAX262 extends the center frequency range to 140kHz by employing lower clock-to-f0 ratios. All devices are available in 24-pin DIP and small outline packages in commercial, extended, and military temperature ranges.

### *Applications*

µP-Tuned Filters Anti-Aliasing Filters Digital Signal Processing Adaptive Filters Signal Analysis Phase-Locked Loops



## *Functional Diagram*

### *Features*

- ♦ **Filter Design Software Available**
- ♦ **Microprocessor Interface**
- ♦ **64-Step Center Frequency Control**
- ♦ **128-Step Q Control**
- ♦ **Independent Q and f0 Programming**
- ♦ **Guaranteed Clock to f0 Ratio-1% (A grade)**
- ♦ **75kHz f0 Range (MAX262)**
- ♦ **Single +5V and ±5V Operation**

### *Ordering Information*



\**All devices—24-pin packages 0.3in-wide packages Ordering Information continued at end of data sheet.*

## *Pin Configurations*



## **MAXIM**

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_** *Maxim Integrated Products* **1**

*For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.*

## **ABSOLUTE MAXIMUM RATINGS**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## **ELECTRICAL CHARACTERISTICS**

(V<sup>+</sup> = +5V, V<sup>-</sup> = -5V, CLK<sub>A</sub> = CLK<sub>B</sub> =  $\pm$ 5V 350kHz for the MAX260 and 1.5MHz for the MAX261/MAX262, f<sub>CLK</sub>/f<sub>0</sub> = 199.49 for MAX260/MAX261 and 139.80 for MAX262, Filter Mode 1, T A = +25°C, unless otherwise noted.)



## **ELECTRICAL CHARACTERISTICS (continued)**

(V<sup>+</sup> = +5V, V<sup>-</sup> = -5V, CLK<sub>A</sub> = CLK<sub>B</sub> =  $\pm$ 5V 350kHz for the MAX260 and 1.5MHz for the MAX261/MAX262, f<sub>CLK</sub>/f<sub>0</sub> = 199.49 for MAX260/MAX261 and 139.80 for MAX262, Filter Mode 1, T A = +25 °C, unless otherwise noted.)



### **ELECTRICAL CHARACTERISTICS (for V± = ±2.5V ±5%)**

(V<sup>+</sup> = +2.37V, V<sup>-</sup> = -2.37V, CLK<sub>A</sub> = CLK<sub>B</sub> = ±2.5V 250kHz for the MAX260 and 1MHz for the MAX261/MAX262, f<sub>CLK</sub>/f<sub>0</sub> = 199.49 for MAX260/MAX261 and 139.80 for MAX262, Filter Mode 1, T A = +25 °C, unless otherwise noted.)



**Note 1:** f<sub>CLK</sub>/f<sub>0</sub> accuracy is tested at 199.49 on the MAX260/MAX261, and at 139.8 on the MAX262.

**Note 2:** Q accuracy tested at  $Q = 8$ , 32, and 64. Q of 32 and 64 tested at 1/2 stated clock frequency.

**Note 3:** The offset voltage is specified for the entire filter. Offset is virtually independent of Q and f<sub>CLK</sub>/f<sub>0</sub> ratio setting. The test clock frequency for mode 3 is 175kHz for the MAX260 and 750kHz for the MAX261/MAX262.

**Note 4:** Output noise is measured with an RC output smoothing filter at 4 x f<sub>0</sub> to remove clock feedthrough.

**Note 5:** TTL logic levels are: HIGH = 2.4V, LOW = 0.8V. CMOS logic levels are: HIGH = 5V, LOW = 0V. Power supply current is typically 4mA higher with TTL logic and clock input levels.

**Note 6:** On the MAX260 only, the HP output signal swing is typically 0.75V less than the LP or BP outputs.

**Note 7:** At ±2.5V supplies, the f<sub>0</sub> range and maximum clock frequency are typically 75% of values listed in Table 1.

**Note 8:** f<sub>CLK</sub>/f<sub>0</sub> and Q accuracy are a function of the accuracy of internal capacitor ratios. No increase in error is expected at ±2.5V as compared to ±5V; however, these parameters are only tested to the extent indicated by the MIN or MAX limits.

### **INTERFACE SPECIFICATIONS (Note 9)**

 $(V^+= +5V, V^+= -5V, T_A = +25^{\circ}C,$  unless otherwise noted.)



**Note 9:** Interface timing specifications are guaranteed by design and are not subject to test.

## *Pin Description*







## *Typical Operating Characteristics*

**IDD VS. CLOCK FREQUENCY**<br>CLOCK (2.4V, 0.8V)<br>CONTROL PINS (5V, 0V)<br>25 °C<br>CLOCK (5V, -5V)<br>D.5 1.5 2.5 3.5 MAX260/61/62 toc03 CLOCK FREQUENCY (MHz) CLOCK (2.4V, 0.8V) CLOCK (5V, 0V) CONTROL PINS (5V, 0V) CLOCK (5V, -5V) **OUTPUT SIGNAL SWING**

**vs. CLOCK FREQUENCY**



**Wideband RMS Noise** (db ref. to 2.47VRMS, 7VP-P ) **±5V Supplies**

0.5 1.5 1.0 2.0 2.5 3.0 3.5

CLOCK FREQUENCY (MHz)



CLOCK FREQUENCY (MHz)

**Note 1:** f<sub>CLK</sub> = 1MHz for MAX261/MAX262, f<sub>CLK</sub> = 350kHz for MAX260

**Note 2:** f<sub>CLK</sub>/f<sub>0</sub> ratio programmed at N = 63 (see Table 2)

**Note 3:** Clock feedthrough is removed with an RC lowpass ar 4f<sub>0</sub>, ie., R = 3.9kΩ,  $C = 2000pF$  for MAX261.

#### **Noise Spectral Distribution**

(MAX261, fCLK = 1MHz, dB ref. to 2.47VRMS , 7VP-P )





*Figure 1. Filter Block Diagram (One Second-Order Section)*

### *Introduction*

Each MAX260/MAX261/MAX262 contains two secondorder switched-capacitor active filters. Figure 1 shows the filter's state variable topology, employed with two cascaded integrators and one summing amplifier. The MAX261 and MAX262 also contain an uncommitted amplifier. On-chip switches and capacitors provide feedback to-control each filter section's f 0 and Q. Internal capacitor ratios are primarily responsible for the accuracy of these parameters. Although these switched-capacitor networks (SCN) are in fact sampled systems, their behavior very closely matches that of continuous filters, such as RC active filters. The ratio of the clock frequency to the filter center frequency (fCLK/f 0) is kept large so that ideal second-order statevariable response is maintained.

The MAX262 uses a lower range of sampling (f $_{\mathsf{CLK}}$ /f $_{\mathsf{0}}$ ) ratios than the MAX260 or MAX261 to allow higher operating f 0 frequencies and signal bandwidths. These reduced sample rates result in somewhat more deviation from ideal continuous filter parameters than with the MAX260/MAX261. However, these differences can be compensated using Figure 20 (see *Application Hints*) or Maxim's filter design software.

The MAX260 employs auto-zero circuitry not included in the MAX261 or MAX262. This provides improved DC characteristics, and improved low-frequency perform-

ance at the expense of high-end f 0 and signal bandwidth. The N/HP/AP outputs of the MAX260 are internally sample-and-held as a result of its auto-zero operation. Signal swing at this output is somewhat reduced as a result (MAX260 only). See Table 1 for bandwidth comparisons of the three filters.

Maxim also provides design programs that aid in converting filter response specifications into the  $f_0$  and  $Q$ program codes used by the MAX260 series devices. This software also precompensates f 0 and Q when low sample rates are used.

It is important to note that, in all MAX260 series filters, the filter's internal sample rate is one half the input clock rate (CLK A or CLK B) due to an internal division by two. All clock-related data, tables, and other discussions in this data sheet refer to the frequency at the CLK A or CLK B input, i.e., twice the internal sample rate, unless specifically stated otherwise.

### *Quick Look Design Procedure*

The MAX260, MAX261, and MAX262, with Maxim's filter design software, greatly simplify the design procedures for many active filters. Most designs can be realized using a three-step process described in this section. If the design software is not used, or if the filter complexity is beyond the scope of this section, refer to the remainder of this data sheet for more detailed applications and design information.





*Step 1—Filter Design*

Start with the program "PZ " to determine what type of filter is needed. This helps determine the type (Butterworth, Chebyshev, etc.) and the number of poles for the optimum choice. The program also plots the fre-

quency response and calculates the pole/zero (f 0) and Q values for each second-order section. Each MAX260/MAX261/MAX262 contains two second-order sections, and devices can be cascaded for higher order filters.

$$
1011 \times 100
$$

#### *Step 2—Generate Programming Coefficients*

Starting with the f 0 and Q values obtained in Step 1, use the program "MPP " to generate the digital coefficients that program each second-order section's f 0 and Q. The program displays values for "N" (" $N =$  for f $_0$ " and " $N =$ \_ for Q "). N is the decimal equivalent of the binary code that sets the filter section 's f 0 or Q. These are the same " N "s that are listed in Tables 2 and 3.

An input clock frequency and filter mode must also be selected in this step; however, if a specific-clock rate is not selected, "GEN " picks one. With regard to mode selection, mode 1 is the most convenient choice for most bandpass and lowpass filters. Exceptions are elliptic bandpass and lowpass filters, which require mode 3. Highpass filters also use mode 3, while allpass filters use mode 4. For further information regarding these filter modes, see the *Filter Operating Modes* section.

#### *Step 3—Loading the Filter*

When the N values for the f 0 and Q of each secondorder filter section are determined, the filter can then be programmed and operated. What follows is a convenient method of programming the filter and evaluating a design if a PC is available.

A short BASIC program loads data into the MAX260/ MAX261/MAX262 through the PC's parallel printer port. The program asks for the filter mode, as well as the N values for the f 0 and Q of each section. These coefficients are then loaded into the filter in the form of ASCII characters. This program can be used with or without Maxim's other filter design software. The program and the appropriate hardware connections for a Centronicstype printer port are shown in Figure 2.

### *Filter Design Software*

Maxim provides software programs to help speed the transition from frequency response design requirements to working hardware. A series of programs are available, including:

**Program PZ.** Given the requirements, such as center frequency, Q, passband ripple, and stopband attenuation, PZ calculates the pole frequencies, Q's, zeros, and the number of stages needed.

**Program MPP.** For programmed filters, MPP computes the input codes to use and describes the expected performance of the design.

**Program FR.** When a design of one or more stages is completed, FR checks the final cascaded assembly. The output frequency response can be compared with that expected from PZ.

**Program PR.BAS** Allows a MAX260/MAX261/MAX262 to be programmed through a personal computer. The mode, f 0, and Q of each section are typed in, and the proper codes are sent to the filter through the computer's parallel printer port. This program is also provided in Figure 2.

Other design programs are also included for use with other Maxim filter products.

### *Other Filter Products*

Maxim has developed a number of other filter products in addition to the MAX260, MAX261, and MAX262.

**PIN-PROGRAMMABLE ACTIVE FILTERS** —A dual second-order universal filter that needs no external components. A microprocessor interface is not required.

**MAX263** 0.4Hz to 30kHz f<sub>0</sub> range

**MAX264** 1Hz to 75kHz f<sub>0</sub> range

**RESISTOR AND PIN-PROGRAMMABLE FILTERS** — A dual second-order universal filter where f 0 adjustment beyond pin-programmable resolution employs external resistors.

- **MAX265** 0.4Hz to 30kHz f<sub>0</sub> range. Includes two uncommitted op amps.
- **MAX266** 1Hz to 75kHz f 0 range. Includes two uncommitted op amps.
- **MF10** Industry Standard, Resistor Programmed Only

**PIN-PROGRAMMABLE BANDPASS FILTERS** — A dual second-order bandpass that needs no external components. A microprocessor interface is not required.

**MAX267** 0.4Hz to 30kHz f<sub>0</sub> range

**MAX268** 1Hz to 75kHz f<sub>0</sub> range

**PROGRAMMABLE ANTI-ALIAS FILTER—A program**mable dual second-order continuous (not switched) lowpass filter. No clock noise is generated. Designed for use as an anti-alias filter in front of, or as a smoothing filter following, any sampled filter or system.

**MAX270** 1kHz to 25kHz Cutoff Frequency Range

**5th-ORDER LOW PASS FILTER** —Features zero offset and drift errors for designs requiring high DC accuracy.

**MAX280, LT1062** 0.1Hz to 20kHz Cutoff Frequency Range



**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ 9**



### **Table 1. Typical Clock and Center Frequency Limits**





*Figure 3. MAX260/MAX261/MAX262 Block Diagram*

## **Table 2. fCLK/f 0 Program Selection Table**







### **Table 2. fCLK/f 0 Program Selection Table (continued)**

**Note 1:** For the MAX260/MAX261, f<sub>CLK</sub>/f<sub>0</sub> = (64 + N)π / 2 in modes 1, 3, and 4, where N varies from 0 to 63.

**Note 2:** For the MAX262, f<sub>CLK</sub>/f<sub>0</sub> = (26 s N)π / 2 in modes 1, 3, and 4, where N varies 0 to 63.

**Note 3:** In mode 2, all f<sub>CLK</sub>/f<sub>0</sub> ratios are divided by √2. The functions are then:

MAX260/MAX261 fclk/fo = 1.11072 (64 + N), MAX262 fclk/fo = 1.11072 (26 + N)

### *Detailed Description*

#### *f0 and Q Programming*

Figure 3 shows a block diagram of the MAX260. Each second-order filter section has its own clock input and independent f 0 and Q control. The actual center frequency is a function of the filter's clock rate, 6-bit f0 control word (see Table 2), and operating mode. The Q of each section is also set by a separate programmed input (see Table 3). This way, each half of a MAX260/ MAX261/MAX262 is tuned independently so that complex filter polynomials can be realized. Equations that convert program code numbers to fCLK/f 0 and Q values are listed in the notes beneath Tables 2 and 3.

#### *Oscillator and Clock Inputs*

The clock circuitry of the MAX260/MAX261/MAX262 can operate with a crystal, resistor-capacitor (RC) network, or an external clock generator as shown in Figure 4. If an RC oscillator is used, the clock rate, f<sub>CLK</sub>, nominally equals 0.45/RC.

The duty cycle of the clock at CLK A and CLK B is unimportant because the input is internally divided by 2 to generate the sampling clock for each filter section. It is important to note that this internal division also halves the sample rate when considering aliasing and other sampled system phenomenon.

#### *Microprocessor Interface*

f 0, Q, and mode-selection data are stored in internal program memory. The memory contents are updated by writing to addresses selected by A0 –A3. D0, and D1 are the data inputs. A map of the memory locations is shown in Table 4. Data is stored in the selected address on the rising edge of  $\overline{WR}$ . Address and data inputs are TTL and CMOS compatible when the filter is powered from ±5V. With other power supply voltages, CMOS logic levels should be used. Interface timing is shown in Figure 5. **Note:** Clock inputs CLK A and CLK B have no relation to the digital interface. They control the switched-capacitor filter sample rate only.

Some noise may be generated on the filter outputs by transitions at the logic inputs. If this is objectionable,





## **Table 3. Q Program Selection Table**



**Note 4:** \* Writing all 0s into Q0A–Q6A on Filter A activates a low-power shutdown mode. BOTH filter sections are deactivated. Therefore, this Q value is only achievable in filter B.

## **Table 3. Q Program Selection Table (continued)**





**Notes** 5) In modes 1, 3, and 4: Q = 64 / (128 - N)

6) In mode 2, the listed Q values are those of mode 1 multiplied by  $\sqrt{2}$ . Then Q = 90.51 / (128 - N)



*Figure 4. Clock Input Connections*

the digital lines should be buffered from the device by logic gates as shown in Figure 6.

#### *Shutdown Mode*

The MAX260/MAX261/MAX262 enters a shutdown/ standby mode when all zeroes are written to the Q addresses of filter A (Q0 A –Q6 A). When shut down, power consumption with ±5V supplies typically drops to 10mW. When reactivating the filter after shutdown, allow 2ms to return to full operation.

### *Filter Operating Modes*

There are several ways in which the summing amplifier and integrators in each MAX260/MAX261/MAX262 filter section can be configured. The four most versatile interconnections (modes) are selected by writing to

## **Table 4. Program Address Locations**



*Note: Writing 0 into Q0A–Q6A (address locations 4–7) on filter A activates shutdown mode. BOTH filter sections deactivate.*



*Figure 5. Interface Timing*

inputs M0 and M1 (see Tables 4 and 5). These modes use no external components. A fifth mode, 3A, makes use of an additional op amp (included in the MAX261 and MAX262) and external resistors, but uses the same internal configuration and is selected with the same programming code, as mode 3.





*Figure 6. Buffering/Latching Logic Inputs*

Figures 7 through 11 show symbolic representations of the MAX260 filter modes. Only one second-order section is shown in each case. The A and B sections of one MAX260/MAX261/MAX262 can be programmed for



*Figure 7. Filter Mode 1: Second-Order Bandpass, Lowpass, and Notch*

different modes if desired. The f 0, f N (notch), Q, and various output gains in each case are shown in Table 5.

#### *Filter Mode Selection*

**MODE 1** (Figure 7) is useful when implementing allpole lowpass and bandpass filters such as Butterworth, Chebyshev, Basset, etc. It can also be used for notch filters, but only second-order notches because the relative pole and zero locations are fixed. Higher order notch filters require more latitude in f 0 and 1 N, which is why they are more easily implemented with mode 3A.

### **Table 5. Filter Modes for Second-Order Functions**



**Notes:** f 0 = Center Frequency f N = Notch Frequency

HOLP = Lowpass Gain at DC

 $H_{OBP}$  = Bandpass Gain at f<sub>0</sub>

HOHP = Highpass Gain as f approaches fCLK/4

HON1 = Notch Gain as f approaches DC

HON2 = Notch Gain as f approaches fCLK/4

HOAP = Allpass Gain



*Figure 8. Filter Mode 2: Second-Order Bandpass, Lowpass, and Notch*



*Figure 9. Filter Mode 3: Second-Order Bandpass, Lowpass, and Highpass*

Mode 1, along with mode 4, supports the highest clock frequencies (see Table 1) because the input summing amplifier is outside the filter 's resonant loop (Figure 7). The gain of the lowpass and notch outputs is 1, while the bandpass gain at the center frequency is Q. For bandpass gains other than Q, the filter input or output can be scaled by a resistive divider or op amp.

**MODE 2** (Figure 8) is used for all-pole lowpass and bandpass filters. Key advantages compared to mode 1 are higher available Qs (see Table 3) and lower output noise. Mode 2's available f<sub>CLK</sub>/f<sub>0</sub> ratios are √2 less than with mode 1 (see Table 2), so a wider overall range of f0s can be selected from a single clock when both modes are used together. This is demonstrated in the Wide Passband Chebyshev Bandpass design example.



*Figure 10. Filter Mode 3a: Second-Order Bandpass, Lowpass, Highpass, and Notch. For elliptic LP, BP, HP, and Notch, the N output is used.*

**MODE 3** (Figure 9) is the only mode that produces high-pass filters. The maximum clock frequency is somewhat less than with mode 1 (see Table 1).

**MODE 3A** (Figure 10) uses a separate op amp to sum the highpass and lowpass outputs of mode 3, creating a separate notch output. This output allows the notch to be set independently of f 0 by adjusting the op amp ' s feedback resistor ratio (R H, R L). R H, R L, and R G are external resistors. Because the notch can be independently set, mode 3A is also useful when designing pole-zero filters such as elliptics.

**MODE 4** (Figure 11) is the only mode that provides an allpass output. This is useful when implementing group delay equalization. In addition to this, mode 4 can also be used in all pole lowpass and bandpass filters. Along with mode 1, it is the fastest operating mode for the filter, although the gains are different than in mode 1. When the allpass function is used, note that some amplitude peaking occurs (approximately 0.3dB when  $Q = 8$ ) at f $_0$ . Also note that f $_0$  and  $Q$  sampling errors are highest in mode 4 (see Figure 20).





*Figure 11. Filter Mode 4: Second-Order Bandpass, Lowpass, and Allpass*

### *Description of Filter Functions*

#### **BANDPASS** (Figure 12)

For all pole bandpass and lowpass filters (Butterworth, Bessel, Chebyshev) use mode 1 if possible. If appropriate f<sub>CLK</sub>/f<sub>0</sub> or Q values are not available in mode 1, mode 2 provides a selection that is closer to the required values. Mode 1, however, has the highest bandwidth (see Table 1). For pole-zero filters, such as elliptics, see mode 3A.

$$
G(s) = H_{OBP} \frac{s(\omega_0 / Q)}{s^2 + s(\omega_0 / Q) + \omega_0 2}
$$

H $_{\rm OBP}$  = Bandpass output gain at  $\omega$  =  $\omega_{\rm O}$ 

- $f_0 = \omega_0 / 2\pi$  = The center frequency of the complex pole pair. Input-output phase shift is -180° at fo.
- $Q =$  The quality factor of the complex pole pair. Also the ratio of  $f_0$  to -3dB bandwidth of the second-order bandpass response.

**LOWPASS** See bandpass text. (Figure 13)

$$
G(s) = H_{OLP} \frac{\omega_0 2}{s^2 + s(\omega_0 / Q) + \omega_0 2}
$$

HOLP = Lowpass output gain at DC

 $f_0 = \omega_0 / 2π$ 

#### **HIGHPASS** (Figure 14)

Mode 3 is the only mode with a highpass output. It works for all pole filter types such as Butterworth, Bessel and Chebyshev. Use mode 3A for filters employing both poles and zeros, such as elliptics.



$$
G(s) = H_{\text{OHP}} \frac{s^2}{s^2 + s(\omega_0 / Q) + \omega_0 2}
$$

 $H$ OHP = Highpass output gain as f approaches f $C$ LK/4 f<sub>0</sub> =  $\omega_0$  /  $2\pi$ 

**NOTCH** (Figure 15)

Mode 3A is recommended for multi-pole notch filters. In second-order filters, mode 1 can also be used. The advantages of mode 1 are higher bandwidth, compared to mode 3 (higher  $f_N$  can be implemented), and no need for external components as required in mode

3A.  
\n
$$
G(s) = H_{ON2} \frac{s^2 + \omega_n 2}{s^2 + s(\omega_o / Q) + \omega_o 2}
$$
\n
$$
H_{ON2} = \text{Note that } \omega_0 = \omega_0 2
$$
\n
$$
H_{ON2} = \omega_0 2
$$

HON1 = Notch output gain as f approaches DC

$$
f_n = \omega_n / 2\pi
$$

#### **ALLPASS**

Mode 4 is the only configuration in which an allpass function can be realized.



*Figure 13. Second-Order Lowpass Characteristics*

$$
G(s) = H_{OAP} \frac{s^{2} - s(\omega_{0} / Q) + \omega_{0} 2}{s^{2} + s(\omega_{0} / Q) + \omega_{0} 2}
$$

 $H_{OAP}$  = Allpass output gain for DC <  $f$  <  $f_{CLK}$  / 4  $f_0 = \omega_0 / 2\pi$ 

### *Filter Design Procedure*

The procedure for most filter designs is to first convert the required frequency response specifications to f 0 s and Qs for the appropriate number of second-order sections that implement the filter. This can be done by using design equations or tables in available literature, or can be conveniently calculated using Maxim's filter design software. Once the f 0s and Qs have been found, the next step is to turn them into the digital program coefficients required by the MAX260/MAX261/ MAX262. An operating mode and clock frequency (or clock/center frequency ratio) must also be selected.

Next, if the sample rate ( $f_{CLK}/2$ ) is low enough to cause significant errors, the selected f 0s and Qs should be corrected to account for sampling effects by using Figure 20 or Maxim's design software. In most cases, the sampling errors are small enough to require no correction, i.e., less than 1%. In any case, with or without correction, the required f 0s and Qs can then be selected from Tables 2 and 3. Maxim's filter design software



*Figure 14. Second-Order Highpass Characteristics*





### **Table 6. Cascading Identical Bandpass Filter Sections**

| <b>TOTAL SECTIONS</b> | <b>TOTAL B.W.</b> | <b>TOTAL Q</b> |
|-----------------------|-------------------|----------------|
|                       | 1.000 B           | 1.00 Q         |
|                       | 0.644 B           | 1.55 Q         |
|                       | 0.510B            | 1.96Q          |
|                       | 0.435 B           | 2.30Q          |
|                       | 0.386B            | 2.60Q          |

**Note:**  $B =$  individual stage bandwidth,  $Q =$  individual stage Q.



can also perform this last step. The desired f 0s and Qs are stated, and the appropriate digital coefficients are supplied.

#### *Cascading Filters*

In some designs, such as very narrow band filters, several second-order sections with identical center frequency can be cascaded. The total Q of the resultant filter is:

$$
\text{Total Q}_T = \frac{Q}{\sqrt{\left(2^{1/N} - 1\right)}}
$$

Q is the Q of each individual filter section, and N is the number of sections. In Table 6, the total Q and bandwidth are listed for up to five identical second-order sections. B is the bandwidth of each section.

In high-order bandpass filters, stages with different f 0 s and Qs are also often cascaded. When this happens, the overall filter gain at the bandpass center frequency is not simply the product of the individual gains because f 0, the frequency where each sections gain is specified, is different for each second-order section. The gain of each section at the cascaded filter's center frequency must be determined to obtain the total gain.

For all-pole filters the gain, H(f 0), as each second-order section's f 0 is divided by an adjustment factor, G, to obtain that section's gain, H(f<sub>0BP</sub>), at the overall center frequency:

H1(f0BP) = H(f01) / G 1 = Section 1 's Gain at f0BP

$$
G_1 = \frac{Q_1 \left[ (F_1^2 - 1)^2 + (F_1 / Q_1)^2 \right]^{1/2}}{F_1}
$$

where F 1 = f01 / fOBP

G 1, Q 1, and f01 are the gain adjustment factor, Q, and f 0 for the first of the cascaded second-order sections. The gain of the other sections  $(2, 3, \text{ etc.})$  at f<sub>OBP</sub> is determined the same way. The overall gain is:

H(f<sub>0Bp</sub>) = H<sub>1</sub>(f<sub>0BP</sub>) x H<sub>2</sub>(f<sub>0BP</sub>) x etc.

For cascaded filters with zeros (f Z) such as elliptics, the gain adjustment factor for each stage is:

$$
G_1 = \frac{Q_1[F_{Z1}^2 - F_1^2][(F_1^2 - 1)^2 + (F_1 / Q_1)^2]^{1/2}}{F_1^2(F_{Z1}^2 - 1)}
$$

where  $F_{1Z}$  = f<sub>z1</sub> / f<sub>0BP</sub>, and  $F_1$  is the same as above.

### *Application Hints*

#### *Power Supplies*

The MAX260/MAX261/MAX262 can be operated with a variety of power supply configurations, including +5V to +12V single supply or  $\pm 2.5V$  to  $\pm 5V$  dual supplies. When a single supply is used, V<sup>-</sup> is connected to system ground and the filter's GND pin should be biased at V +/2. The input signal is then either capacitively coupled to the filter input or biased to V+/2. Figure 16 shows circuit connections for single-supply operation.

When power supplies other than ±5V are used, CMOS input logic levels (HIGH =  $V^+$ , LOW = GND or  $V^-$ ) are required for WR, D0, D1, A0 –A3, OLK A, and CLK B . With ±5V supplies, either TTL or CMOS levels can be used. Note, however, that power consumption at  $\pm 5V$  is reduced if CLK A and CLK B are driven with ±5V, rather than TTL or 0 to 5V levels. Operation with  $+5V$  or  $\pm 2.5V$ power lowers power consumption, but also reduces bandwidth by approximately 25% compared to +12V or ±5V supplies.

Best performance is achieved if V<sup>+</sup> and V<sup>-</sup> are bypassed to ground with 4.7µF electrolytic (Tantalum is preferred.) and 0.1µF ceramic capacitors. These should be located as close to the supply pins as possible. The lead length of the bypass capacitors should be shortest at the V+ and V - pins. When using a single supply, V + and GND should be bypassed to V - as shown in Figure 16.

#### *Output Swing and Clipping*

MAX260/MAX261/MAX262 outputs are designed to drive 10k Ω loads. For the MAX261 and MAX262, all filter outputs swing to within 0.15V of each supply rail with a 10k $\Omega$  load. In the MAX260 only, an internal sample-hold circuit reduces voltage swing at the N/HP/AP output compared to LP and BR. N/HP/AP, therefore, swings to within 1V (10k $\Omega$  load) of either rail on the MAX260.

To ensure that the outputs are not driven beyond their maximum range (output clipping), the peak amplitude response, individual section gains (HOBP, HOLP , HOHP), input signal level, and filter offset voltages must be carefully considered. It is especially important to check unused outputs for clipping (i.e., the lowpass output in a bandpass hookup), because overload at any filter stage severely distorts the overall response. The maximum signal swing with  $±4.75V$  supplies and a 1.0V filter offset is approximately ±3.5V.

For example, lets assume a fourth-order lowpass filter is being implemented with a Q of 2 using mode 1. With a single 5V supply (i.e.,  $\pm 2.5V$  with respect to chip GND) the maximum output signal is  $\pm 2V$  (w.r.t. GND). Since in



*Figure 16. Power Supply and Input Connections for Single Supply Operation*

mode 1 the maximum signal is 0 times the input signal, the input should not exceed  $\pm$ (2/Q)V, or  $\pm$ 1V in this case.

#### *Clock Feedthrough and Noise*

Typical wideband noise for MAX260 series devices is 0.5mVP-P from DC to 100kHz. The noise is virtually independent of clock frequency. In multistage filters, the section with the highest Q should be placed first for lower output noise.

The output waveform of the MAX260 series and other switched capacitor filters appears as a sampled signal with stepping or "staircasing " of the output waveform occurring at the internal sample rate ( $f_{CLK}/2$ ). This stepping, if objectionable, can be removed by adding a single-pole AC filter. With no input signal, clock-related feedthrough is approximately 8mVP-P. This can also be attenuated with an RC-smoothing filter as shown with the MAX261 in Figure 17.

Some noise also can be generated at the filter outputs by transitions at the logic inputs. If this is objectionable, the digital lines should be buffered from the device by logic gates as shown in Figure 6.

#### *Input Impedance*

The input to each filter is the switched capacitor circuit shown in Figure 18. In the MAX260, the input capacitor charges to the input voltage VIN during the first half clock cycle. During the second half-cycle, its charge is transferred to the feedback capacitor. The resultant input impedance can be approximated by:

$$
R_{IN} = 1 / (C_{INfCLK} / 2) = 2 / (C_{INfCLK}).
$$

CIN is around 12pF, hence, for a clock frequency of 500kHz,  $R_{IN}$  = 333k $\Omega$ . The input also has about 5pF of fixed capacitance to ground.

The MAX261/MAX262 input structure is shown in Figure 19. Here  $C_A = 12pF$  and  $C_B = 0.016pF$  and only  $C_B$  is switched, so the input resistance is 750 times larger compared to the MAX260 (R<sub>IN</sub> = 250MΩ). The MAX261/MAX262 have a fixed capacitance of approximately 5pF to ground.

#### *f0 and Q at Low Sample Rates*

When low f<sub>CLK</sub>/f<sub>0</sub> ratios and low Q settings are selected, deviation from ideal continuous filter response can be noticeable in some designs. This is due to interaction between  $Q$  and fo at low f $CLK/f<sub>0</sub>$  ratios and  $Qs$ . The data in Figure 20 quantifies these differences. Since the



errors are predictable, the graphs can be used to correct the selected fo and  $Q$  so that the actual realized parameters are on target. These predicted errors are not unique to MAX260 series devices and, in fact, occur with all types of sampled filters. Consequently, these corrections can be applied to other switched capacitor filters. In the majority of cases, the errors are not significant, i.e., less than 1%, and correction is not needed. However, the MAX262 does employ a lower range of fCLK/f 0 ratios than the MAX260 or MAX261 and is more prone to sampling errors, as the tables show.

Maxim's filter design software applies the previous corrections automatically as a function of desired  $f_{\text{Cl}} K/f_0$ , and Q. Therefore, Figure 20 should not be used when Maxim's software determines f 0 and Q. This results in overcompensation of the sampling errors since the correction factors are then counted twice.

The data plotted in Figure 20 applies for modes 1 and 3. When using Figure 20 for mode 4, the f 0 error obtained from the graph should be multiplied by 1.5 and the Q error should be multiplied by 3.0. In mode 2, the value of f $C$ LK/f $_0$  should be multiplied\_by  $\sqrt{2}$  and the programmed Q should be divided by √2 before using the graphs.

As with all sampled systems, frequency components of the input signal above one half the sampling rate are aliased. In particular, input signal components near the sampling rate generate difference frequencies that often fall within the passband of the filter. Such aliased signals, when they appear at the output, are indistinguishable from real input information. For example, the aliased output signal generated when a 99kHz waveform is applied to a filter sampling at 100kHz ( $fCLK =$ 200kHz) is 1kHz. This waveform is an attenuated version of the output that would result from a true 1kHz input. Remember that, with the MAX260 series filters, the nyquist rate (one half the sample rate) is in fact  $fCLK/4$ , because  $fCLK$  is internally divided by two.

A simple, passive RC lowpass input filter is usually sufficient to remove input frequencies that can cause aliasing. In many cases, the input signal itself may be band limited and require no special anti-alias filtering. The wideband MAX262 uses lower fCLK/f 0 ratios than the MAX260/MAX261 and, for this reason, is more likely to require input filtering than the MAX260 or MAX281.

#### *Trimming DC Offset*

The DC offset voltage at the LP or notch output can be adjusted with the circuit in Figure 21. This circuit also uses the input op amp to implement a single-pole antialias filter. Note that the total offset is generally less in multistage filters than when only one section is used,



*Figure 17. MAX261 Bandpass Output Clock Noise*



*Figure 18. MAX260 Input Model*



*Figure 19. MAX261/MAX262 Input Model*

since each offset is typical negative and each section inverts. When the HP or BP outputs are used, the offset can be removed with capacitor coupling.

### *Design Examples*

*Fourth-Order Chebyshev Bandpass Filter*

Figure 22 shows both halves of a MAX260 cascaded to form a fourth-order Chebyshev bandpass filter. The desired parameters are:



From the previous parameters, the order (number of poles) and the  $f_0$  and Q of each section can be determined. Such a derivation is beyond the scope of this data sheet; however, there are a number of sources that provide design data for this procedure. These include look-up tables, design texts, and computer programs. Design software is available from Maxim to provide comprehensive solutions for most popular filter configurations. The A and B section parameters for the above filter are:



To implement this filter, both halves operate in mode 1 and use the same clock. See Tables 2 and 3. The programmed parameters are:

 $CLK_A = CLK_B = 150kHz$ 

 $f_{CLK}/f_{OA} = 166.50$  (Mode 1, N = 42), actual  $f_{OA} = 902.4$ Hz  $f_{CLK}/f_{OB}$  = 136.66 (Mode 1, N = 23), actual  $f_{OB}$  = 1099.7Hz

 $QA = QB = 7.11$  (Mode 1, N = 119)

Sampling errors are very small at this f<sub>CLK</sub>/f<sub>0</sub> ratio, so the actual realized Q is very close to 7.05 (see Figure 20 or program MPP in the *Filter Design Software* section). Often the realized Q is not exactly the target value at high Qs because programming resolution lowers as Q increases. This does not affect most filter designs, since three-digit Q accuracy is practically never required, and a Q resolution of 1 is provided up to Qs of 10. The overall filter gain at f 0 is 16.4V/V or 24.3dB (see the *Cascading Filters* section). If another gain is required, amplification or attenuation must be added at the input, output, or between stages.



*Figure 20. Sampling Errors in fCLK/f0 and Q at Low fCLK/f0 and Q Settings*



*Figure 21. Circuit for DC Offset Adjustment*



*MAX260/MAX261/MAX262* MAX260/MAX261/MAX262



*Figure 22. Fourth-Order Chebyshev Bandpass Filter*

In Figure 23, a series of response curves are shown for the previous configuration using a MAX261 with clock frequencies ranging from 750kHz to 4MHz (f 0 from 500Hz to 30kHz). Note that the rightmost curve shows about 2dB of gain peaking compared to the lower frequency curves, indicating the upper limit of usable filter accuracy at this Q (see Table 1).

#### *Wide Passband Chebyshev Bandpass*

In this example (Figure 24), the desired parameters are:





*Figure 23. MAX261 Fourth-Order Chebyshev Bandpass Using Coefficients of Figure 22*

From the previous parameters, we use either lookup tables, design texts, or Maxim's filter design programs to generate the order (number of poles), and the f 0 and Q of each second-order section. The A and B parameters are:



To implement this filter, section A operates in mode 1 and section B uses mode 2 to provide a wider overall range of fCLK/f 0 ratios. This way, one clock frequency can drive both sections A and B. See Tables 2 and 3.

$$
CLK_A = CLK_B = 120kHz
$$

 $fCLK/f_{OA} = 188.49$  (Mode 1, N = 56), actual  $f_{OA} = 636.6$ Hz  $f_{CLK}/f_{OB} = 76.64$  (Mode 2, N = 5), actual  $f_{OB} = 156.5$ Hz  $Q_A$  = 2.000 (Mode 1, N = 96),  $Q_B$  = 2.01 (Mode 2, N = 83)

The overall passband gain at f 0 is 0.64V/V or -3.9dB.

### *High-Frequency Chebyshev Bandpass*

The same Chebyshev response shape shown in Figure 24 is implemented at higher frequencies with a MAX262 in Figure 25. The curves show plots for center frequencies of 15.6kHz, 31.3kHz, and 47kHz. Not only is this faster than the MAX260 implementation, but mode 1 can be used in both halves of the MAX262 for this filter because the range of available f $_{\mathsf{CLK}}$ /f $_0$  ratios is wider with the MAX262 than the MAX260.



*Figure 24. Wide Passband Chebyshev Bandpass Filter*

#### *Fourth-Order Butterworth Lowpass*

Figure 26 shows a fourth-order Butterworth lowpass with a cutoff frequency of 3kHz. Sections A and B of a MAX260 are cascaded. The f 0 and Q parameters for each section are:



Mode 1 and a 400kHz clock are used. Because of low Q values, the sampling errors of Figure 20 begin to look significant in this case. From the graphs, using f<sub>CLK</sub>/f<sub>0</sub> ratio near 133, f 0A is about 4% high, f 0B is 1.5% high, Q A is -1.2% low, and Q B is -0.5% low. If these errors are not a problem, the corrections can be ignored. They are included here for best possible accuracy:



*Figure 25. High-Frequency Chebyshev Bandpass Filter*

 $CLK_A = CLK_B = 400kHz$ 

 $fCLK/f_{OA} = 135.08 (N = 22), f_{OB} = 2961Hz$ (-1.3% correction)

- $fCLK/fOB = 139.80 (N = 25), fOA = 2861Hz$ (-4.6% correction)
- $QA = 1.306$  (N = 79, Q resolution prevents +0.5% correction)

Q B = 0.547 (N = 11 +1.1% correction)

Measured wideband noise for this filter is 123µV RMS. If mode 2 were used, the noise would be 87µV RMS. For lower noise with either mode, the first section should have the highest Q (section A in this example).

*MAX260/MAX261/MAX262* **MAX260/MAX261/MAX262** 

## *Ordering Information (continued)*



\**All devices—24-pin packages 0.3in-wide packages*



*Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.*

**26** *\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600*

© 2002 Maxim Integrated Products Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products.



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9