# Atmel SAM R21E / SAM R21G ### **SMART ARM-Based Wireless Microcontroller** #### **DATASHEET** # **Description** The Atmel® | SMART™ SAM R21 is a series of low-power microcontrollers using the 32-bit ARM® Cortex®-M0+ processor and an integrated ultra-low power 2.4GHz ISM band transceiver. SAM R21 devices are available in 32- and 48-pin packages with up to 256KB Flash, 32KB of SRAM and are operating at a maximum frequency of 48MHz and reach 2.46 Coremark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Atmel Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces. The Atmel SAM R21 devices provide the following features: In-system programmable Flash, optional 512KB serial Flash,12-channel direct memory access (DMA) controller, 12-channel Event System, programmable interrupt controller, up to 28 programmable I/O pins, ultra-low power 2.4GHz ISM band transceiver with a data rate of 250kb/s, 32-bit real-time clock and calendar, three 16-bit Timer/Counters (TC) and three 16-bit Timer/Counters for Control (TCC), where each TC can be configured to perform frequency and waveform generation, accurate program execution timing or input capture with time and frequency measurement of digital signals. The TCs can operate in 8- or 16-bit mode, selected TCs can be cascaded to form a 32-bit TC, and the three Timer/Counters for Control have extended functions optimized for motor, lighting and other control applications. The series provide one full-speed USB 2.0 embedded host and device interface; up to five Serial Communication Modules (SERCOM) that each can be configured to act as an USART, UART, SPI, I2C up 3.4MHz and LIN slave; up to eight channel 350ksps 12-bit ADC with programmable gain and optional oversampling and decimation supporting up to 16-bit resolution, two analog comparators with window mode, Peripheral Touch Controller supporting up to 48 buttons, sliders, wheels and proximity sensing; programmable Watchdog Timer, brown-out detector and power-on reset and two-pin Serial Wire Debug (SWD) program and debug interface. All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption. The SAM R21 devices have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking, which is the module's ability to wake itself up and wake up its own clock, and hence perform predefined tasks without waking up the CPU. The CPU can then be only woken on a need basis, e.g. a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode. The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory. The SAM R21 devices are supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, programmers and evaluation kits. #### **Features** - Processor - ARM Cortex-M0+ CPU running at up to 48MHz - Single-cycle hardware multiplier - Micro Trace Buffer (MTB) - Memories - 768<sup>(1)</sup>/256/128/64KB in-system self-programmable Flash - 32/16/8KB SRAM - System - Power-on reset (POR) and brown-out detection (BOD) - Internal and external clock options with 48MHz Digital Frequency Locked Loop (DFLL48M) and 48MHz to 96MHz Fractional Digital Phase Locked Loop (FDPLL96M) - External Interrupt Controller (EIC) - Up to 15 external interrupts - One non-maskable interrupt - Two-pin Serial Wire Debug (SWD) programming, test and debugging interface - Low Power - Idle and standby sleep modes - SleepWalking peripherals - Peripherals - 12-channel Direct Memory Access Controller (DMAC) - 12-channel Event System - Integrated Ultra Low Power Transceiver for 2.4GHz ISM Band - Supported PSDU Data rates: 250kb/s, 500kb/s, 1000kb/s and 2000kb/s<sup>(2)</sup> - -99dBm RX Sensitivity; TX Output Power up to +4dBm - Hardware Assisted MAC (Auto-Acknowledge, Auto-Retry) - SFD-Detection; Spreading; De-Spreading; Framing; CRC-16 Computation - Antenna Diversity and TX/RX Control - 128 Byte TX/RX Frame Buffer - Integrated 16MHz Crystal Oscillator (external crystal needed) - PLL synthesizer with 5 MHz and 500 kHz channel spacing for 2.4GHz ISM band - Hardware Security (AES, True Random Generator) - Three 16-bit Timer/Counters (TC), configurable as either: - One 16-bit TC with compare/capture channels - One 8-bit TC with compare/capture channels - One 32-bit TC with compare/capture channels, by using two TCs - Three 16-bit Timer/Counters for Control (TCC), with extended functions: - Up to four compare channels with optional complementary output - Generation of synchronized pulse width modulation (PWM) pattern across port pins - Deterministic fault protection, fast decay and configurable dead-time between complementary output - Dithering that increase resolution with up to 5 bit and reduce quantization error - 32-bit Real Time Counter (RTC) with clock/calendar function - Watchdog Timer (WDT) - CRC-32 generator - One full-speed (12Mbps) Universal Serial Bus (USB) 2.0 interface - Embedded host and device function - Eight endpoints - Up to five Serial Communication Interfaces (SERCOM), each configurable to operate as either: - USART with full-duplex and single-wire half-duplex configuration - I<sup>2</sup>C up to 3.4MHz - SPI - LIN slave - One 12-bit, 350ksps Analog-to-Digital Converter (ADC) with up to eight external channels - Differential and single-ended input - 1/2x to 16x programmable gain stage - Automatic offset and gain error compensation - Oversampling and decimation in hardware to support 13-, 14-, 15- or 16-bit resolution - Two Analog Comparators (AC) with window compare function - Peripheral Touch Controller (PTC) - 48-channel capacitive touch and proximity sensing - I/O and Package - 16/28 programmable I/O pins - 32-pin and 48-pin QFN - Operating Voltage - 1.8V 3.6V - Temperature Range - -40°C to 85°C Industrial - -40°C to 125°C Industrial - Notes: - Only applicable for SAM R21E19: 256KB embedded + 512KB serial Flash. High data rates (500kb/s, 1000kb/s and 2000kb/s) only applicable for T=-40°C to 85°C. # 1. Configuration Summary | | SAM R21G | SAM R21E | | | |---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | Pins | 48 | 32 | | | | General Purpose I/O-pins (GPIOs) | 28 | 16 | | | | Flash | 256/128/64KB | 256/128/64KB | | | | SRAM | 32/16/8KB | 32/16/8KB | | | | Timer Counter (TC) instances | 3 | 3 | | | | Waveform output channels per TC instance | 2 | 2 | | | | Timer Counter for Control (TCC) instances | 3 | 3 | | | | Waveform output channels per TCC | 4/4/2 | 4/4/2 | | | | DMA channels | 12 | 12 | | | | USB interface | 1 | 1 | | | | Serial Communication Interface (SERCOM) instances | 5+1 <sup>(1)</sup> | 4+1 <sup>(1)</sup> | | | | Inter-IC Sound (I <sup>2</sup> S) interface | No | No | | | | Analog-to-Digital Converter (ADC) channels | 8 | 4 | | | | Analog Comparators (AC) | 2 | 2 | | | | Digital-to-Analog Converter (DAC) channels | No | No | | | | Real-Time Counter (RTC) | Yes | Yes | | | | RTC alarms | 1 | 1 | | | | RTC compare values | 1 32-bit value or<br>2 16-bit values | 1 32-bit value or<br>2 16-bit values | | | | External Interrupt lines | 15 | 14 | | | | Peripheral Touch Controller (PTC) X and Y lines | 8x6 | 6x2 | | | | Maximum CPU frequency | 481 | ИНz | | | | Packages | QFN | QFN | | | | 32.768kHz crystal oscillator (XOSC32K) | Yes | No | | | | Oscillators | 16MHz crystal oscillator for 2.4GHz TRX (XOSCRF) 0.4-32MHz crystal oscillator (XOSC) 32.768kHz internal oscillator (OSC32K) 32kHz ultra-low-power internal oscillator (OSCULP32K) 8MHz high-accuracy internal oscillator (OSC8M) 48MHz Digital Frequency Locked Loop (DFLL48M) 96MHz Fractional Digital Phased Locked Loop (FDPLL96M) | | | | | Event System channels | 12 | 12 | | | | SW Debug Interface | Yes | Yes | | | | Watchdog Timer (WDT) | Yes | Yes | | | Note: 1. SERCOM4 is internally connected to the AT86RF233. # 2. Ordering Information ### 2.1 SAM R21E | Ordering Code | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type | |------------------|----------------------------|--------------|---------|--------------| | ATSAMR21E16A-MF | | | | Tray | | ATSAMR21E16A-MFT | 64K | 8K | QFN32 | Tape & Reel | | ATSAMR21E16A-MU | 04K | or. | QFN32 | Tray | | ATSAMR21E16A-MUT | | | | Tape & Reel | | ATSAMR21E17A-MF | | | | Tray | | ATSAMR21E17A-MFT | 128K | 16K | QFN32 | Tape & Reel | | ATSAMR21E17A-MU | IZON | | QI NOZ | Tray | | ATSAMR21E17A-MUT | | | | Tape & Reel | | ATSAMR21E18A-MF | | | | Tray | | ATSAMR21E18A-MFT | 256K | 32K | QFN32 | Tape & Reel | | ATSAMR21E18A-MU | 250N | 32K | QFN32 | Tray | | ATSAMR21E18A-MUT | | | | Tape & Reel | | ATSAMR21E19A-MF | 256K + 512K <sup>(1)</sup> | 32K | QFN32 | Tray | | ATSAMR21E19A-MFT | 200K + 312K(*) | 32K | QFN32 | Tape & Reel | Note: 1. Serial Flash MX25V4006EWSK. For more information, see http://www.macronix.com. # 2.2 SAM R21G | Ordering Code | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type | |------------------|---------------|--------------|---------|--------------| | ATSAMR21G16A-MF | | | | Tray | | ATSAMR21G16A-MFT | 64K | 8K | QFN48 | Tape & Reel | | ATSAMR21G16A-MU | 04K | ON. | QFN40 | Tray | | ATSAMR21G16A-MUT | | | | Tape & Reel | | ATSAMR21G17A-MF | | 16K | | Tray | | ATSAMR21G17A-MFT | 128K | | QFN48 | Tape & Reel | | ATSAMR21G17A-MU | IZON | | | Tray | | ATSAMR21G17A-MUT | | | | Tape & Reel | | ATSAMR21G18A-MF | | | | Tray | | ATSAMR21G18A-MFT | 256K | 32K | QFN48 | Tape & Reel | | ATSAMR21G18A-MU | | 32N | QFIN40 | Tray | | ATSAMR21G18A-MUT | | | | Tape & Reel | # 3. Block Diagrams ### 3.1 MCU Block Diagram Notes: 1. Some products have different number of SERCOM instances, Timer/Counter instances, PTC signals and ADC signals. Refer to "Ordering Information" on page 6 for details. - 2. The three TCC instances have different configurations, including the number of Waveform Output (WO) lines. Refer to "Peripherals Configuration Summary" on page 43 for details. - 3. Refer to the PORT Function Multiplexing Table 5-1 for details about the available GCLK\_IO and ADC signals. - 4. Only available for SAM R21G. ### 3.2 SAM R21 Interconnection ### 4. Pinout ### 4.1 SAM R21G - QFN48 Note: The large center pad underneath the QFN package is made of metal and internally connected to GND. It should be soldered and connected to the digital ground on the board to ensure good mechanical stability. It is not recommended to use the exposed paddle as a replacement of the regular GND pin. ### 4.2 SAM R21E - QFN32 Note: The large center pad underneath the QFN package is made of metal and internally connected to GND. It should be soldered and connected to the digital ground on the board to ensure good mechanical stability. It is not recommended to use the exposed paddle as a replacement of the regular GND pin. # 5. I/O Multiplexing and Considerations # 5.1 Multiplexed Signals Each pin is by default controlled by the PORT as a general purpose I/O and alternatively it can be assigned to one of the peripheral functions A, B, C, D, E, F, G or H. To enable a peripheral function on a pin, the Peripheral Multiplexer Enable bit in the Pin Configuration register corresponding to that pin (PINCFGn.PMUXEN, n = 0..31) in the PORT must be written to one. The selection of peripheral function A to H is done by writing to the Peripheral Multiplexing Odd and Even bits in the Peripheral Multiplexing register (PMUXn.PMUXE/O) in the PORT. Table 5-1 describes the peripheral signals multiplexed to the PORT I/O pins. Table 5-1. PORT Function Multiplexing | Table 5- | able 5-1. PORT Function multiplexing | | | | | | | | | | | | | | | |-------------|--------------------------------------|---------|--------|------------------|------------|---------------|---------------------|--------|-------|--------------------|--------------------|------------|-------------------------|-----------------|---------------| | Р | in | | | | A | | B <sup>(1)(2)</sup> | ) | | С | D | E | F | G | Н | | SAMR21<br>E | SAMR21<br>G | I/O Pin | Supply | Туре | EIC | REF | ADC | AC | РТС | SERCOM<br>(1)(2) | SERCOM-<br>ALT | TC<br>TCC | FECTRL<br>TCC<br>SERCOM | сом | AC/<br>GCLK | | | 1 | PA00 | VDDANA | | | | | | | | SERCOM1/<br>PAD[0] | TCC2/WO[0] | | | | | | 2 | PA01 | VDDANA | | EXTINT[1] | | | | | | SERCOM1/<br>PAD[1] | TCC2/WO[1] | | | | | | 9 | PA04 | VDDANA | | EXTINT[4] | ADC/<br>VREFB | AIN[4] | AIN[0] | Y[2] | | SERCOM0/<br>PAD[0] | TCC0/WO[0] | | | | | | 10 | PA05 | VDDANA | | EXTINT[5] | | AIN[5] | AIN[1] | Y[3] | | SERCOM0/<br>PAD[1] | TCC0/WO[1] | | | | | 7 | 11 | PA06 | VDDANA | | EXTINT[6] | | AIN[6] | AIN[2] | Y[4] | | SERCOM0/<br>PAD[2] | TCC1/WO[0] | | | | | 8 | 12 | PA07 | VDDANA | | EXTINT[7] | | AIN[7] | AIN[3] | Y[5] | | SERCOM0/<br>PAD[3] | TCC1/WO[1] | | | | | 9 | 15 | PA08 | VDDIO | I <sup>2</sup> C | NMI | | AIN[16] | | X[0] | SERCOM0/<br>PAD[0] | SERCOM2/<br>PAD[0] | TCC0/WO[0] | FECTRL[0] | | | | 10 | 16 | PA09 | VDDIO | I <sup>2</sup> C | EXTINT[9] | | AIN[17] | | X[1] | SERCOM0/<br>PAD[1] | SERCOM2/<br>PAD[1] | TCC0/WO[1] | FECTRL[1] | | | | | 21 | PA12 | VDDIO | I <sup>2</sup> C | EXTINT[12] | | | | | SERCOM2/<br>PAD[0] | | TCC2/WO[0] | FECTRL[2] | | AC/<br>CMP[0] | | | 22 | PA13 | VDDIO | I <sup>2</sup> C | EXTINT[13] | | | | | SERCOM2/<br>PAD[1] | | TCC2/WO[1] | FECTRL[3] | | AC/<br>CMP[1] | | 15 | 23 | PA14 | VDDIO | | EXTINT[14] | | | | | SERCOM2/<br>PAD[2] | | TC3/WO[0] | FECTRL[4] | | GCLK_IO[0] | | 16 | 24 | PA15 | VDDIO | | EXTINT[15] | | | | | SERCOM2/<br>PAD[3] | | TC3/WO[1] | FECTRL[5] | | GCLK_IO[1] | | 17 | 25 | PA16 | VDDIO | I <sup>2</sup> C | | | | | X[4] | SERCOM1/<br>PAD[0] | SERCOM3/<br>PAD[0] | TCC2/WO[0] | TCC0/<br>WO[0] | | GCLK_IO[2] | | 18 | 26 | PA17 | VDDIO | I <sup>2</sup> C | EXTINT[1] | | | | X[5] | SERCOM1/<br>PAD[1] | SERCOM3/<br>PAD[1] | TCC2/WO[1] | TCC0/<br>WO[1] | | GCLK_IO[3] | | 19 | 27 | PA18 | VDDIO | | EXTINT[2] | | | | X[6] | SERCOM1/<br>PAD[2] | SERCOM3/<br>PAD[2] | TC3/WO[0] | TCC0/<br>WO[2] | | AC/<br>CMP[0] | | 20 | 28 | PA19 | VDDIO | | EXTINT[3] | | | | X[7] | SERCOM1/<br>PAD[3] | SERCOM3/<br>PAD[3] | TC3/WO[1] | TCC0/<br>WO[3] | | AC/<br>CMP[1] | | | 31 | PA22 | VDDIO | I <sup>2</sup> C | EXTINT[6] | | | | X[10] | SERCOM3/<br>PAD[0] | SERCOM5/<br>PAD[0] | TC4/WO[0] | TCC0/<br>WO[4] | | GCLK_IO[6] | | | 32 | PA23 | VDDIO | I <sup>2</sup> C | EXTINT[7] | | | | X[11] | SERCOM3/<br>PAD[1] | SERCOM5/<br>PAD[1] | TC4/WO[1] | TCC0/<br>WO[5] | USB/<br>SOF1kHz | GCLK_IO[7] | | 22 | 33 | PA24 | VDDIO | | EXTINT[12] | | | | | SERCOM3/<br>PAD[2] | SERCOM5/<br>PAD[2] | TC5/WO[0] | TCC1/<br>WO[2] | USB_DM | | | 23 | 34 | PA25 | VDDIO | | EXTINT[13] | | | | | SERCOM3/<br>PAD[3] | SERCOM5/<br>PAD[3] | TC5/WO[1] | TCC1/<br>WO[3] | USB_DP | | Table 5-1. PORT Function Multiplexing (Continued) | Р | in | | | | A | | B <sup>(1)(2)</sup> | | | С | D | Е | F | G | Н | |-------------|----|------|--------|------|------------|-----|---------------------|----|------|------------------|--------------------|------------|-------------------------|----------------------|-------------| | SAMR21<br>E | | | Supply | Туре | EIC | REF | ADC | AC | PTC | SERCOM<br>(1)(2) | SERCOM-<br>ALT | TC<br>TCC | FECTRL<br>TCC<br>SERCOM | СОМ | AC/<br>GCLK | | | 37 | PB22 | VDDIO | | EXTINT[6] | | | | | | SERCOM5/<br>PAD[2] | | | | GCLK_IO[0] | | | 38 | PB23 | VDDIO | | EXTINT[7] | | | | | | SERCOM5/<br>PAD[3] | | | | GCLK_IO[1] | | 25 | 39 | PA27 | VDDIO | | EXTINT[15] | | | | | | | | SERCOM3/<br>PAD[0] | | GCLK_IO[0] | | 27 | 41 | PA28 | VDDIO | | EXTINT[8] | | | | | | | | SERCOM3/<br>PAD[1] | | GCLK_IO[0] | | 31 | 45 | PA30 | VDDIO | | EXTINT[10] | | | | | | SERCOM1/<br>PAD[2] | TCC1/WO[0] | | SWCLK | GCLK_IO[0] | | 32 | 46 | PA31 | VDDIO | | EXTINT[11] | | | | | | SERCOM1/<br>PAD[3] | TCC1/WO[1] | | SWDIO <sup>(3)</sup> | | | | 47 | PB02 | VDDANA | | EXTINT[2] | | AIN[10] | | Y[8] | | SERCOM5/<br>PAD[0] | | | | | | Nation | 48 | PB03 | VDDANA | | EXTINT[3] | | AIN[11] | | Y[9] | | SERCOM5/<br>PAD[1] | | | | | Notes: - 1. All analog pin functions are on peripheral function B. Peripheral function B must be selected to disable the digital control of the pin. - Only some pins can be used in SERCOM I<sup>2</sup>C mode. See the Type column for using a SERCOM pin in I<sup>2</sup>C mode. Refer to "Electrical Characteristics" on page 1055 for details on the I<sup>2</sup>C pin characteristics. - 3. This function is only activated in the presence of a debugger. ### 5.2 Internal Multiplexed Signals PA20, PB00, PB15, PB30, PB31, PC16, PC18 and PC19 are by default controlled by the PORT as a general purpose I/O and alternatively it can be assigned to one of the peripheral functions A, B, C, D, E, F, G or H. To enable a peripheral function on a pin, the Peripheral Multiplexer Enable bit in the Pin Configuration register corresponding to that pin (PINCFGn.PMUXEN, n = 0-31) in the PORT must be written to one. The selection of peripheral function A to H is done by writing to the Peripheral Multiplexing Odd and Even bits in the Peripheral Multiplexing register (PMUXn.PMUXE/O) in the PORT. PA10, PA11, PB16 and PB17 cannot be configured as output ports. These ports are always connected to the RFCTRL inputs. | | | | | Α | | В | | | С | D | E | F | G | Н | |--------------------|---------|--------|-------|------------|-----|-----|----|-----|--------|----------------|----|-------------------------|-----|-------------| | Internal<br>Signal | I/O Pin | Supply | Type | EIC | REF | ADC | AC | РТС | SERCOM | SERCOM-<br>ALT | тс | FECTRL<br>TCC<br>SERCOM | сом | AC/<br>GCLK | | DIG3 | PA10 | VDDIO | Input | EXTINT[10] | | | | | | | | | | | | DIG4 | PA11 | VDDIO | Input | EXTINT[11] | | | | | | | | | | | | SLP_TR | PA20 | VDDIO | I/O | | | | | | | | | | | | | IRQ | PB00 | VDDANA | I/O | EXTINT[0] | | | | | | | | | | | | RSTN | PB15 | VDDIO | I/O | | | | | | | | | | | | | DIG1 | PB16 | VDDIO | Input | EXTINT[0] | | | | | | | | | | | | DIG2 | PB17 | VDDIO | Input | EXTINT[1] | | | | | | | | | | | | MOSI | PB30 | VDDIO | I/O | | | | | | | | | SERCOM4/<br>PAD[2] | | | | SEL | PB31 | VDDIO | I/O | | | | | | | | | SERCOM4/<br>PAD[1] | | | | | | | | Α | | В | | | С | D | E | F | G | Н | |--------------------|---------|--------|------|-----|-----|-----|----|-----|--------|----------------|----|-------------------------------|-----|-------------| | Internal<br>Signal | I/O Pin | Supply | Туре | EIC | REF | ADC | AC | PTC | SERCOM | SERCOM-<br>ALT | тс | FECTRL<br>TCC<br>SERCOM | сом | AC/<br>GCLK | | CLKM | PC16 | VDDIO | I/O | | | | | | | | | GCLK/<br>IO[1] <sup>(1)</sup> | | | | SCLK | PC18 | VDDIO | I/O | | | | | | | | | SERCOM4/<br>PAD[3] | | | | MISO | PC19 | VDDIO | I/O | | | | | | | | | SERCOM4/<br>PAD[0] | | | Note: ### 5.3 Other Functions #### 5.3.1 Oscillator Pinout The oscillators are not mapped to the normal PORT functions and their multiplexing are controlled by registers in the System Controller (SYSCTRL). Refer to "SYSCTRL – System Controller" on page 143 for more information. | Oscillator | Supply | Signal | I/O Pin | |------------|---------|--------|---------| | XOSC | VDDIO | XIN | PA14 | | AUSC | VDDIO | XOUT | PA15 | | XOSC32K | VOCCOOK | XIN32 | PA00 | | AUSC32K | VDDANA | XOUT32 | PA01 | The integrated AT86RF233 16 MHz crystal oscillator is directly connected to pins and has no multiplexing functionality. | Oscillator | Supply | Signal | I/O Pin | |------------|-------------|--------|---------| | XOSCRF | EVDD/VDDANA | XTAL1 | XTAL1 | | AOJORI | | XTAL2 | XTAL2 | ### 5.3.2 Serial Wire Debug Interface Pinout Only the SWCLK pin is mapped to the normal PORT functions. A debugger cold-plugging or hot-plugging detection will automatically switch the SWDIO port to the SWDIO function. Refer to "DSU – Device Service Unit" on page 45 for more information. | Signal | Supply | I/O Pin | |--------|--------|---------| | SWCLK | VDDIO | PA30 | | SWDIO | VDDIO | PA31 | <sup>1.</sup> Die revision A uses GCLK/IO[5]. ### 5.3.3 General Circuit Description The Atmel AT86RF233 single-chip radio transceiver provides a complete radio transceiver interface between an antenna and the SAM D21 microcontroller. It comprises the analog radio, digital modulation and demodulation including time and frequency synchronization, as well as data buffering. A single 128-byte TRX buffer stores receive or transmit data. Communication between transmitter and receiver is based on direct sequence spread spectrum with different modulation schemes and spreading codes. The AT86RF233 block diagram is shown in Figure 5-1. Figure 5-1. AT86RF233 Block Diagram The number of external components is minimized such that only the antenna, the crystal and decoupling capacitors are required. The bidirectional differential antenna pins (RFP, RFN) are used for transmission and reception, thus no external antenna switch is needed. Control of an external power amplifier is supported by two digital control signals (differential operation). The received RF signal at SAM R21 pin 13/19 (RFN) and pin 12/18 (RFP) is differentially fed through the low-noise amplifier (LNA) to the RF filter (PPF) to generate a complex signal, driving the integrated channel filter (BPF). The limiting amplifier provides sufficient gain to drive the succeeding analog-to-digital converter (ADC) and generates a digital RSSI signal. The ADC output signal is sampled by the digital base band receiver (RX BBP). The transmit modulation scheme is offset-QPSK (O-QPSK) with half-sine pulse shaping and 32-length block coding (spreading) according to [1], [2] and [3]. The modulation signal is generated in the digital transmitter (TX BBP) and applied to the fractional-N frequency synthesis (PLL), to ensure the coherent phase modulation required for demodulation of O-QPSK signals. The frequency-modulated signal is fed to the power amplifier (PA). Two on-chip low-dropout voltage regulators (A|DVREG) provide regulated analog and digital 1.8V supply outputs. An internal 128-byte RAM for RX and TX (Frame Buffer) buffers the data to be transmitted or the received data. The configuration of the internal AT86RF233, reading and writing of Frame Buffer is controlled by the SPI interface and additional control lines. The AT86RF233 further contains comprehensive hardware-MAC support (Extended Operating Mode) and a security engine (AES) to improve the overall system power efficiency and timing. The stand-alone 128-bit AES engine can be accessed in parallel to all PHY operational transactions and states using the SPI interface, except during SLEEP and DEEP\_SLEEP states. For long-range applications or to improve the reliability of a RF connection the RF performance can further be improved by using an external RF front-end or Antenna Diversity. Both operation modes are supported by the AT86RF233 with dedicated control signals DIG1, ..., DIG4 which can be activated as alternate pin output functions FECTRL[0..5] by the integrated microcontroller. Additional features of the Extended Feature Set, see "AT86RF233 Extended Feature Set" on page 1005, are provided to simplify the interaction between radio transceiver and microcontroller. ### 5.4 Analog and RF Pins #### 5.4.1 Supply and Ground Pins #### 5.4.1.1 EVDD, DEVDD EVDD and DEVDD are analog and digital supply voltage pins of the AT86RF233 radio transceiver. #### 5.4.1.2 AVDD, DVDD AVDD and DVDD are outputs of the internal voltage regulators and require bypass capacitors for stable operation. The voltage regulators are controlled independently by the radio transceivers state machine and are activated depending on the current radio transceiver state. The voltage regulators can be configured for external supply; for details, refer to "Voltage Regulators (AVREG, DVREG)" on page 983. #### 5.4.1.3 AVSS, DVSS AVSS and DVSS are analog and digital ground pins respectively. The analog and digital power domains should be separated on the PCB. #### 5.4.2 RF Pins #### 5.4.2.1 RFN, RFP A differential RF port (RFP/RFN) provides common-mode rejection to suppress the switching noise of the internal digital signal processing blocks. At board-level, the differential RF layout ensures high receiver sensitivity by reducing spurious emissions originated from other digital ICs such as a microcontroller. The RF port is designed for a $100\Omega$ differential load. A DC path between the RF pins is allowed; a DC path to ground or supply voltage is not allowed. A simplified schematic of the RF front end is shown in Figure 5-2. Figure 5-2. Simplified RF Front-end Schematic. The RF port DC values depend on the operating state; refer to "AT86RF233 Operating Modes" on page 902. In TRX\_OFF state, when the analog front-end is disabled (see "TRX\_OFF – Clock State" on page 904), the RF pins are pulled to ground, preventing a floating voltage larger than 1.8V which is not allowed for the internal circuitry. In transmit mode, a control loop provides a common-mode voltage of 0.9V. Transistor M0 is off, allowing the PA to set the common-mode voltage. The common-mode capacitance at each pin to ground shall be < 30pF to ensure the stability of this common-mode feedback loop. In receive mode, the RF port provides a low-impedance path to ground when transistor M0, (see Figure 5-2) pulls the inductor center tap to ground. A DC voltage drop of 20mV across the on-chip inductor can be measured at the RF pins. ### 5.4.3 Crystal Oscillator Pins #### 5.4.3.1 XTAL1, XTAL2 The pin 2/4 (XTAL1) of SAM R21 is the input of the reference oscillator amplifier (XOSCRF), the pin 1/3 (XTAL2) is the output. A detailed description of the crystal oscillator setup and the related XTAL1/XTAL2 pin configuration can be found in "Crystal Oscillator (XOSCRF)" on page 989. When using an external clock reference signal, XTAL1 shall be used as input pin. For further details, refer to "External Reference Frequency Setup" on page 990. ### 5.4.4 Analog Pin Summary Table 5-2. Analog Pin Behavior - DC values | Pin | Values and Conditions | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RFP/RFN | V <sub>DC</sub> = 0.9V (BUSY_TX) V <sub>DC</sub> = 20mV (receive states) V <sub>DC</sub> = 0mV (otherwise) | DC level at pins RFP/RFN for various transceiver states. AC coupling is required if a circuitry with a DC path to ground or supply is used. Serial capacitance and capacitance of each pin to ground must be < 30pF. | | XTAL1/XTAL2 | $V_{DC}$ = 0.9V at both pins $C_{PAR}$ = 3pF | DC level at pins XTAL1/XTAL2 for various transceiver states. Parasitic capacitance ( $C_{PAR}$ ) of the pins must be considered as additional load capacitance to the crystal. | | DVDD | V <sub>DC</sub> = 1.8V (all states, except SLEEP and DEEP_SLEEP) V <sub>DC</sub> = 0mV (DEEP_SLEEP) V <sub>DC</sub> = 1.5V (SLEEP) | DC level at pin DVDD for various transceiver states. Supply pins (voltage regulator output) for the digital 1.8V voltage domain. The outputs shall be bypassed by 100nF. | | AVDD | V <sub>DC</sub> = 1.8V (all states, except P_ON, SLEEP, DEEP_SLEEP, RESET, and TRX_OFF) V <sub>DC</sub> = 0mV (otherwise) | DC level at pin AVDD for various transceiver states. Supply pin (voltage regulator output) for the analog 1.8V voltage domain. The outputs shall be bypassed by 100nF. | ### 5.5 Digital I/O Signals The AT86RF233 provides a digital microcontroller interface. The interface comprises a slave SPI (/SEL, SCLK, MOSI, and MISO) and additional control signals (CLKM, IRQ, SLP\_TR, /RST, and DIG2). The microcontroller interface is described in detail in "AT86RF233 Microcontroller Interface" on page 883. Additional digital output signals DIG1, ..., DIG4 are provided to control external blocks, that is for Antenna Diversity RF switch control or as an RX/TX Indicator, see "Antenna Diversity" on page 1020 and "RX/TX Indicator" on page 1025 respectively. #### 5.5.1 Driver Strength Settings The driver strength of all digital output signals (MISO, IRQ, DIG1,..., DIG4 and CLKM) to the microcontroller are fixed. ### 5.5.2 Pull-up and Pull-down Configuration Pulling transistors are internally connected to all digital inputs from the microcontroller in radio transceiver states P\_ON (including reset during P\_ON) and DEEP\_SLEEP, refer to "P\_ON – Power-On after VDD" on page 903 and "DEEP\_SLEEP – Deep Sleep State" on page 904. Table 5-3 summarizes the pull-up and pull-down configuration. Table 5-3. Pull-Up / Pull-Down Configuration of Digital Input Signals from the Microcontroller | Signal | H = pull-up, L = pull-down | |------------------------|----------------------------| | /RST | Н | | /SEL | Н | | SCLK | L | | MOSI | L | | SLP_TR <sup>(1))</sup> | L | Note: 1. Except SLP\_TR pin for DEEP\_SLEEP state. In all other radio transceiver states, including RESET, no pull-up or pull-down transistors are connected to any of the digital inputs mentioned in Table 5-3. In all other states, external circuitry should guaranty defined levels at all input pins. Floating input signals may cause unexpected functionality and increased power consumption, for example in SLEEP state. If the additional digital output signals DIG1, ..., DIG4 are not activated, they are pulled-down to digital ground (DIG1/DIG2) or analog ground (DIG3/DIG4). # 6. Power Supply and Start-Up Considerations ### 6.1 Power Domain Overview ### 6.2 Power Supply Considerations ### 6.2.1 Power Supplies The Atmel® SAM R21 has several different power supply pins: - VDDIO: Powers I/O lines, OSC8M and XOSC. Voltage is 1.8V to 3.6V. - VDDIN: Powers I/O lines, the internal regulator and the stacked 512KB serial Flash. Voltage is 1.8V to 3.6V. - VDDANA: Powers I/O lines and the ADC, AC, PTC, OSCULP32K, OSC32K, XOSC32K. Voltage is 1.8V to 3.6V. - VDDCORE: Internal regulated voltage output. Powers the core, memories, peripherals, DFLL48M and FDPLL96M. Voltage is 1.2V. The same voltage must be applied to both VDDIN, VDDIO and VDDANA. This common voltage is referred to as $V_{DD}$ in the datasheet. The ground pins, GND, are common to VDDCORE, VDDIO and VDDIN. The ground pin for VDDANA is GNDANA. For decoupling recommendations for the different power supplies, refer to the schematic checklist. Refer to "Schematic Checklist" on page 1112 for details. ### 6.2.2 Voltage Regulator The SAM R21 voltage regulator has two different modes: - Normal mode: To be used when the CPU and peripherals are running - Low Power (LP) mode: To be used when the regulator draws small static current. It can be used in standby mode ### 6.2.3 Typical Powering Schematics The SAM R21 uses a single supply from 1.8V to 3.6V. The following figure shows the recommended power supply connection. Figure 6-1. Power Supply Connection ### 6.2.4 Power-Up Sequence #### 6.2.4.1 Minimum Rise Rate The integrated power-on reset (POR) circuitry monitoring the VDDANA power supply requires a minimum rise rate. Refer to the "Electrical Characteristics" on page 1055 for details. #### 6.2.4.2 Maximum Rise Rate The rise rate of the power supply must not exceed the values described in Electrical Characteristics. Refer to the "Electrical Characteristics" on page 1055 for details. ### 6.3 Power-Up This section summarizes the power-up sequence of the SAM R21. The behavior after power-up is controlled by the Power Manager. Refer to "PM – Power Manager" on page 112 for details. ### 6.3.1 Starting of Clocks After power-up, the device is set to its initial state and kept in reset, until the power has stabilized throughout the device. Once the power has stabilized, the device will use a 1MHz clock. This clock is derived from the 8MHz Internal Oscillator (OSC8M), which is divided by eight and used as a clock source for generic clock generator 0. Generic clock generator 0 is the main clock for the Power Manager (PM). Some synchronous system clocks are active, allowing software execution. Refer to the "Clock Mask Register" section in "PM – Power Manager" on page 112 for the list of default peripheral clocks running. Synchronous system clocks that are running are by default not divided and receive a 1MHz clock through generic clock generator 0. Other generic clocks are disabled except GCLK\_WDT, which is used by the Watchdog Timer (WDT). #### 6.3.2 I/O Pins After power-up, the I/O pins are tri-stated. ### 6.3.3 Fetching of Initial Instructions After reset has been released, the CPU starts fetching PC and SP values from the reset address, which is 0x00000000. This address points to the first executable address in the internal flash. The code read from the internal flash is free to configure the clock system and clock sources. Refer to "PM – Power Manager" on page 112, "GCLK – Generic Clock Controller" on page 90 and "SYSCTRL – System Controller" on page 143 for details. Refer to the ARM Architecture Reference Manual for more information on CPU startup (http://www.arm.com). ### 6.4 Power-On Reset and Brown-Out Detector The SAM R21 embeds three features to monitor, warn and/or reset the device: - POR: Power-on reset on VDDANA - BOD33: Brown-out detector on VDDANA - BOD12: Voltage Regulator Internal Brown-out detector on VDDCORE. The Voltage Regulator Internal BOD is calibrated in production and its calibration configuration is stored in the NVM User Row. This configuration should not be changed if the user row is written to assure the correct behavior of the BOD12. #### 6.4.1 Power-On Reset on VDDANA POR monitors VDDANA. It is always activated and monitors voltage at startup and also during all the sleep modes. If VDDANA goes below the threshold voltage, the entire chip is reset. #### 6.4.2 Brown-Out Detector on VDDANA BOD33 monitors VDDANA. Refer to "SYSCTRL – System Controller" on page 143 for details. ### 6.4.3 Brown-Out Detector on VDDCORE Once the device has started up, BOD12 monitors the internal VDDCORE. # 7. Product Mapping Figure 7-1. Atmel | SMART SAM R21 Product Mapping This figure represents the full configuration of the Atmel | SMART SAM R21 with maximum Flash and SRAM capabilities and a full set of peripherals. Refer to the "Configuration Summary" on page 4 for details. # 8. Memories ### 8.1 Embedded Memories - Internal high-speed flash - Internal high-speed RAM, single-cycle access at full speed - Stacked 512KB serial Flash (SAMR21E19A) ### 8.2 Physical Memory Map The High-Speed bus is implemented as a bus matrix. All High-Speed bus addresses are fixed, and they are never remapped in any way, even during boot. The 32-bit physical address space is mapped as follow: Table 8-1. SAM R21 physical memory map<sup>(1)</sup> | | | Size | | | | |---------------------|---------------|-----------|-----------|-----------|-----------| | Memory | Start address | SAMR21x19 | SAMR21x18 | SAMR21x17 | SAMR21x16 | | Embedded Flash | 0x00000000 | 256Kbytes | 256Kbytes | 128Kbytes | 64Kbytes | | Embedded SRAM | 0x20000000 | 32Kbytes | 32Kbytes | 16Kbytes | 8Kbytes | | Peripheral Bridge A | 0x40000000 | 64Kbytes | 64Kbytes | 64Kbytes | 64Kbytes | | Peripheral Bridge B | 0x41000000 | 64Kbytes | 64Kbytes | 64Kbytes | 64Kbytes | | Peripheral Bridge C | 0x42000000 | 64Kbytes | 64Kbytes | 64Kbytes | 64Kbytes | Note: 1. x = G or E. Refer to "Ordering Information" on page 6 for details. Table 8-2. Flash memory parameters<sup>(1)</sup> | Device | Flash size | Number of pages | Page size | |--------------------------|------------|-----------------|-----------| | SAMR21x19 <sup>(3)</sup> | 256Kbytes | 4096 | 64 bytes | | SAMR21x18 | 256Kbytes | 4096 | 64 bytes | | SAMR21x17 | 128Kbytes | 2046 | 64 bytes | | SAMR21x16 | 64Kbytes | 1024 | 64 bytes | Note: 1. x = G or E. Refer to "Ordering Information" on page 6 for details. - 2. The number of pages (NVMP) and page size (PSZ) can be read from the NVM Pages and Page Size bits in the NVM Parameter register in the NVMCTRL (PARAM.NVMP and PARAM.PSZ, respectively). Refer to PARAM for details. - 3. The Flash memory parameters refers to the embedded memories: SAMR21x19 shares same embedded memories as SAMR21x18. ## 8.3 NVM Calibration and Auxiliary Space The device calibration data are stored in different sections of the NVM calibration and auxiliary space presented in Figure 8-1. Figure 8-1. Calibration and Auxiliary Space The values from the automatic calibration row are loaded into their respective registers at startup. ### 8.3.1 NVM User Row Mapping The NVM User Row contains calibration data that are automatically read at device power on. The NVM User Row can be read at address 0x804000. To write the NVM User Row refer to "NVMCTRL – Non-Volatile Memory Controller" on page 350. Note that when writing to the user row the values do not get loaded by the other modules on the device until a device reset occurs. Table 8-3. NVM User Row Mapping | Bit Position | Name | Usage | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | BOOTPROT | Used to select one of eight different bootloader sizes. Refer to "NVMCTRL – Non-Volatile Memory Controller" on page 350. Default value = 7. | | 3 | Reserved | | | 6:4 | EEPROM | Used to select one of eight different EEPROM sizes. Refer to "NVMCTRL – Non-Volatile Memory Controller" on page 350. Default value = 7. | | 7 | Reserved | | | 13:8 | BOD33 Level | BOD33 Threshold Level at power on. Refer to BOD33 register. Default value = 7. | | 14 | BOD33 Enable | BOD33 Enable at power on . Refer to BOD33 register. Default value = 1. | | 16:15 | BOD33 Action | BOD33 Action at power on. Refer to BOD33 register. Default value = 1. | | 24:17 | Reserved | Voltage Regulator Internal BOD (BOD12) configuration. These bits are written in production and must not be changed. Default value = 0x70. | | 25 | WDT Enable | WDT Enable at power on. Refer to WDT CTRL register. Default value = 0. | | 26 | WDT Always-On | WDT Always-On at power on. Refer to WDT CTRL register. Default value = 0. | | 30:27 | WDT Period | WDT Period at power on. Refer to WDT CONFIG register. Default value = 0x0B. | | 34:31 | WDT Window | WDT Window mode time-out at power on. Refer to WDT CONFIG register. Default value = 0x05. | | 38:35 | WDT EWOFFSET | WDT Early Warning Interrupt Time Offset at power on. Refer to WDT EWCTRL register. Default value = 0x0B. | | 39 | WDT WEN | WDT Timer Window Mode Enable at power on. Refer to WDT CTRL register. Default value = 0. | | 40 | BOD33 Hysteresis | BOD33 Hysteresis configuration at power on. Refer to BOD33 register. Default value = 0. | | 41 | Reserved | Voltage Regulator Internal BOD(BOD12) configuration. This bit is written in production and must not be changed. Default value = 0. | | 47:42 | Reserved | | | 63:48 | LOCK | NVM Region Lock Bits. Refer to "NVMCTRL – Non-Volatile Memory Controller" on page 350. Default value = 0xFFFF. | ### 8.3.2 NVM Software Calibration Area Mapping The NVM Software Calibration Area contains calibration data that are measured and written during production test. These calibration values should be read by the application software and written back to the corresponding register. The NVM Software Calibration Area can be read at address 0x806020. The NVM Software Calibration Area can not be written. Table 8-4. NVM Software Calibration Area Mapping | Bit Position | Name | Description | |--------------|--------------------|--------------------------------------------------------------------------| | 2:0 | Reserved | | | 14:3 | Reserved | | | 26:15 | Reserved | | | 34:27 | ADC LINEARITY | ADC Linearity Calibration. Should be written to CALIB register. | | 37:35 | ADC BIASCAL | ADC Bias Calibration. Should be written to CALIB register. | | 44:38 | OSC32K CAL | OSC32KCalibration. Should be written to OSC32K register. | | 49:45 | USB TRANSN | USB TRANSN calibration value. Should be written to PADCAL register. | | 54:50 | USB TRANSP | USB TRANSP calibration value. Should be written to PADCAL register. | | 57:55 | USB TRIM | USB TRIM calibration value. Should be written to the PADCAL register. | | 63:58 | DFLL48M COARSE CAL | DFLL48M Coarse calibration value. Should be written to DFLLVAL register. | | 73:64 | DFLL48M FINE CAL | DFLL48M Fine calibration value. Should be written to DFLLVAL register. | | 127:74 | Reserved | | ### 8.3.3 Serial Number Each device has a unique 128-bit serial number which is a concatenation of four 32-bit words contained at the following addresses: Word 0: 0x0080A00C Word 1: 0x0080A040 Word 2: 0x0080A044 Word 3: 0x0080A048 The uniqueness of the serial number is guaranteed only when using all 128 bits. ### 9. Processor And Architecture ### 9.1 Cortex M0+ Processor The Atmel | SMART SAM R21 implements the ARM® Cortex™-M0+ processor, based on the ARMv6 Architecture and Thumb®-2 ISA. The Cortex M0+ is 100% instruction set compatible with its predecessor, the Cortex-M0 core, and upward compatible to Cortex-M3 and M4 cores. The ARM Cortex-M0+ implemented is revision r0p1. For more information refer to www.arm.com. ### 9.1.1 Cortex M0+ Configuration Table 9-1. Cortex M0+ Configuration | Features | Configurable option | Atmel SMART SAM R21 configuration | |----------------------------------|------------------------------|-------------------------------------| | Interrupts | External interrupts 0-32 | 28 | | Data endianness | Little-endian or big-endian | Little-endian | | SysTick timer | Present or absent | Present | | Number of watchpoint comparators | 0, 1, 2 | 2 | | Number of breakpoint comparators | 0, 1, 2, 3, 4 | 4 | | Halting debug support | Present or absent | Present | | Multiplier | Fast or small | Fast (single cycle) | | Single-cycle I/O port | Present or absent | Present | | Wake-up interrupt controller | Supported or not supported | Not supported | | Vector Table Offset Register | Present or absent | Present | | Unprivileged/Privileged support | Present or absent | Absent <sup>(1)</sup> | | Memory Protection Unit | Not present or 8-region | Not present | | Reset all registers | Present or absent | Absent | | Instruction fetch width | 16-bit only or mostly 32-bit | 32-bit | Note: 1. All software run in privileged mode only. The ARM Cortex-M0+ core has two bus interfaces: - Single 32-bit AMBA-3 AHB-Lite system interface that provides connections to peripherals and all system memory, which includes flash and RAM. - Single 32-bit I/O port bus interfacing to the PORT with 1-cycle loads and stores. ### 9.1.2 Cortex-M0+ Peripherals - System Control Space (SCS) - The processor provides debug through registers in the SCS. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com). - System Timer (SysTick) - The System Timer is a 24-bit timer that extends the functionality of both the processor and the NVIC. Refer to the Cortex-M0+ Technical Reference Manual for details (<a href="https://www.arm.com">www.arm.com</a>). - Nested Vectored Interrupt Controller (NVIC) - External interrupt signals connect to the NVIC, and the NVIC prioritizes the interrupts. Software can set the priority of each interrupt. The NVIC and the Cortex-M0+ processor core are closely coupled, providing low latency interrupt processing and efficient processing of late arriving interrupts. Refer to "Nested Vector Interrupt Controller" on page 29 and the Cortex-M0+ Technical Reference Manual for details (www.arm.com). - System Control Block (SCB) - The System Control Block provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. Refer to the Cortex-M0+ Devices Generic User Guide for details (www.arm.com). - Micro Trace Buffer (MTB) - The CoreSight MTB-M0+ (MTB) provides a simple execution trace capability to the Cortex-M0+ processor. Refer to section "Micro Trace Buffer" on page 31 and the CoreSight MTB-M0+ Technical Reference Manual for details (www.arm.com). #### 9.1.3 Cortex-M0+ Address Map Table 9-2. Cortex-M0+ Address Map | Address | Peripheral | |----------------------------------------------------|---------------------------------------------| | 0xE000E000 | System Control Space (SCS) | | 0xE000E010 | System Timer (SysTick) | | 0xE000E100 | Nested Vectored Interrupt Controller (NVIC) | | 0xE000ED00 | System Control Block (SCB) | | 0x41006000 (see also "Product Mapping" on page 23) | Micro Trace Buffer (MTB) | #### 9.1.4 I/O Interface #### 9.1.4.1 Overview Because accesses to the AMBA® AHB-Lite™ and the single cycle I/O interface can be made concurrently, the Cortex-M0+ processor can fetch the next instructions while accessing the I/Os. This enables single cycle I/O accesses to be sustained for as long as needed. Refer to "CPU Local Bus" on page 375 for more information. #### 9.1.4.2 Description Direct access to PORT registers. ### 9.2 Nested Vector Interrupt Controller #### 9.2.1 Overview The Nested Vectored Interrupt Controller (NVIC) in the SAM R21 supports 32 interrupt lines with four different priority levels. For more details, refer to the Cortex-M0+ Technical Reference Manual (www.arm.com). ### 9.2.2 Interrupt Line Mapping Each of the 28 interrupt lines is connected to one peripheral instance, as shown in the table below. Each peripheral can have one or more interrupt flags, located in the peripheral's Interrupt Flag Status and Clear (INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt priority registers IPR0-IPR7 provide a priority field for each interrupt. Table 9-3. Interrupt Line Mapping | Peripheral Source | NVIC Line | |--------------------------------------------|-----------| | EIC NMI – External Interrupt Controller | NMI | | PM – Power Manager | 0 | | SYSCTRL – System Control | 1 | | WDT – Watchdog Timer | 2 | | RTC – Real Time Counter | 3 | | EIC – External Interrupt Controller | 4 | | NVMCTRL – Non-Volatile Memory Controller | 5 | | DMAC - Direct Memory Access Controller | 6 | | USB - Universal Serial Bus | 7 | | EVSYS – Event System | 8 | | SERCOM0 – Serial Communication Interface 0 | 9 | | SERCOM1 – Serial Communication Interface 1 | 10 | | SERCOM2 – Serial Communication Interface 2 | 11 | | SERCOM3 – Serial Communication Interface 3 | 12 | | SERCOM4 – Serial Communication Interface 4 | 13 | | SERCOM5 – Serial Communication Interface 5 | 14 | | TCC0 – Timer Counter for Control 0 | 15 | | TCC1 – Timer Counter for Control 1 | 16 | | TCC2 – Timer Counter for Control 2 | 17 | Table 9-3. Interrupt Line Mapping (Continued) | Peripheral Source | NVIC Line | |-----------------------------------|-----------| | TC3 – Timer Counter 3 | 18 | | TC4 – Timer Counter 4 | 19 | | TC5 – Timer Counter 5 | 20 | | Reserved | 21 | | Reserved | 22 | | ADC – Analog-to-Digital Converter | 23 | | AC – Analog Comparator | 24 | | Reserved | 25 | | PTC – Peripheral Touch Controller | 26 | | Reserved | 27 | ### 9.3 Micro Trace Buffer #### 9.3.1 Features - Program flow tracing for the Cortex-M0+ processor - MTB SRAM can be used for both trace and general purpose storage by the processor - The position and size of the trace buffer in SRAM is configurable by software - CoreSight compliant #### 9.3.2 Overview When enabled, the MTB records changes in program flow, reported by the Cortex-M0+ processor over the execution trace interface shared between the Cortex-M0+ processor and the CoreSight MTB-M0+. This information is stored as trace packets in the SRAM by the MTB. An off-chip debugger can extract the trace information using the Debug Access Port to read the trace information from the SRAM. The debugger can then reconstruct the program flow from this information. The MTB simultaneously stores trace information into the SRAM, and gives the processor access to the SRAM. The MTB ensures that trace write accesses have priority over processor accesses. The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry. See the CoreSight MTB-M0+ Technical Reference Manual for more details on the MTB execution trace packet format. Tracing is enabled when the MASTER.EN bit in the Master Trace Control Register is 1. There are various ways to set the bit to 1 to start tracing, or to 0 to stop tracing. See the CoreSight Cortex-M0+ Technical Reference Manual for more details on the Trace start and stop and for a detailed description of the MTB's MASTER register. The MTB can be programmed to stop tracing automatically when the memory fills to a specified watermark level or to start or stop tracing by writing directly to the MASTER.EN bit. If the watermark mechanism is not being used and the trace buffer overflows, then the buffer wraps around overwriting previous trace packets. The base address of the MTB registers is 0x41006000; this address is also written in the CoreSight ROM Table. The offset of each register from the base address is fixed and as defined by the CoreSight MTB-M0+ Technical Reference Manual. The MTB has 4 programmable registers to control the behavior of the trace features: - POSITION: Contains the trace write pointer and the wrap bit, - MASTER: Contains the main trace enable bit and other trace control fields, - FLOW: Contains the WATERMARK address and the AUTOSTOP and AUTOHALT control bits, - BASE: Indicates where the SRAM is located in the processor memory map. This register is provided to enable auto discovery of the MTB SRAM location, by a debug agent. See the CoreSight MTB-M0+ Technical Reference Manual for a detailed description of these registers. ### 9.4 High-Speed Bus System #### 9.4.1 Features High-Speed Bus Matrix has the following features: - Symmetric crossbar bus switch implementation - Allows concurrent accesses from different masters to different slaves - 32-bit data bus - Operation at a one-to-one clock frequency with the bus masters # 9.4.2 Configuration Table 9-4. Bus Matrix Masters | Bus Matrix Masters | Master ID | |------------------------------------------------------|-----------| | CM0+ - Cortex M0+ Processor | 0 | | DSU - Device Service Unit | 1 | | DMAC - Direct Memory Access Controller / Data Access | 2 | Table 9-5. Bus Matrix Slaves | Bus Matrix Slaves | Slave ID | |--------------------------------|----------| | Internal Flash Memory | 0 | | AHB-APB Bridge A | 1 | | AHB-APB Bridge B | 2 | | AHB-APB Bridge C | 3 | | SRAM Port 4 - CM0+ Access | 4 | | SRAM Port 5 - DMAC Data Access | 5 | | SRAM Port 6 - DSU Access | 6 | Table 9-6. SRAM Port Connection | SRAM Port Connection | Port ID | Connection Type | |------------------------------------------------------------|---------|-----------------| | MTB - Micro Trace Buffer | 0 | Direct | | USB - Universal Serial Bus | 1 | Direct | | DMAC - Direct Memory Access Controller - Write-Back Access | 2 | Direct | | DMAC - Direct Memory Access Controller - Fetch Access | 3 | Direct | | CM0+ - Cortex M0+ Processor | 4 | Bus Matrix | | DMAC - Direct Memory Access Controller - Data Access | 5 | Bus Matrix | | DSU - Device Service Unit | 6 | Bus Matrix | ### 9.4.3 SRAM Quality of Service To ensure that masters with latency requirements get sufficient priority when accessing RAM, the different masters can be configured to have a given priority for different type of access. The Quality of Service (QoS) level is independently selected for each master accessing the RAM. For any access to the RAM the RAM also receives the QoS level. The QoS levels and their corresponding bit values for the QoS level configuration is shown in Table 9-7. Table 9-7. Quality of Service | Value | Name | Description | |-------|---------|-------------------------------------| | 00 | DISABLE | Background (no sensitive operation) | | 01 | LOW | Sensitive Bandwidth | | 10 | MEDIUM | Sensitive Latency | | 11 | HIGH | Critical Latency | If a master is configured with QoS level 0x00 or 0x01 there will be minimum one cycle latency for the RAM access. The priority order for concurrent accesses are decided by two factors. First the QoS level for the master and then a static priority given by table nn-mm (table: SRAM port connection) where the lowest port ID has the highest static priority. The MTB has fixed QoS level 3 and the DSU has fixed QoS level 1. The CPU QoS level can be written/read at address 0x41007110, bits [1:0]. Its reset value is 0x0. Refer to different master QOSCTRL registers for configuring QoS for the other masters (USB, DMAC). ### 9.5 AHB-APB Bridge The AHB-APB bridge is an AHB slave, providing an interface between the high-speed AHB domain and the low-power APB domain. It is used to provide access to the programmable control registers of peripherals (see "Product Mapping" on page 23). AHB-APB bridge is based on AMBA APB Protocol Specification V2.0 (ref. as APB4) including: - Wait state support - Error reporting - Transaction protection - Sparse data transfer (byte, half-word and word) #### Additional enhancements: - Address and data cycles merged into a single cycle - Sparse data transfer also apply to read access to operate the AHB-APB bridge, the clock (CLK\_HPBx\_AHB) must be enabled. See "PM – Power Manager" on page 112 for details. Figure 9-1. APB Write Access. Figure 9-2. APB Read Access. ### 9.6 PAC – Peripheral Access Controller #### 9.6.1 Overview There is one PAC associated with each AHB-APB bridge. The PAC can provide write protection for registers of each peripheral connected on the same bridge. The PAC peripheral bus clock (CLK\_PACx\_APB) can be enabled and disabled in the Power Manager. CLK\_PAC0\_APB and CLK\_PAC1\_APB are enabled are reset. CLK\_PAC2\_APB is disabled at reset. Refer to "PM – Power Manager" on page 112 for details. The PAC will continue to operate in any sleep mode where the selected clock source is running. Write-protection does not apply for debugger access. When the debugger makes an access to a peripheral, write-protection is ignored so that the debugger can update the register. Write-protect registers allow the user to disable a selected peripheral's write-protection without doing a read-modify-write operation. These registers are mapped into two I/O memory locations, one for clearing and one for setting the register bits. Writing a one to a bit in the Write Protect Clear register (WPCLR) will clear the corresponding bit in both registers (WPCLR and WPSET) and disable the write-protection for the corresponding peripheral, while writing a one to a bit in the Write Protect Set (WPSET) register will set the corresponding bit in both registers (WPCLR and WPSET) and enable the write-protection for the corresponding peripheral. Both registers (WPCLR and WPSET) will return the same value when read. If a peripheral is write-protected, and if a write access is performed, data will not be written, and the peripheral will return an access error (CPU exception). The PAC also offers a safety feature for correct program execution, with a CPU exception generated on double write-protection or double unprotection of a peripheral. If a peripheral n is write-protected and a write to one in WPSET[n] is detected, the PAC returns an error. This can be used to ensure that the application follows the intended program flow by always following a write-protect with an unprotect, and vice versa. However, in applications where a write-protected peripheral is used in several contexts, e.g., interrupts, care should be taken so that either the interrupt can not happen while the main application or other interrupt levels manipulate the write-protection status, or when the interrupt handler needs to unprotect the peripheral, based on the current protection status, by reading WPSET. ## 9.6.2 Register Description Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Refer to "Product Mapping" on page 23 for PAC locations. ## 9.6.2.1 PAC0 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|-----|------|---------|-----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | | | Access | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### • Bits 31:7 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 6:1 – EIC, RTC, WDT, GCLK, SYSCTRL, PM: Write Protect Disable 0: Write-protection is disabled. 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bits for the corresponding peripherals. #### Bit 0 – Reserved ## **Write Protect Set** Name: WPSET Ox04 **Reset**: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Access<br>Reset | R | R | R | R | R | R | R | R | | Access<br>Reset | R<br>0 | | | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset | 0 | 0<br>6 | 0<br>5 | 0 4 | 3 | 0<br>2 | 0 | 0 | #### Bits 31:7 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 6:1 - EIC, RTC, WDT, GCLK, SYSCTRL, PM: Write Protect Enable 0: Write-protection is disabled. 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will set the Write Protect bit for the corresponding peripherals. ## Bit 0 – Reserved ## 9.6.2.2 PAC1 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 **Reset:** 0x00000002 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|------|------|---------|-----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | МТВ | USB | DMAC | PORT | NVMCTRL | DSU | | | Access | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ## Bits 31:7 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 6:1 – MTB, USB, DMAC, PORT, NVMCTRL, DSU: Write Protect 0: Write-protection is disabled. 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. #### Bit 0 – Reserved ## **Write Protect Set** Name: WPSET Ox04 **Reset:** 0x00000002 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|------|------|---------|-----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | МТВ | USB | DMAC | PORT | NVMCTRL | DSU | | | Access | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | #### • Bits 31:7 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 6:1 – MTB, USB, DMAC, PORT, NVMCTRL, DSU: Write Protect 0: Write-protection is disabled. 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will set the Write Protect bit for the corresponding peripherals. #### Bit 0 – Reserved ## 9.6.2.3 PAC2 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 **Reset:** 0x00800000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------|---------|---------|---------|---------|---------|---------|-------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RFCTRL | | PTC | | AC | ADC | | Access | R | R | R/W | R | R/W | R | R/W | R/W | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | TC5 | TC4 | тс3 | TCC2 | TCC1 | тсс0 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b></b> | _ | | _ | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | | | Access | R/W R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to reset value when this register is written. These bits will always return reset value when read. - Bits 21,19,17:16,13:1 RFCTRL, PTC, AC, ADC, TC5, TC4, TC3, TCC2, TCC1, TCC0, SERCOM5, SERCOM4, SERCOM3, SERCOM2, SERCOM1, SERCOM0, EVSYS: Write Protect - 0: Write-protection is disabled. - 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. ### • Bit 18,15,14,0 - Reserved #### **Write Protect Set** Name: WPSET Offset: 0x04 **Reset:** 0x00800000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|---------|---------|-------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RFCTRL | | PTC | | AC | ADC | | Access | R | R | R/W | R | R/W | R | R/W | R/W | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | TC5 | TC4 | тс3 | TCC2 | TCC1 | тсс0 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | | | Access | R/W R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to reset value when this register is written. These bits will always return reset value when read. Bits 21,19,17:16,13:1 – RFCTRL, PTC, AC, ADC, TC5, TC4, TC3, TCC2, TCC1, TCC0, SERCOM5, SERCOM4, SERCOM3, SERCOM2, SERCOM1, SERCOM0, EVSYS: Write Protect 0: Write-protection is disabled. 1: Write-protection is enabled. Writing a zero to these bits has no effect. Writing a one to these bits will set the Write Protect bit for the corresponding peripherals. ## Bit 18,15,14,0 – Reserved # 10. Peripherals Configuration Summary Table 10-1. Peripherals Configuration Summary | | | | AHB | Clock | APB | Clock | Generic Clock | P/ | C | I | Events | DMA | | |---------------------|-----------------|-------------|-------|------------------|-------|------------------|------------------------------------------------------------------------------|-------|------------------|------------|-----------------------------------------------------|----------------|--------------| | Peripheral<br>Name | Base<br>Address | IRQ<br>Line | Index | Enabled at Reset | Index | Enabled at Reset | | Index | Prot at<br>Reset | User | Generator | Index | SleepWalking | | AHB-APB<br>Bridge A | 0x40000000 | | 0 | Y | | | | | | | | | | | PAC0 | 0x40000000 | | | | 0 | Y | | | | | | | | | PM | 0x40000400 | 0 | | | 1 | Y | | 1 | N | | | | Y | | SYSCTRL | 0x40000800 | 1 | | | 2 | Y | 0: DFLL48M<br>reference<br>1: FDPLL96M clk<br>source<br>2: FDPLL96M<br>32kHz | 2 | N | | | | Y | | GCLK | 0x40000C00 | | | | 3 | Υ | | 3 | N | | | | Υ | | WDT | 0x40001000 | 2 | | | 4 | Y | 3 | 4 | N | | | | | | RTC | 0x40001400 | 3 | | | 5 | Y | 4 | 5 | N | | 1: CMP0/ALARM0<br>2: CMP1<br>3: OVF<br>4-11: PER0-7 | | Y | | EIC | 0x40001800 | NMI,<br>4 | | | 6 | Y | 5 | 6 | N | | 12-27: EXTINT0-15 | | Y | | AHB-APB<br>Bridge B | 0x41000000 | | 1 | Y | | | | | | | | | | | PAC1 | 0x41000000 | | | | 0 | Υ | | | | | | | | | DSU | 0x41002000 | | 3 | Υ | 1 | Υ | | 1 | Y | | | | | | NVMCTRL | 0x41004000 | 5 | 4 | Y | 2 | Y | | 2 | N | | | | | | PORT | 0x41004400 | | | | 3 | Υ | | 3 | N | | | | | | DMAC | 0x41004800 | 6 | 5 | Y | 4 | Υ | | 4 | N | 0-3: CH0-3 | 30-33: CH0-3 | | | | USB | 0x41005000 | 7 | 6 | Y | 5 | Y | 6 | 5 | N | | | | Y | | MTB | 0x41006000 | | | | | | | 6 | N | | | | | | AHB-APB<br>Bridge C | 0x42000000 | | 2 | Y | | | | | | | | | | | PAC2 | 0x42000000 | | | | 0 | N | | | | | | | | | EVSYS | 0x42000400 | 8 | | | 1 | N | 7-18: one per<br>CHANNEL | 1 | N | | | | Y | | SERCOM0 | 0x42000800 | 9 | | | 2 | N | 20: CORE<br>19: SLOW | 2 | N | | | 1: RX<br>2: TX | Y | | SERCOM1 | 0x42000C00 | 10 | | | 3 | N | 21: CORE<br>19: SLOW | 3 | N | | | 3: RX<br>4: TX | Y | | SERCOM2 | 0x42001000 | 11 | | | 4 | N | 22: CORE<br>19: SLOW | 4 | N | | | 5: RX<br>6: TX | Y | [DATASHEET] Atmel-42223G–SAM-R21\_Datasheet-05/2016 Table 10-1. Peripherals Configuration Summary | | | | AHB | Clock | APB | Clock | Generic Clock | PA | 'C | I | Events | DMA | | |--------------------|-----------------|-------------|-------|------------------|-------|------------------|----------------------|-------|------------------|------------------------------|-----------------------------------------------|-------------------------|--------------| | Peripheral<br>Name | Base<br>Address | IRQ<br>Line | Index | Enabled at Reset | Index | Enabled at Reset | | Index | Prot at<br>Reset | User | Generator | Index | SleepWalking | | SERCOM3 | 0x42001400 | 12 | | | 5 | N | 23: CORE<br>19: SLOW | 5 | N | | | 7: RX<br>8: TX | Y | | SERCOM4 | 0x42001800 | 13 | | | 6 | N | 24: CORE<br>19: SLOW | 6 | N | | | 9: RX<br>10: TX | Y | | SERCOM5 | 0x42001C00 | 14 | | | 7 | N | 25: CORE<br>19: SLOW | 7 | N | | | 11: RX<br>12: TX | Y | | TCC0 | 0x42002000 | 15 | | | 8 | N | 26 | 8 | N | 4-5: EV0-1<br>6-9: MC0-3 | 34: OVF<br>35: TRG<br>36: CNT<br>37-40: MC0-3 | 13: OVF<br>14-17: MC0-3 | Y | | TCC1 | 0x42002400 | 16 | | | 9 | N | 26 | 9 | N | 10-11: EV0-1<br>12-13: MC0-1 | 41: OVF<br>42: TRG<br>43: CNT<br>44-45: MC0-1 | 18: OVF<br>19-20: MC0-1 | Y | | TCC2 | 0x42002800 | 17 | | | 10 | N | 27 | 10 | N | 14-15: EV0-1<br>16-17: MC0-1 | 46: OVF<br>47: TRG<br>48: CNT<br>49-50: MC0-1 | 21: OVF<br>22-23: MC0-1 | Y | | TC3 | 0x42002C00 | 18 | | | 11 | N | 27 | 11 | N | 18: EV | 51: OVF<br>52-53: MC0-1 | 24: OVF<br>25-26: MC0-1 | Y | | TC4 | 0x42003000 | 19 | | | 12 | N | 28 | 12 | N | 19: EV | 54: OVF<br>55-56: MCX0-1 | 27: OVF<br>28-29: MC0-1 | Y | | TC5 | 0x42003400 | 20 | | | 13 | N | 28 | 13 | N | 20: EV | 57: OVF<br>58-59: MC0-1 | 30: OVF<br>31-32: MC0-1 | Y | | ADC | 0x42004000 | 23 | | | 16 | Y | 30 | 16 | N | 23: START<br>24: SYNC | 66: RESRDY<br>67: WINMON | 39: RESRDY | Y | | AC | 0x42004400 | 24 | | | 17 | N | 31: DIG<br>32: ANA | 17 | N | 25-26: SOC0-1 | 68-69: COMP0-1<br>70: WIN0 | | Y | | PTC | 0x42004C00 | 26 | | | 19 | N | 34 | 19 | N | 28: STCONV | 72: EOC<br>73: WCOMP | | | | RFCTRL | 0x42005400 | | | | 21 | N | | 21 | N | | | | | ## 11. DSU – Device Service Unit ## 11.1 Overview The Device Service Unit (DSU) provides a means to detect debugger probes. This enables the ARM Debug Access Port (DAP) to have control over multiplexed debug pads and CPU reset. The DSU also provides system-level services to debug adapters in an ARM debug system. It implements a CoreSight Debug ROM that provides device identification as well as identification of other debug components in the system. Hence, it complies with the ARM Peripheral Identification specification. The DSU also provides system services to applications that need memory testing, as required for IEC60730 Class B compliance, for example. The DSU can be accessed simultaneously by a debugger and the CPU, as it is connected on the High-Speed Bus Matrix. For security reasons, some of the DSU features will be limited or unavailable when the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). ## 11.2 Features - CPU reset extension - Debugger probe detection (Cold- and Hot-Plugging) - Chip-Erase command and status - 32-bit cyclic redundancy check (CRC32) of any memory accessible through the bus matrix - ARM<sup>®</sup> CoreSight<sup>™</sup> compliant device identification - Two debug communications channels - Debug access port security filter - Onboard memory built-in self-test (MBIST) ## 11.3 Block Diagram Figure 11-1. DSU Bock Diagram ## 11.4 Signal Description | Signal Name | Туре | Description | |-------------|---------------|---------------------------| | RESET | Digital Input | External reset | | SWCLK | Digital Input | SW clock | | SWDIO | Digital I/O | SW bidirectional data pin | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. ## 11.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 11.5.1 I/O Lines The SWCLK pin is by default assigned to the DSU module to allow debugger probe detection and the condition to stretch the CPU reset phase. For more information, refer to "Debugger Probe Detection" on page 47. The Hot-Plugging feature depends on the PORT configuration. If the SWCLK pin function is changed in the PORT or if the PORT\_MUX is disabled, the Hot-Plugging feature is disabled until a power-reset or an external reset. ## 11.5.2 Power Management The DSU will continue to operate in any sleep mode where the selected source clock is running. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 11.5.3 Clocks The DSU bus clocks (CLK\_DSU\_APB and CLK\_DSU\_AHB) can be enabled and disabled in the Power Manager. For more information on the CLK\_DSU\_APB and CLK\_DSU\_AHB clock masks, refer to "PM – Power Manager" on page 112. #### 11.5.4 DMA Not applicable. #### 11.5.5 Interrupts Not applicable. ## 11.5.6 Events Not applicable. ## 11.5.7 Register Access Protection All registers with write access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Debug Communication Channel 0 register (DCC0) - Debug Communication Channel 1 register (DCC1) Write-protection is denoted by the Write-Protection property in the register description. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 11.5.8 Analog Connections Not applicable. ## 11.6 Debug Operation ## 11.6.1 Principle of Operation The DSU provides basic services to allow on-chip debug using the ARM Debug Access Port and the ARM processor debug resources: - CPU reset extension - Debugger probe detection For more details on the ARM debug components, refer to the ARM Debug Interface v5Architecture Specification. ## 11.6.2 CPU Reset Extension "CPU reset extension" refers to the extension of the reset phase of the CPU core after the external reset is released. This ensures that the CPU is not executing code at startup while a debugger connects to the system. It is detected on a RESET release event when SWCLK is low. At startup, SWCLK is internally pulled up to avoid false detection of a debugger if SWCLK is left unconnected. When the CPU is held in the reset extension phase, the CPU Reset Extension bit (CRSTEXT) of the Status A register (STATUSA.CRSTEXT) is set. To release the CPU, write a one to STATUSA.CRSTEXT. STATUSA.CRSTEXT will then be set to zero. Writing a zero to STATUSA.CRSTEXT has no effect. For security reasons, it is not possible to release the CPU reset extension when the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). Trying to do so sets the Protection Error bit (PERR) of the Status A register (STATUSA.PERR). Figure 11-2. Typical CPU Reset Extension Set and Clear Timing Diagram ## 11.6.3 Debugger Probe Detection ## 11.6.3.1 Cold-Plugging Cold-Plugging is the detection of a debugger when the system is in reset. Cold-Plugging is detected when the CPU reset extension is requested, as described above. #### 11.6.3.2 Hot-Plugging Hot-Plugging is the detection of a debugger probe when the system is not in reset. Hot-Plugging is not possible under reset because the detector is reset when POR or RESET are asserted. Hot-Plugging is active when a SWCLK falling edge is detected. The SWCLK pad is multiplexed with other functions and the user must ensure that its default function is assigned to the debug system. If the SWCLK function is changed, the Hot-Plugging feature is disabled until a power- reset or external reset occurs. Availability of the Hot-Plugging feature can be read from the Hot-Plugging Enable bit of the Status B register (STATUSB.HPE). Figure 11-3. Hot-Plugging Detection Timing Diagram The presence of a debugger probe is detected when either Hot-Plugging or Cold-Plugging is detected. Once detected, the Debugger Present bit of the Status B register (STATUSB.DBGPRES) is set. For security reasons, Hot-Plugging is not available when the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). This detection requires that pads are correctly powered. Thus, at cold startup, this detection cannot be done until POR is released. If the device is protected, Cold-Plugging is the only way to detect a debugger probe, and so the external reset timing must be longer than the POR timing. If external reset is deasserted before POR release, the user must retry the procedure above until it gets connected to the device. ## 11.7 Chip-Erase Chip-Erase consists of removing all sensitive information stored in the chip and clearing the NVMCTRL security bit (refer to "Security Bit" on page 356). Hence, all volatile memories and the flash array (including the EEPROM emulation area) will be erased. The flash auxiliary rows, including the user row, will not be erased. When the device is protected, the debugger must reset the device in order to be detected. This ensures that internal registers are reset after the protected state is removed. The Chip-Erase operation is triggered by writing a one to the Chip-Erase bit in the Control register (CTRL.CE). This command will be discarded if the DSU is protected by the Peripheral Access Controller (PAC). Once issued, the module clears volatile memories prior to erasing the flash array. To ensure that the Chip-Erase operation is completed, check the Done bit of the Status A register (STATUSA.DONE). The Chip-Erase operation depends on clocks and power management features that can be altered by the CPU. For that reason, it is recommended to issue a Chip-Erase after a Cold-Plugging procedure to ensure that the device is in a known and safe state. The recommended sequence is as follows: - 1. Issue the Cold-Plugging procedure (refer to "Cold-Plugging" on page 47). The device then: - 1. Detects the debugger probe - 2. Holds the CPU in reset - 2. Issue the Chip-Erase command by writing a one to CTRL.CE. The device then: - 1. Clears the system volatile memories - 2. Erases the whole flash array (including the EEPROM emulation area, not including auxiliary rows) - 3. Erases the lock row, removing the NVMCTRL security bit protection - 3. Check for completion by polling STATUSA.DONE (read as one when completed). - 4. Reset the device to let the NVMCTRL update fuses. ## 11.8 Programming Programming of the flash or RAM memories is available when the device is not protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). - At power up, RESET is driven low by a debugger. The on-chip regulator holds the system in a POR state until the input supply is above the POR threshold (refer to "Power-On Reset (POR) Characteristics" on page 1069). The system continues to be held in this static state until the internally regulated supplies have reached a safe operating state. - 2. The PM starts, clocks are switched to the slow clock (Core Clock, System Clock, Flash Clock and any Bus Clocks that do not have clock gate control). Internal resets are maintained due to the external reset. - 3. The debugger maintains a low level on SWCLK. Releasing RESET results in a debugger Cold-Plugging procedure. - 4. The debugger generates a clock signal on the SWCLK pin, the Debug Access Port (DAP) receives a clock. - 5. The CPU remains in reset due to the Cold-Plugging procedure; meanwhile, the rest of the system is released. - 6. A Chip-Erase is issued to ensure that the flash is fully erased prior to programming. - 7. Programming is available through the AHB-AP. - 8. After operation is completed, the chip can be restarted either by asserting RESET, toggling power or writing a one to the Status A register CPU Reset Phase Extension bit (STATUSA.CRSTEXT). Make sure that the SWCLK pin is high when releasing RESET to prevent extending the CPU reset. ## 11.9 Intellectual Property Protection Intellectual property protection consists of restricting access to internal memories from external tools when the device is protected, and is accomplished by setting the NVMCTRL security bit (refer to "Security Bit" on page 356). This protected state can be removed by issuing a Chip-Erase (refer to "Chip-Erase" on page 48). When the device is protected, read/write accesses using the AHB-AP are limited to the DSU address range and DSU commands are restricted. The DSU implements a security filter that monitors the AHB transactions generated by the ARM AHB-AP inside the DAP. If the device is protected, then AHB-AP read/write accesses outside the DSU external address range are discarded, causing an error response that sets the ARM AHB-AP sticky error bits (refer to the ARM Debug Interface v5 Architecture Specification on <a href="http://www.arm.com">http://www.arm.com</a>). The DSU is intended to be accessed either: - Internally from the CPU, without any limitation, even when the device is protected - Externally from a debug adapter, with some restrictions when the device is protected For security reasons, DSU features have limitations when used from a debug adapter. To differentiate external accesses from internal ones, the first 0x100 bytes of the DSU register map have been replicated at offset 0x100: - The first 0x100 bytes form the internal address range - The next 0x100 bytes form the external address range When the device is protected, the DAP can only issue MEM-AP accesses in the DSU address range limited to the 0x100-0x2000 offset range. The DSU operating registers are located in the 0x00-0xFF area and remapped in 0x100-0x1FF to differentiate accesses coming from a debugger and the CPU. If the device is protected and an access is issued in the region 0x100-0x1FF, it is subject to security restrictions. For more information, refer to Table 11-1. Figure 11-4. APB Memory Mapping Some features not activated by APB transactions are not available when the device is protected: Table 11-1. Feature Availability Under Protection | Features | Availability When the Device is Protected | |------------------------|-------------------------------------------| | CPU reset extension | Yes | | Debugger Cold-Plugging | Yes | | Debugger Hot-Plugging | No | ## 11.10 Device Identification Device identification relies on the ARM CoreSight component identification scheme, which allows the chip to be identified as an ATMEL device implementing a DSU. The DSU contains identification registers to differentiate the device. ### 11.10.1 CoreSight Identification A system-level ARM CoreSight ROM table is present in the device to identify the vendor and the chip identification method. Its address is provided in the MEM-AP BASE register inside the ARM Debug Access Port. The CoreSight ROM implements a 64-bit conceptual ID composed as follows from the PID0 to PID7 CoreSight ROM Table registers: Figure 11-5. Conceptual 64-Bit Peripheral ID Table 11-2. Conceptual 64-Bit Peripheral ID Bit Descriptions | Field | Size | Description | Location | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | JEP-106 CC code | 4 | Atmel continuation code: 0x0 | PID4 | | JEP-106 ID code | 7 | Atmel device ID: 0x1F | PID1+PID2 | | 4KB count | 4 | Indicates that the CoreSight component is a ROM: 0x0 | PID4 | | RevAnd | 4 | Not used; read as 0 | PID3 | | CUSMOD | 4 | Not used; read as 0 | PID3 | | PARTNUM | 12 | Contains 0xCD0 to indicate that DSU is present | PID0+PID1 | | REVISION | 4 | DSU revision (starts at 0x0 and increments by 1 at both major and minor revisions). Identifies DSU identification method variants. If 0x0, this indicates that device identification can be completed by reading the Device Identification register (DID) | PID3 | For more information, refer to the ARM Debug Interface Version 5 Architecture Specification. ## 11.10.2 DSU Chip Identification Method: The DSU DID register identifies the device by implementing the following information: - Processor identification - Product family identification - Product series identification - Device select ## 11.11 Functional Description #### 11.11.1 Principle of Operation The DSU provides memory services such as CRC32 or MBIST that require almost the same interface. Hence, the Address, Length and Data registers are shared. They must be configured first; then a command can be issued by writing the Control register. When a command is ongoing, other commands are discarded until the current operation is completed. Hence, the user must wait for the STATUSA.DONE bit to be set prior to issuing another one. #### 11.11.2 Basic Operation ## 11.11.2.1 Initialization The module is enabled by enabling its clocks. For more details, refer to "Clocks" on page 46. The DSU registers can be write-protected. Refer to "PAC – Peripheral Access Controller" on page 36. #### 11.11.2.2 Operation from a debug adapter Debug adapters should access the DSU registers in the external address range 0x100 – 0x2000. If the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356), accessing the first 0x100 bytes causes the system to return an error (refer to "Intellectual Property Protection" on page 49). ## 11.11.2.3 Operation from the CPU There are no restrictions when accessing DSU registers from the CPU. However, the user should access DSU registers in the internal address range (0x0 - 0x100) to avoid external security restrictions (refer to "Intellectual Property Protection" on page 49). #### 11.11.3 32-bit Cyclic Redundancy Check (CRC32) The DSU unit provides support for calculating a cyclic redundancy check (CRC32) value for a memory area (including flash and AHB RAM). When the CRC32 command is issued from: - The internal range, the CRC32 can be operated at any memory location - The external range, the CRC32 operation is restricted: DATA, ADDR and LENGTH values are forced (see below) Table 11-3. AMOD Bit Descriptions when Operating CRC32 | AMOD[1:0] | Short Name | External Range Restrictions | |-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ARRAY | CRC32 is restricted to the full flash array area (EEPROM emulation area not included) DATA forced to 0xFFFFFFF before calculation (no seed) | | 1 | EEPROM | CRC32 of the whole EEPROM emulation area DATA forced to 0xFFFFFFF before calculation (no seed) | | 2-3 | Reserved | | The algorithm employed is the industry standard CRC32 algorithm using the generator polynomial 0xEDB88320 (reversed representation). #### 11.11.3.1 Starting CRC32 Calculation CRC32 calculation for a memory range is started after writing the start address into the Address register (ADDR) and the size of the memory range into the Length register (LENGTH). Both must be word-aligned. The initial value used for the CRC32 calculation must be written to the Data register. This value will usually be 0xFFFFFFF, but can be, for example, the result of a previous CRC32 calculation if generating a common CRC32 of separate memory blocks. Once completed, the calculated CRC32 value can be read out of the Data register. The read value must be complemented to match standard CRC32 implementations or kept non-inverted if used as starting point for subsequent CRC32 calculations. If the device is in protected state by the NVMCTRL security bit (refer to "Security Bit" on page 356), it is only possible to calculate the CRC32 of the whole flash array when operated from the external address space. In most cases, this area will be the entire onboard non-volatile memory. The Address, Length and Data registers will be forced to predefined values once the CRC32 operation is started, and values written by the user are ignored. This allows the user to verify the contents of a protected device. The actual test is started by writing a one in the 32-bit Cyclic Redundancy Check bit of the Control register (CTRL.CRC). A running CRC32 operation can be canceled by resetting the module (writing a one to CTRL.SWRST). #### 11.11.3.2 Interpreting the Results The user should monitor the Status A register. When the operation is completed, STATUSA.DONE is set. Then the Bus Error bit of the Status A register (STATUSA.BERR) must be read to ensure that no bus error occurred. #### 11.11.4 Debug Communication Channels The Debug Communication Channels (DCCO and DCC1) consist of a pair of registers with associated handshake logic, accessible by both CPU and debugger even if the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). The registers can be used to exchange data between the CPU and the debugger, during run time as well as in debug mode. This enables the user to build a custom debug protocol using only these registers. The DCC0 and DCC1 registers are accessible when the protected state is active. When the device is protected, however, it is not possible to connect a debugger while the CPU is running (STATUSA.CRSTEXT is not writable and the CPU is held under reset). Dirty bits in the status registers indicate whether a new value has been written in DCC0 or DCC1. These bits,DCC0D and DCC1D, are located in the STATUSB registers. They are automatically set on write and cleared on read. The DCC0 and DCC1 registers are shared with the onboard memory testing logic (MBIST). Accordingly, DCC0 and DCC1 must not be used while performing MBIST operations. #### 11.11.5 Testing of Onboard Memories (MBIST) The DSU implements a feature for automatic testing of memory also known as MBIST. This is primarily intended for production test of onboard memories. MBIST cannot be operated from the external address range when the device is protected by the NVMCTRL security bit (refer to "Security Bit" on page 356). If a MBIST command is issued when the device is protected, a protection error is reported in the Protection Error bit in the Status A register (STATUSA.PERR). #### 1. Algorithm The algorithm used for testing is a type of March algorithm called "March LR". This algorithm is able to detect a wide range of memory defects, while still keeping a linear run time. The algorithm is: - 1. Write entire memory to 0, in any order. - 2. Bit for bit read 0, write 1, in descending order. - 3. Bit for bit read 1, write 0, read 0, write 1, in ascending order. - 4. Bit for bit read 1, write 0, in ascending order. - 5. Bit for bit read 0, write 1, read 1, write 0, in ascending order. - 6. Read 0 from entire memory, in ascending order. The specific implementation used has a run time of O(14n) where n is the number of bits in the RAM. The detected faults are: - Address decoder faults - Stuck-at faults - Transition faults - Coupling faults - Linked Coupling faults - Stuck-open faults #### 2. Starting MBIST To test a memory, you need to write the start address of the memory to the ADDR.ADDR bit group, and the size of the memory into the Length register. See "Physical Memory Map" on page 24 to know which memories are available, and which address they are at. For best test coverage, an entire physical memory block should be tested at once. It is possible to test only a subset of a memory, but the test coverage will then be somewhat lower. The actual test is started by writing a one to CTRL.MBIST. A running MBIST operation can be canceled by writing a one to CTRL.SWRST. #### 3. Interpreting the Results The tester should monitor the STATUSA register. When the operation is completed, STATUSA.DONE is set. There are three different modes: ADDR.AMOD=0: exit-on-error (default) In this mode, the algorithm terminates either when a fault is detected or on successful completion. In both cases, STATUSA.DONE is set. If an error was detected, STATUSA.FAIL will be set. User then can read the DATA and ADDR registers to locate the fault. Refer to "Locating Errors" on page 53. ADDR.AMOD=1: pause-on-error In this mode, the MBIST algorithm is paused when an error is detected. In such a situation, only STATUSA.FAIL is asserted. The state machine waits for user to clear STATUSA.FAIL by writing a one in STATUSA.FAIL to resume. Prior to resuming, user can read the DATA and ADDR registers to locate the fault. Refer to "Locating Errors" on page 53. ## 4. Locating Errors If the test stops with STATUSA.FAIL set, one or more bits failed the test. The test stops at the first detected error. The position of the failing bit can be found by reading the following registers: - ADDR: Address of the word containing the failing bit. - DATA: contains data to identify which bit failed, and during which phase of the test it failed. The DATA register will in this case contains the following bit groups: Table 11-4. DATA bits Description When MBIST Operation Returns An Error - bit\_index: contains the bit number of the failing bit - phase: indicates which phase of the test failed and the cause of the error. See Table 11-5 on page 54. Table 11-5. MBIST Operation Phases | Phase | Test Actions | |-------|-------------------------------------------------| | 0 | Write all bits to zero. This phase cannot fail. | | 1 | Read 0, write 1, increment address | | 2 | Read 1, write 0 | | 3 | Read 0, write 1, decrement address | | 4 | Read 1, write 0, decrement address | | 5 | Read 0, write 1 | | 6 | Read 1, write 0, decrement address | | 7 | Read all zeros. bit_index is not used | ## 11.11.6 System Services Availability When Accessed Externally External access: Access performed in the DSU address offset 0x200-0x1FFF range. Internal access: Access performed in the DSU address offset 0x0-0x100 range. Table 11-6. Available Features When Operated From The External Address Range and Device is Protected | Features | Availability From The External Address Range and Device is Protected | |-------------------------------------------|----------------------------------------------------------------------| | Chip-Erase command and status | Yes | | CRC32 | Yes, only full array or full EEPROM | | CoreSight Compliant Device identification | Yes | | Debug communication channels | Yes | | Testing of onboard memories (MBIST) | Yes | | STATUSA.CRSTEXT clearing | No (STATUSA.PERR is set when attempting to do so) | ## 11.12 Register Summary Table 11-7. Register Summary | | | Bit | | | | | | | | | | | | |------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------|----------------|-----------|-------------------|----------|-------|--|--|--| | Offset | Name | Pos. | | | | | | | | | | | | | 0x0000 | CTRL | 7:0 | | | | CE | MBIST | CRC | | SWRST | | | | | 0x0001 | STATUSA | 7:0 | | | | PERR | FAIL | BERR | CRSTEXT | DONE | | | | | 0x0002 | STATUSB | 7:0 | | | | HPE | DCCD1 | DCCD0 | DBGPRES | PROT | | | | | 0x0003 | Reserved | | | | | | | | | | | | | | 0x0004 | | 7:0 | | | ADDF | R[5:0] | | | | | | | | | 0x0005 | ADDR | 15:8 | | | | ADDI | R[13:6] | | | | | | | | 0x0006 | ADDIC | 23:16 | | | | ADDF | R[21:14] | | | | | | | | 0x0007 | | 31:24 | | | | ADDF | R[29:22] | | | | | | | | 0x0008 | | 7:0 | | | LENG | TH[5:0] | | | | | | | | | 0x0009 | LENGTH | 15:8 | | | | LENG | TH[13:6] | | | | | | | | 0x000A | LLINOTTI | 23:16 | | | | LENGT | H[21:14] | | | | | | | | 0x000B | | 31:24 | | | | LENGT | H[29:22] | | | | | | | | 0x000C | | 7:0 | | DATA[7:0] | | | | | | | | | | | 0x000D | DATA | 15:8 | | DATA[15:8] | | | | | | | | | | | 0x000E | _,,,,, | 23:16 | | DATA[23:16] | | | | | | | | | | | 0x000F | | 31:24 | | DATA[31:24] | | | | | | | | | | | 0x0010 | | 7:0 | | | | | A[7:0] | | | | | | | | 0x0011 | DCC0 | 15:8 | | | | | A[15:8] | | | | | | | | 0x0012 | | 23:16 | | | | | [23:16] | | | | | | | | 0x0013 | | 31:24 | | | | | [31:24] | | | | | | | | 0x0014 | | 7:0 | | | | | A[7:0] | | | | | | | | 0x0015 | DCC1 | 15:8 | | | | | A[15:8] | | | | | | | | 0x0016 | | 23:16 | | | | | [23:16] | | | | | | | | 0x0017 | | 31:24 | | | | | [31:24] | | | | | | | | 0x0018 | | 7:0 | | DIE | 70.01 | DEVS | EL[7:0] | DEV/IO | IONIO-01 | | | | | | 0x0019 | DID | 15:8 | FAMILY | DIE | [3:0] | | OFFI | | ION[3:0] | | | | | | 0x001A | | 23:16 | FAMILY | PPOOF | 200010 01 | | SERIE | ES[5:0] | 12/74 41 | | | | | | 0x001B | | 31:24 | | PROCES | SSOR[3:0] | | | FAMI | LY[4:1] | | | | | | 0x001C | Reserved | | | | | | | | | | | | | | 0x00FF | | | | | | | | | | | | | | | 0x0100 | | | | | | address range: | | | | | | | | | | | | Gives acc | | Replicates the 0xi<br>resources but with | | | vice is protected | | | | | | | 0x01FF | | | Gives access to the same resources but with security restrictions when the device is protected. This address range is the only one accessible externally (using the ARM DAP) when the device is protected. | | | | | | | | | | | | 0x0200 | | | | | | | | | | | | | | | <br>0x0FFF | Reserved | | | | | | | | | | | | | | 0x1000 | | 7:0 | | EMT EDDEC | | | | | | | | | | | 0x1000 | | 15:8 | | ADDOFF[3:0] FMT EPRES | | | | | | | | | | | 0x1001 | ENTRY0 | 23:16 | | ADDO | /i i [3.0] | ADDO | FF[11:4] | | | | | | | | 0x1002 | | 31:24 | | | | | | | | | | | | | UX1003 | | 31:24 | | | | ADDOF | FF[19:12] | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | |--------|----------|-------------|---------|--------|--------|-----------|-------|--------------|-------| | 0x1004 | | 7:0 | | | | | | FMT | EPRES | | 0x1005 | ENTENA | 15:8 | ADDOFI | =[3:0] | | | | | | | 0x1006 | ENTRY1 | 23:16 | | | ADDOF | F[11:4] | | | | | 0x1007 | | 31:24 | | | ADDOF | F[19:12] | | | | | 0x1008 | | 7:0 | | | END | [7:0] | | | | | 0x1009 | END | 15:8 | | | END | [15:8] | | | | | 0x100A | END | 23:16 | | | END[2 | 23:16] | | | | | 0x100B | | 31:24 | | | END[3 | 31:24] | | | | | 0x100C | | | | | | | | | | | 0x1FCB | Reserved | | | | | | | | | | 0x1FCC | | 7:0 | | | | | | | SMEMP | | 0x1FCD | | 15:8 | | | | | | | | | 0x1FCE | MEMTYPE | 23:16 | | | | | | | | | 0x1FCF | | 31:24 | | | | | | | | | 0x1FD0 | | 7:0 | FKBC[ | 3.01 | | | JEPC | C[3:0] | | | 0x1FD1 | | 15:8 | | 0.01 | | | 32. 3 | | | | 0x1FD2 | PID4 | 23:16 | | | | | | | | | 0x1FD3 | | 31:24 | | | | | | | | | 0x1FD4 | | 31.24 | | | | | | | | | | Reserved | | | | | | | | | | 0x1FDF | | | | | | | | | | | 0x1FE0 | | 7:0 | | | PARTN | BL[7:0] | | | | | 0x1FE1 | PID0 | 15:8 | | | | | | | | | 0x1FE2 | | 23:16 | | | | | | | | | 0x1FE3 | | 31:24 | | | | | | | | | 0x1FE4 | | 7:0 | JEPIDCI | L[3:0] | | | PARTN | IBH[3:0] | | | 0x1FE5 | PID1 | 15:8 | | | | | | | | | 0x1FE6 | 1101 | 23:16 | | | | | | | | | 0x1FE7 | | 31:24 | | | | | | | | | 0x1FE8 | | 7:0 | REVISIO | N[3:0] | | JEPU | | JEPIDCH[2:0] | | | 0x1FE9 | PID2 | 15:8 | | | | | | | | | 0x1FEA | FIDZ | 23:16 | | | | | | | | | 0x1FEB | | 31:24 | | | | | | | | | 0x1FEC | | 7:0 | REVAND | D[3:0] | | | CUSM | OD[3:0] | | | 0x1FED | DIDO | 15:8 | | | | | | | | | 0x1FEE | PID3 | 23:16 | | | | | | | | | 0x1FEF | | 31:24 | | | | | | | | | 0x1FF0 | | 7:0 | | | PREAMB | LEB0[7:0] | | | | | 0x1FF1 | OID? | 15:8 | | | | | | | | | 0x1FF2 | CID0 | 23:16 | | | | | | | | | 0x1FF3 | | 31:24 | | | | | | | | | | | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | |--------|------|-------------|------|----------|--------|-----------|-------|----------|--| | 0x1FF4 | | 7:0 | CCLA | .SS[3:0] | | | PREAM | BLE[3:0] | | | 0x1FF5 | OID4 | 15:8 | | | | | | | | | 0x1FF6 | CID1 | 23:16 | | | | | | | | | 0x1FF7 | 31 | 31:24 | | | | | | | | | 0x1FF8 | | 7:0 | | | PREAMB | LEB2[7:0] | | ı | | | 0x1FF9 | | 15:8 | | | | | | | | | 0x1FFA | CID2 | 23:16 | | | | | | | | | 0x1FFB | | 31:24 | | | | | | | | | 0x1FFC | | 7:0 | ' | | PREAMB | LEB3[7:0] | | | | | 0x1FFD | CIDa | 15:8 | | | | | | | | | 0x1FFE | CID3 | 23:16 | | | | | | | | | 0x1FFF | | 31:24 | | | | | | | | ## 11.13 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 46 for details. #### 11.13.1 Control Name: CTRL Offset: 0x0000 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|----|-------|-----|---|-------| | | | | | CE | MBIST | CRC | | SWRST | | Access | R | R | R | W | W | W | R | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bit 4 – CE: Chip Erase Writing a zero to this bit has no effect. Writing a one to this bit starts the Chip-Erase operation. ## Bit 3 – MBIST: Memory Built-In Self-Test Writing a zero to this bit has no effect. Writing a one to this bit starts the memory BIST algorithm. ## Bit 2 – CRC: 32-bit Cyclic Redundancy Check Writing a zero to this bit has no effect. Writing a one to this bit starts the cyclic redundancy check algorithm. #### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets the module. #### 11.13.2 Status A Name: STATUSA Offset: 0x0001 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|------|------|---------|------| | | | | | PERR | FAIL | BERR | CRSTEXT | DONE | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 4 – PERR: Protection Error Writing a zero to this bit has no effect. Writing a one to this bit clears the Protection Error bit. This bit is set when a command that is not allowed in protected state is issued. #### Bit 3 – FAIL: Failure Writing a zero to this bit has no effect. Writing a one to this bit clears the Failure bit. This bit is set when a DSU operation failure is detected. #### • Bit 2 – BERR: Bus Error Writing a zero to this bit has no effect. Writing a one to this bit clears the Bus Error bit. This bit is set when a bus error is detected. #### • Bit 1 – CRSTEXT: CPU Reset Phase Extension Writing a zero to this bit has no effect. Writing a one to this bit clears the CPU Reset Phase Extension bit. This bit is set when a debug adapter Cold-Plugging is detected, which extends the CPU reset phase. #### Bit 0 – DONE: Done Writing a zero to this bit has no effect. Writing a one to this bit clears the Done bit. This bit is set when a DSU operation is completed. #### 11.13.3 Status B Name: STATUSB Offset: 0x0002 Reset: 0x1X Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|-----|-------|-------|---------|------| | | | | | HPE | DCCD1 | DCCD0 | DBGPRES | PROT | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 4 – HPE: Hot-Plugging Enable Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is set when Hot-Plugging is enabled. This bit is cleared when Hot-Plugging is disabled. This is the case when the SWCLK function is changed. Only a power-reset or a external reset can set it again. ## Bits 3:2 – DCCDx [x=1..0]: Debug Communication Channel x Dirty Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is set when DCCx is written. This bit is cleared when DCCx is read. ## Bit 1 – DBGPRES: Debugger Present Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is set when a debugger probe is detected. This bit is never cleared. #### Bit 0 – PROT: Protected Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is set at powerup when the device is protected. This bit is never cleared. ## 11.13.4 Address Name: ADDR Offset: 0x0004 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|-----|-------------|------|--------|---------|-----|-----|-----|--|--|--|--| | | | ADDR[29:22] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | ADDR | [21:14] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | ADDF | R[13:6] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ADDI | R[5:0] | | | | | | | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | ## Bits 31:2 – ADDR[29:0]: Address Initial word start address needed for memory operations. ## • Bits 1:0 - Reserved ## 11.13.5 Length Name: LENGTH Offset: 0x0008 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|---------------|------|---------|----------|-----|-----|-----|--|--|--| | | | LENGTH[29:22] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | LENGTI | H[21:14] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | LENGT | H[13:6] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | LENG | TH[5:0] | | | | | | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 31:2 – LENGTH[29:0]: Length Length in words needed for memory operations. ## • Bits 1:0 - Reserved ## 11.13.6 Data Name: DATA Offset: 0x000C Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|-----------|-------------|-----|------|---------|-----|-----|-----|--|--|--|--| | | | DATA[31:24] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | DATA | [23:16] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | DATA | [15:8] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | DATA[7:0] | | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | ## • Bits 31:0 – DATA[31:0]: Data Memory operation initial value or result value. ## 11.13.7 Debug Communication Channel n Name: DCCn **Offset:** 0x0010+n\*0x4 [n=0..1] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|----------------|-----|-----|-----| | | | | | DATA | [31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DATA | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DATA | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | <b>A</b> [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <sup>•</sup> Bits 31:0 – DATA[31:0]: Data Data register. #### 11.13.8 Device Identification The information in this register is related to the ordering code. Refer to the "Ordering Information" on page 6 for details. **Name:** DID **Offset:** 0x0018 Reset: - Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-------------|--------|-----------|----|---------------|--------|----|----|--| | | | PROCES | SSOR[3:0] | | FAMILY[4:1] | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 5 | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | FAMILY | | | | SERIE | S[5:0] | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DIE | [3:0] | | REVISION[3:0] | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DEVSEL[7:0] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:28 – PROCESSOR[3:0]: Processor The value of this field defines the processor used on the device. For this device, the value of this field is 0x1, corresponding to the ARM Cortex-M0+ processor. ## Bits 27:23 – FAMILY[4:0]: Product Family The value of this field corresponds to the Product Family part of the ordering code. For this device, the value of this field is 0x0, corresponding to the SAM D family of base line microcontrollers. #### Bit 22 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bits 21:16 - SERIES[5:0]: Product Series The value of this field corresponds to the Product Series part of the ordering code. For this device, the value of this field is 0x01, corresponding to a product with the Cortex-M0+ processor with DMA and USB features. ## • Bits 15:12 – DIE[3:0]: Die Identification Identifies the die in the family. Bits 11:8 – REVISION[3:0]: Revision Identifies the die revision number. ## • Bits 7:0 - DEVSEL[7:0]: Device Select DEVSEL is used to identify a device within a product family and product series. The value corresponds to the Flash memory density, pin count and device variant parts of the ordering code. Refer to "Ordering Information" on page 6 for details. Table 11-8. Device Selection | DEVSEL | Device | Flash | RAM | Pincount | | | | | | |-------------|------------|----------------------------|-------|----------|--|--|--|--|--| | 0x00 - 0x17 | Reserved | | | | | | | | | | 0x18 | SAMR21E19A | 256KB+512KB <sup>(1)</sup> | 32KB | 32 | | | | | | | 0x19 | SAMR21G18A | 256KB | 32KB | 48 | | | | | | | 0x1A | SAMR21G17A | 128KB | 32KB | 48 | | | | | | | 0x1B | SAMR21G16A | 64KB | 16KB | 48 | | | | | | | 0x1C | SAMR21E18A | 256KB | 32KB | 32 | | | | | | | 0x1D | SAMR21E17A | 128K | 32KB | 32 | | | | | | | 0x1E | SAMR21E16A | 64KB | 16KB | 32 | | | | | | | 0x1F-0xFF | | Rese | erved | | | | | | | Note: 1. Serial Flash MX25V4006EWSK. ## 11.13.9 Coresight ROM Table Entry n Name: ENTRYn **Offset:** 0x1000+n\*0x4 [n=0..1] Reset: 0xXXXXX00X Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|---------------|------|---------|-------|---------|----|-----|-------|--|--| | | ADDOFF[19:12] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | X | X | X | Χ | Χ | Χ | X | Χ | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ADDOF | F[11:4] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | X | X | X | Χ | Χ | Χ | X | X | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ADDO | FF[3:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | Χ | Χ | X | Χ | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | FMT | EPRES | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X | | | ## Bits 31:12 – ADDOFF[19:0]: Address Offset The base address of the component, relative to the base address of this ROM table. #### Bits 11:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bit 1 – FMT: Format Always read as one, indicates a 32-bit ROM table. #### • Bit 0 – EPRES: Entry Present This bit indicates whether an entry is present at this location in the ROM table. This bit is set at powerup if the device is not protected indicating that the entry is not present. This bit is cleared at powerup if the device is not protected indicating that the entry is present. ## 11.13.10Coresight ROM Table End Name: END Offset: 0x1008 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|------------|----|----|-------|--------|----|----|----|--|--| | | END[31:24] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | END[2 | 23:16] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | END | [15:8] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | END[7:0] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bits 31:0 – END[31:0]: End Marker Indicates the end of the CoreSight ROM table entries. ## 11.13.11Coresight ROM Table Memory Type Name: MEMTYPE Offset: 0x1FCC Reset: 0x0000000X Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SMEMP | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X | ## • Bits 31:1 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bit 0 – SMEMP: System Memory Present This bit indicates whether system memory is present on the bus that connects to the ROM table. This bit is set at powerup if the device is not protected indicating that the system memory is accessible from a debug adapter. This bit is cleared at powerup if the device is protected indicating that the system memory is not accessible from a debug adapter. ## 11.13.12Peripheral Identification 4 Name: PID4 Offset: 0x1FD0 Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|--------|----|------------|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | FKB | C[3:0] | | JEPCC[3:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 7:4 – FKBC[3:0]: 4KB Count These bits will always return zero when read, indicating that this debug component occupies one 4KB block. ## • Bits 3:0 – JEPCC[3:0]: JEP-106 Continuation Code These bits will always return zero when read, indicating a Atmel device. # 11.13.13Peripheral Identification 0 Name: PID0 Offset: 0x1FE0 **Reset:** 0x000000D0 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|-------|---------|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PARTN | BL[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | # • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – PARTNBL[7:0]: Part Number Low These bits will always return 0xD0 when read, indicating that this device implements a DSU module instance. # 11.13.14Peripheral Identification 1 Name: PID1 Offset: 0x1FE4 **Reset:** 0x000000FC Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-------|---------|----|----|-------|---------|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | JEPID | CL[3:0] | | | PARTN | BH[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | ## Bits 31:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 7:4 – JEPIDCL[3:0]: Low part of the JEP-106 Identity Code These bits will always return 0xF when read, indicating a Atmel device (Atmel JEP-106 identity code is 0x1F). ## Bits 3:0 – PARTNBH[3:0]: Part Number High These bits will always return 0xC when read, indicating that this device implements a DSU module instance. # 11.13.15Peripheral Identification 2 Name: PID2 Offset: 0x1FE8 **Reset:** 0x00000009 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|--------|---------|----|------|----|--------------|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | REVISI | ON[3:0] | | JEPU | | JEPIDCH[2:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | ## Bits 31:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 7:4 - REVISION[3:0]: Revision Number Revision of the peripheral. Starts at 0x0 and increments by one at both major and minor revisions. ## Bit 3 – JEPU: JEP-106 Identity Code is used This bit will always return one when read, indicating that JEP-106 code is used. # • Bits 2:0 – JEPIDCH[2:0]: JEP-106 Identity Code High These bits will always return 0x1 when read, indicating an Atmel device (Atmel JEP-106 identity code is 0x1F). # 11.13.16Peripheral Identification 3 Name: PID3 Offset: 0x1FEC Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-------|---------|----|----|------|---------|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | REVAN | ND[3:0] | | | CUSM | OD[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:4 – REVAND[3:0]: Revision Number These bits will always return 0x0 when read. # • Bits 3:0 – CUSMOD[3:0]: ARM CUSMOD These bits will always return 0x0 when read. # 11.13.17Component Identification 0 Name: CID0 Offset: 0x1FF0 Reset: 0x0000000D Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|--------|-----------|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | ы | 25 | 22 | 21 | 20 | 19 | 10 | 17 | 10 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PREAMB | LEB0[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | # • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – PREAMBLEB0[7:0]: Preamble Byte 0 These bits will always return 0xD when read. # 11.13.18Component Identification 1 Name: CID1 Offset: 0x1FF4 Reset: 0x00000010 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-------|---------|----|----|-------|----------|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CCLAS | SS[3:0] | | | PREAM | BLE[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 7:4 - CCLASS[3:0]: Component Class These bits will always return 0x1 when read indicating that this ARM CoreSight component is ROM table (refer to the ARM Debug Interface v5 Architecture Specification at http://www.arm.com). ## Bits 3:0 – PREAMBLE[3:0]: Preamble These bits will always return 0x0 when read. # 11.13.19Component Identification 2 Name: CID2 Offset: 0x1FF8 Reset: 0x00000005 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|--------|-----------|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PREAMB | LEB2[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | # • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – PREAMBLEB2[7:0]: Preamble Byte 2 These bits will always return 0x05 when read. # 11.13.20Component Identification 3 Name: CID3 Offset: 0x1FFC Reset: 0x000000B1 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|--------|-----------|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PREAMB | LEB3[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | # • Bits 31:8 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 7:0 - PREAMBLEB3[7:0]: Preamble Byte 3 These bits will always return 0xB1 when read. # 12. Clock System This chapter only aims to summarize the clock distribution and terminology in the SAM R21 device. It will not explain every detail of its configuration. For in-depth documentation, see the referenced module chapters. ## 12.1 Clock Distribution Figure 12-1. Clock distribution The clock system on the SAM R21 consists of: - Clock sources, controlled by SYSCTRL - A Clock source is the base clock signal used in the system. Example clock sources are the internal 8MHz oscillator (OSC8M), External crystal oscillator (XOSC) and the Digital frequency locked loop (DFLL48M). - Generic Clock Controller (GCLK) which controls the clock distribution system, made up of: - Generic Clock generators: A programmable prescaler, that can use any of the system clock sources as its source clock. The Generic Clock Generator 0, also called GCLK\_MAIN, is the clock feeding the Power Manager used to generate synchronous clocks. - Generic Clocks: Typically the clock input of a peripheral on the system. The generic clocks, through the Generic Clock Multiplexer, can use any of the Generic Clock generators as its clock source. Multiple instances of a peripheral will typically have a separate generic clock for each instance. The DFLL48M clock input (when multiplying another clock source) is generic clock 0. #### Power Manager (PM) • The PM controls synchronous clocks on the system. This includes the CPU, bus clocks (APB, AHB) as well as the synchronous (to the CPU) user interfaces of the peripherals. It contains clock masks that can turn on/off the user interface of a peripheral as well as prescalers for the CPU and bus clocks. Figure 12-2 shows an example where SERCOM0 is clocked by the DFLL48M in open loop mode. The DFLL48M is enabled, the Generic Clock Generator 1 uses the DFLL48M as its clock source, and the generic clock 20, also called GCLK\_SERCOM0\_CORE, that is connected to SERCOM0 uses generator 1 as its source. The SERCOM0 interface, clocked by CLK\_SERCOM0\_APB, has been unmasked in the APBC Mask register in the PM. Figure 12-2. Example of SERCOM clock # 12.2 Synchronous and Asynchronous Clocks As the CPU and the peripherals can be clocked from different clock sources, possibly with widely different clock speeds, some peripheral accesses by the CPU needs to be synchronized between the different clock domains. In these cases the peripheral includes a SYNCBUSY status flag that can be used to check if a sync operation is in progress. As the nature of the synchronization might vary between different peripherals, detailed description for each peripheral can be found in the sub-chapter "synchronization" for each peripheral where this is necessary. In the datasheet references to synchronous clocks are referring to the CPU and bus clocks, while asynchronous clocks are clock generated by generic clocks. # 12.3 Register Synchronization There are two different register synchronization schemes implemented on this device: some modules use a common synchronizer register synchronization scheme, while other modules use a distributed synchronizer register synchronization scheme. The modules using a common synchronizer register synchronization scheme are: GCLK, WDT, RTC, EIC, TC, ADC, AC, DAC. The modules using a distributed synchronizer register synchronization scheme are: SERCOM USART, SERCOM SPI, SERCOM I2C, TCC, USB. #### 12.3.1 Common Synchronizer Register Synchronization #### 12.3.1.1 Overview All peripherals are composed of one digital bus interface, which is connected to the APB or AHB bus and clocked using a corresponding synchronous clock, and one core clock, which is clocked using a generic clock. Access between these clock domains must be synchronized. As this mechanism is implemented in hardware the synchronization process takes place even if the different clocks domains are clocked from the same source and on the same frequency. All registers in the bus interface are accessible without synchronization. All core registers in the generic clock domain must be synchronized when written. Some core registers must be synchronized when read. Registers that need synchronization has this denoted in each individual register description. Two properties are used: write-synchronization and read-synchronization. A common synchronizer is used for all registers in one peripheral, as shown in Figure 12-3. Therefore, only one register per peripheral can be synchronized at a time. Figure 12-3. Synchronization ## 12.3.1.2 Write-Synchronization The write-synchronization is triggered by a write to any generic clock core register. The Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set when the write-synchronization starts and cleared when the write-synchronization is complete. Refer to "Synchronization Delay" on page 86 for details on the synchronization delay. When the write-synchronization is ongoing (STATUS.SYNCBUSY is one), any of the following actions will cause the peripheral bus to stall until the synchronization is complete: - Writing a generic clock core register - Reading a read-synchronized core register - Reading the register that is being written (and thus triggered the synchronization) Core registers without read-synchronization will remain static once they have been written and synchronized, and can be read while the synchronization is ongoing without causing the peripheral bus to stall. APB registers can also be read while the synchronization is ongoing without causing the peripheral bus to stall. #### 12.3.1.3 Read-Synchronization Reading a read-synchronized core register will cause the peripheral bus to stall immediately until the read-synchronization is complete. STATUS.SYNCBUSY will not be set. Refer to "Synchronization Delay" on page 86 for details on the synchronization delay. Note that reading a read-synchronized core register while STATUS.SYNCBUSY is one will cause the peripheral bus to stall twice; first because of the ongoing synchronization, and then again because reading a read-synchronized core register will cause the peripheral bus to stall immediately. #### 12.3.1.4 Completion of synchronization The user can either poll STATUS.SYNCBUSY or use the Synchronisation Ready interrupt (if available) to check when the synchronization is complete. It is also possible to perform the next read/write operation and wait, as this next operation will be started once the previous write/read operation is synchronized and/or complete. #### 12.3.1.5 Read Request The read request functionality is only available to peripherals that have the Read Request register (READREQ) implemented. Refer to the register description of individual peripheral chapters for details. To avoid forcing the peripheral bus to stall when reading read-synchronized core registers, the read request mechanism can be used. #### **Basic Read Request** Writing a one to the Read Request bit in the Read Request register (READREQ.RREQ) will request read-synchronization of the register specified in the Address bits in READREQ (READREQ.ADDR) and set STATUS.SYNCBUSY. When read-synchronization is complete, STATUS.SYNCBUSY is cleared. The read-synchronized value is then available for reading without delay until READREQ.RREQ is written to one again. The address to use is the offset to the peripheral's base address of the register that should be synchronized. #### **Continuous Read Request** Writing a one to the Read Continuously bit in READREQ (READREQ.RCONT) will force continuous readsynchronization of the register specified in READREQ.ADDR. The latest value is always available for reading without stalling the bus, as the synchronization mechanism is continuously synchronizing the given value. SYNCBUSY is set for the first synchronization, but not for the subsequent synchronizations. If another synchronization is attempted, i.e. by executing a write-operation of a write-synchronized register, the read request will be stopped, and will have to be manually restarted. Note that continuous read-synchronization is paused in sleep modes where the generic clock is not running. This means that a new read request is required if the value is needed immediately after exiting sleep. ## 12.3.1.6 Enable Write-Synchronization Writing to the Enable bit in the Control register (CTRL.ENABLE) will also trigger write-synchronization and set STATUS.SYNCBUSY. CTRL.ENABLE will read its new value immediately after being written. The Synchronisation Ready interrupt (if available) cannot be used for Enable write-synchronization. When the enable write-synchronization is ongoing (STATUS.SYNCBUSY is one), attempt to do any of the following will cause the peripheral bus to stall until the enable synchronization is complete: - Writing a core register - Writing an APB register - Reading a read-synchronized core register APB registers can be read while the enable write-synchronization is ongoing without causing the peripheral bus to stall. #### 12.3.1.7 Software Reset Write-Synchronization Writing a one to the Software Reset bit in CTRL (CTRL.SWRST) will also trigger write-synchronization and set STATUS.SYNCBUSY. When writing a one to the CTRL.SWRST bit it will immediately read as one. CTRL.SWRST and STATUS.SYNCBUSY will be cleared by hardware when the peripheral has been reset. Writing a zero to the CTRL.SWRST bit has no effect. The Synchronisation Ready interrupt (if available) cannot be used for Software Reset write-synchronization. When the software reset is in progress (STATUS.SYNCBUSY and CTRL.SWRST are one), attempt to do any of the following will cause the peripheral bus to stall until the Software Reset synchronization and the reset is complete: - Writing a core register - Writing an APB register - Reading a read-synchronized register APB registers can be read while the software reset is being write-synchronized without causing the peripheral bus to stall. #### 12.3.1.8 Synchronization Delay The synchronization will delay the write or read access duration by a delay D, given by the equation: $$5 \cdot P_{GCLK} + 2 \cdot P_{APB} < D < 6 \cdot P_{GCLK} + 3 \cdot P_{APB}$$ Where $P_{GCLK}$ is the period of the generic clock and $P_{APB}$ is the period of the peripheral bus clock. A normal peripheral bus register access duration is $2 \cdot P_{APB}$ . ## 12.3.2 Distributed Synchronizer Register Synchronization #### 12.3.2.1 Overview All peripherals are composed of one digital bus interface, which is connected to the APB or AHB bus and clocked using a corresponding synchronous clock, and one core clock, which is clocked using a generic clock. Access between these clock domains must be synchronized. As this mechanism is implemented in hardware the synchronization process takes place even if the different clocks domains are clocked from the same source and on the same frequency. All registers in the bus interface are accessible without synchronization. All core registers in the generic clock domain must be synchronized when written. Some core registers must be synchronized when read. Registers that need synchronization has this denoted in each individual register description. ### 12.3.2.2 General Write synchronization Inside the same module, each core register, denoted by the Write-Synchronized property, use its own synchronization mechanism so that writing to different core registers can be done without waiting for the end of synchronization of previous core register access. To write again to the same core register in the same module, user must wait for the end of synchronization or the write will be discarded. For each core register, that can be written, a synchronization status bit is associated Example: REGA, REGB are 8-bit core registers. REGC is 16-bit core register. | Offset | Register | |--------|----------| | 0x00 | REGA | | 0x01 | REGB | | 0x02 | REGC | | 0x03 | REGU | Since synchronization is per register, user can write REGA (8-bit access) then immediately write REGB (8-bit access) without error. User can write REGC (16-bit access) without affecting REGA or REGB. But if user writes REGC in two consecutives 8-bit accesses, second write will be discarded and generate an error. When user makes a 32-bit access to offset 0x00, all registers are written but REGA, REGB, REGC can be updated at a different time because of independent write synchronization ## 12.3.2.3 General read synchronization Before any read of a core register, the user must check that the related bit in SYNCBUSY register is cleared. Read access to core register is always immediate but the return value is reliable only if a synchonization of this core register is not going. ## 12.3.2.4 Completion of synchronization The user can either poll SYNCBUSY register or use the Synchronisation Ready interrupt (if available) to check when the synchronization is complete. ## 12.3.2.5 Enable Write-Synchronization Writing to the Enable bit in the Control register (CTRL.ENABLE) will also trigger write-synchronization and set SYNCBUSY.ENABLE. CTRL.ENABLE will read its new value immediately after being written. The Synchronisation Ready interrupt (if available) cannot be used for Enable write-synchronization. ## 12.3.2.6 Software Reset Write-Synchronization Writing a one to the Software Reset bit in CTRL (CTRL.SWRST) will also trigger write-synchronization and set SYNCBUSY.SWRST. When writing a one to the CTRL.SWRST bit it will immediately read as one. CTRL.SWRST and SYNCBUSY.SWRST will be cleared by hardware when the peripheral has been reset. Writing a zero to the CTRL.SWRST bit has no effect. The Synchronisation Ready interrupt (if available) cannot be used for Software Reset write-synchronization. ## 12.3.2.7 Synchronization Delay The synchronization will delay the write or read access duration by a delay D, given by the equation: $$5 \cdot P_{GCLK} + 2 \cdot P_{APB} < D < 6 \cdot P_{GCLK} + 3 \cdot P_{APB}$$ Where $P_{GCLK}$ is the period of the generic clock and $P_{APB}$ is the period of the peripheral bus clock. A normal peripheral bus register access duration is $2 \cdot P_{APB}$ . # 12.4 Enabling a Peripheral To enable a peripheral clocked by a generic clock, the following parts of the system needs to be configured: - A running clock source. - A clock from the Generic Clock Generator must be configured to use one of the running clock sources, and the generator must be enabled. - The generic clock, through the Generic Clock Multiplexer, that connects to the peripheral needs to be configured with a running clock from the Generic Clock Generator, and the generic clock must be enabled. - The user interface of the peripheral needs to be unmasked in the PM. If this is not done the peripheral registers will read as all 0's and any writes to the peripheral will be discarded. # 12.5 On-demand, Clock Requests Figure 12-4. Clock request routing All the clock sources in the system can be run in an on-demand mode, where the clock source is in a stopped state when no peripherals are requesting the clock source. Clock requests propagate from the peripheral, via the GCLK, to the clock source. If one or more peripheral is using a clock source, the clock source will be started/kept running. As soon as the clock source is no longer needed and no peripheral have an active request the clock source will be stopped until requested again. For the clock request to reach the clock source, the peripheral, the generic clock and the clock from the Generic Clock Generator in-between must be enabled. The time taken from a clock request being asserted to the clock source being ready is dependent on the clock source startup time, clock source frequency as well as the divider used in the Generic Clock Generator. The total startup time from a clock request to the clock is available for the peripheral is: Delay\_start\_max = Clock source startup time + 2 \* clock source periods + 2 \* divided clock source periods Delay\_start\_min = Clock source startup time + 1 \* clock source period + 1 \* divided clock source period The delay for shutting down the clock source when there is no longer an active request is: Delay\_stop\_min = 1 \* divided clock source period + 1 \* clock source period Delay\_stop\_max = 2 \* divided clock source periods + 2 \* clock source periods The On-Demand principle can be disabled individually for each clock source by clearing the ONDEMAND bit located in each clock source controller. The clock is always running whatever is the clock request. This has the effect to remove the clock source startup time at the cost of the power consumption. In standby mode, the clock request mechanism is still working if the modules are configured to run in standby mode (RUNSTDBY bit). # 12.6 Power Consumption vs Speed Due to the nature of the asynchronous clocking of the peripherals there are some considerations that needs to be taken if either targeting a low-power or a fast-acting system. If clocking a peripheral with a very low clock, the active power consumption of the peripheral will be lower. At the same time the synchronization to the synchronous (CPU) clock domain is dependent on the peripheral clock speed, and will be longer with a slower peripheral clock; giving lower response time and more time waiting for the synchronization to complete. ## 12.7 Clocks after Reset On any reset the synchronous clocks start to their initial state: - OSC8M is enabled and divided by 8 - GCLK MAIN uses OSC8M as source - CPU and BUS clocks are undivided On a power reset the GCLK starts to their initial state: - All generic clock generators disabled except: - the generator 0 (GCLK MAIN) using OSC8M as source, with no division - the generator 2 using OSCULP32K as source, with no division - All generic clocks disabled except: - the WDT generic clock using the generator 2 as source On a user reset the GCLK starts to their initial state, except for: - generic clocks that are write-locked (WRTLOCK is written to one prior to reset or the WDT generic clock if the WDT Always-On at power on bit set in the NVM User Row) - The generic clock dedicated to the RTC if the RTC generic clock is enabled On any reset the clock sources are reset to their initial state except the 32KHz clock sources which are reset only by a power reset. # 13. GCLK - Generic Clock Controller ## 13.1 Overview Several peripherals may require specific clock frequencies to operate correctly. The Generic Clock Controller consists of number of generic clock generators and generic clock multiplexers that can provide a wide range of clock frequencies. The generic clock generators can be set to use different external and internal clock sources. The selected clock can be divided down in the generic clock generator. The outputs from the generic clock generators are used as clock sources for the generic clock multiplexers, which select one of the sources to generate a generic clock (GCLK\_PERIPHERAL), as shown in Figure 13-2. The number of generic clocks, m, depends on how many peripherals the device has. #### 13.2 Features - Provides generic clocks - Wide frequency range - Clock source for the generator can be changed on the fly # 13.3 Block Diagram The Generic Clock Controller can be seen in the clocking diagram, which is shown in Figure 13-1. Figure 13-1. Device Clocking Diagram The Generic Clock Controller block diagram is shown in Figure 13-2. Figure 13-2. Generic Clock Controller Block Diagram<sup>(1)</sup> Note: 1. If the GENCTRL.SRC=GCLKIN the GCLK\_IO is set as an input. # 13.4 Signal Description Table 13-1. Signal Description | Signal Name | Туре | Description | |--------------|-------------|------------------------------------------------------| | GCLK_IO[7:0] | Digital I/O | Source clock when input<br>Generic clock when output | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 13.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ### 13.5.1 I/O Lines Using the Generic Clock Controller's I/O lines requires the I/O pins to be configured. Refer to "PORT" on page 373 for details. ## 13.5.2 Power Management The Generic Clock Controller can operate in all sleep modes, if required. Refer to Table 14-4 for details on the different sleep modes. ## 13.5.3 Clocks The Generic Clock Controller bus clock (CLK\_GCLK\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_GCLK\_APB can be found in the Peripheral Clock Masking section in APBAMASK. #### 13.5.4 DMA Not applicable. ### 13.5.5 Interrupts Not applicable. #### 13.5.6 Events Not applicable. ## 13.5.7 Debug Operation Not applicable. # 13.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode or the CPU reset is extended, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 13.5.9 Analog Connections Not applicable. # 13.6 Functional Description #### 13.6.1 Principle of Operation The GCLK module is comprised of eight generic clock generators sourcing m generic clock multiplexers. A clock source selected as input to one of the generic clock generators can be used directly, or it can be prescaled in the generic clock generator before the generator output is used as input to one or more of the generic clock multiplexers. A generic clock multiplexer provides a generic clock to a peripheral (GCLK\_PERIPHERAL). A generic clock can act as the clock to one or several of peripherals. # 13.6.2 Basic Operation #### 13.6.2.1 Initialization Before a generic clock is enabled, the clock source of its generic clock generator should be enabled. The generic clock must be configured as outlined by the following steps: - 1. The generic clock generator division factor must be set by performing a single 32-bit write to the Generic Clock Generator Division register (GENDIV): - The generic clock generator that will be selected as the source of the generic clock must be written to the ID bit group (GENDIV.ID). - The division factor must be written to the DIV bit group (GENDIV.DIV) Refer to GENDIV register for details. - 2. The generic clock generator must be enabled by performing a single 32-bit write to the Generic Clock Generator Control register (GENCTRL): - The generic clock generator that will be selected as the source of the generic clock must be written to the ID bit group (GENCTRL.ID) - The generic clock generator must be enabled by writing a one to the GENEN bit (GENCTRL.GENEN) Refer to GENCTRL register for details. - 3. The generic clock must be configured by performing a single 16-bit write to the Generic Clock Control register (CLKCTRL): - The generic clock that will be configured must be written to the ID bit group (CLKCTRL.ID) - The generic clock generator used as the source of the generic clock must be written to the GEN bit group (CLKCTRL.GEN) Refer to CLKCTRL register for details. #### 13.6.2.2 Enabling, Disabling and Resetting The GCLK module has no enable/disable bit to enable or disable the whole module. The GCLK is reset by writing a one to the Software Reset bit in the Control register (CTRL.SWRST). All registers in the GCLK will be reset to their initial state except for generic clocks and associated generators that have their Write Lock bit written to one. Refer to "Configuration Lock" on page 95 for details. #### 13.6.2.3 Generic Clock Generator Each generic clock generator (GCLKGEN) can be set to run from one of eight different clock sources except GCLKGEN[1] which can be set to run from one of seven sources. GCLKGEN[1] can act as source to the other generic clock generators but can not act as source to itself. Each generic clock generator GCLKGEN[x] can be connected to one specific GCLK\_IO[x] pin. The GCLK\_IO[x] can be set to act as source to GCLKGEN[x] or GCLK\_IO[x] can be set up to output the clock generated by GCLKGEN[x]. The selected source (GCLKGENSRC see Figure 13-3) can optionally be divided. Each generic clock generator can be independently enabled and disabled. Each GCLKGEN clock can then be used as a clock source for the generic clock multiplexers. Each generic clock is allocated to one or several peripherals. GCLKGEN[0], is used as GCLK\_MAIN for the synchronous clock controller inside the Power Manager. Refer to "PM - Power Manager" on page 112 for details on the synchronous clock generation. GCLKGENSRC GCLKGENSRC DIVIDER GENCTRL.GENEN GENCTRL.DIVSEL GENDIV.DIV Figure 13-3. Generic Clock Generator ## 13.6.2.4 Enabling a Generic Clock Generator A generic clock generator is enabled by writing a one to the Generic Clock Generator Enable bit in the Generic Clock Generator Control register (GENCTRL.GENEN). ## 13.6.2.5 Disabling a Generic Clock Generator A generic clock generator is disabled by writing a zero to GENCTRL.GENEN. When GENCTRL.GENEN is read as zero, the GCLKGEN clock is disabled and clock gated. ## 13.6.2.6 Selecting a Clock Source for the Generic Clock Generator Each generic clock generator can individually select a clock source by writing to the Source Select bit group in GENCTRL (GENCTRL.SRC). Changing from one clock source, A, to another clock source, B, can be done on the fly. If clock source B is not ready, the generic clock generator will continue running with clock source A. As soon as clock source B is ready, however, the generic clock generator will switch to it. During the switching, the generic clock generator holds clock requests to clock sources A and B and then releases the clock source A request when the switch is done. The available clock sources are device dependent (usually the crystal oscillators, RC oscillators, PLL and DFLL clocks). GCLKGEN[1] can be used as a common source for all the generic clock generators except generic clock generator 1. #### 13.6.2.7 Changing Clock Frequency The selected generic clock generator source, GENCLKSRC can optionally be divided by writing a division factor in the Division Factor bit group in the Generic Clock Generator Division register (GENDIV.DIV). Depending on the value of the Divide Selection bit in GENCTRL (GENCTRL.DIVSEL), it can be interpreted in two ways by the integer divider. Note that the number of DIV bits for each generic clock generator is device dependent. Refer to Table 13-11 for details. #### 13.6.2.8 Duty Cycle When dividing a clock with an odd division factor, the duty-cycle will not be 50/50. Writing a one to the Improve Duty Cycle bit in GENCTRL (GENCTRL.IDC) will result in a 50/50 duty cycle. #### 13.6.2.9 Generic Clock Output on I/O Pins Each Generic Clock Generator's output can be directed to a GCLK\_IO pin. If the Output Enable bit in GENCTRL (GENCTRL.OE) is one and the generic clock generator is enabled (GENCTRL.GENEN is one), the generic clock generator requests its clock source and the GCLKGEN clock is output to a GCLK\_IO pin. If GENCTRL.OE is zero, GCLK\_IO is set according to the Output Off Value bit. If the Output Off Value bit in GENCTRL (GENCTRL.OOV) is zero, the output clock will be low when generic clock generator is turned off. If GENCTRL.OOV is one, the output clock will be high when generic clock generator is turned off. In standby mode, if the clock is output (GENCTRL.OE is one), the clock on the GCLK\_IO pin is frozen to the OOV value if the Run In Standby bit in GENCTRL (GENCTRL.RUNSTDBY) is zero. If GENCTRL.RUNSTDBY is one, the GCLKGEN clock is kept running and output to GCLK\_IO. #### 13.6.3 Generic Clock Figure 13-4. Generic Clock Multiplexer #### 13.6.3.1 Enabling a Generic Clock Before a generic clock is enabled, one of the generic clock generators must be selected as the source for the generic clock by writing to CLKCTRL.GEN. The clock source selection is individually set for each generic clock. When a generic clock generator has been selected, the generic clock is enabled by writing a one to the Clock Enable bit in CLKCTRL (CLKCTRL.CLKEN). The CLKCTRL.CLKEN bit must be synchronized to the generic clock domain. CLKCTRL.CLKEN will continue to read as its previous state until the synchronization is complete. #### 13.6.3.2 Disabling a Generic Clock A generic clock is disabled by writing a zero to CLKCTRL.CLKEN. The SYNCBUSY bit will be cleared when this write-synchronization is complete. CLKCTRL.CLKEN will continue to read as its previous state until the synchronization is complete. When the generic clock is disabled, the generic clock is clock gated. #### 13.6.3.3 Selecting a Clock Source for the Generic Clock When changing a generic clock source by writing to CLKCTRL.GEN, the generic clock must be disabled before being reenabled with the new clock source setting. This prevents glitches during the transition: - Write a zero to CLKCTRL.CLKEN - 2. Wait until CLKCTRL.CLKEN reads as zero - 3. Change the source of the generic clock by writing CLKCTRL.GEN - Re-enable the generic clock by writing a one to CLKCTRL.CLKEN #### 13.6.3.4 Configuration Lock The generic clock configuration is locked for further write accesses by writing the Write Lock bit (WRTLOCK) in the CLKCTRL register. All writes to the CLKCTRL register will be ignored. It can only be unlocked by a power reset. The generic clock generator sources of a locked generic clock are also locked. The corresponding GENCTRL and GENDIV are locked, and can be unlocked only by a power reset. There is one exception concerning the GCLKGEN[0]. As it is used as GCLK\_MAIN, it can not be locked. It is reset by any reset to startup with a known configuration. The SWRST can not unlock the registers. #### 13.6.4 Additional Features ## 13.6.4.1 Indirect Access The Generic Clock Generator Control and Division registers (GENCTRL and GENDIV) and the Generic Clock Control register (CLKCTRL) are indirectly addressed as shown in Figure 13-5. Figure 13-5. GCLK Indirect Access Writing these registers is done by setting the corresponding ID bit group. To read a register, the user must write the ID of the channel, i, in the corresponding register. The value of the register for the corresponding ID is available in the user interface by a read access. For example, the sequence to read the GENCTRL register of generic clock generator i is: - 1. Do an 8-bit write of the i value to GENCTRL.ID - 2. Read GENCTRI #### 13.6.4.2 Generic Clock Enable after Reset The Generic Clock Controller must be able to provide a generic clock to some specific peripherals after a reset. That means that the configuration of the generic clock generators and generic clocks after reset is device-dependent. Refer to Table 13-9 and Table 13-10 for details on GENCTRL reset. Refer to Table 13-13 and Table 13-14 for details on GENDIV reset. Refer to Table 13-5 and Table 13-6 for details on CLKCTRL reset. ## 13.6.5 Sleep Mode Operation ## 13.6.5.1 SleepWalking The GCLK module supports the SleepWalking feature. During a sleep mode where the generic clocks are stopped, a peripheral that needs its generic clock to execute a process must request it from the Generic Clock Controller. The Generic Clock Controller will receive this request and then determine which generic clock generator is involved and which clock source needs to be awakened. It then wakes up the clock source, enables the generic clock generator and generic clock stages successively and delivers the generic clock to the peripheral. #### 13.6.5.2 Run in Standby Mode In standby mode, the GCLK can continuously output the generic clock generator output to GCLK\_IO. Refer to "Generic Clock Output on I/O Pins" on page 94 for details. ## 13.6.6 Synchronization Due to the asynchronicity between CLK\_GCLK\_APB and GCLKGENSRC some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following registers need synchronization when written: - Generic Clock Generator Control register (GENCTRL) - Generic Clock Generator Division register (GENDIV) - Control register (CTRL) Write-synchronization is denoted by the Write-Synchronization property in the register description. Refer to "Register Synchronization" on page 83 for further details. # 13.7 Register Summary Table 13-2. Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|---------|-------------|----------|-------|----------|---------|-------|----------|--------|-------| | 0x0 | CTRL | 7:0 | | | | | | | | SWRST | | 0x1 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x2 | CLECTRI | 7:0 | | | | | ID[ | 5:0] | | | | 0x3 | CLKCTRL | 15:8 | WRTLOCK | CLKEN | | | | GEN | N[3:0] | | | 0x4 | | 7:0 | | | | ID[3:0] | | | | | | 0x5 | OFNOTDI | 15:8 | | | | | | SRC[4:0] | | | | 0x6 | GENCTRL | 23:16 | | | RUNSTDBY | DIVSEL | OE | OOV | IDC | GENEN | | 0x7 | | 31:24 | | | | | | | | | | 0x8 | | 7:0 | | | | | | ID[ | 3:0] | ı | | 0x9 | CENDIV | 15:8 | | | | DIV | [7:0] | | | | | 0xA | GENDIV | 23:16 | | | | DIV[ | 15:8] | | | | | 0xB | | 31:24 | | | | | | | | | # 13.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-protected property in each individual register description. Refer to "Register Access Protection" on page 92 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Refer to "Synchronization" on page 96 for details. ## 13.8.1 Control Name: CTRL Offset: 0x0 Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-------| | | | | | | | | | SWRST | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: There is a reset operation ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the GCLK to their initial state after a power reset, except for generic clocks and associated generators that have their WRTLOCK bit in CLKCTRL read as one. Refer to Table 13-9 for details on GENCTRL reset. Refer to Table 13-13 for details on GENDIV reset. Refer to Table 13-5 for details on CLKCTRL reset. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. ## 13.8.2 Status Name: STATUS **Offset:** 0x1 **Reset:** 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7 – SYNCBUSY: Synchronization Busy Status This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### Bits 6:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### 13.8.3 Generic Clock Control This register allows the user to configure one of the generic clocks, as specified in the CLKCTRL.ID bit group. To write to the CLKCTRL register, do a 16-bit write with all configurations and the ID. To read the CLKCTRL register, first do an 8-bit write to the CLKCTRL.ID bit group with the ID of the generic clock whose configuration is to be read, and then read the CLKCTRL register. Name: CLKCTRL **Offset:** 0x2 **Reset:** 0x0000 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-----|-----|------|------|-------|-----| | | WRTLOCK | CLKEN | | | | GEN | [3:0] | | | Access | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ID[ŧ | 5:0] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 15 – WRTLOCK: Write Lock When this bit is written, it will lock from further writes the generic clock pointed to by CLKCTRL.ID, the generic clock generator pointed to in CLKCTRL.GEN and the division factor used in the generic clock generator. It can only be unlocked by a power reset. One exception to this is generic clock generator 0, which cannot be locked. - 0: The generic clock and the associated generic clock generator and division factor are not locked. - 1: The generic clock and the associated generic clock generator and division factor are locked. #### Bit 14 – CLKEN: Clock Enable This bit is used to enable and disable a generic clock. - 0: The generic clock is disabled. - 1: The generic clock is enabled. #### Bits 13:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 11:8 – GEN[3:0]: Generic Clock Generator Table 13-3. Generic Clock Generator | GEN[3:0] | Name | Description | |----------|----------|---------------------------| | 0x0 | GCLKGEN0 | Generic clock generator 0 | | 0x1 | GCLKGEN1 | Generic clock generator 1 | | 0x2 | GCLKGEN2 | Generic clock generator 2 | | 0x3 | GCLKGEN3 | Generic clock generator 3 | Table 13-3. Generic Clock Generator (Continued) | GEN[3:0] | Name | Description | |----------|----------|---------------------------| | 0x4 | GCLKGEN4 | Generic clock generator 4 | | 0x5 | GCLKGEN5 | Generic clock generator 5 | | 0x6 | GCLKGEN6 | Generic clock generator 6 | | 0x7 | GCLKGEN7 | Generic clock generator 7 | | 0x8 | GCLKGEN8 | Generic clock generator 8 | | 0x9-0xF | | Reserved | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:0 – ID[5:0]: Generic Clock Selection ID These bits select the generic clock that will be configured. The value of the ID bit group versus module instance is shown in Table 13-4. Table 13-4. Generic Clock Selection ID | Value | Name | Description | |-------|-----------------------|-------------------------------------------------------| | 0x00 | GCLK_DFLL48M_REF | DFLL48M Reference | | 0x01 | GCLK_DPLL | FDPLL96M input clock source for reference | | 0x02 | GCLK_DPLL_32K | FDPLL96M 32kHz clock for FDPLL96M internal lock timer | | 0x03 | GCLK_WDT | WDT | | 0x04 | GCLK_RTC | RTC | | 0x05 | GCLK_EIC | EIC | | 0x06 | GCLK_USB | USB | | 0x07 | GCLK_EVSYS_CHANNEL_0 | EVSYS_CHANNEL_0 | | 0x08 | GCLK_EVSYS_CHANNEL_1 | EVSYS_CHANNEL_1 | | 0x09 | GCLK_EVSYS_CHANNEL_2 | EVSYS_CHANNEL_2 | | 0x0A | GCLK_EVSYS_CHANNEL_3 | EVSYS_CHANNEL_3 | | 0x0B | GCLK_EVSYS_CHANNEL_4 | EVSYS_CHANNEL_4 | | 0x0C | GCLK_EVSYS_CHANNEL_5 | EVSYS_CHANNEL_5 | | 0x0D | GCLK_EVSYS_CHANNEL_6 | EVSYS_CHANNEL_6 | | 0x0E | GCLK_EVSYS_CHANNEL_7 | EVSYS_CHANNEL_7 | | 0x0F | GCLK_EVSYS_CHANNEL_8 | EVSYS_CHANNEL_8 | | 0x10 | GCLK_EVSYS_CHANNEL_9 | EVSYS_CHANNEL_9 | | 0x11 | GCLK_EVSYS_CHANNEL_10 | EVSYS_CHANNEL_10 | | 0x12 | GCLK_EVSYS_CHANNEL_11 | EVSYS_CHANNEL_11 | Table 13-4. Generic Clock Selection ID (Continued) | Value | Name | Description | |-----------|----------------------|--------------| | 0x13 | GCLK_SERCOMx_SLOW | SERCOMx_SLOW | | 0x14 | GCLK_SERCOM0_CORE | SERCOM0_CORE | | 0x15 | GCLK_SERCOM1_CORE | SERCOM1_CORE | | 0x16 | GCLK_SERCOM2_CORE | SERCOM2_CORE | | 0x17 | GCLK_SERCOM3_CORE | SERCOM3_CORE | | 0x18 | GCLK_SERCOM4_CORE | SERCOM4_CORE | | 0x19 | GCLK_SERCOM5_CORE | SERCOM5_CORE | | 0x1A | GCLK_TCC0, GCLK_TCC1 | TCC0,TCC1 | | 0x1B | GCLK_TCC2, GCLK_TC3 | TCC2,TC3 | | 0x1C | GCLK_TC4, GCLK_TC5 | TC4,TC5 | | 0x1D | | Reserved | | 0x1E | GCLK_ADC | ADC | | 0x1F | GCLK_AC_DIG | AC_DIG | | 0x20 | GCLK_AC_ANA | AC_ANA | | 0x21 | | Reserved | | 0x22 | GCLK_PTC | PTCReserved | | 0x23 | | Reserved | | 0x24 | | Reserved | | 0x25-0x3F | | Reserved | A power reset will reset the CLKCTRL register for all IDs, including the RTC. If the WRTLOCK bit of the corresponding ID is zero and the ID is not the RTC, a user reset will reset the CLKCTRL register for this ID. After a power reset, the reset value of the CLKCTRL register versus module instance is as shown in Table 13-5. Table 13-5. CLKCTRL Reset Value after a Power Reset | Module Instance | Reset Value after Power Reset | | | | | |-----------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--| | | CLKCTRL.GEN | CLKCTRL.CLKEN | CLKCTRL.WRTLOCK | | | | RTC | 0x00 | 0x00 | 0x00 | | | | WDT | 0x02 | 0x01 if WDT Enable bit in NVM<br>User Row written to one<br>0x00 if WDT Enable bit in NVM<br>User Row written to zero | 0x01 if WDT Always-On bit in<br>NVM User Row written to one<br>0x00 if WDT Always-On bit in<br>NVM User Row written to zero | | | | Others | 0x00 | 0x00 | 0x00 | | | After a user reset, the reset value of the CLKCTRL register versus module instance is as shown in Table 13-6. Table 13-6. CLKCTRL Reset Value after a User Reset | Module Instance | Reset Value after a User Reset | | | | | |-----------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--| | | CLKCTRL.GEN | CLCTRL.CLKEN | CLKCTRL.WRTLOCK | | | | RTC | 0x00 if WRTLOCK=0 and<br>CLKEN=0<br>No change if WRTLOCK=1<br>or CLKEN=1 | 0x00 if WRTLOCK=0 and CLKEN=0<br>No change if WRTLOCK=1 or CLKEN=1 | No change | | | | WDT | 0x02 if WRTLOCK=0<br>No change if WRTLOCK=1 | If WRTLOCK=0 0x01 if WDT Enable bit in NVM User Row written to one 0x00 if WDT Enable bit in NVM User Row written to zero If WRTLOCK=1 no change | No change | | | | Others | 0x00 if WRTLOCK=0<br>No change if WRTLOCK=1 | 0x00 if WRTLOCK=0<br>No change if WRTLOCK=1 | No change | | | #### 13.8.4 Generic Clock Generator Control This register allows the user to configure one of the generic clock generators, as specified in the GENCTRL.ID bit group. To write to the GENCTRL register, do a 32-bit write with all configurations and the ID. To read the GENCTRL register, first do an 8-bit write to the GENCTRL.ID bit group with the ID of the generic clock generator whose configuration is to be read, and then read the GENCTRL register. Name: GENCTRL Offset: 0x4 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----------|--------|-----|----------|------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RUNSTDBY | DIVSEL | OE | 00V | IDC | GENEN | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | SRC[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[: | 3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:22 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 21 – RUNSTDBY: Run in Standby This bit is used to keep the generic clock generator running when it is configured to be output to its dedicated GCLK\_IO pin. If GENCTRL.OE is zero, this bit has no effect and the generic clock generator will only be running if a peripheral requires the clock. - 0: The generic clock generator is stopped in standby and the GCLK\_IO pin state (one or zero) will be dependent on the setting in GENCTRL.OOV. - 1: The generic clock generator is kept running and output to its dedicated GCLK\_IO pin during standby mode. #### Bit 20 – DIVSEL: Divide Selection This bit is used to decide how the clock source used by the generic clock generator will be divided. If the clock source should not be divided, the DIVSEL bit must be zero and the GENDIV.DIV value for the corresponding generic clock generator must be zero or one. - 0: The generic clock generator equals the clock source divided by GENDIV.DIV. - 1: The generic clock generator equals the clock source divided by 2^(GENDIV.DIV+1). #### Bit 19 – OE: Output Enable This bit is used to enable output of the generated clock to GCLK\_IO when GCLK\_IO is not selected as a source in the GENCLK.SRC bit group. - 0: The generic clock generator is not output. - 1: The generic clock generator is output to the corresponding GCLK\_IO, unless the corresponding GCLK\_IO is selected as a source in the GENCLK.SRC bit group. ## Bit 18 – OOV: Output Off Value This bit is used to control the value of GCLK\_IO when GCLK\_IO is not selected as a source in the GENCLK.SRC bit group. - 0: The GCLK\_IO will be zero when the generic clock generator is turned off or when the OE bit is zero. - 1: The GCLK\_IO will be one when the generic clock generator is turned off or when the OE bit is zero. # Bit 17 – IDC: Improve Duty Cycle This bit is used to improve the duty cycle of the generic clock generator when odd division factors are used. - 0: The generic clock generator duty cycle is not 50/50 for odd division factors. - 1: The generic clock generator duty cycle is 50/50. #### Bit 16 – GENEN: Generic Clock Generator Enable This bit is used to enable and disable the generic clock generator. - 0: The generic clock generator is disabled. - 1: The generic clock generator is enabled. #### Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 12:8 - SRC[4:0]: Source Select These bits define the clock source to be used as the source for the generic clock generator, as shown in Table 13-7. Table 13-7. Source Select | Value | Name | Description | |-----------|-----------|----------------------------------| | 0x00 | XOSC | XOSC oscillator output | | 0x01 | GCLKIN | Generator input pad | | 0x02 | GCLKGEN1 | Generic clock generator 1 output | | 0x03 | OSCULP32K | OSCULP32K oscillator output | | 0x04 | OSC32K | OSC32K oscillator output | | 0x05 | XOSC32K | XOSC32K oscillator output | | 0x06 | OSC8M | OSC8M oscillator output | | 0x07 | DFLL48M | DFLL48M output | | 0x08 | FDPLL96M | FDPLL96M output | | 0x09-0x1F | Reserved | Reserved for future use | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 3:0 – ID[3:0]: Generic Clock Generator Selection These bits select the generic clock generator that will be configured or read. The value of the ID bit group versus which generic clock generator is configured is shown in Table 13-8. Table 13-8. Generic Clock Generator Selection | Value | Name | Description | |---------|----------|---------------------------| | 0x0 | GCLKGEN0 | Generic clock generator 0 | | 0x1 | GCLKGEN1 | Generic clock generator 1 | | 0x2 | GCLKGEN2 | Generic clock generator 2 | | 0x3 | GCLKGEN3 | Generic clock generator 3 | | 0x4 | GCLKGEN4 | Generic clock generator 4 | | 0x5 | GCLKGEN5 | Generic clock generator 5 | | 0x6 | GCLKGEN6 | Generic clock generator 6 | | 0x7 | GCLKGEN7 | Generic clock generator 7 | | 0x8 | GCLKGEN8 | Generic clock generator 8 | | 0x9-0xF | | Reserved | A power reset will reset the GENCTRL register for all IDs, including the generic clock generator used by the RTC. If a generic clock generator ID other than generic clock generator 0 is not a source of a "locked" generic clock or a source of the RTC generic clock, a user reset will reset the GENCTRL for this ID. After a power reset, the reset value of the GENCTRL register is as shown in Table 13-9. Table 13-9. GENCTRL Reset Value after a Power Reset | GCLK Generator ID | Reset Value after a Power Reset | |-------------------|---------------------------------| | 0x00 | 0x00010600 | | 0x01 | 0x0000001 | | 0x02 | 0x00010302 | | 0x03 | 0x0000003 | | 0x04 | 0x0000004 | | 0x05 | 0x0000005 | | 0x06 | 0x0000006 | | 0x07 | 0x0000007 | | 0x08 | 0x0000008 | After a user reset, the reset value of the GENCTRL register is as shown in Table 13-10. Table 13-10. GENCTRL Reset Value after a User Reset | GCLK Generator ID | Reset Value after a User Reset | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | 0x00010600 | | 0x01 | 0x00000001 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x02 | 0x00010302 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x03 | 0x00000003 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x04 | 0x00000004 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x05 | 0x00000005 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x06 | 0x00000006 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x07 | 0x00000007 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x08 | 0x00000008 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | #### 13.8.5 Generic Clock Generator Division This register allows the user to configure one of the generic clock generators, as specified in the GENDIV.ID bit group. To write to the GENDIV register, do a 32-bit write with all configurations and the ID. To read the GENDIV register, first do an 8-bit write to the GENDIV.ID bit group with the ID of the generic clock generator whose configuration is to be read, and then read the GENDIV register. Name: GENDIV Offset: 0x8 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|-------|------|------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIV[ | 15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DIV | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[: | 3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### • Bits 31:24 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 23:8 – DIV[15:0]: Division Factor These bits apply a division on each selected generic clock generator. The number of DIV bits each generator has can be seen in Table 13-11. Writes to bits above the specified number will be ignored. Table 13-11. Division Factor | Generator | Division Factor Bits | |--------------------------------|-------------------------------------| | Generic clock generator 0 | 8 division factor bits - DIV[7:0] | | Generic clock generator 1 | 16 division factor bits - DIV[15:0] | | Generic clock generators 2 | 5 division factor bits - DIV[4:0] | | Generic clock generators 3 - 8 | 8 division factor bits - DIV[7:0] | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. Bits 3:0 – ID[3:0]: Generic Clock Generator Selection These bits select the generic clock generator on which the division factor will be applied, as shown in Table 13-12. Table 13-12. Generic Clock Generator Selection | Values | Description | |---------|---------------------------| | 0x0 | Generic clock generator 0 | | 0x1 | Generic clock generator 1 | | 0x2 | Generic clock generator 2 | | 0x3 | Generic clock generator 3 | | 0x4 | Generic clock generator 4 | | 0x5 | Generic clock generator 5 | | 0x6 | Generic clock generator 6 | | 0x7 | Generic clock generator 7 | | 0x8 | Generic clock generator 8 | | 0x9-0xF | Reserved | A power reset will reset the GENDIV register for all IDs, including the generic clock generator used by the RTC. If a generic clock generator ID other than generic clock generator 0 is not a source of a ,"locked" generic clock or a source of the RTC generic clock, a user reset will reset the GENDIV for this ID. After a power reset, the reset value of the GENDIV register is as shown in Table 13-13. Table 13-13. GENDIV Reset value after a Power Reset | GCLK Generator ID | Reset Value after a Power Reset | |-------------------|---------------------------------| | 0x00 | 0x0000000 | | 0x01 | 0x0000001 | | 0x02 | 0x00000002 | | 0x03 | 0x00000003 | | 0x04 | 0x00000004 | | 0x05 | 0x0000005 | | 0x06 | 0x0000006 | | 0x07 | 0x00000007 | | 0x08 | 0x0000008 | After a user reset, the reset value of the GENDIV register is as shown in Table 13-14. Table 13-14. GENDIV Reset Value after a User Reset | GCLK Generator ID | Reset Value after a User Reset | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | 0x00000000 | | 0x01 | 0x00000001 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x02 | 0x00000002 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x03 | 0x00000003 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x04 | 0x00000004 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x05 | 0x00000005 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x06 | 0x00000006 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x07 | 0x00000007 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x08 | 0x00000008 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | # 14. PM – Power Manager ### 14.1 Overview The Power Manager (PM) controls the reset, clock generation and sleep modes of the microcontroller. Utilizing a main clock chosen from a large number of clock sources from the GCLK, the clock controller provides synchronous system clocks to the CPU and the modules connected to the AHB and the APBx bus. The synchronous system clocks are divided into a number of clock domains; one for the CPU and AHB and one for each APBx. Any synchronous system clock can be changed at run-time during normal operation. The clock domains can run at different speeds, enabling the user to save power by running peripherals at a relatively low clock frequency, while maintaining high CPU performance. In addition, the clock can be masked for individual modules, enabling the user to minimize power consumption. Before entering the STANDBY sleep mode the user must make sure that a significant amount of clocks and peripherals are disabled, so that the voltage regulator is not overloaded. This is because during STANDBY sleep mode the internal voltage regulator will be in low power mode. Various sleep modes and clock gating are provided in order to fit power consumption requirements. This enables the microcontroller to stop unused modules to save power. In ACTIVE mode, the CPU is executing application code. When the device enters a sleep mode, program execution is stopped and some modules and clock domains are automatically switched off by the PM according to the sleep mode. The application code decides which sleep mode to enter and when. Interrupts from enabled peripherals and all enabled reset sources can restore the microcontroller from a sleep mode to ACTIVE mode. The PM also contains a reset controller, which collects all possible reset sources. It issues a microcontroller reset and sets the device to its initial state, and allows the reset source to be identified by software. #### 14.2 Features - Reset control - Reset the microcontroller and set it to an initial state according to the reset source - Multiple reset sources - Power reset sources: POR, BOD12, BOD33 - User reset sources: External reset (RESET), Watchdog Timer reset, software reset - Reset status register for reading the reset source from the application code - Clock control - Controls CPU, AHB and APB system clocks - Multiple clock sources and division factor from GCLK - Clock prescaler with 1x to 128x division - Safe run-time clock switching from GCLK - Module-level clock gating through maskable peripheral clocks - Power management control - Sleep modes: IDLE, STANDBY - SleepWalking support on GCLK clocks # 14.3 Block Diagram Figure 14-1. PM Block Diagram # 14.4 Signal Description | Signal Name | Туре | Description | |-------------|---------------|----------------| | RESET | Digital input | External reset | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 14.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ### 14.5.1 I/O Lines Not applicable. # 14.5.2 Power Management Not applicable. #### 14.5.3 Clocks The PM bus clock (CLK\_PM\_APB) can be enabled and disabled in the power manager, and the default state of CLK\_PM\_APB can be found in Table 14-1. If this clock is disabled in the Power Manager, it can only be re-enabled by a reset. A generic clock (GCLK\_MAIN) is required to generate the main clock. The clock source for GCLK\_MAIN is configured by default in the Generic Clock Controller, and can be re-configured by the user if needed. Refer to "GCLK – Generic Clock Controller" on page 90 for details. ### 14.5.3.1 Main Clock The main clock (CLK\_MAIN) is the common source for the synchronous clocks. This is fed into the common 8-bit prescaler that is used to generate synchronous clocks to the CPU, AHB and APBx modules. #### 14.5.3.2 CPU Clock The CPU clock (CLK CPU) is routed to the CPU. Halting the CPU clock inhibits the CPU from executing instructions. #### 14.5.3.3 AHB Clock The AHB clock (CLK\_AHB) is the root clock source used by peripherals requiring an AHB clock. The AHB clock is always synchronous to the CPU clock and has the same frequency, but may run even when the CPU clock is turned off. A clock gate is inserted from the common AHB clock to any AHB clock of a peripheral. #### 14.5.3.4 APBx Clocks The APBx clock (CLK\_APBX) is the root clock source used by modules requiring a clock on the APBx bus. The APBx clock is always synchronous to the CPU clock, but can be divided by a prescaler, and will run even when the CPU clock is turned off. A clock gater is inserted from the common APB clock to any APBx clock of a module on APBx bus. #### 14.5.4 DMA Not applicable. ### 14.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the PM interrupt requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 14.5.6 Events Not applicable. #### 14.5.7 Debug Operation When the CPU is halted in debug mode, the PM continues normal operation. In sleep mode, the clocks generated from the PM are kept running to allow the debugger accessing any modules. As a consequence, power measurements are not possible in debug mode. ### 14.5.8 Register Access Protection All registers with write access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag register (INTFLAG). Refer to INTFLAG for details - Reset Cause register (RCAUSE). Refer to RCAUSE for details Write-protection is denoted by the Write-Protection property in the register description. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 14.5.9 Analog Connections Not applicable. # 14.6 Functional Description ### 14.6.1 Principle of Operation #### 14.6.1.1 Synchronous Clocks The GCLK\_MAIN clock from GCLK module provides the source for the main clock, which is the common root for the synchronous clocks for the CPU and APBx modules. The main clock is divided by an 8-bit prescaler, and each of the derived clocks can run from any tapping off this prescaler or the undivided main clock, as long as $f_{CPU} \ge f_{APBx}$ . The synchronous clock source can be changed on the fly to respond to varying load in the application. The clocks for each module in each synchronous clock domain can be individually masked to avoid power consumption in inactive modules. Depending on the sleep mode, some clock domains can be turned off (see Table 14-4 on page 119). #### 14.6.1.2 Reset Controller The Reset Controller collects the various reset sources and generates reset for the device. The device contains a power-on-reset (POR) detector, which keeps the system reset until power is stable. This eliminates the need for external reset circuitry to guarantee stable operation when powering up the device. #### 14.6.1.3 Sleep Mode Controller In ACTIVE mode, all clock domains are active, allowing software execution and peripheral operation. The PM Sleep Mode Controller allows the user to choose between different sleep modes depending on application requirements, to save power (see Table 14-4 on page 119). ### 14.6.2 Basic Operation ### 14.6.2.1 Initialization After a power-on reset, the PM is enabled and the Reset Cause (RCAUSE - refer to RCAUSE for details) register indicates the POR source. The default clock source of the GCLK\_MAIN clock is started and calibrated before the CPU starts running. The GCLK\_MAIN clock is selected as the main clock without any division on the prescaler. The device is in the ACTIVE mode. By default, only the necessary clocks are enabled (see Table 14-1). ### 14.6.2.2 Enabling, Disabling and Resetting The PM module is always enabled and can not be reset. ### 14.6.2.3 Selecting the Main Clock Source Refer to "GCLK - Generic Clock Controller" on page 90 for details on how to configure the main clock source. ### 14.6.2.4 Selecting the Synchronous Clock Division Ratio The main clock feeds an 8-bit prescaler, which can be used to generate the synchronous clocks. By default, the synchronous clocks run on the undivided main clock. The user can select a prescaler division for the CPU clock by writing the CPU Prescaler Selection bits in the CPU Select register (CPUSEL.CPUDIV), resulting in a CPU clock frequency determined by this equation: $$f_{CPU} = \frac{f_{main}}{2^{CPUDIV}}$$ Similarly, the clock for the APBx can be divided by writing their respective registers (APBxSEL.APBxDIV). To ensure correct operation, frequencies must be selected so that $f_{CPU} \ge f_{APBx}$ . Also, frequencies must never exceed the specified maximum frequency for each clock domain. Note that the AHB clock is always equal to the CPU clock. CPUSEL and APBxSEL can be written without halting or disabling peripheral modules. Writing CPUSEL and APBxSEL allows a new clock setting to be written to all synchronous clocks at the same time. It is possible to keep one or more clocks unchanged. This way, it is possible to, for example, scale the CPU speed according to the required performance, while keeping the APBx frequency constant. Sleep mode Sleep Controller **APBCMASK** →CLK\_PERIPHERAL\_APBC\_n →CLK\_PERIPHERAL\_APBC\_1 Clock CLK APBC Clock gate gate ➤ CLK\_PERIPHERAL\_APBC\_0 **APBCDIV APBBMASK** ➤ CLK\_PERIPHERAL\_APBB\_n CLK\_APBB Clock Clock →CLK\_PERIPHERAL\_APBB\_1 gate CLK\_PERIPHERAL\_APBB\_0 APBBDIV **APBAMASK** → CLK PERIPHERAL APBA n CLK\_APBA Clock Clock →CLK PERIPHERAL APBA 1 GCLK\_MAIN gate gate ►CLK PERIPHERAL APBA 0 **GCLK** CLK MAIN **APBADIV AHBMASK** → CLK PERIPHERAL AHB n CLK AHB Clock Clock →CLK PERIPHERAL AHB 1 gate gate CLK PERIPHERAL AHB 0 CLK\_CPU Clock Prescale gate CPUDIV Figure 14-2. Synchronous Clock Selection and Prescaler #### 14.6.2.5 Clock Ready Flag There is a slight delay from when CPUSEL and APBxSEL are written until the new clock setting becomes effective. During this interval, the Clock Ready flag in the Interrupt Flag Status and Clear register (INTFLAG.CKRDY) will read as zero. If CKRDY in the INTENSET register is written to one, the Power Manager interrupt can be triggered when the new clock setting is effective. CPUSEL must not be re-written while CKRDY is zero, or the system may become unstable or hang. # 14.6.2.6 Peripheral Clock Masking It is possible to disable or enable the clock for a peripheral in the AHB or APBx clock domain by writing the corresponding bit in the Clock Mask register (APBxMASK - refer to APBAMASK for details) to zero or one. Refer to Table 14-1 for the default state of each of the peripheral clocks. Table 14-1. Peripheral Clock Default State | Peripheral Clock | Default State | |------------------|---------------| | CLK_PAC0_APB | Enabled | | CLK_PM_APB | Enabled | | CLK_SYSCTRL_APB | Enabled | | CLK_GCLK_APB | Enabled | | CLK_WDT_APB | Enabled | | CLK_RTC_APB | Enabled | | CLK_EIC_APB | Enabled | | CLK_PAC1_APB | Enabled | | CLK_DSU_APB | Enabled | | CLK_NVMCTRL_APB | Enabled | | CLK_PORT_APB | Enabled | | CLK_HMATRIX_APB | Enabled | | CLK_PAC2_APB | Disabled | | CLK_SERCOMx_APB | Disabled | | CLK_TCx_APB | Disabled | | CLK_ADC_APB | Enabled | | CLK_AC_APB | Disabled | | CLK_PTC_APB | Disabled | | CLK_USB_APB | Enabled | | CLK_DMAC_APB | Enabled | | CLK_TCC_APB | Disabled | | CLK_RFCTRL_APB | Disabled | When the APB clock for a module is not provided its registers cannot be read or written. The module can be re-enabled later by writing the corresponding mask bit to one. A module may be connected to several clock domains (for instance, AHB and APB), in which case it will have several mask bits. Note that clocks should only be switched off if it is certain that the module will not be used. Switching off the clock for the NVM Controller (NVMCTRL) will cause a problem if the CPU needs to read from the flash memory. Switching off the clock to the Power Manager (PM), which contains the mask registers, or the corresponding APBx bridge, will make it impossible to write the mask registers again. In this case, they can only be re-enabled by a system reset. #### 14.6.2.7 Reset Controller The latest reset cause is available in RCAUSE, and can be read during the application boot sequence in order to determine proper action. There are two groups of reset sources: Power Reset: Resets caused by an electrical issue. User Reset: Resets caused by the application. The table below lists the parts of the device that are reset, depending on the reset type. Table 14-2. Effects of the Different Reset Events | | Power Reset | User Reset | | | | |----------------------------------------------------------------------------------------|-------------------|----------------|---------------------------|--|--| | | POR, BOD12, BOD33 | External Reset | WDT Reset,<br>SysResetReq | | | | RTC All the 32kHz sources WDT with ALWAYSON feature Generic Clock with WRTLOCK feature | Y | N | N | | | | Debug logic | Υ | Y | N | | | | Others | Υ | Υ | Y | | | The external reset is generated when pulling the RESET pin low. This pin has an internal pull-up, and does not need to be driven externally during normal operation. The POR, BOD12 and BOD33 reset sources are generated by their corresponding module in the System Controller Interface (SYSCTRL). The WDT reset is generated by the Watchdog Timer. The System Reset Request (SysResetReq) is a software reset generated by the CPU when asserting the SYSRESETREQ bit located in the Reset Control register of the CPU (See the ARM® Cortex® Technical Reference Manual on http://www.arm.com). Figure 14-3. Reset Controller ### 14.6.2.8 Sleep Mode Controller Sleep mode is activated by the Wait For Interrupt instruction (WFI). The Idle bits in the Sleep Mode register (SLEEP.IDLE) and the SLEEPDEEP bit of the System Control register of the CPU should be used as argument to select the level of the sleep mode. There are two main types of sleep mode: - IDLE mode: The CPU is stopped. Optionally, some synchronous clock domains are stopped, depending on the IDLE argument. Regulator operates in normal mode. - STANDBY mode: All clock sources are stopped, except those where the RUNSTDBY bit is set. Regulator operates in low-power mode. Before entering standby mode the user must make sure that a significant amount of clocks and peripherals are disabled, so that the voltage regulator is not overloaded. Table 14-3. Sleep Mode Entry and Exit Table | Mode | Level | Mode Entry | Wake-Up Sources | | | |---------|-------|--------------------------|--------------------------------------------------------------------|--|--| | | 0 | SCR.SLEEPDEEP = 0 | Synchronous <sup>(2)</sup> (APB, AHB), asynchronous <sup>(1)</sup> | | | | IDLE | 1 | SLEEP.IDLE=Level | Synchronous (APB), asynchronous | | | | | 2 | WFI | Asynchronous | | | | STANDBY | | SCR.SLEEPDEEP = 1<br>WFI | Asynchronous | | | Notes: - 1. Asynchronous: interrupt generated on generic clock or external clock or external event. - 2. Synchronous: interrupt generated on the APB clock. Table 14-4. Sleep Mode Overview | Sleep CPU AHB APB | | | | Oscillators | | | | Main | Regulator | RAM | | |-------------------|-------|-------|-------|---------------------------|------------|---------------------------|------------------|-------|--------------|--------------|--| | Mode | Clock | Clock | Clock | ONDEMAND = 0 ONDEMAND = 1 | | ONDEMAND = 0 ONDEMAND = 1 | | Clock | Mode | Mode | | | | | | | RUNSTDBY=0 | RUNSTDBY=1 | RUNSTDBY=0 | RUNSTDBY=1 | | | | | | Idle 0 | Stop | Run | Run | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | | Idle 1 | Stop | Stop | Run | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | | Idle 2 | Stop | Stop | Stop | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | | Standby | Stop | Stop | Stop | Stop | Run | Stop | Run if requested | Stop | Low<br>power | Low<br>power | | ### **IDLE Mode** The IDLE modes allow power optimization with the fastest wake-up time. The CPU is stopped. To further reduce power consumption, the user can disable the clocking of modules and clock sources by configuring the SLEEP.IDLE bit group. The module will be halted regardless of the bit settings of the mask registers in the Power Manager (PM.AHBMASK, PM.APBxMASK). Regulator operates in normal mode. - Entering IDLE mode: The IDLE mode is entered by executing the WFI instruction. Additionally, if the SLEEPONEXIT bit in the ARM Cortex System Control register (SCR) is set, the IDLE mode will also be entered when the CPU exits the lowest priority ISR. This mechanism can be useful for applications that only require the processor to run when an interrupt occurs. Before entering the IDLE mode, the user must configure the IDLE mode configuration bit group and must write a zero to the SCR.SLEEPDEEP bit. - Exiting IDLE mode: The processor wakes the system up when it detects the occurrence of any interrupt that is not masked in the NVIC Controller with sufficient priority to cause exception entry. The system goes back to the ACTIVE mode. The CPU and affected modules are restarted. #### **STANDBY Mode** The STANDBY mode allows achieving very low power consumption. In this mode, all clocks are stopped except those which are kept running if requested by a running module or have the ONDEMAND bit set to zero. For example, the RTC can operate in STANDBY mode. In this case, its Generic Clock clock source will also be enabled. The regulator and the RAM operate in low-power mode. A SLEEPONEXIT feature is also available. - Entering STANDBY mode: This mode is entered by executing the WFI instruction with the SCR.SLEEPDEEP bit of the CPU is written to 1. - Exiting STANDBY mode: Any peripheral able to generate an asynchronous interrupt can wake up the system. For example, a module running on a Generic clock can trigger an interrupt. When the enabled asynchronous wake-up event occurs and the system is woken up, the device will either execute the interrupt service routine or continue the normal program execution according to the Priority Mask Register (PRIMASK) configuration of the CPU. ### 14.6.3 SleepWalking SleepWalking is the capability for a device to temporarily wakeup clocks for peripheral to perform a task without wakingup the CPU in STANDBY sleep mode. At the end of the sleepwalking task, the device can either be waken-up by an interrupt (from a peripheral involved in SleepWalking) or enter again into STANDBY sleep mode. In Atmel | SMART SAM R21 devices, SleepWalking is supported only on GCLK clocks by using the on-demand clock principle of the clock sources. Refer to "On-demand, Clock Requests" on page 88 for more details. ### 14.6.4 DMA Operation Not applicable. ### 14.6.5 Interrupts The peripheral has the following interrupt sources: Clock Ready flag Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the peripheral is reset. An interrupt flag is cleared by writing a one to the corresponding bit in the INTFLAG register. Each peripheral can have one interrupt request line per interrupt source or one common interrupt request line for all the interrupt sources. Refer to "Nested Vector Interrupt Controller" on page 29 for details. If the peripheral has one common interrupt request line for all the interrupt sources, the user must read the INTFLAG register to determine which interrupt condition is present. #### 14.6.6 Events Not applicable. # 14.6.7 Sleep Mode Operation In all IDLE sleep modes, the power manager is still running on the selected main clock. In STANDDBY sleep mode, the power manager is frozen and is able to go back to ACTIVE mode upon any asynchronous interrupt. # 14.7 Register Summary Table 14-5. Register Summary | 0x00 | Name CTRL SLEEP Reserved CPUSEL APBASEL APBCSEL Reserved | 7:0<br>7:0<br>7:0<br>7:0<br>7:0<br>7:0<br>7:0 | | | | | | | IDLE[ CPUDIV[2:0] APBADIV[2:0] APBBDIV[2:0] | 1:0] | |-----------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------|---------|---------|---------|---------|---------|---------|---------------------------------------------|-------| | 0x02 0x07 0x08 CF 0x09 AP 0x0A 0x0B AP 0x0C 0x13 0x14 0x15 0x16 0x17 0x18 | Reserved CPUSEL APBASEL APBBSEL APBCSEL Reserved | 7:0<br>7:0<br>7:0<br>7:0 | | | | | | | CPUDIV[2:0] APBADIV[2:0] | 1:0] | | Re 0x07 0x08 CF 0x09 AP 0x0A AP 0x0B AP 0x0C Re 0x13 0x14 0x15 0x16 0x17 0x18 | CPUSEL APBASEL APBBSEL APBCSEL Reserved | 7:0<br>7:0<br>7:0 | | | | | | | CPUDIV[2:0] APBADIV[2:0] | | | 0x07 0x08 CF 0x09 AP 0x0A AP 0x0B AP 0x0C 0x13 0x14 0x15 0x16 0x17 0x18 | CPUSEL APBASEL APBBSEL APBCSEL Reserved | 7:0<br>7:0<br>7:0 | | | | | | | APBADIV[2:0] | | | 0x08 | APBASEL APBESEL APBCSEL Reserved | 7:0<br>7:0<br>7:0 | | | | | | | APBADIV[2:0] | | | 0x09 AP 0x0A AP 0x0B AP 0x0C Re 0x13 0x14 0x15 0x16 0x17 | APBASEL APBESEL APBCSEL Reserved | 7:0<br>7:0<br>7:0 | | | | | | | APBADIV[2:0] | | | 0x0A AP 0x0B AP 0x0C Re 0x13 0x14 0x15 0x16 0x17 0x18 | APBBSEL APBCSEL Reserved | 7:0<br>7:0 | | | | | | | | | | 0x0B AP 0x0C Re 0x13 0x14 0x15 0x16 0x17 0x18 | Reserved | 7:0 | | | | | | | | | | 0x0C Re 0x13 | Reserved | | | | | | | | APBCDIV[2:0] | | | Re 0x13 | | 7:0 | | | | | | | AFBCDIV[2.0] | | | 0x14<br>0x15<br>0x16<br>0x17<br>0x18 | | 7:0 | | | | | | | | | | 0x15<br>0x16<br>0x17<br>0x18 | | 7:0 | | | | | | | | | | 0x16<br>0x17<br>0x18 | | | | USB | DMAC | NVMCTRL | DSU | HPB2 | HPB1 | HPB0 | | 0x16<br>0x17<br>0x18 | HBMASK | 15:8 | | | | | | | | | | 0x18 | | 23:16 | | | | | | | | | | | | 31:24 | | | | | | | | | | 0x19 | | 7:0 | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | PAC0 | | | PBAMASK - | 15:8 | | | | | | | | | | 0x1A | D/ (W// COTC | 23:16 | | | | | | | | | | 0x1B | | 31:24 | | | | | | | | | | 0x1C | | 7:0 | | | USB | DMAC | PORT | NVMCTRL | DSU | PAC1 | | 0x1D | PBBMASK | 15:8 | | | | | | | | | | 0x1E | -DDIVIASK = | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | | 7:0 | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | PAC2 | | 0x21 | PBCMASK - | 15:8 | | | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | 0x22 | -BOWASK - | 23:16 | | | RFCTRL | | PTC | | AC | ADC | | 0x23 | | 31:24 | | | | | | | | | | 0x24 | | | | | | | | | | | | Re | Reserved | | | | | | | | | | | | NTENCLR | 7:0 | | | | | | | | CKRDY | | | NTENSET | 7:0 | | | | | | | | CKRDY | | | NTFLAG | 7:0 | | | | | | | | CKRDY | | | Reserved | | | | | | | | | | | 0x38 RC | | 7:0 | | SYST | WDT | EXT | | BOD33 | BOD12 | POR | # 14.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Exception for APBASEL, APBBSEL and APBCSEL: These registers must only be accessed with 8-bit access. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 114 for details. # 14.8.1 **Control** Name: CTRL Offset: 0x00 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # 14.8.2 Sleep Mode Name: SLEEP Offset: 0x01 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|------|-------| | | | | | | | | IDLE | [1:0] | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 1:0 – IDLE[1:0]: Idle Mode Configuration These bits select the Idle mode configuration after a WFI instruction. Table 14-6. Idle Mode Configuration | IDLE[1:0] | Name | Description | |-----------|------|------------------------------------------------| | 0x0 | CPU | The CPU clock domain is stopped | | 0x1 | AHB | The CPU and AHB clock domains are stopped | | 0x2 | APB | The CPU, AHB and APB clock domains are stopped | | 0x3 | | Reserved | # 14.8.3 CPU Clock Select Name: CPUSEL Offset: 0x08 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|-------------|-----| | | | | | | | | CPUDIV[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 2:0 – CPUDIV[2:0]: CPU Prescaler Selection These bits define the division ratio of the main clock prescaler (2<sup>n</sup>). Table 14-7. CPU Prescaler Selection | CPUDIV[2:0] | Name | Description | |-------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | # 14.8.4 APBA Clock Select Name: APBASEL **Offset:** 0x09 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|--------------|-----| | | | | | | | | APBADIV[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 2:0 – APBADIV[2:0]: APBA Prescaler Selection These bits define the division ratio of the APBA clock prescaler (2<sup>n</sup>). Table 14-8. APBA Prescaler Selection | APBADIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | # 14.8.5 APBB Clock Select Name: APBBSEL **Offset:** 0x0A **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|--------------|-----| | | | | | | | | APBBDIV[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 2:0 – APBBDIV[2:0]: APBB Prescaler Selection These bits define the division ratio of the APBB clock prescaler (2<sup>n</sup>). Table 14-9. APBB Prescaler Selection | APBBDIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | # 14.8.6 APBC Clock Select Name: APBCSEL **Offset:** 0x0B **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|--------------|-----| | | | | | | | | APBCDIV[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 2:0 – APBCDIV[2:0]: APBC Prescaler Selection These bits define the division ratio of the APBC clock prescaler (2<sup>n</sup>). **Table 14-10. APBC Prescaler Selection** | APBCDIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | #### 14.8.7 AHB Mask Name: AHBMASK Offset: 0x14 **Reset:** 0x0000007F Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|------|---------|-----|------|------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | USB | DMAC | NVMCTRL | DSU | HPB2 | HPB1 | HPB0 | | Access | R | R/W | Reset | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### • Bits 31:7 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 6 – USB: USB AHB Clock Mask 0: The AHB clock for the USB is stopped. 1: The AHB clock for the USB is enabled. ### Bit 5 – DMAC: DMAC AHB Clock Mask 0: The AHB clock for the DMAC is stopped. 1: The AHB clock for the DMAC is enabled. #### • Bit 4 – NVMCTRL: NVMCTRL AHB Clock Mask 0: The AHB clock for the NVMCTRL is stopped. 1: The AHB clock for the NVMCTRL is enabled. # • Bit 3 - DSU: DSU AHB Clock Mask 0: The AHB clock for the DSU is stopped. 1: The AHB clock for the DSU is enabled. - Bit 2 HPB2: HPB2 AHB Clock Mask 0: The AHB clock for the HPB2 is stopped. 1: The AHB clock for the HPB2 is enabled. - Bit 1 HPB1: HPB1 AHB Clock Mask 0: The AHB clock for the HPB1 is stopped. 1: The AHB clock for the HPB1 is enabled. - Bit 0 HPB0: HPB0 AHB Clock Mask 0: The AHB clock for the HPB0 is stopped. 1: The AHB clock for the HPB0 is enabled. ### 14.8.8 APBA Mask Name: APBAMASK Offset: 0x18 **Reset:** 0x0000007F Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|-----|------|---------|-----|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | PAC0 | | Access | R | R/W | Reset | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### • Bits 31:7 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 6 – EIC: EIC APB Clock Enable 0: The APBA clock for the EIC is stopped. 1: The APBA clock for the EIC is enabled. ### • Bit 5 - RTC: RTC APB Clock Enable 0: The APBA clock for the RTC is stopped. 1: The APBA clock for the RTC is enabled. ### Bit 4 – WDT: WDT APB Clock Enable 0: The APBA clock for the WDT is stopped. 1: The APBA clock for the WDT is enabled. ### Bit 3 – GCLK: GCLK APB Clock Enable 0: The APBA clock for the GCLK is stopped. 1: The APBA clock for the GCLK is enabled. # Bit 2 – SYSCTRL: SYSCTRL APB Clock Enable - 0: The APBA clock for the SYSCTRL is stopped. - 1: The APBA clock for the SYSCTRL is enabled. ### • Bit 1 - PM: PM APB Clock Enable - 0: The APBA clock for the PM is stopped. - 1: The APBA clock for the PM is enabled. - Bit 0 PAC0: PAC0 APB Clock Enable - 0: The APBA clock for the PAC0 is stopped. - 1: The APBA clock for the PAC0 is enabled. #### 14.8.9 APBB Mask Name: APBBMASK Offset: 0x1C **Reset:** 0x0000007F Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|-----|------|------|---------|-----|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | USB | DMAC | PORT | NVMCTRL | DSU | PAC1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ### Bits 31:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 5 – USB: USB APB Clock Enable 0: The APBB clock for the USB is stopped. 1: The APBB clock for the USB is enabled. ### Bit 4 – DMAC: DMAC APB Clock Enable 0: The APBB clock for the DMAC is stopped. 1: The APBB clock for the DMAC is enabled. ### Bit 3 – PORT: PORT APB Clock Enable 0: The APBB clock for the PORT is stopped. 1: The APBB clock for the PORT is enabled. # • Bit 2 - NVMCTRL: NVMCTRL APB Clock Enable 0: The APBB clock for the NVMCTRL is stopped. 1: The APBB clock for the NVMCTRL is enabled. - Bit 1 DSU: DSU APB Clock Enable 0: The APBB clock for the DSU is stopped. 1: The APBB clock for the DSU is enabled. - Bit 0 PAC1: PAC1 APB Clock Enable 0: The APBB clock for the PAC1 is stopped. 1: The APBB clock for the PAC1 is enabled. #### 14.8.10 APBC Mask Name: APBCMASK Offset: 0x20 **Reset:** 0x00010000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|---------|---------|-------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RFCTRL | | PTC | | AC | ADC | | Access | R | R | R/W | R | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | PAC2 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:22 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bit 21 - RFCTRL: RFCTRL APB Clock Enable 0: The APBC clock for the RFCTRL is stopped. 1: The APBC clock for the RFCTRL is enabled. #### Bit 20 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 19 – PTC: PTC APB Clock Enable 0: The APBC clock for the PTC is stopped. 1: The APBC clock for the PTC is enabled. #### Bit 18 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 17 – AC: AC APB Clock Enable 0: The APBC clock for the AC is stopped. 1: The APBC clock for the AC is enabled. #### Bit 16 – ADC: ADC APB Clock Enable 0: The APBC clock for the ADC is stopped. 1: The APBC clock for the ADC is enabled. #### Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 13 – TC5: TC5 APB Clock Enable 0: The APBC clock for the TC5 is stopped. 1: The APBC clock for the TC5 is enabled. ### Bit 12 – TC4: TC4 APB Clock Enable 0: The APBC clock for the TC4 is stopped. 1: The APBC clock for the TC4 is enabled. #### Bit 11 – TC3: TC3 APB Clock Enable 0: The APBC clock for the TC3 is stopped. 1: The APBC clock for the TC3 is enabled. ### Bit 10 – TCC2: TCC2 APB Clock Enable 0: The APBC clock for the TCC2 is stopped. 1: The APBC clock for the TCC2 is enabled. #### Bit 9 – TCC1: TCC1 APB Clock Enable 0: The APBC clock for the TCC1 is stopped. 1: The APBC clock for the TCC1 is enabled. #### Bit 8 – TCC0: TCC0 APB Clock Enable 0: The APBC clock for the TCC0 is stopped. 1: The APBC clock for the TCC0 is enabled. ### Bit 7 – SERCOM5: SERCOM5 APB Clock Enable 0: The APBC clock for the SERCOM5 is stopped. 1: The APBC clock for the SERCOM5 is enabled. #### Bit 6 – SERCOM4: SERCOM4 APB Clock Enable 0: The APBC clock for the SERCOM4 is stopped. 1: The APBC clock for the SERCOM4 is enabled. #### Bit 5 – SERCOM3: SERCOM3 APB Clock Enable 0: The APBC clock for the SERCOM3 is stopped. 1: The APBC clock for the SERCOM3 is enabled. # Bit 4 – SERCOM2: SERCOM2 APB Clock Enable 0: The APBC clock for the SERCOM2 is stopped. 1: The APBC clock for the SERCOM2 is enabled. #### Bit 3 – SERCOM1: SERCOM1 APB Clock Enable 0: The APBC clock for the SERCOM1 is stopped. 1: The APBC clock for the SERCOM1 is enabled. # Bit 2 – SERCOM0: SERCOM0 APB Clock Enable 0: The APBC clock for the SERCOM0 is stopped. 1: The APBC clock for the SERCOM0 is enabled. ### • Bit 1 – EVSYS: EVSYS APB Clock Enable 0: The APBC clock for the EVSYS is stopped. 1: The APBC clock for the EVSYS is enabled. # • Bit 0 - PAC2: PAC2 APB Clock Enable 0: The APBC clock for the PAC2 is stopped. 1: The APBC clock for the PAC2 is enabled. ### 14.8.11 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register. Name: INTENCLR **Offset:** 0x34 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-------| | | | | | | | | | CKRDY | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – CKRDY: Clock Ready Interrupt Enable 0: The Clock Ready interrupt is disabled. 1: The Clock Ready interrupt is enabled and will generate an interrupt request when the Clock Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Clock Ready Interrupt Enable bit and the corresponding interrupt request. ### 14.8.12 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET **Offset:** 0x35 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-------| | | | | | | | | | CKRDY | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 0 – CKRDY: Clock Ready Interrupt Enable 0: The Clock Ready interrupt is disabled. 1: The Clock Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Clock Ready Interrupt Enable bit and enable the Clock Ready interrupt. # 14.8.13 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x36 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-------| | | | | | | | | | CKRDY | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – CKRDY: Clock Ready This flag is cleared by writing a one to the flag. This flag is set when the synchronous CPU and APBx clocks have frequencies as indicated in the CPUSEL and APBxSEL registers, and will generate an interrupt if INTENCLR/SET.CKRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Clock Ready Interrupt flag. #### 14.8.14 Reset Cause Name: RCAUSE **Offset:** 0x38 **Reset:** 0x01 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|-----|-----|---|-------|-------|-----| | | | SYST | WDT | EXT | | BOD33 | BOD12 | POR | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 6 – SYST: System Reset Request This bit is set if a system reset request has been performed. Refer to the Cortex processor documentation for more details. # Bit 5 – WDT: Watchdog Reset This flag is set if a Watchdog Timer reset occurs. #### Bit 4 – EXT: External Reset This flag is set if an external reset occurs. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### • Bit 2 – BOD33: Brown Out 33 Detector Reset This flag is set if a BOD33 reset occurs. #### • Bit 1 – BOD12: Brown Out 12 Detector Reset This flag is set if a BOD12 reset occurs. ### • Bit 0 - POR: Power On Reset This flag is set if a POR occurs. # 15. SYSCTRL – System Controller ### 15.1 Overview The System Controller (SYSCTRL) provides a user interface to the clock sources, brown out detectors, on-chip voltage regulator and voltage reference of the device. Through the interface registers, it is possible to enable, disable, calibrate and monitor the SYSCTRL sub-peripherals. All sub-peripheral statuses are collected in the Power and Clocks Status register (PCLKSR - refer to PCLKSR). They can additionally trigger interrupts upon status changes via the INTENSET (INTENSET), INTENCLR (INTENCLR) and INTFLAG (INTFLAG) registers. Additionally, BOD33 interrupts can be used to wake up the device from standby mode upon a programmed brown-out detection. #### 15.2 Features - 0.4-32MHz Crystal Oscillator (XOSC) - Tunable gain control - Programmable start-up time - Crystal or external input clock on XIN I/O - 32.768kHz Crystal Oscillator (XOSC32K) - Automatic or manual gain control - Programmable start-up time - Crystal or external input clock on XIN32 I/O - 32.768kHz High Accuracy Internal Oscillator (OSC32K) - Frequency fine tuning - Programmable start-up time - 32.768kHz Ultra Low Power Internal Oscillator (OSCULP32K) - Ultra low power, always-on oscillator - Frequency fine tuning - Calibration value loaded from Flash Factory Calibration at reset - 8MHz Internal Oscillator (OSC8M) - Fast startup - Output frequency fine tuning - 4/2/1MHz divided output frequencies available - Calibration value loaded from Flash Factory Calibration at reset - Digital Frequency Locked Loop (DFLL48M) - Internal oscillator with no external components - 48MHz output frequency - Operates standalone as a high-frequency programmable oscillator in open loop mode - · Operates as an accurate frequency multiplier against a known frequency in closed loop mode - Fractional Digital Phase Locked Loop (FDPLL96M) - 48MHz to 96MHz output clock frequency - 32KHz to 2MHz input reference clock frequency range - Three possible sources for the reference clock - Adjustable proportional integral controller - Fractional part used to achieve 1/16th of reference clock step - 3.3V Brown-Out Detector (BOD33) - Programmable threshold - Threshold value loaded from Flash User Calibration at startup - Triggers resets or interrupts - Operating modes: - Continuous mode - Sampled mode for low power applications (programmable refresh frequency) - Hysteresis - Internal Voltage Regulator system (VREG) - Operating modes: - Normal mode - Low-power mode - With an internal non-configurable Brown-out detector (BOD12) - Voltage Reference System (VREF) - Bandgap voltage generator with programmable calibration value - Temperature sensor - Bandgap calibration value loaded from Flash Factory Calibration at startup # 15.3 Block Diagram Figure 15-1. SYSCTRL Block Diagram # 15.4 Signal Description | Signal Name | Types | Description | |-------------|---------------|-------------------------------------------------------------------| | XIN | Analog Input | Multipurpose Crystal Oscillator or external clock generator input | | XOUT | Analog Output | External Multipurpose Crystal Oscillator output | | XIN32 | Analog Input | 32kHz Crystal Oscillator or external clock generator input | | XOUT32 | Analog Output | 32kHz Crystal Oscillator output | The I/O lines are automatically selected when XOSC or XOSC32K are enabled. Refer to "Oscillator Pinout" on page 14. # 15.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. # 15.5.1 I/O Lines I/O lines are configured by SYSCTRL when either XOSC or XOSC32K are enabled, and need no user configuration. # 15.5.2 Power Management The SYSCTRL can continue to operate in any sleep mode where the selected source clock is running. The SYSCTRL interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. ### 15.5.3 Clocks The SYSCTRL gathers controls for all device oscillators and provides clock sources to the Generic Clock Controller (GCLK). The available clock sources are: XOSC, XOSC32K, OSC32K, OSCULP32K, OSC8M, DFLL48M and FDPLL96M. The SYSCTRL bus clock (CLK\_SYSCTRL\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_SYSCTRL\_APB can be found in the Peripheral Clock Masking section in the "PM – Power Manager" on page 112. The clock used by BOD33in sampled mode is asynchronous to the user interface clock (CLK\_SYSCTRL\_APB). Likewise, the DFLL48M control logic uses the DFLL oscillator output, which is also asynchronous to the user interface clock (CLK\_SYSCTRL\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 159 for further details. # 15.5.4 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the SYSCTRL interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. # 15.5.5 Debug Operation When the CPU is halted in debug mode, the SYSCTRL continues normal operation. If the SYSCTRL is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. If a debugger connection is detected by the system, BOD33 reset will be blocked. # 15.5.6 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: Interrupt Flag Status and Clear register (INTFLAG - refer to INTFLAG) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. # 15.5.7 Analog Connections When used, the 32.768kHz crystal must be connected between the XIN32 and XOUT32 pins, and the 0.4-32MHz crystal must be connected between the XIN and XOUT pins, along with any required load capacitors. For details on recommended oscillator characteristics and capacitor load, refer to the "Electrical Characteristics" on page 1055 for details. # 15.6 Functional Description ### 15.6.1 Principle of Operation XOSC, XOSC32K, OSC32K, OSCULP32K, OSC8M, DFLL48M, FDPLL96M, BOD33, and VREF are configured via SYSCTRL control registers. Through this interface, the sub-peripherals are enabled, disabled or have their calibration values updated. The Power and Clocks Status register gathers different status signals coming from the sub-peripherals controlled by the SYSCTRL. The status signals can be used to generate system interrupts, and in some cases wake up the system from standby mode, provided the corresponding interrupt is enabled. The oscillator must be enabled to run. The oscillator is enabled by writing a one to the ENABLE bit in the respective oscillator control register, and disabled by writing a zero to the oscillator control register. In idle mode, the default operation of the oscillator is to run only when requested by a peripheral. In standby mode, the default operation of the oscillator is to stop. This behavior can be changed by the user, see below for details. The behavior of the oscillators in the different sleep modes is shown in Table 15-1 on page 146 Table 15-1. Behavior of the Oscillators | Oscillator | Idle 0, 1, 2 | Standby | |------------|----------------|---------| | XOSC | Run on request | Stop | | XOSC32K | Run on request | Stop | | OSC32K | Run on request | Stop | | OSCULP32K | Run | Run | | OSC8M | Run on request | Stop | | DFLL48M | Run on request | Stop | | FDPLL96M | Run on request | Stop | To force an oscillator to always run in idle mode, and not only when requested by a peripheral, the oscillator ONDEMAND bit must be written to zero. The default value of this bit is one, and thus the default operation in idle mode is to run only when requested by a peripheral. To force the oscillator to run in standby mode, the RUNSTDBY bit must be written to one. The oscillator will then run in standby mode when requested by a peripheral (ONDEMAND is one). To force an oscillator to always run in standby mode, and not only when requested by a peripheral, the ONDEMAND bit must be written to zero and RUNSTDBY must be written to one. Table 15-2 on page 147 shows the behavior in the different sleep modes, depending on the settings of ONDEMAND and RUNSTDBY. Table 15-2. Behavior in the different sleep modes | Sleep mode | ONDEMAND | RUNSTDBY | Behavior | |--------------|----------|----------|------------------------------------| | Idle 0, 1, 2 | 0 | X | Run | | Idle 0, 1, 2 | 1 | X | Run when requested by a peripheral | | Standby | 0 | 0 | Stop | | Standby | 0 | 1 | Run | | Standby | 1 | 0 | Stop | | Standby | 1 | 1 | Run when requested by a peripheral | Note that this does not apply to the OSCULP32K oscillator, which is always running and cannot be disabled. # 15.6.2 External Multipurpose Crystal Oscillator (XOSC) Operation The XOSC can operate in two different modes: - External clock, with an external clock signal connected to the XIN pin - Crystal oscillator, with an external 0.4-32MHz crystal The XOSC can be used as a clock source for generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. At reset, the XOSC is disabled, and the XIN/XOUT pins can be used as General Purpose I/O (GPIO) pins or by other peripherals in the system. When XOSC is enabled, the operating mode determines the GPIO usage. When in crystal oscillator mode, the XIN and XOUT pins are controlled by the SYSCTRL, and GPIO functions are overridden on both pins. When in external clock mode, only the XIN pin will be overridden and controlled by the SYSCTRL, while the XOUT pin can still be used as a GPIO pin. The XOSC is enabled by writing a one to the Enable bit in the External Multipurpose Crystal Oscillator Control register (XOSC.ENABLE). To enable the XOSC as a crystal oscillator, a one must be written to the XTAL Enable bit (XOSC.XTALEN). If XOSC.XTALEN is zero, external clock input will be enabled. When in crystal oscillator mode (XOSC.XTALEN is one), the External Multipurpose Crystal Oscillator Gain (XOSC.GAIN) must be set to match the external crystal oscillator frequency. If the External Multipurpose Crystal Oscillator Automatic Amplitude Gain Control (XOSC.AMPGC) is one, the oscillator amplitude will be automatically adjusted, and in most cases result in a lower power consumption. The XOSC will behave differently in different sleep modes based on the settings of XOSC.RUNSTDBY, XOSC.ONDEMAND and XOSC.ENABLE: | XOSC.RUNSTDBY | XOSC.ONDEMAND | XOSC.ENABLE | Sleep Behavior | | | |---------------|---------------|-------------|--------------------------------------------------------------------------------------------|--|--| | - | - | 0 | Disabled | | | | 0 | 0 | 1 | Always run in IDLE sleep modes.<br>Disabled in STANDBY sleep mode. | | | | 0 | 1 | 1 | Only run in IDLE sleep modes if requested by a peripheral. Disabled in STANDBY sleep mode. | | | | 1 | 0 | 1 | Always run in IDLE and STANDBY sleep modes. | | | | 1 | 1 | 1 | Only run in IDLE or STANDBY sleep modes if requested by a peripheral. | | | After a hard reset, or when waking up from a sleep mode where the XOSC was disabled, the XOSC will need a certain amount of time to stabilize on the correct frequency. This start-up time can be configured by changing the Oscillator Start-Up Time bit group (XOSC.STARTUP) in the External Multipurpose Crystal Oscillator Control register. During the start-up time, the oscillator output is masked to ensure that no unstable clock propagates to the digital logic. The External Multipurpose Crystal Oscillator Ready bit in the Power and Clock Status register (PCLKSR.XOSCRDY) is set when the user-selected startup time is over. An interrupt is generated on a zero-to-one transition on PCLKSR.XOSCRDY if the External Multipurpose Crystal Oscillator Ready bit in the Interrupt Enable Set register (INTENSET.XOSCRDY) is set. Note: Do not enter standby mode when an oscillator is in startup: Wait for the OSCxRDY bit in SYSCTRL.PCLKSR register to be set before going into standby mode. # 15.6.3 32kHz External Crystal Oscillator (XOSC32K) Operation The XOSC32K can operate in two different modes: - External clock, with an external clock signal connected to XIN32 - Crystal oscillator, with an external 32.768kHz crystal connected between XIN32 and XOUT32 The XOSC32K can be used as a source for generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. At power-on reset (POR) the XOSC32K is disabled, and the XIN32/XOUT32 pins can be used as General Purpose I/O (GPIO) pins or by other peripherals in the system. When XOSC32K is enabled, the operating mode determines the GPIO usage. When in crystal oscillator mode, XIN32 and XOUT32 are controlled by the SYSCTRL, and GPIO functions are overridden on both pins. When in external clock mode, only the XIN32 pin will be overridden and controlled by the SYSCTRL, while the XOUT32 pin can still be used as a GPIO pin. The external clock or crystal oscillator is enabled by writing a one to the Enable bit (XOSC32K.ENABLE) in the 32kHz External Crystal Oscillator Control register. To enable the XOSC32K as a crystal oscillator, a one must be written to the XTAL Enable bit (XOSC32K.XTALEN). If XOSC32K.XTALEN is zero, external clock input will be enabled. The oscillator is disabled by writing a zero to the Enable bit (XOSC32K.ENABLE) in the 32kHz External Crystal Oscillator Control register while keeping the other bits unchanged. Writing to the XOSC32K.ENABLE bit while writing to other bits may result in unpredictable behavior. The oscillator remains enabled in all sleep modes if it has been enabled beforehand. The start-up time of the 32kHz External Crystal Oscillator is selected by writing to the Oscillator Start-Up Time bit group (XOSC32K.STARTUP) in the in the 32kHz External Crystal Oscillator Control register. The SYSCTRL masks the oscillator output during the start-up time to ensure that no unstable clock propagates to the digital logic. The 32kHz External Crystal Oscillator Ready bit (PCLKSR.XOSC32KRDY) in the Power and Clock Status register is set when the user-selected startup time is over. An interrupt is generated on a zero-to-one transition of PCLKSR.XOSC32KRDY if the 32kHz External Crystal Oscillator Ready bit (INTENSET.XOSC32KRDY) in the Interrupt Enable Set Register is set. As a crystal oscillator usually requires a very long start-up time (up to one second), the 32kHz External Crystal Oscillator will keep running across resets, except for power-on reset (POR). XOSC32K can provide two clock outputs when connected to a crystal. The XOSC32K has a 32.768kHz output enabled by writing a one to the 32kHz External Crystal Oscillator 32kHz Output Enable bit (XOSC32K.EN32K) in the 32kHz External Crystal Oscillator Control register. XOSC32K.EN32K is only usable when XIN32 is connected to a crystal, and not when an external digital clock is applied on XIN32. Note: Do not enter standby mode when an oscillator is in startup: Wait for the OSCxRDY bit in SYSCTRL.PCLKSR register to be set before going into standby mode. ### 15.6.4 32kHz Internal Oscillator (OSC32K) Operation The OSC32K provides a tunable, low-speed and low-power clock source. The OSC32K can be used as a source for the generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. The OSC32K is disabled by default. The OSC32K is enabled by writing a one to the 32kHz Internal Oscillator Enable bit (OSC32K.ENABLE) in the 32kHz Internal Oscillator Control register. It is disabled by writing a zero to OSC32K.ENABLE. The OSC32K has a 32.768kHz output enabled by writing a one to the 32kHz Internal Oscillator 32kHz Output Enable bit (OSC32K.EN32K). The frequency of the OSC32K oscillator is controlled by the value in the 32kHz Internal Oscillator Calibration bits (OSC32K.CALIB) in the 32kHz Internal Oscillator Control register. The OSC32K.CALIB value must be written by the user. Flash Factory Calibration values are stored in the NVM Software Calibration Area (refer to "NVM Software Calibration Area Mapping" on page 26). When writing to the Calibration bits, the user must wait for the PCLKSR.OSC32KRDY bit to go high before the value is committed to the oscillator. ### 15.6.5 32kHz Ultra Low Power Internal Oscillator (OSCULP32K) Operation The OSCULP32K provides a tunable, low-speed and ultra-low-power clock source. The OSCULP32K is factory-calibrated under typical voltage and temperature conditions. The OSCULP32K should be preferred to the OSC32K whenever the power requirements are prevalent over frequency stability and accuracy. The OSCULP32K can be used as a source for the generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. The OSCULP32K is enabled by default after a power-on reset (POR) and will always run except during POR. The OSCULP32K has a 32.768kHz output and a 1.024kHz output that are always running. The frequency of the OSCULP32K oscillator is controlled by the value in the 32kHz Ultra Low Power Internal Oscillator Calibration bits (OSCULP32K.CALIB) in the 32kHz Ultra Low Power Internal Oscillator Control register. OSCULP32K.CALIB is automatically loaded from Flash Factory Calibration during startup, and is used to compensate for process variation, as described in the "Electrical Characteristics" on page 1055. The calibration value can be overridden by the user by writing to OSCULP32K.CALIB. ### 15.6.6 8MHz Internal Oscillator (OSC8M) Operation OSC8M is an internal oscillator operating in open-loop mode and generating an 8MHz frequency. The OSC8M is factory-calibrated under typical voltage and temperature conditions. OSC8M is the default clock source that is used after a power-on reset (POR). The OSC8M can be used as a source for the generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. In order to enable OSC8M, the Oscillator Enable bit in the OSC8M Control register (OSC8M.ENABLE) must be written to one. OSC8M will not be enabled until OSC8M.ENABLE is set. In order to disable OSC8M, OSC8M.ENABLE must be written to zero. OSC8M will not be disabled until OSC8M is cleared. The frequency of the OSC8M oscillator is controlled by the value in the calibration bits (OSC8M.CALIB) in the OSC8M Control register. CALIB is automatically loaded from Flash Factory Calibration during startup, and is used to compensate for process variation, as described in the "Electrical Characteristics" on page 1055. The user can control the oscillation frequency by writing to the Frequency Range (FRANGE) and Calibration (CALIB) bit groups in the 8MHz RC Oscillator Control register (OSC8M). It is not recommended to update the FRANGE and CALIB bits when the OSC8M is enabled. As this is in open-loop mode, the frequency will be voltage, temperature and process dependent. Refer to the "Electrical Characteristics" on page 1055 for details. OSC8M is automatically switched off in certain sleep modes to reduce power consumption, as described in the "PM – Power Manager" on page 112. # 15.6.7 Digital Frequency Locked Loop (DFLL48M) Operation The DFLL48M can operate in both open-loop mode and closed-loop mode. In closed-loop mode, a low-frequency clock with high accuracy can be used as the reference clock to get high accuracy on the output clock (CLK DFLL48M). The DFLL48M can be used as a source for the generic clock generators, as described in the "GCLK – Generic Clock Controller" on page 90. # 15.6.7.1 Basic Operation # **Open-Loop Operation** After any reset, the open-loop mode is selected. When operating in open-loop mode, the output frequency of the DFLL48M will be determined by the values written to the DFLL Coarse Value bit group and the DFLL Fine Value bit group (DFLLVAL.COARSE and DFLLVAL.FINE) in the DFLL Value register. Using "DFLL48M COARSE CAL" value from "NVM User Row Mapping" on page 25 in DFLL.COARSE helps to output a frequency close to 48 MHz. It is possible to change the values of DFLLVAL.COARSE and DFLLVAL.FINE and thereby the output frequency of the DFLL48M output clock, CLK\_DFLL48M, while the DFLL48M is enabled and in use. CLK\_DFLL48M is ready to be used when PCLKSR.DFLLRDY is set after enabling the DFLL48M. ## **Closed-Loop Operation** In closed-loop operation, the output frequency is continuously regulated against a reference clock. Once the multiplication factor is set, the oscillator fine tuning is automatically adjusted. The DFLL48M must be correctly configured before closed-loop operation can be enabled. After enabling the DFLL48M, it must be configured in the following way: - 1. Enable and select a reference clock (CLK\_DFLL48M\_REF). CLK\_DFLL48M\_REF is Generic Clock Channel 0 (GCLK\_DFLL48M\_REF). Refer to "GCLK Generic Clock Controller" on page 90 for details. - 2. Select the maximum step size allowed in finding the Coarse and Fine values by writing the appropriate values to the DFLL Coarse Maximum Step and DFLL Fine Maximum Step bit groups (DFLLMUL.CSTEP and DFLL-MUL.FSTEP) in the DFLL Multiplier register. A small step size will ensure low overshoot on the output frequency, but will typically result in longer lock times. A high value might give a large overshoot, but will typically provide faster locking. DFLLMUL.CSTEP and DFLLMUL.FSTEP should not be higher than 50% of the maximum value of DFLLVAL.COARSE and DFLLVAL.FINE, respectively. - 3. Select the multiplication factor in the DFLL Multiply Factor bit group (DFLLMUL.MUL) in the DFLL Multiplier register. Care must be taken when choosing DFLLMUL.MUL so that the output frequency does not exceed the maximum frequency of the DFLL. If the target frequency is below the minimum frequency of the DFLL48M, the output frequency will be equal to the DFLL minimum frequency. - Start the closed loop mode by writing a one to the DFLL Mode Selection bit (DFLLCTRL.MODE) in the DFLL Control register. The frequency of CLK\_DFLL48M (F<sub>clkdfll48m</sub>) is given by: ``` F_{clkdfll48m} = DFLLMUL.MUL \times F_{clkdfll48mref} ``` where F<sub>clkdfll48mref</sub> is the frequency of the reference clock (CLK\_DFLL48M\_REF). DFLLVAL.COARSE and DFLLVAL.FINE are read-only in closed-loop mode, and are controlled by the frequency tuner to meet user specified frequency. In closed-loop mode, the value in DFLLVAL.COARSE is used by the frequency tuner as a starting point for Coarse. Writing DFLLVAL.COARSE to a value close to the final value before entering closed-loop mode will reduce the time needed to get a lock on Coarse. Using "DFLL48M COARSE CAL" from "NVM User Row Mapping" on page 25 for DFLL.COARSE will start DFLL with a frequency close to 48 MHz. Following Software sequence should be followed while using the same. - load "DFLL48M COARSE CAL" from "NVM User Row Mapping" on page 25 in DFLL.COARSE register - 2. Set DFLLCTRL.BPLCKC bit - Start DFLL close loop This procedure will reduce DFLL Lock time to DFLL Fine lock time. # **Frequency Locking** The locking of the frequency in closed-loop mode is divided into two stages. In the first, coarse stage, the control logic quickly finds the correct value for DFLLVAL.COARSE and sets the output frequency to a value close to the correct frequency. On coarse lock, the DFLL Locked on Coarse Value bit (PCLKSR.DFLLLOCKC) in the Power and Clocks Status register will be set. In the second, fine stage, the control logic tunes the value in DFLLVAL.FINE so that the output frequency is very close to the desired frequency. On fine lock, the DFLL Locked on Fine Value bit (PCLKSR.DFLLLOCKF) in the Power and Clocks Status register will be set. Interrupts are generated by both PCLKSR.DFLLLOCKC and PCLKSR.DFLLLOCKF if INTENSET.DFLLOCKC or INTENSET.DFLLOCKF are written to one. CLK\_DFLL48M is ready to be used when the DFLL Ready bit (PCLKSR.DFLLRDY) in the Power and Clocks Status register is set, but the accuracy of the output frequency depends on which locks are set. For lock times, refer to the "Electrical Characteristics" on page 1055. # **Frequency Error Measurement** The ratio between CLK\_DFLL48M\_REF and CLK48M\_DFLL is measured automatically when the DFLL48M is in closed-loop mode. The difference between this ratio and the value in DFLLMUL.MUL is stored in the DFLL Multiplication Ratio Difference bit group(DFLLVAL.DIFF) in the DFLL Value register. The relative error on CLK\_DFLL48M compared to the target frequency is calculated as follows: $$ERROR = \frac{DIFF}{MUL}$$ #### **Drift Compensation** If the Stable DFLL Frequency bit (DFLLCTRL.STABLE) in the DFLL Control register is zero, the frequency tuner will automatically compensate for drift in the CLK\_DFLL48M without losing either of the locks. This means that DFLLVAL.FINE can change after every measurement of CLK\_DFLL48M. The DFLLVAL.FINE value overflows or underflows can occur in close loop mode when the clock source reference drifts or is unstable. This will set the DFLL Out Of Bounds bit (PCLKSR.DFLLOOB) in the Power and Clocks Status register. To avoid this error, the reference clock in close loop mode must be stable, an external oscillator is recommended and internal oscillator forbidden. The better choice is to use an XOSC32K. # **Reference Clock Stop Detection** If CLK\_DFLL48M\_REF stops or is running at a very low frequency (slower than CLK\_DFLL48M/(2 \* $MUL_{MAX}$ )), the DFLL Reference Clock Stopped bit (PCLKSR.DFLLRCS) in the Power and Clocks Status register will be set. Detecting a stopped reference clock can take a long time, on the order of $2^{17}$ CLK\_DFLL48M cycles. When the reference clock is stopped, the DFLL48M will operate as if in open-loop mode. Closed-loop mode operation will automatically resume if the CLK\_DFLL48M\_REF is restarted. An interrupt is generated on a zero-to-one transition on PCLKSR.DFLLRCS if the DFLL Reference Clock Stopped bit (INTENSET.DFLLRCS) in the Interrupt Enable Set register is set. ## 15.6.7.2 Additional Features #### **Dealing with Delay in the DFLL in Closed-Loop Mode** The time from selecting a new CLK\_DFLL48M frequency until this frequency is output by the DFLL48M can be up to several microseconds. If the value in DFLLMUL.MUL is small, this can lead to instability in the DFLL48M locking mechanism, which can prevent the DFLL48M from achieving locks. To avoid this, a chill cycle, during which the CLK\_DFLL48M frequency is not measured, can be enabled. The chill cycle is enabled by default, but can be disabled by writing a one to the DFLL Chill Cycle Disable bit (DFLLCTRL.CCDIS) in the DFLL Control register. Enabling chill cycles might double the lock time. Another solution to this problem consists of using less strict lock requirements. This is called Quick Lock (QL), which is also enabled by default, but it can be disabled by writing a one to the Quick Lock Disable bit (DFLLCTRL.QLDIS) in the DFLL Control register. The Quick Lock might lead to a larger spread in the output frequency than chill cycles, but the average output frequency is the same. ### **USB Clock Recovery Mode** USB Clock Recovery mode can be used to create the 48MHz USB clock from the USB Start Of Frame (SOF). The mode is enabled by writing a one to the USB Clock Recovery Mode bit in DFLL Control register (DFLLCTRL.USBCRM). The SOF signal from USB device will be used as reference clock (CLK\_DFLL\_REF), ignoring the selected generic clock reference. When the USB device is connected, a SOF will be sent every 1ms, thus DFLLMUL.MUL bits should be written to 0xBB80 to obtain a 48MHz clock. In USB clock recovery mode, the DFLLCTRL.BPLCKC bit state is ignored and the value stored in the DFLLVAL.COARSE will be used as COARSE final value. The lock procedure will also go instantaneously to the fine lock search. The COARSE calibration value can be loaded from NVM OTP row by software. DFLLCTRL.QLDIS bit must be cleared and DFLLCTRL.CCDIS should be set to speed up the lock phase. The DFLLCTRL.STABLE bit state is ignored to let an auto jitter reduction mechanism working instead. ### **Wake from Sleep Modes** DFLL48M can optionally reset its lock bits when it is disabled. This is configured by the Lose Lock After Wake bit (DFLLCTRL.LLAW) in the DFLL Control register. If DFLLCTRL.LLAW is zero, the DFLL48M will be re-enabled and start running with the same configuration as before being disabled, even if the reference clock is not available. The locks will not be lost. When the reference clock has restarted, the Fine tracking will quickly compensate for any frequency drift during sleep if DFLLCTRL.STABLE is zero. If DFLLCTRL.LLAW is one when the DFLL is turned off, the DFLL48M will lose all its locks, and needs to regain these through the full lock sequence. ### **Accuracy** There are three main factors that determine the accuracy of F<sub>clkdfll48m</sub>. These can be tuned to obtain maximum accuracy when fine lock is achieved. - Fine resolution: The frequency step between two Fine values. This is relatively smaller for high output frequencies. - Resolution of the measurement: If the resolution of the measured F<sub>clkdfll48m</sub> is low, i.e., the ratio between the CLK\_DFLL48M frequency and the CLK\_DFLL48M\_REF frequency is small, then the DFLL48M might lock at a frequency that is lower than the targeted frequency. It is recommended to use a reference clock frequency of 32kHz or lower to avoid this issue for low target frequencies. - The accuracy of the reference clock. ### 15.6.8 FDPLL96M – Fractional Digital Phase-Locked Loop Controller # 15.6.8.1 Overview The FDPLL96M controller allows flexible interface to the core digital function of the Digital Phase Locked Loop (DPLL). The FDPLL96M integrates a digital filter with a proportional integral controller, a Time-to-Digital Converter (TDC), a test mode controller, a Digitally Controlled Oscillator (DCO) and a PLL controller. It also provides a fractional multiplier of frequency N between the input and output frequency. The CLK\_FDPLL96M\_REF is the DPLL input clock reference. The selectable sources for the reference clock are XOSC32K, XOSC and GCLK\_DPLL. The path between XOSC and input multiplexer integrates a clock divider. The selected clock must be configured and enabled before using the FDPLL96M. If the GCLK is selected as reference clock, it must be configured and enabled in the Generic Clock Controller before using the FDPLL96M. Refer to "GCLK – Generic Clock Controller" on page 90 for details. If the GCLK\_DPLL is selected as the source for the CLK\_FDPLL96M\_REF, care must be taken to make sure the source for this GCLK is within the valid frequency range for the FDPLL96M. The XOSC source can be divided inside the FDPLL96M. The user must make sure that the programmable clock divider and XOSC frequency provides a valid CLK\_FDPLL96M\_REF clock frequency that meets the FDPLL96M input frequency range. The output clock of the FDPLL96M is CLK\_FDPLL96M. The state of the CLK\_FDPLL96M clock only depends on the FDPLL96M internal control of the final clock gater CG. The FDPLL96M requires a 32kHz clock from the GCLK when the FDPLL96M internal lock timer is used. This clock must be configured and enabled in the Generic Clock Controller before using the FDPLL96M. Refer to "GCLK – Generic Clock Controller" on page 90 for details. Table 15-3. Generic Clock Input for FDPLL96M | Generic Clock | FDPLL96M | |----------------------|---------------------------------------| | FDPLL96M 32kHz clock | GCLK_DPLL_32K for internal lock timer | | FDPLL96M | GCLK_DPLL for CLK_FDPLL96M_REF | ### 15.6.8.2 Block Diagram Figure 15-2. FDPLL96M Block Diagram # 15.6.8.3 Principle of Operation The task of the FDPLL96M is to maintain coherence between the input reference clock signal (CLK\_FDPLL96M\_REF) and the respective output frequency CK via phase comparison. The FDPLL96M supports three independent sources of clocks XOSC32K, XOSC and GCLK\_DPLL. When the FDPLL96M is enabled, the relationship between the reference clock (CLK\_FDPLL96M\_REF) frequency and the output clock (CLK\_FDPLL96M) frequency is defined below. $$f_{clk\_fdpll96m} = f_{clk\_fdpll96m\_ref} \times \left( LDR + 1 + \frac{LDRFRAC}{16} \right)$$ Where LDR is the loop divider ratio integer part, LDRFRAC is the loop divider ratio fractional part, $f_{ckrx}$ is the frequency of the selected reference clock and $f_{ck}$ is the frequency of the FDPLL96M output clock. As previously stated a clock divider exist between XOSC and CLK\_FDPLL96M\_REF. The frequency between the two clocks is defined below. $$f_{clk\_fdpll96m\_ref} = f_{xosc} \times \left(\frac{1}{2 \times (DIV + 1)}\right)$$ When the FDPLL96M is disabled, the output clock is reset. If the loop divider ratio fractional part (DPLLRATIO.LDRFRAC) field is reset, the FDPLL96M works in integer mode, otherwise the fractional mode is activated. It shall be noted that fractional part has a negative impact on the jitter of the FDPLL96M. Example (integer mode only): assuming $f_{ckr}$ = 32kHz and $f_{ck}$ = 48MHz, the multiplication ratio is 1500. It means that LDR shall be set to 1499. Example (fractional mode): assuming $f_{ckr}$ = 32 kHz and $f_{ck}$ = 48.006MHz, the multiplication ratio is 1500.1875 (1500 + 3/16). Thus LDR is set to 1499 and LDRFRAC to 3. ### 15.6.8.4 Initialization, Enabling, Disabling and Resetting The FDPLL96M is enabled by writing a one to the Enable bit in the DPLL Control A register (DPLLCTRLA.ENABLE). The FDPLL96M is disabled by writing a zero to DPLLCTRLA.ENABLE. The frequency of the FDPLL96M output clock CK is stable when the module is enabled and when the DPLL Lock Status bit in the DPLL Status register (DPLLSTATUS.LOCK) bit is set. When DPLLCTRLB.LTIME is different from 0, a user defined lock time is used to validate the lock operation. In this case the lock time is constant. If DPLLCTRLB.LTIME is reset, the lock signal is linked with the status bit of the DPLL, the lock time vary depending on the filter selection and final target frequency. When DPLLCTRLB.WUF is set, the wake up fast mode is activated. In that mode the clock gating cell is enabled at the end of the startup time. At that time, the final frequency is not stable as it is still in the acquisition period, but it allows to save several milliseconds. After first acquisition, DPLLCTRLB.LBYPASS indicates if the Lock signal is discarded from the control of the clock gater generating the output clock CLK\_FDPLL96M. Table 15-4. CLK\_FDPLL96M behavior from startup to first edge detection. | WUF | LTIME | CLK_FDPLL96M Behavior | |-----|-------------------|---------------------------------------------------------------------| | 0 | 0 | Normal Mode: First Edge when lock is asserted | | 0 | Not Equal To Zero | Lock Timer Timeout mode: First Edge when the timer downcounts to 0. | | 1 | Х | Wake Up Fast Mode: First Edge when CK is active (startup time) | Table 15-5. CLK\_FDPLL96M behavior after First Edge detection. | LBYPASS | CLK_FDPLL96M Behavior | |---------|---------------------------------------------------------------------------| | 0 | Normal Mode: the CLK_FDPLL96M is turned off when lock signal is low. | | 1 | Lock Bypass Mode: the CLK_FDPLL96M is always running, lock is irrelevant. | Figure 15-3. CK and CLK\_FDPLL96M Off Mode to Running Mode Figure 15-4. CK and CLK\_FDPLL96M Off Mode to Running Mode when Wake-Up Fast is Activated Figure 15-5. CK and CLK\_FDPLL96M Running Mode to Off Mode # 15.6.8.5 Reference Clock Switching When a software operation requires reference clock switching, the normal operation is to disable the FDPLL96M, modify the DPLLCTRLB.REFCLK to select the desired reference source and activate the FDPLL96M again. ### 15.6.8.6 Loop Divider Ratio updates The FDPLL96M supports on-the-fly update of the DPLLRATIO register, so it is allowed to modify the loop divider ratio and the loop divider ratio fractional part when the FDPLL96M is enabled. At that time, the DPLLSTATUS.LOCK bit is cleared and set again by hardware when the output frequency reached a stable state. The DPLL Lock Fail bit in the Interrupt Flag Status and Clear register (INTFLAG.DPLLLCK) is set when a falling edge has been detected. The flag is cleared when the software write a one to the interrupt flag bit location. Figure 15-6. RATIOCTRL Register Update Operation ### 15.6.8.7 Digital Filter Selection The PLL digital filter (PI controller) is automatically adjusted in order to provide a good compromise between stability and jitter. Nevertheless a software operation can override the filter setting using the DPLLCTRLB.FILTER field. The DPLLCTRLB.LPEN field can be use to bypass the TDC module. ## 15.6.9 3.3V Brown-Out Detector Operation The 3.3V BOD monitors the 3.3V VDDANA supply (BOD33). It supports continuous or sampling modes. The threshold value action (reset the device or generate an interrupt), the Hysteresis configuration, as well as the enable/disable settings are loaded from Flash User Calibration at startup, and can be overridden by writing to the corresponding BOD33 register bit groups. #### 15.6.9.1 3.3V Brown-Out Detector (BOD33) The 3.3V Brown-Out Detector (BOD33) monitors the VDDANA supply and compares the voltage with the brown-out threshold level set in the BOD33 Level bit group (BOD33.LEVEL) in the BOD33 register. The BOD33 can generate either an interrupt or a reset when VDDANA crosses below the brown-out threshold level. The BOD33 detection status can be read from the BOD33 Detection bit (PCLKSR.BOD33DET) in the Power and Clocks Status register. At startup or at power-on reset (POR), the BOD33 register values are loaded from the Flash User Row. Refer to "NVM User Row Mapping" on page 25 for more details. #### 15.6.9.2 Continuous Mode When the BOD33 Mode bit (BOD33.MODE) in the BOD33 register is written to zero and the BOD33 is enabled, the BOD33 operates in continuous mode. In this mode, the BOD33 is continuously monitoring the VDDANA supply voltage. Continuous mode is the default mode for BOD33. ### 15.6.9.3 Sampling Mode The sampling mode is a low-power mode where the BOD33 is being repeatedly enabled on a sampling clock's ticks. The BOD33 will monitor the supply voltage for a short period of time and then go to a low-power disabled state until the next sampling clock tick. Sampling mode is enabled by writing one to BOD33.MODE. The frequency of the clock ticks ( $F_{clksampling}$ ) is controlled by the BOD33 Prescaler Select bit group (BOD33.PSEL) in the BOD33 register. $$F_{clksampling} = \frac{F_{clkprescaler}}{2^{(PSEL+1)}}$$ $The \ prescaler \ signal \ (F_{clkprescaler}) \ is \ a \ 1kHz \ clock, \ output \ from \ the 32kHz \ Ultra \ Low \ Power \ Oscillator, \ OSCULP32K.$ As the sampling mode clock is different from the APB clock domain, synchronization among the clocks is necessary. Figure 15-7 shows a block diagram of the sampling mode. The BOD33Synchronization Ready bits (PCLKSR.B33SRDY) in the Power and Clocks Status register show the synchronization ready status of the synchronizer. Writing attempts to the BOD33 register are ignored while PCLKSR.B33SRDY is zero. Figure 15-7. Sampling Mode Block diagram The BOD33 Clock Enable bit (BOD33.CEN) in the BOD33 register should always be disabled before changing the prescaler value. To change the prescaler value for the BOD33 during sampling mode, the following steps need to be taken: - 1. Wait until the PCLKSR.B33SRDY bit is set. - 2. Write the selected value to the BOD33.PSEL bit group. # 15.6.9.4 Hysteresis The hysteresis functionality can be used in both continuous and sampling mode. Writing a one to the BOD33 Hysteresis bit (BOD33.HYST) in the BOD33 register will add hysteresis to the BOD33 threshold level. ### 15.6.10 Voltage Reference System Operation The Voltage Reference System (VREF) consists of a Bandgap Reference Voltage Generator and a temperature sensor. The Bandgap Reference Voltage Generator is factory-calibrated under typical voltage and temperature conditions. At reset, the VREF.CAL register value is loaded from Flash Factory Calibration. The temperature sensor can be used to get an absolute temperature in the temperature range of CMIN to CMAX degrees Celsius. The sensor will output a linear voltage proportional to the temperature. The output voltage and temperature range are located in the "Electrical Characteristics" on page 1055. To calculate the temperature from a measured voltage, the following formula can be used: $$C_{MIN} + (Vmes - Vout_{MAX}) \frac{\Delta temperature}{\Delta voltage}$$ ### 15.6.10.1 User Control of the Voltage Reference System To enable the temperature sensor, write a one the Temperature Sensor Enable bit (VREF.TSEN) in the VREF register. The temperature sensor can be redirected to the ADC for conversion. The Bandgap Reference Voltage Generator output can also be routed to the ADC if the Bandgap Output Enable bit (VREF.BGOUTEN) in the VREF register is set. The Bandgap Reference Voltage Generator output level is determined by the CALIB bit group (VREF.CALIB) value in the VREF register. The default calibration value can be overridden by the user by writing to the CALIB bit group. # 15.6.11 Internal Voltage Regulator System (VREG) The embedded Voltage Regulator (VREG) is an internal voltage regulator that supplies the core and digital logic. The regulator has two operating modes: - a normal operating mode: used when the CPU and peripherals are running - a low-power operating mode: used when the regulator draws small static current. By default, this mode is used in standby sleep mode. It is possible to have the voltage regulator operate in normal mode when the chip is in standby sleep mode: this is done by setting the VREG.RUNSTDBY bit. The low-power operating mode has two possible configurations in standby sleep mode: - a low drive configuration, this is the default setting (the VREG.FORCELDO bit is cleared), - a high drive configuration: this setting is required for higher loads in standby sleep mode (case where several modules are up despite the standby mode). To activate this configuration, the FORCELDO bit (VREG.FORCELDO) in the VREG register must be set. The internal voltage regulator system contains an internal brown-out detector(BOD12) on VDDCORE. BOD12 is calibrated in production and its calibration configuration is stored in the NVM User Row. This configuration must not be changed to assure the correct behavior of the BOD12. The BOD12 can generate either an interrupt or a reset when VDDCORE crosses below the preset brown-out level. The BOD12 is always disabled in standby sleep mode. # 15.6.12 DMA Operation Not applicable. ## 15.6.13 Interrupts The SYSCTRL has the following interrupt sources: - XOSCRDY Multipurpose Crystal Oscillator Ready: A "0-to-1" transition on the PCLKSR.XOSCRDY bit is detected - XOSC32KRDY 32kHz Crystal Oscillator Ready: A "0-to-1" transition on the PCLKSR.XOSC32KRDY bit is detected - OSC32KRDY 32kHz Internal Oscillator Ready: A "0-to-1" transition on the PCLKSR.OSC32KRDY bit is detected - OSC8MRDY 8MHz Internal Oscillator Ready: A "0-to-1" transition on the PCLKSR.OSC8MRDY bit is detected - DFLLRDY DFLL48M Ready: A "0-to-1" transition on the PCLKSR.DFLLRDY bit is detected - DFLLOOB DFLL48M Out Of Boundaries: A "0-to-1" transition on the PCLKSR.DFLLOOB bit is detected - DFLLLOCKF DFLL48M Fine Lock: A "0-to-1" transition on the PCLKSR.DFLLLOCKF bit is detected - DFLLLOCKC DFLL48M Coarse Lock: A "0-to-1" transition on the PCLKSR.DFLLLOCKC bit is detected - DFLLRCS DFLL48M Reference Clock has Stopped: A "0-to-1" transition on the PCLKSR.DFLLRCS bit is detected - BOD33RDY BOD33 Ready: A "0-to-1" transition on the PCLKSR.BOD33RDY bit is detected - BOD33DET BOD33 Detection: A "0-to-1" transition on the PCLKSR.BOD33DET bit is detected. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - B33SRDY BOD33 Synchronization Ready: A "0-to-1" transition on the PCLKSR.B33SRDY bit is detected - PLL Lock (LOCK): Indicates that the DPLL Lock bit is asserted. - PLL Lock Lost (LOCKL): Indicates that a falling edge has been detected on the Lock bit during normal operation mode. - PLL Lock Timer Timeout (LTTO): This interrupt flag indicates that the software defined time DPLLCTRLB.LTIME has elapsed since the start of the FDPLL96M. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the SYSCTRL is reset. See Interrupt Flag Status and Clear (INTFLAG) register for details on how to clear interrupt flags. All interrupt requests from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to "Nested Vector Interrupt Controller" on page 29 for details. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. # 15.6.14 Synchronization Due to the multiple clock domains, values in the DFLL48M control registers need to be synchronized to other clock domains. The status of this synchronization can be read from the Power and Clocks Status register (PCLKSR). Before writing to any of the DFLL48M control registers, the user must check that the DFLL Ready bit (PCLKSR.DFLLRDY) in PCLKSR is set to one. When this bit is set, the DFLL48M can be configured and CLK\_DFLL48M is ready to be used. Any write to any of the DFLL48M control registers while DFLLRDY is zero will be ignored. An interrupt is generated on a zero-to-one transition of DFLLRDY if the DFLLRDY bit (INTENSET.DFLLDY) in the Interrupt Enable Set register is set. In order to read from any of the DFLL48M configuration registers, the user must request a read synchronization by writing a one to DFLLSYNC.READREQ. The registers can be read only when PCLKSR.DFLLRDY is set. If DFLLSYNC.READREQ is not written before a read, a synchronization will be started, and the bus will be halted until the synchronization is complete. Reading the DFLL48M registers when the DFLL48M is disabled will not halt the bus. The prescaler counter used to trigger one-shot brown-out detections also operates asynchronously from the peripheral bus. As a consequence, the prescaler registers require synchronization when written or read. The synchronization results in a delay from when the initialization of the write or read operation begins until the operation is complete. The write-synchronization is triggered by a write to the BOD33 control register. The Synchronization Ready bit (PCLKSR.B33SRDY) in the PCLKSR register will be cleared when the write-synchronization starts and set when the write-synchronization is complete. When the write-synchronization is ongoing (PCLKSR.B33SRDY) zero), an attempt to do any of the following will cause the peripheral bus to stall until the synchronization is complete: - Writing to the BOD33control register - Reading the BOD33 control register that was written The user can either poll PCLKSR.B33SRDY or use the INTENSET.B33SRDY interrupts to check when the synchronization is complete. It is also possible to perform the next read/write operation and wait, as this next operation will be completed after the ongoing read/write operation is synchronized. # 15.7 Register Summary Table 15-6. Register Summary | | | 5.4 | | | | | | | | | |--------------|-------------|-------------|----------|-----------|----------|---------|-------------|------------|--------------|----------| | Offset | Name | Bit<br>Pos. | | | | | | | | | | 0x00 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | 0x01 | INTENCLR | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x02 | INTENCER | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x03 | | 31:24 | | | | | | | | | | 0x04 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | 0x05 | WITEN 0.5-T | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x06 | INTENSET | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | 0x09 | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x0A | INTFLAG | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | 0x0D | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x0E | PCLKSR | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x0F | | 31:24 | | | | | | | | | | 0x10 | | 7:0 | ONDEMAND | RUNSTDBY | | | | XTALEN | ENABLE | | | 0x11 | XOSC | 15:8 | | START | UP[3:0] | | AMPGC | | GAIN[2:0] | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | VOCCOOK | 7:0 | ONDEMAND | RUNSTDBY | AAMPEN | | EN32K | XTALEN | ENABLE | | | 0x15 | XOSC32K | 15:8 | | | | WRTLOCK | | | STARTUP[2:0] | | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | | 7:0 | ONDEMAND | RUNSTDBY | | | | EN32K | ENABLE | | | 0x19 | 0000014 | 15:8 | | | | WRTLOCK | | | STARTUP[2:0] | | | 0x1A | OSC32K | 23:16 | | | | | CALIB[6:0] | | | | | 0x1B | | 31:24 | | | | | | | | | | 0x1C | OSCULP32K | 7:0 | WRTLOCK | | | | | CALIB[4:0] | | | | 0x1D | | | | | | | | | | | | <br>0x1F | Reserved | | | | | | | | | | | 0x1F<br>0x20 | | 7:0 | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | 0x20<br>0x21 | | 15:8 | ONDEWAND | NOINGIDEI | | | | | PRES | C[1:0] | | 0x21 | OSC8M | 23:16 | | | | CAL | <br> B[7:0] | | PRES | J[1.0] | | 0x22<br>0x23 | | 31:24 | FRANC | 2E(1:01 | | CAL | נט. זיןטו | CALIE | B[11:8] | | | | | 7:0 | ONDEMAND | RUNSTDBY | USBCRM | LLAW | STABLE | MODE | | | | 0x24 | DFLLCTRL | | UNDEMAND | KUNOIDBY | USBURIVI | LLAVV | | | ENABLE | CCDIC | | 0x25 | Door | 15:8 | | | | | WAITLOCK | BPLCKC | QLDIS | CCDIS | | 0x26 | Reserved | | | | | | | | | | | 0x27 | Reserved | | | | | | | | | | | | | Bit | | | | | | | | | |----------|--------------|-------|----------------------------------|-------------|----------|---------|----------------|---------|-------------|--------| | Offset | Name | Pos. | | | | | | | | | | 0x28 | | 7:0 | FINE[7:0] COARSE[5:0] FINE[9:8] | | | | | | | | | 0x29 | DFLLVAL 15:8 | | | COARSE[5:0] | | | | | | | | 0x2A | | 23:16 | | DIFF[7:0] | | | | | | | | 0x2B | | 31:24 | | | | | [15:8] | | | | | 0x2C | | 7:0 | | | | | _[7:0] | | | | | 0x2D | DFLLMUL | 15:8 | | | | | [15:8] | | | | | 0x2E | | 23:16 | | | 0075 | | P[7:0] | | FOTE | 20.01 | | 0x2F | DELLO MO | 31:24 | DEADDEO | | CSTE | P[5:0] | | | FSTE | 7[9:8] | | 0x30 | DFLLSYNC | 7:0 | READREQ | | | | | | | | | 0x31 | Reserved | | | | | | | | | | | 0x33 | | | | | | | | | | | | 0x34 | | 7:0 | | RUNSTDBY | | ACTIO | ON[1:0] | HYST | ENABLE | | | 0x35 | DODAA | 15:8 | | PSEI | L[3:0] | | | | CEN | MODE | | 0x36 | BOD33 | 23:16 | | | | | LEV | EL[5:0] | | | | 0x37 | | 31:24 | | | | | | | | | | 0x38 | | | | | | | | | | | | <br>0x3B | Reserved | | | | | | | | | | | | | 7.0 | | DUNCTODY | | | | | | | | 0x3C | VREG | 7:0 | | RUNSTDBY | 50005100 | | | | | | | 0x3D | | 15:8 | | | FORCELDO | | | | | | | 0x3E | Reserved | | | | | | | | | | | 0x3F | Reserved | | | | | | | | | | | 0x40 | | 7:0 | | | | | | BGOUTEN | TSEN | | | 0x41 | VREF | 15:8 | | | | | | | | | | 0x42 | | 23:16 | | | | CALI | B[7:0] | | | | | 0x43 | | 31:24 | | | | | | | CALIB[10:8] | | | 0x44 | DPLLCTRLA | 7:0 | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | 0x45 | Reserved | | | | | | | | | | | <br>0x47 | Reserved | | | | | | | | | | | 0x48 | | 7:0 | | | | LDF | | | | | | 0x49 | | 15:8 | | | | | | LDR[ | [11:8] | | | 0x4A | DPLLRATIO | 23:16 | | | | | | LDRFR | | | | 0x4B | | 31:24 | | | | | | | | | | 0x4C | | 7:0 | | | REFC | LK[1:0] | WUF | LPEN | FILTE | ₹[1:0] | | 0x4D | | 15:8 | | | | LBYPASS | | | LTIME[2:0] | | | 0x4E | DPLLCTRLB | 23:16 | | | | | <b>/</b> [7:0] | | | | | 0x4F | | 31:24 | | | | | - | | DIV[10:8] | | | 0x50 | DPLLSTATUS | 7:0 | | | | | DIV | ENABLE | CLKRDY | LOCK | | 0x50 | DPLLSTATUS | | | | | | DIV | ENABLE | | LOC | # 15.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 146 and the "PAC – Peripheral Access Controller" on page 36 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Synchronized property in each individual register description. Refer to "Synchronization" on page 159 for details. # 15.8.1 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x00 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|------------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | БК | 20 | | 21 | 20 | 10 | 10 | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bit 17 - DPLLLTO: DPLL Lock Timeout Interrupt Enable 0: The DPLL Lock Timeout interrupt is disabled. 1: The DPLL Lock Timeout interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Timeout Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Timeout Interrupt Enable bit, which disables the DPLL Lock Timeout interrupt. # • Bit 16 - DPLLLCKF: DPLL Lock Fall Interrupt Enable 0: The DPLL Lock Fall interrupt is disabled. 1: The DPLL Lock Fall interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Fall Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Fall Interrupt Enable bit, which disables the DPLL Lock Fall interrupt. ### Bit 15 – DPLLLCKR: DPLL Lock Rise Interrupt Enable 0: The DPLL Lock Rise interrupt is disabled. 1: The DPLL Lock Rise interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Rise Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Rise Interrupt Enable bit, which disables the DPLL Lock Rise interrupt. #### Bits 14:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 11 – B33SRDY: BOD33 Synchronization Ready Interrupt Enable 0: The BOD33 Synchronization Ready interrupt is disabled. 1: The BOD33 Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Synchronization Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Synchronization Ready Interrupt Enable bit, which disables the BOD33 Synchronization Ready interrupt. ### Bit 10 – BOD33DET: BOD33 Detection Interrupt Enable 0: The BOD33 Detection interrupt is disabled. 1: The BOD33 Detection interrupt is enabled, and an interrupt request will be generated when the BOD33 Detection Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Detection Interrupt Enable bit, which disables the BOD33 Detection interrupt. # Bit 9 – BOD33RDY: BOD33 Ready Interrupt Enable 0: The BOD33 Ready interrupt is disabled. 1: The BOD33 Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Ready Interrupt Enable bit, which disables the BOD33 Ready interrupt. ### Bit 8 – DFLLRCS: DFLL Reference Clock Stopped Interrupt Enable 0: The DFLL Reference Clock Stopped interrupt is disabled. 1: The DFLL Reference Clock Stopped interrupt is enabled, and an interrupt request will be generated when the DFLL Reference Clock Stopped Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Reference Clock Stopped Interrupt Enable bit, which disables the DFLL Reference Clock Stopped interrupt. ### • Bit 7 - DFLLLCKC: DFLL Lock Coarse Interrupt Enable 0: The DFLL Lock Coarse interrupt is disabled. 1: The DFLL Lock Coarse interrupt is enabled, and an interrupt request will be generated when the DFLL Lock Coarse Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Lock Coarse Interrupt Enable bit, which disables the DFLL Lock Coarse interrupt. ### Bit 6 – DFLLLCKF: DFLL Lock Fine Interrupt Enable 0: The DFLL Lock Fine interrupt is disabled. 1: The DFLL Lock Fine interrupt is enabled, and an interrupt request will be generated when the DFLL Lock Fine Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Lock Fine Interrupt Enable bit, which disables the DFLL Lock Fine interrupt. # Bit 5 – DFLLOOB: DFLL Out Of Bounds Interrupt Enable 0: The DFLL Out Of Bounds interrupt is disabled. 1: The DFLL Out Of Bounds interrupt is enabled, and an interrupt request will be generated when the DFLL Out Of Bounds Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Out Of Bounds Interrupt Enable bit, which disables the DFLL Out Of Bounds interrupt. ### Bit 4 – DFLLRDY: DFLL Ready Interrupt Enable 0: The DFLL Ready interrupt is disabled. 1: The DFLL Ready interrupt is enabled, and an interrupt request will be generated when the DFLL Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Ready Interrupt Enable bit, which disables the DFLL Ready interrupt. ### Bit 3 – OSC8MRDY: OSC8M Ready Interrupt Enable 0: The OSC8M Ready interrupt is disabled. 1: The OSC8M Ready interrupt is enabled, and an interrupt request will be generated when the OSC8M Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the OSC8M Ready Interrupt Enable bit, which disables the OSC8M Ready interrupt. # • Bit 2 - OSC32KRDY: OSC32K Ready Interrupt Enable 0: The OSC32K Ready interrupt is disabled. 1: The OSC32K Ready interrupt is enabled, and an interrupt request will be generated when the OSC32K Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the OSC32K Ready Interrupt Enable bit, which disables the OSC32K Ready interrupt. ### Bit 1 – XOSC32KRDY: XOSC32K Ready Interrupt Enable 0: The XOSC32K Ready interrupt is disabled. 1: The XOSC32K Ready interrupt is enabled, and an interrupt request will be generated when the XOSC32K Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the XOSC32K Ready Interrupt Enable bit, which disables the XOSC32K Ready interrupt. # Bit 0 – XOSCRDY: XOSC Ready Interrupt Enable 0: The XOSC Ready interrupt is disabled. 1: The XOSC Ready interrupt is enabled, and an interrupt request will be generated when the XOSC Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the XOSC Ready Interrupt Enable bit, which disables the XOSC Ready interrupt. # 15.8.2 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x04 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|------------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 17 – DPLLLTO: DPLL Lock Timeout Interrupt Enable 0: The DPLL Lock Timeout interrupt is disabled. 1: The DPLL Lock Timeout interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Timeout Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Timeout Interrupt Enable bit, which enables the DPLL Lock Timeout interrupt. # • Bit 16 - DPLLLCKF: DPLL Lock Fall Interrupt Enable 0: The DPLL Lock Fall interrupt is disabled. 1: The DPLL Lock Fall interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Fall Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Fall Interrupt Enable bit, which enables the DPLL Lock Fall interrupt. ### • Bit 15 - DPLLLCKR: DPLL Lock Rise Interrupt Enable 0: The DPLL Lock Rise interrupt is disabled. 1: The DPLL Lock Rise interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Rise Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Rise Interrupt Enable bit, which enables the DPLL Lock Rise interrupt. #### Bits 14:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 11 – B33SRDY: BOD33 Synchronization Ready Interrupt Enable 0: The BOD33 Synchronization Ready interrupt is disabled. 1: The BOD33 Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Synchronization Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Synchronization Ready Interrupt Enable bit, which enables the BOD33 Synchronization Ready interrupt. ### Bit 10 – BOD33DET: BOD33 Detection Interrupt Enable 0: The BOD33 Detection interrupt is disabled. 1: The BOD33 Detection interrupt is enabled, and an interrupt request will be generated when the BOD33 Detection Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Detection Interrupt Enable bit, which enables the BOD33 Detection interrupt. # Bit 9 – BOD33RDY: BOD33 Ready Interrupt Enable 0: The BOD33 Ready interrupt is disabled. 1: The BOD33 Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Ready Interrupt Enable bit, which enables the BOD33 Ready interrupt. # Bit 8 – DFLLRCS: DFLL Reference Clock Stopped Interrupt Enable 0: The DFLL Reference Clock Stopped interrupt is disabled. 1: The DFLL Reference Clock Stopped interrupt is enabled, and an interrupt request will be generated when the DFLL Reference Clock Stopped Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Reference Clock Stopped Interrupt Enable bit, which enables the DFLL Reference Clock Stopped interrupt. ### • Bit 7 – DFLLLCKC: DFLL Lock Coarse Interrupt Enable 0: The DFLL Lock Coarse interrupt is disabled. 1: The DFLL Lock Coarse interrupt is enabled, and an interrupt request will be generated when the DFLL Lock Coarse Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Lock Coarse Interrupt Enable bit, which enables the DFLL Lock Coarse interrupt. ### Bit 6 – DFLLLCKF: DFLL Lock Fine Interrupt Enable 0: The DFLL Lock Fine interrupt is disabled. 1: The DFLL Lock Fine interrupt is enabled, and an interrupt request will be generated when the DFLL Lock Fine Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Lock Fine Interrupt Disable/Enable bit, disable the DFLL Lock Fine interrupt and set the corresponding interrupt request. ### Bit 5 – DFLLOOB: DFLL Out Of Bounds Interrupt Enable 0: The DFLL Out Of Bounds interrupt is disabled. 1: The DFLL Out Of Bounds interrupt is enabled, and an interrupt request will be generated when the DFLL Out Of Bounds Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Out Of Bounds Interrupt Enable bit, which enables the DFLL Out Of Bounds interrupt. ### Bit 4 – DFLLRDY: DFLL Ready Interrupt Enable 0: The DFLL Ready interrupt is disabled. 1: The DFLL Ready interrupt is enabled, and an interrupt request will be generated when the DFLL Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Ready Interrupt Enable bit, which enables the DFLL Ready interrupt and set the corresponding interrupt request. ### Bit 3 – OSC8MRDY: OSC8M Ready Interrupt Enable 0: The OSC8M Ready interrupt is disabled. 1: The OSC8M Ready interrupt is enabled, and an interrupt request will be generated when the OSC8M Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the OSC8M Ready Interrupt Enable bit, which enables the OSC8M Ready interrupt. ### Bit 2 – OSC32KRDY: OSC32K Ready Interrupt Enable 0: The OSC32K Ready interrupt is disabled. 1: The OSC32K Ready interrupt is enabled, and an interrupt request will be generated when the OSC32K Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the OSC32K Ready Interrupt Enable bit, which enables the OSC32K Ready interrupt. # Bit 1 – XOSC32KRDY: XOSC32K Ready Interrupt Enable 0: The XOSC32K Ready interrupt is disabled. 1: The XOSC32K Ready interrupt is enabled, and an interrupt request will be generated when the XOSC32K Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the XOSC32K Ready Interrupt Enable bit, which enables the XOSC32K Ready interrupt. # • Bit 0 - XOSCRDY: XOSC Ready Interrupt Enable 0: The XOSC Ready interrupt is disabled. 1: The XOSC Ready interrupt is enabled, and an interrupt request will be generated when the XOSC Ready Interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will set the XOSC Ready Interrupt Enable bit, which enables the XOSC Ready interrupt. # 15.8.3 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x08 **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|------------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: Depending on the fuse settings, various bits of the INTFLAG register can be set to one at startup. Therefore the user should clear those bits before using the corresponding interrupts. #### Bits 31:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 17 – DPLLLTO: DPLL Lock Timeout This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Timeout bit in the Status register (PCLKSR.DPLLLTO) and will generate an interrupt request if INTENSET.DPLLLTO is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Timeout interrupt flag. # Bit 16 – DPLLLCKF: DPLL Lock Fall This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Fall bit in the Status register (PCLKSR.DPLLLCKF) and will generate an interrupt request if INTENSET.DPLLLCKF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Fall interrupt flag. #### Bit 15 – DPLLLCKR: DPLL Lock Rise This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Rise bit in the Status register (PCLKSR.DPLLLCKR) and will generate an interrupt request if INTENSET.DPLLLCKR is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Rise interrupt flag. #### Bits 14:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 11 – B33SRDY: BOD33 Synchronization Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Synchronization Ready bit in the Status register (PCLKSR.B33SRDY) and will generate an interrupt request if INTENSET.B33SRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Synchronization Ready interrupt flag #### Bit 10 – BOD33DET: BOD33 Detection This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Detection bit in the Status register (PCLKSR.BOD33DET) and will generate an interrupt request if INTENSET.BOD33DET is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Detection interrupt flag. ## Bit 9 – BOD33RDY: BOD33 Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Ready bit in the Status register (PCLKSR.BOD33RDY) and will generate an interrupt request if INTENSET.BOD33RDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Ready interrupt flag. ### • Bit 8 - DFLLRCS: DFLL Reference Clock Stopped This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Reference Clock Stopped bit in the Status register (PCLKSR.DFLLRCS) and will generate an interrupt request if INTENSET.DFLLRCS is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Reference Clock Stopped interrupt flag. #### Bit 7 – DFLLLCKC: DFLL Lock Coarse This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Lock Coarse bit in the Status register (PCLKSR.DFLLL-CKC) and will generate an interrupt request if INTENSET.DFLLLCKC is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Lock Coarse interrupt flag. ### Bit 6 – DFLLLCKF: DFLL Lock Fine This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Lock Fine bit in the Status register (PCLKSR.DFLLLCKF) and will generate an interrupt request if INTENSET.DFLLLCKF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Lock Fine interrupt flag. #### Bit 5 – DFLLOOB: DFLL Out Of Bounds This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Out Of Bounds bit in the Status register (PCLKSR.DFL-LOOB) and will generate an interrupt request if INTENSET.DFLLOOB is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Out Of Bounds interrupt flag. ### Bit 4 – DFLLRDY: DFLL Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Ready bit in the Status register (PCLKSR.DFLLRDY) and will generate an interrupt request if INTENSET.DFLLRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Ready interrupt flag. ### Bit 3 – OSC8MRDY: OSC8M Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the OSC8M Ready bit in the Status register (PCLKSR.OSC8MRDY) and will generate an interrupt request if INTENSET.OSC8MRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the OSC8M Ready interrupt flag. # Bit 2 – OSC32KRDY: OSC32K Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the OSC32K Ready bit in the Status register (PCLKSR.OSC32KRDY) and will generate an interrupt request if INTENSET.OSC32KRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the OSC32K Ready interrupt flag. ### Bit 1 – XOSC32KRDY: XOSC32K Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the XOSC32K Ready bit in the Status register (PCLKSR.XOSC32KRDY) and will generate an interrupt request if INTENSET.XOSC32KRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the XOSC32K Ready interrupt flag. # Bit 0 – XOSCRDY: XOSC Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the XOSC Ready bit in the Status register (PCLKSR.XOSCRDY) and will generate an interrupt request if INTENSET.XOSCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the XOSC Ready interrupt flag. ### 15.8.4 Power and Clocks Status Name: PCLKSR Offset: 0x0C **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|------------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | XOSC32KRDY | XOSCRDY | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 17 – DPLLLTO: DPLL Lock Timeout 0: DPLL Lock time-out not detected. 1: DPLL Lock time-out detected. # • Bit 16 - DPLLLCKF: DPLL Lock Fall 0: DPLL Lock fall edge not detected. 1: DPLL Lock fall edge detected. ### Bit 15 – DPLLLCKR: DPLL Lock Rise 0: DPLL Lock rise edge not detected. 1: DPLL Lock fall edge detected. ### • Bits 14:12 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 11 – B33SRDY: BOD33 Synchronization Ready 0: BOD33 synchronization is complete. 1: BOD33 synchronization is ongoing. ### Bit 10 – BOD33DET: BOD33 Detection 0: No BOD33 detection. 1: BOD33 has detected that the I/O power supply is going below the BOD33 reference value. # Bit 9 – BOD33RDY: BOD33 Ready 0: BOD33 is not ready. 1: BOD33 is ready. ## Bit 8 – DFLLRCS: DFLL Reference Clock Stopped 0: DFLL reference clock is running. 1: DFLL reference clock has stopped. ### Bit 7 – DFLLLCKC: DFLL Lock Coarse 0: No DFLL coarse lock detected. 1: DFLL coarse lock detected. ### Bit 6 – DFLLLCKF: DFLL Lock Fine 0: No DFLL fine lock detected. 1: DFLL fine lock detected. #### Bit 5 – DFLLOOB: DFLL Out Of Bounds 0: No DFLL Out Of Bounds detected. 1: DFLL Out Of Bounds detected. ### Bit 4 – DFLLRDY: DFLL Ready 0: The Synchronization is ongoing. 1: The Synchronization is complete. This bit is cleared when the synchronization of registers between clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. # Bit 3 – OSC8MRDY: OSC8M Ready 0: OSC8M is not ready. 1: OSC8M is stable and ready to be used as a clock source. ## Bit 2 – OSC32KRDY: OSC32K Ready 0: OSC32K is not ready. 1: OSC32K is stable and ready to be used as a clock source. ### Bit 1 – XOSC32KRDY: XOSC32K Ready 0: XOSC32K is not ready. 1: XOSC32K is stable and ready to be used as a clock source. # Bit 0 – XOSCRDY: XOSC Ready 0: XOSC is not ready. 1: XOSC is stable and ready to be used as a clock source. # 15.8.5 External Multipurpose Crystal Oscillator (XOSC) Control Name: XOSC Offset: 0x10 Reset: 0x0080 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------------|----------|-----|-----|-------|-----------|--------|-----| | | STARTUP[3:0] | | | | AMPGC | GAIN[2:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ONDEMAND | RUNSTDBY | | | | XTALEN | ENABLE | | | Access | R/W | R/W | R | R | R | R/W | R/W | R | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:12 – STARTUP[3:0]: Start-Up Time These bits select start-up time for the oscillator according to the table below. The OSCULP32K oscillator is used to clock the start-up counter. Table 15-7. Start-UpTime for External Multipurpose Crystal Oscillator | STARTUP[3:0] | Number of<br>OSCULP32K Clock<br>Cycles | Number of XOSC<br>Clock Cycles | Approximate Equivalent Time <sup>(1)(2)(3)</sup> | |--------------|----------------------------------------|--------------------------------|--------------------------------------------------| | 0x0 | 1 | 3 | 31µs | | 0x1 | 2 | 3 | 61µs | | 0x2 | 4 | 3 | 122µs | | 0x3 | 8 | 3 | 244µs | | 0x4 | 16 | 3 | 488µs | | 0x5 | 32 | 3 | 977µs | Table 15-7. Start-UpTime for External Multipurpose Crystal Oscillator (Continued) | STARTUP[3:0] | Number of<br>OSCULP32K Clock<br>Cycles | Number of XOSC<br>Clock Cycles | Approximate Equivalent Time <sup>(1)(2)(3)</sup> | |--------------|----------------------------------------|--------------------------------|--------------------------------------------------| | 0x6 | 64 | 3 | 1953µs | | 0x7 | 128 | 3 | 3906µs | | 0x8 | 256 | 3 | 7813µs | | 0x9 | 512 | 3 | 15625µs | | 0xA | 1024 | 3 | 31250µs | | 0xB | 2048 | 3 | 62500µs | | 0xC | 4096 | 3 | 125000µs | | 0xD | 8192 | 3 | 250000µs | | 0xE | 16384 | 3 | 500000µs | | 0xF | 32768 | 3 | 1000000µs | - Notes: 1. Number of cycles for the start-up counter - 2. Number of cycles for the synchronization delay, before PCLKSR.XOSCRDY is set. - 3. Actual start-up time is n OSCULP32K cycles + 3 XOSC cycles, but given the time neglects the 3 XOSC cycles. ## Bit 11 - AMPGC: Automatic Amplitude Gain Control 0: The automatic amplitude gain control is disabled. 1: The automatic amplitude gain control is enabled. Amplitude gain will be automatically adjusted during Crystal Oscillator operation. ### Bits 10:8 - GAIN[2:0]: Oscillator Gain These bits select the gain for the oscillator. The listed maximum frequencies are recommendations, and might vary based on capacitive load and crystal characteristics. Setting this bit group has no effect when the Automatic Amplitude Gain Control is active. Table 15-8. Oscillator Gain | GAIN[2:0] | Recommended Max Frequency | | | | | |-----------|---------------------------|--|--|--|--| | 0x0 | 2MHz | | | | | | 0x1 | 4MHz | | | | | | 0x2 | 8MHz | | | | | | 0x3 | 16MHz | | | | | | 0x4 | 30MHz | | | | | | 0x5-0x7 | Reserved | | | | | ### Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled, depending on peripheral clock requests. In On Demand operation mode, i.e., if the XOSC.ONDEMAND bit has been previously written to one, the oscillator will be running only when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled, the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the XOSC.RUNSTDBY bit is one. If XOSC.RUNSTDBY is zero, the oscillator is disabled. - 0: The oscillator is always on, if enabled. - 1: The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. ### Bit 6 – RUNSTDBY: Run in Standby This bit controls how the XOSC behaves during standby sleep mode: - 0: The oscillator is disabled in standby sleep mode. - 1: The oscillator is not stopped in standby sleep mode. If XOSC.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If XOSC.ONDEMAND is zero, the clock source will always be running in standby sleep mode. #### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2 – XTALEN: Crystal Oscillator Enable This bit controls the connections between the I/O pads and the external clock or crystal oscillator: - 0: External clock connected on XIN. XOUT can be used as general-purpose I/O. - 1: Crystal connected to XIN/XOUT. #### Bit 1 – ENABLE: Oscillator Enable - 0: The oscillator is disabled. - 1: The oscillator is enabled. ### Bit 0 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # 15.8.6 32kHz External Crystal Oscillator (XOSC32K) Control Name: XOSC32K **Offset**: 0x14 **Reset**: 0x0080 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------|----------|--------|---------|-------|--------|--------------|-----| | | | | | WRTLOCK | | | STARTUP[2:0] | | | Access | R | R | R | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ONDEMAND | RUNSTDBY | AAMPEN | | EN32K | XTALEN | ENABLE | | | Access | R/W | R/W | R/W | R | R/W | R/W | R/W | R | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 12 - WRTLOCK: Write Lock This bit locks the XOSC32K register for future writes to fix the XOSC32K configuration. 0: The XOSC32K configuration is not locked. 1: The XOSC32K configuration is locked. #### Bit 11 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 10:8 – STARTUP[2:0]: Oscillator Start-Up Time These bits select the start-up time for the oscillator according to Table 15-9. The OSCULP32K oscillator is used to clock the start-up counter. Table 15-9. Start-Up Time for 32kHz External Crystal Oscillator | STARTUP[2:0] | Number of<br>OSCULP32K Clock<br>Cycles | Number of<br>XOSC32K Clock<br>Cycles | Approximate Equivalent Time (OSCULP = 32kHz) <sup>(1)(2)(3)</sup> | |--------------|----------------------------------------|--------------------------------------|-------------------------------------------------------------------| | 0x0 | 1 | 3 | 122µs | | 0x1 | 32 | 3 | 1068µs | | 0x2 | 2048 | 3 | 62592µs | | 0x3 | 4096 | 3 | 125092µs | | 0x4 | 16384 | 3 | 500092µs | | 0x5 | 32768 | 3 | 1000092µs | | 0x6 | 65536 | 3 | 2000092µs | | 0x7 | 131072 | 3 | 4000092µs | - Notes: 1. Number of cycles for the start-up counter. - Number of cycles for the synchronization delay, before PCLKSR.XOSC32KRDY is set. - 3. Start-up time is n OSCULP32K cycles + 3 XOSC32K cycles. ### Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the XOSC32K.RUNSTDBY bit is one. If XOSC32K.RUNSTDBY is zero, the oscillator is disabled. - 0: The oscillator is always on, if enabled. - 1: The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. ### Bit 6 - RUNSTDBY: Run in Standby This bit controls how the XOSC32K behaves during standby sleep mode: - 0: The oscillator is disabled in standby sleep mode. - 1: The oscillator is not stopped in standby sleep mode. If XOSC32K.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If XOSC32K.ONDEMAND is zero, the clock source will always be running in standby sleep mode. ### Bit 5 - AAMPEN: Automatic Amplitude Control Enable - 0: The automatic amplitude control for the crystal oscillator is disabled. - 1: The automatic amplitude control for the crystal oscillator is enabled. #### Bit 4 - Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 3 – EN32K: 32kHz Output Enable 0: The 32kHz output is disabled. 1: The 32kHz output is enabled. # • Bit 2 – XTALEN: Crystal Oscillator Enable This bit controls the connections between the I/O pads and the external clock or crystal oscillator: - 0: External clock connected on XIN32. XOUT32 can be used as general-purpose I/O. - 1: Crystal connected to XIN32/XOUT32. ## Bit 1 – ENABLE: Oscillator Enable - 0: The oscillator is disabled. - 1: The oscillator is enabled. ## Bit 0 – Reserved # 15.8.7 32kHz Internal Oscillator (OSC32K) Control Name: OSC32K Offset: 0x18 **Reset:** 0x003F0080 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------------|---------------|--------|---------|------------|------------|--------------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CALIB[6:0] | | | | | Access | R | R/W | Reset | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | WRTLOCK | | | STARTUP[2:0] | | | Access | R | R | R | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 7<br>ONDEMAND | 6<br>RUNSTDBY | 5 | 4 | 3 | 2<br>EN32K | 1<br>ENABLE | 0 | | Access | | | 5<br>R | 4<br>R | 3<br>R | | | 0<br>R | ## Bits 31:23 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 22:16 - CALIB[6:0]: Oscillator Calibration These bits control the oscillator calibration. This value must be written by the user. Factory calibration values can be loaded from the non-volatile memory. Refer to "NVM Software Calibration Area Mapping" on page 26. ## Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 12 – WRTLOCK: Write Lock This bit locks the OSC32K register for future writes to fix the OSC32K configuration. 0: The OSC32K configuration is not locked. 1: The OSC32K configuration is locked. #### Bit 11 - Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 10:8 - STARTUP[2:0]: Oscillator Start-Up Time These bits select start-up time for the oscillator according to Table 15-10. The OSCULP32K oscillator is used as input clock to the startup counter. Table 15-10. Start-Up Time for 32kHz Internal Oscillator | STARTUP[2:0] | Number of OSC32K clock cycles | Approximate Equivalent Time (OSCULP= 32 kHz) <sup>(1)(2)(3)</sup> | |--------------|-------------------------------|-------------------------------------------------------------------| | 0x0 | 3 | 92µs | | 0x1 | 4 | 122µs | | 0x2 | 6 | 183µs | | 0x3 | 10 | 305µs | | 0x4 | 18 | 549µs | | 0x5 | 34 | 1038µs | | 0x6 | 66 | 2014µs | | 0x7 | 130 | 3967µs | - Notes: 1. Number of cycles for the start-up counter. - 2. Number of cycles for the synchronization delay, before PCLKSR.OSC32KRDY is set. - Start-up time is n OSC32K cycles + 2 OSC32K cycles. ## Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the OSC32K.RUNSTDBY bit is one. If OSC32K.RUNSTDBY is zero, the oscillator is disabled. - 0: The oscillator is always on, if enabled. - 1: The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. ## Bit 6 - RUNSTDBY: Run in Standby This bit controls how the OSC32K behaves during standby sleep mode: - 0: The oscillator is disabled in standby sleep mode. - 1: The oscillator is not stopped in standby sleep mode. If OSC32K.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If OSC32K.ONDEMAND is zero, the clock source will always be running in standby sleep mode. ## Bits 5:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 2 – EN32K: 32kHz Output Enable - 0: The 32kHz output is disabled. - 1: The 32kHz output is enabled. ## Bit 1 – ENABLE: Oscillator Enable - 0: The oscillator is disabled. - 1: The oscillator is enabled. #### Bit 0 – Reserved # 15.8.8 32kHz Ultra Low Power Internal Oscillator (OSCULP32K) Control Name: OSCULP32K Offset: 0x1C Reset: 0xXX Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|---|-----|-----|------------|-----|-----| | | WRTLOCK | | | | | CALIB[4:0] | | | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | X | Χ | X | Χ | X | ## Bit 7 – WRTLOCK: Write Lock This bit locks the OSCULP32K register for future writes to fix the OSCULP32K configuration. 0: The OSCULP32K configuration is not locked. 1: The OSCULP32K configuration is locked. #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 4:0 – CALIB[4:0]: Oscillator Calibration These bits control the oscillator calibration. These bits are loaded from Flash Calibration at startup. # 15.8.9 8MHz Internal Oscillator (OSC8M) Control Name: OSC8M Offset: 0x20 **Reset:** 0xXXXX0382 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|-----|-------|--------|-------|---------|--------| | | FRANC | GE[1:0] | | | | CALIE | B[11:8] | | | Access | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | Reset | X | X | 0 | 0 | X | Χ | X | X | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CALII | B[7:0] | | | | | Access | R/W | Reset | X | X | X | X | X | X | X | X | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | PRES | C[1:0] | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | Access | R/W | R/W | R | R | R | R | R/W | R | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | # Bits 31:30 – FRANGE[1:0]: Oscillator Frequency Range These bits control the oscillator frequency range according to the table below. These bits are loaded from Flash Calibration at startup. Table 15-11. Oscillator Frequency Range | FRANGE[1:0] | Description | |-------------|-------------| | 0x0 | 4 to 6MHz | | 0x1 | 6 to 8MHz | | 0x2 | 8 to 11MHz | | 0x3 | 11 to 15MHz | # Bits 29:28 – Reserved ## Bits 27:16 – CALIB[11:0]: Oscillator Calibration These bits control the oscillator calibration. The calibration field is split in two: CALIB[11:6] is for temperature calibration CALIB[5:0] is for overall process calibration These bits are loaded from Flash Calibration at startup. #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 9:8 – PRESC[1:0]: Oscillator Prescaler These bits select the oscillator prescaler factor setting according to the table below. #### Table 15-12. Oscillator Prescaler | PRESC[1:0] | Description | |------------|-------------| | 0x0 | 1 | | 0x1 | 2 | | 0x2 | 4 | | 0x3 | 8 | #### Bit 7 – ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the OSC8M.RUNSTDBY bit is one. If OSC8M.RUNSTDBY is zero, the oscillator is disabled. 0: The oscillator is always on, if enabled. 1: The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. ## Bit 6 – RUNSTDBY: Run in Standby This bit controls how the OSC8M behaves during standby sleep mode: 0: The oscillator is disabled in standby sleep mode. 1: The oscillator is not stopped in standby sleep mode. If OSC8M.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If OSC8M.ONDEMAND is zero, the clock source will always be running in standby sleep mode. ## Bits 5:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 1 – ENABLE: Oscillator Enable 0: The oscillator is disabled or being enabled. 1: The oscillator is enabled or being disabled. The user must ensure that the OSC8M is fully disabled before enabling it, and that the OSC8M is fully enabled before disabling it by reading OSC8M.ENABLE. # Bit 0 – Reserved #### 15.8.10 DFLL48M Control Name: DFLLCTRL **Offset:** 0x24 **Reset:** 0x0080 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------|----------|--------|------|----------|--------|--------|-------| | | | | | | WAITLOCK | BPLCKC | QLDIS | CCDIS | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ONDEMAND | RUNSTDBY | USBCRM | LLAW | STABLE | MODE | ENABLE | | | Access | R/W R | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 11 – WAITLOCK: Wait Lock This bit controls the DFLL output clock, depending on lock status: - 0: Output clock before the DFLL is locked. - 1: Output clock when DFLL is locked. # Bit 10 – BPLCKC: Bypass Coarse Lock This bit controls the coarse lock procedure: - 0: Bypass coarse lock is disabled. - 1: Bypass coarse lock is enabled. #### Bit 9 – QLDIS: Quick Lock Disable - 0: Quick Lock is enabled. - 1: Quick Lock is disabled. ## Bit 8 – CCDIS: Chill Cycle Disable - 0: Chill Cycle is enabled. - 1: Chill Cycle is disabled. # • Bit 7 – ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the DFLLCTRL.RUNSTDBY bit is one. If DFLLCTRL.RUNSTDBY is zero, the oscillator is disabled. 0: The oscillator is always on, if enabled. 1: The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. # • Bit 6 - RUNSTDBY: Run in Standby This bit controls how the DFLL behaves during standby sleep mode: - 0: The oscillator is disabled in standby sleep mode. - 1: The oscillator is not stopped in standby sleep mode. If DFLLCTRL.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If DFLLCTRL.ONDEMAND is zero, the clock source will always be running in standby sleep mode. ## Bit 5 – USBCRM: USB Clock Recovery Mode - 0: USB Clock Recovery Mode is disabled. - 1: USB Clock Recovery Mode is enabled. #### Bit 4 – LLAW: Lose Lock After Wake - 0: Locks will not be lost after waking up from sleep modes if the DFLL clock has been stopped. - 1: Locks will be lost after waking up from sleep modes if the DFLL clock has been stopped. ## Bit 3 – STABLE: Stable DFLL Frequency - 0: FINE calibration tracks changes in output frequency. - 1: FINE calibration register value will be fixed after a fine lock. ## Bit 2 – MODE: Operating Mode Selection - 0: The DFLL operates in open-loop operation. - 1: The DFLL operates in closed-loop operation. #### Bit 1 – ENABLE: DFLL Enable - 0: The DFLL oscillator is disabled. - 1: The DFLL oscillator is enabled. Due to synchronization, there is delay from updating the register until the peripheral is enabled/disabled. The value written to DFLLCTRL.ENABLE will read back immediately after written. #### Bit 0 – Reserved # 15.8.11 DFLL48M Value Name: DFLLVAL Offset: 0x28 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|-----|-------|---------|-------|-----|-----------|-----| | | DIFF[15:8] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIFF | [7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | COARS | SE[5:0] | | | FINE[9:8] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | FINE | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 31:16 – DIFF[15:0]: Multiplication Ratio Difference In closed-loop mode (DFLLCTRL.MODE is written to one), this bit group indicates the difference between the ideal number of DFLL cycles and the counted number of cycles. This value is not updated in open-loop mode, and should be considered invalid in that case. # Bits 15:10 – COARSE[5:0]: Coarse Value Set the value of the Coarse Calibration register. In closed-loop mode, this field is read-only. # • Bits 9:0 - FINE[9:0]: Fine Value Set the value of the Fine Calibration register. In closed-loop mode, this field is read-only. # 15.8.12 DFLL48M Multiplier Name: DFLLMUL Offset: 0x2C **Reset:** 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|------------|-----|------|--------|-----|-----|-----| | | | FSTEP[9:8] | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | FSTE | P[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | [15:8] | | | - | | | | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | MUL | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:26 – CSTEP[5:0]: Coarse Maximum Step This bit group indicates the maximum step size allowed during coarse adjustment in closed-loop mode. When adjusting to a new frequency, the expected output frequency overshoot depends on this step size. ## Bits 25:16 – FSTEP[9:0]: Fine Maximum Step This bit group indicates the maximum step size allowed during fine adjustment in closed-loop mode. When adjusting to a new frequency, the expected output frequency overshoot depends on this step size. # Bits 15:0 – MUL[15:0]: DFLL Multiply Factor This field determines the ratio of the CLK\_DFLL output frequency to the CLK\_DFLL\_REF input frequency. Writing to the MUL bits will cause locks to be lost and the fine calibration value to be reset to its midpoint. # 15.8.13 DFLL48M Synchronization Name: DFLLSYNC **Offset:** 0x30 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|---|---|---|---|---|---| | | READREQ | | | | | | | | | Access | W | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bit 7 – READREQ: Read Request To be able to read the current value of DFLLVAL in closed-loop mode, this bit should be written to one. The updated value is available in DFLLVAL when PCLKSR.DFLLRDY is set. #### Bits 6:0 – Reserved # 15.8.14 3.3V Brown-Out Detector (BOD33) Control Name: BOD33 Offset: 0x34 Reset: 0x00XX00XX Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|----------|--------|-------|---------|--------|--------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | LEVE | L[5:0] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | X | X | Χ | X | Χ | X | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | PSEI | _[3:0] | | | | CEN | MODE | | Access | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RUNSTDBY | | ACTIC | DN[1:0] | HYST | ENABLE | | | Access | R | R/W | R | R/W | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 0 | ## Bits 31:22 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 21:16 – LEVEL[5:0]: BOD33 Threshold Level This field sets the triggering voltage threshold for the BOD33. See the "Electrical Characteristics" on page 1055 for actual voltage levels. Note that any change to the LEVEL field of the BOD33 register should be done when the BOD33 is disabled in order to avoid spurious resets or interrupts. These bits are loaded from Flash User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. # • Bits 15:12 – PSEL[3:0]: Prescaler Select Selects the prescaler divide-by output for the BOD33 sampling mode according to the table below. The input clock comes from the OSCULP32K 1kHz output. Table 15-13. Prescaler Select | PSEL[3:0] | Name | Description | |-----------|--------|-----------------------| | 0x0 | DIV2 | Divide clock by 2 | | 0x1 | DIV4 | Divide clock by 4 | | 0x2 | DIV8 | Divide clock by 8 | | 0x3 | DIV16 | Divide clock by 16 | | 0x4 | DIV32 | Divide clock by 32 | | 0x5 | DIV64 | Divide clock by 64 | | 0x6 | DIV128 | Divide clock by 128 | | 0x7 | DIV256 | Divide clock by 256 | | 0x8 | DIV512 | Divide clock by 512 | | 0x9 | DIV1K | Divide clock by 1024 | | 0xA | DIV2K | Divide clock by 2048 | | 0xB | DIV4K | Divide clock by 4096 | | 0xC | DIV8K | Divide clock by 8192 | | 0xD | DIV16K | Divide clock by 16384 | | 0xE | DIV32K | Divide clock by 32768 | | 0xF | DIV64K | Divide clock by 65536 | # Bits 11:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 9 – CEN: Clock Enable 0: The BOD33 sampling clock is either disabled and stopped, or enabled but not yet stable. 1: The BOD33 sampling clock is either enabled and stable, or disabled but not yet stopped. Writing a zero to this bit will stop the BOD33 sampling clock. Writing a one to this bit will start the BOD33 sampling clock. ## Bit 8 – MODE: Operation Mode 0: The BOD33 operates in continuous mode. 1: The BOD33 operates in sampling mode. ## Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 6 – RUNSTDBY: Run in Standby 0: The BOD33 is disabled in standby sleep mode. 1: The BOD33 is enabled in standby sleep mode. ## Bit 5 – Reserved # Bits 4:3 – ACTION[1:0]: BOD33 Action These bits are used to select the BOD33 action when the supply voltage crosses below the BOD33 threshold. These bits are loaded from Flash User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. # Table 15-14. BOD33 Action | ACTION[1:0] | Name | Description | |-------------|-----------|----------------------------------| | 0x0 | NONE | No action | | 0x1 | RESET | The BOD33 generates a reset | | 0x2 | INTERRUPT | The BOD33 generates an interrupt | | 0x3 | | Reserved | ## Bit 2 – HYST: Hysteresis This bit indicates whether hysteresis is enabled for the BOD33 threshold voltage: 0: No hysteresis. 1: Hysteresis enabled. This bit is loaded from Flash User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. ## Bit 1 – ENABLE: Enable 0: BOD33 is disabled. 1: BOD33 is enabled. This bit is loaded from Flash User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. ## Bit 0 – Reserved # 15.8.15 Voltage Regulator System (VREG) Control Name: VREG Offset: 0x3C Reset: 0x0X00 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----------|----------|----|----|----|---|---| | | | | FORCELDO | | | | | | | Access | R | R | R/W | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RUNSTDBY | | | | | | | | Access | R | R/W | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 13 – FORCELDO: Force LDO Voltage Regulator 0: The voltage regulator is in low power and low drive configuration in standby sleep mode. 1: The voltage regulator is in low power and high drive configuration in standby sleep mode. # Bits 12:7 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 6 - RUNSTDBY: Run in Standby 0: The voltage regulator is in low power configuration in standby sleep mode. 1: The voltage regulator is in normal configuration in standby sleep mode. # Bits 5:0 – Reserved # 15.8.16 Voltage References System (VREF) Control Name: VREF Offset: 0x40 **Reset:** 0x0XXX0000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-------|--------|---------|-------------|-----| | | | | | | | | CALIB[10:8] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | X | X | X | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CALII | B[7:0] | | | | | Access | R/W | Reset | X | X | X | X | X | X | X | Χ | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | BGOUTEN | TSEN | | | Access | R | R | R | R | R | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bits 31:27 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 26:16 - CALIB[10:0]: Bandgap Voltage Generator Calibration These bits are used to calibrate the output level of the bandgap voltage reference. These bits are loaded from Flash Calibration Row at startup. ## Bits 15:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 2 – BGOUTEN: Bandgap Output Enable - 0: The bandgap output is not available as an ADC input channel. - 1: The bandgap output is routed to an ADC input channel. # • Bit 1 – TSEN: Temperature Sensor Enable - 0: Temperature sensor is disabled. - 1: Temperature sensor is enabled and routed to an ADC input channel. # Bit 0 – Reserved # 15.8.17 DPLL Control A Name: DPLLCTRLA **Offset:** 0x44 **Reset:** 0x80 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|----------|---|---|---|---|--------|---| | | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | Access | R/W | R/W | R | R | R | R | R/W | R | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 – ONDEMAND: On Demand Clock Activation 0: The DPLL is always on when enabled. 1: The DPLL is activated only when a peripheral request the DPLL as a source clock. The DPLLCTRLA.ENABLE bit must be one to validate that operation, otherwise the peripheral request has no effect. ## • Bit 6 - RUNSTDBY: Run in Standby 0: The DPLL is disabled in standby sleep mode. 1: The DPLL is not stopped in standby sleep mode. #### Bits 5:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – ENABLE: DPLL Enable 0: The DPLL is disabled. 1: The DPLL is enabled. The software operation of enabling or disabling the DPLL takes a few clock cycles, so check the DPLLSTA-TUS.ENABLE status bit to identify when the DPLL is successfully activated or disabled. ## Bit 0 – Reserved # 15.8.18 DPLL Ratio Control Name: DPLLRATIO Offset: 0x48 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-----|-------|-------|---------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | LDRFR | AC[3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | LDR[ | [11:8] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LDR | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | | | 0 | | 0 | 0 | # • Bits 31:20 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 19:16 - LDRFRAC[3:0]: Loop Divider Ratio Fractional Part Write this field with the fractional part of the frequency multiplier. ## Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:0 – LDR[11:0]: Loop Divider Ratio Write this field with the integer part of the frequency multiplier. # 15.8.19 DPLL Control B Name: DPLLCTRLB Offset: 0x4C **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-------|---------|-------|------|------------|--------| | | | | | | | | DIV[10:8] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIV | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | LBYPASS | | | LTIME[2:0] | | | Access | R | R | R | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | REFCI | _K[1:0] | WUF | LPEN | FILTE | R[1:0] | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:27 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 26:16 – DIV[10:0]: Clock Divider These bits are used to set the XOSC clock source division factor. Refer to "Principle of Operation" on page 153. ## Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 12 – LBYPASS: Lock Bypass 0: Normal Mode: the CLK\_FDPLL96M is turned off when lock signal is low. 1: Lock Bypass Mode: the CLK\_FDPLL96M is always running, lock is irrelevant. # Bit 11 – Reserved # Bits 10:8 – LTIME[2:0]: Lock Time These bits select Lock Timeout. Table 15-15. Lock Time | LTIME[2:0] | Name | Description | |------------|---------|----------------------------------| | 0x0 | DEFAULT | No time-out | | 0x1-0x3 | | Reserved | | 0x4 | 8MS | Time-out if no lock within 8 ms | | 0x5 | 9MS | Time-out if no lock within 9 ms | | 0x6 | 10MS | Time-out if no lock within 10 ms | | 0x7 | 11MS | Time-out if no lock within 11 ms | ## Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. Bits 5:4 – REFCLK[1:0]: Reference Clock Selection These bits select the CLK\_FDPLL96M\_REF source. Table 15-16. Reference Clock Selection | REFCLK[1:0] | Name | Description | |-------------|-----------|---------------------------| | 0x0 | XOSC32 | XOSC32 clock reference | | 0x1 | XOSC | XOSC clock reference | | 0x2 | GCLK_DPLL | GCLK_DPLL clock reference | | 0x3 | | Reserved | # Bit 3 – WUF: Wake Up Fast 0: DPLL CK output is gated until complete startup time and lock time. 1: DPLL CK output is gated until startup time only. # • Bit 2 - LPEN: Low-Power Enable 0: The time to digital converter is selected. 1: The time to digital converter is not selected, this will improve power consumption but increase the output jitter. # Bits 1:0 – FILTER[1:0]: Proportional Integral Filter Selection These bits select the DPLL filter type. Table 15-17. Proportional Integral Filter Selection | FILTER[1:0] | Name | Description | | | |-------------|---------|-----------------------|--|--| | 0x0 | DEFAULT | Default filter mode | | | | 0x1 | LBFILT | Low bandwidth filter | | | | 0x2 | HBFILT | High bandwidth filter | | | | 0x3 | HDFILT | High damping filter | | | # 15.8.20 DPLL Status Name: DPLLSTATUS **Offset:** 0x50 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|--------|--------|------| | | | | | | DIV | ENABLE | CLKRDY | LOCK | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 3 – DIV: Divider Enable 0: The reference clock divider is disabled. 1: The reference clock divider is enabled. # Bit 2 – ENABLE: DPLL Enable 0: The DPLL is disabled. 1: The DPLL is enabled. # Bit 1 – CLKRDY: Output Clock Ready 0: The DPLL output clock is off 1: The DPLL output clock in on. ## Bit 0 – LOCK: DPLL Lock Status 0: The DPLL Lock signal is cleared. 1: The DPLL Lock signal is asserted. # 16. WDT – Watchdog Timer # 16.1 Overview The Watchdog Timer (WDT) is a system function for monitoring correct program operation. It makes it possible to recover from error situations such as runaway or deadlocked code. The WDT is configured to a predefined time-out period, and is constantly running when enabled. If the WDT is not cleared within the time-out period, it will issue a system reset. An early-warning interrupt is available to indicate an upcoming watchdog time-out condition. The window mode makes it possible to define a time slot (or window) inside the total time-out period during which the WDT must be cleared. If the WDT is cleared outside this window, either too early or too late, a system reset will be issued. Compared to the normal mode, this can also catch situations where a code error causes the WDT to be cleared frequently. When enabled, the WDT will run in active mode and all sleep modes. It is asynchronous and runs from a CPU-independent clock source. The WDT will continue operation and issue a system reset or interrupt even if the main clocks fail # 16.2 Features - Issues a system reset if the Watchdog Timer is not cleared before its time-out period - Early Warning interrupt generation - Asynchronous operation from dedicated oscillator - Two types of operation: - Normal mode - Window mode - Selectable time-out periods, from 8 cycles to 16,000 cycles in normal mode or 16 cycles to 32,000 cycles in window mode - Always-on capability # 16.3 Block Diagram Figure 16-1. WDT Block Diagram # 16.4 Signal Description Not applicable. # 16.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ## 16.5.1 I/O Lines Not applicable. # 16.5.2 Power Management The WDT can continue to operate in any sleep mode where the selected source clock is running. The WDT interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. ## 16.5.3 Clocks The WDT bus clock (CLK\_WDT\_APB) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to "PM – Power Manager" on page 112 for details. A generic clock (GCLK\_WDT) is required to clock the WDT. This clock must be configured and enabled in the Generic Clock Controller before using the WDT. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the user interface clock (CLK\_WDT\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 212 for further details. GCLK\_WDT is intended to be sourced from the clock of the internal ultra-low-power (ULP) oscillator. Due to the ultra-low-power design, the oscillator is not very accurate, and so the exact time-out period may vary from device to device. This variation must be kept in mind when designing software that uses the WDT to ensure that the time-out periods used are valid for all devices. For more information on ULP oscillator accuracy, consult the "Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics" on page 1088. GCLK\_WDT can also be clocked from other sources if a more accurate clock is needed, but at the cost of higher power consumption. ## 16.5.4 DMA Not applicable. ## 16.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the WDT interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ## 16.5.6 Events Not applicable. ## 16.5.7 Debug Operation When the CPU is halted in debug mode, the WDT will halt normal operation. If the WDT is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. The WDT can be forced to halt operation during debugging. # 16.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: Interrupt Flag Status and Clear register (INTFLAG) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 16.5.9 Analog Connections Not applicable. # 16.6 Functional Description # 16.6.1 Principle of Operation The Watchdog Timer (WDT) is a system for monitoring correct program operation, making it possible to recover from error situations such as runaway code by issuing a reset. When enabled, the WDT is a constantly running timer that is configured to a predefined time-out period. Before the end of the time-out period, the WDT should be reconfigured. The WDT has two modes of operation, normal and window. Additionally, the user can enable Early Warning interrupt generation in each of the modes. The description for each of the basic modes is given below. The settings in the Control register (CTRL) and the Interrupt Enable register (INTENCLR/SET - refer to INTENCLR) determine the mode of operation, as illustrated in Table 16-1. The WDT operating modes are determined by settings of Enable bit in CTRL register (CTRL.ENABLE), Window Mode Enable bit in CTRL register (CTRL.WEN) and Early Warning Interrupt Enable bit in INTENSET/INTENCLR registers (INTENSET.EW/ EW.INTENCLR.EW) Table 16-1. WDT Operating Modes | CTRL.ENABLE | CTRL.WEN | INTENSET.EW | Mode | |-------------|----------|-------------|-------------------------------------| | 0 | x | x | Stopped | | 1 | 0 | 0 | Normal | | 1 | 0 | 1 | Normal with Early Warning interrupt | | 1 | 1 | 0 | Window | | 1 | 1 | 1 | Window with Early Warning interrupt | # 16.6.2 Basic Operation #### 16.6.2.1 Initialization The following bits are enable-protected: - Window Mode Enable in the Control register (CTRL.WEN) - Always-On in the Control register (CTRL-ALWAYSON) The following registers are enable-protected: - Configuration register (CONFIG) - Early Warning Interrupt Control register (EWCTRL) Any writes to these bits or registers when the WDT is enabled or is being enabled (CTRL.ENABLE is one) will be discarded. Writes to these registers while the WDT is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the Enable-Protected property in the register description. Initialization of the WDT can be done only while the WDT is disabled. ## **Normal Mode** Defining the required Time-Out Period bits in the Configuration register (CONFIG.PER). # **Normal Mode with Early Warning interrupt** - Defining the required Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register (EWCTRL. EWOFFSET). - Setting Early Warning Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.EW). ## Window Mode - Defining Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Window Mode Time-Out Period bits in the Configuration register (CONFIG.WINDOW). - Setting Window Enable bit in the Control register (CTRL.WEN). # Window Mode with Early Warning interrupt - Defining Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Window Mode Time-Out Period bits in the Configuration register (CONFIG.WINDOW). - Setting Window Enable bit in the Control register (CTRL.WEN). - Defining Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register (EWCTRL. EWOFFSET). - Setting Early Warning Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.EW). # 16.6.2.2 Configurable Reset Values On a power-on reset, some registers will be loaded with initial values from the NVM User Row. Refer to "NVM User Row Mapping" on page 25 for more details. This encompasses the following bits and bit groups: - Enable bit in the Control register (CTRL.ENABLE) - Always-On bit in the Control register (CTRL.ALWAYSON) - Watchdog Timer Windows Mode Enable bit in the Control register (CTRL.WEN) - Watchdog Timer Windows Mode Time-Out Period bits in the Configuration register (CONFIG.WINDOW) - Time-Out Period in the Configuration register (CONFIG.PER) - Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register (EWCTRL.EWOFFSET) For more information about fuse locations, see "NVM User Row Mapping" on page 25. ## 16.6.2.3 Enabling and Disabling The WDT is enabled by writing a one to the Enable bit in the Control register (CTRL.ENABLE). The WDT is disabled by writing a zero to CTRL.ENABLE. The WDT can be disabled only while the Always-On bit in the Control register (CTRL.ALWAYSON) is zero. ## 16.6.2.4 Normal Mode In normal-mode operation, the length of a time-out period is configured in CONFIG.PER. The WDT is enabled by writing a one to the Enable bit in the Control register (CTRL.ENABLE). Once enabled, if the WDT is not cleared from the application code before the time-out occurs, the WDT will issue a system reset. There are 12 possible WDT time-out (TO<sub>WDT</sub>) periods, selectable from 8ms to 16s, and the WDT can be cleared at any time during the time-out period. A new WDT time-out period will be started each time the WDT is cleared by writing 0xA5 to the Clear register (CLEAR). Writing any value other than 0xA5 to CLEAR will issue an immediate system reset. By default, WDT issues a system reset upon a time-out, and the early warning interrupt is disabled. If an early warning interrupt is required, the Early Warning Interrupt Enable bit in the Interrupt Enable register (INTENSET.EW) must be enabled. Writing a one to the Early Warning Interrupt bit in the Interrupt Enable Set register (INTENSET.EW) enables the interrupt, and writing a one to the Early Warning Interrupt bit in the Interrupt Enable Clear register (INTENCLR.EW) disables the interrupt. If the Early Warning Interrupt is enabled, an interrupt is generated prior to a watchdog time-out condition. In normal mode, the Early Warning Offset bits in the Early Warning Interrupt Control register (EWCTRL.EWOFFSET) define the time where the early warning interrupt occurs. The normal-mode operation is illustrated in Figure 16-2. The Early Warning Offset bits define the number of GCLK\_WDT clocks before the interrupt is generated, relative to the start of the watchdog time-out period. For example, if the WDT is operating in normal mode with CONFIG.PER = 0x2 and EWCTRL.EWOFFSET = 0x1, the Early Warning interrupt is generated 16 GCLK\_WDT clock cycles from the start of the watchdog time-out period, and the watchdog time-out system reset is generated 32 GCLK\_WDT clock cycles from the start of the watchdog time-out period. The user must take caution when programming the Early Warning Offset bits. If these bits define an Early Warning interrupt generation time greater than the watchdog time-out period, the watchdog time-out system reset is generated prior to the Early Warning interrupt. Thus, the Early Warning interrupt will never be generated. Figure 16-2. Normal-Mode Operation #### 16.6.2.5 Window Mode In window-mode operation, the WDT uses two different time-out periods, a closed window time-out period (TOwdtw) and the normal, or open, time-out period (TOwdtw). The closed window time-out period defines a duration from 8ms to 16s where the WDT cannot be reset. If the WDT is cleared during this period, the WDT will issue a system reset. The normal WDT time-out period, which is also from 8ms to 16s, defines the duration of the open period during which the WDT can be cleared. The open period will always follow the closed period, and so the total duration of the time-out period is the sum of the closed window and the open window time-out periods. The closed window is defined by the Window Period bits in the Configuration register (CONFIG.WINDOW), and the open window is defined by the Period bits in the Configuration register (CONFIG.PER). By default, the WDT issues a system reset upon a time-out and the Early Warning interrupt is disabled. If an Early Warning interrupt is required, INTENCLR/SET.EW must be set. Writing a one to INTENSET.EW enables the interrupt, and writing a one to INTENCLR.EW disables the interrupt. If the Early Warning interrupt is enabled in window mode, the interrupt is generated at the start of the open window period. In a typical application where the system is in sleep mode, it can use this interrupt to wake up and clear the Watchdog Timer, after which the system can perform other tasks or return to sleep mode. The window mode operation is illustrated in Figure 16-3. Figure 16-3. Window-Mode Operation #### 16.6.3 Additional Features ## 16.6.3.1 Always-On Mode The always-on mode is enabled by writing a one to the Always-On bit in the Control register (CTRL.ALWAYSON). When the always-on mode is enabled, the WDT runs continuously, regardless of the state of CTRL.ENABLE. Once written, the Always-On bit can only be cleared by a power-on reset. The Configuration (CONFIG) and Early Warning Control (EWCTRL) registers are read-only registers while the CTRL.ALWAYSON bit is set. Thus, the time period configuration bits (CONFIG.PER, CONFIG.WINDOW, EWCTRL.EWOFFSET) of the WDT cannot be changed. Enabling or disabling window-mode operation by writing the Window Enable bit (CTRL.WEN) is allowed while in the always-on mode, but note that CONFIG.PER cannot be changed. The Interrupt Clear and Interrupt Set registers are accessible in the always-on mode. The Early Warning interrupt can still be enabled or disabled while in the always-on mode, but note that EWCTRL.EWOFFSET cannot be changed. Table 16-2 shows the operation of the WDT when CTRL.ALWAYSON is set. Table 16-2. WDT Operating Modes With Always-On | CTRL.WEN | INTENSET.EW | Mode | |----------|-------------|--------------------------------------------------------| | 0 | 0 | Always-on and normal mode | | 0 | 1 | Always-on and normal mode with Early Warning interrupt | | 1 | 0 | Always-on and window mode | | 1 | 1 | Always-on and window mode with Early Warning interrupt | #### 16.6.4 Interrupts The WDT has the following interrupt sources: Early Warning (EW): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the WDT is reset. See INTFLAG for details on how to clear interrupt flags. The WDT has one common interrupt request line for all the interrupt sources. The user must read INTFLAG to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. # 16.6.5 Synchronization Due to the asynchronicity between CLK\_WDT\_APB and GCLK\_WDT some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. This can be accessed via the Synchronization Ready Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.SYNCRDY). If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following registers need synchronization when written: - Control register (CTRL) - Clear register (CLEAR) Write-synchronization is denoted by the Write-Synchronized property in the register description. # 16.7 Register Summary Table 16-3. Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | |--------|----------|-------------|------------|-------|---------|---|-------|----------|----| | 0x0 | CTRL | 7:0 | ALWAYSON | | | | WEN | ENABLE | | | 0x1 | CONFIG | 7:0 | | WINDO | DW[3:0] | 1 | PER | [3:0] | | | 0x2 | EWCTRL | 7:0 | | | | | EWOFF | SET[3:0] | | | 0x3 | Reserved | | | | | | | | | | 0x4 | INTENCLR | 7:0 | | | | | | | EW | | 0x5 | INTENSET | 7:0 | | | | | | | EW | | 0x6 | INTFLAG | 7:0 | | | | | | | EW | | 0x7 | STATUS | 7:0 | SYNCBUSY | | | | | | | | 0x8 | CLEAR | 7:0 | CLEAR[7:0] | | | | | | | # 16.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Please refer to "Register Access Protection" on page 208 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Please refer to "Synchronization" on page 212 for details. Some registers are enable-protected, meaning they can be written only when the WDT is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. ## 16.8.1 Control Name: CTRL Offset: 0x0 Reset: 0xXX Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|-----|--------|---| | | ALWAYSON | | | | | WEN | ENABLE | | | Access | R/W | R | R | R | R | R/W | R/W | R | | Reset | Χ | 0 | 0 | 0 | 0 | Χ | Χ | 0 | ## Bit 7 – ALWAYSON: Always-On This bit allows the WDT to run continuously. After being written to one, this bit cannot be written to zero, and the WDT will remain enabled until a power-on reset is received. When this bit is one, the Control register (CTRL), the Configuration register (CONFIG) and the Early Warning Control register (EWCTRL) will be read-only, and any writes to these registers are not allowed. Writing a zero to this bit has no effect. 0: The WDT is enabled and disabled through the ENABLE bit. 1: The WDT is enabled and can only be disabled by a power-on reset (POR). This bit is not enable-protected. This bit is loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2 – WEN: Watchdog Timer Window Mode Enable This bit enables window mode. This bit can only be written when CTRL.ENABLE is zero or CTRL.ALWAYSON is one: - When CTRL.ALWAYSON=0, this bit is enable-protected by CTRL.ENABLE. - When CTRL.ALWAYSON=1 this bit is not enable-protected by CTRL.ENABLE. The initial value of this bit is loaded from Flash Calibration. 0: Window mode is disabled (normal operation). 1: Window mode is enabled. This bit is loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. ## Bit 1 – ENABLE: Enable This bit enables or disables the WDT. Can only be written while CTRL.ALWAYSON is zero. 0: The WDT is disabled. 1: The WDT is enabled. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. This bit is loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. #### Bit 0 – Reserved # 16.8.2 Configuration Name: CONFIG Offset: 0x1 Reset: 0xXX Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|-------|---------|-----|----------|-----|-----|-----|--| | | | WINDO | )W[3:0] | | PER[3:0] | | | | | | Access | R/W | | Reset | X | Х | X | Χ | Х | X | Χ | Х | | ## Bits 7:4 – WINDOW[3:0]: Window Mode Time-Out Period In window mode, these bits determine the watchdog closed window period as a number of oscillator cycles. The closed window periods are defined in Table 16-4. These bits are loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. Table 16-4. Window Mode Time-Out Period | WINDOW[3:0] | Description | |-------------|--------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clock cycles | | 0x6 | 512 clock cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | # Bits 3:0 – PER[3:0]: Time-Out Period These bits determine the watchdog time-out period as a number of GCLK\_WDT clock cycles. In window mode operation, these bits define the open window period. The different typical time-out periods are found in Table 16-5. These bits are loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. Table 16-5. Time-Out Period | PER[3:0] | Description | |----------|--------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clock cycles | | 0x6 | 512 clock cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | ### 16.8.3 Early Warning Interrupt Control Name: EWCTRL **Offset:** 0x2 **Reset:** 0x0X Property: Enable-Protected, Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|---|---|---|---|---------------|-----|-----|-----|--|--|--| | | | | | | EWOFFSET[3:0] | | | | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | | | Reset | 0 | 0 | 0 | 0 | Χ | Χ | Χ | X | | | | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 3:0 – EWOFFSET[3:0]: Early Warning Interrupt Time Offset These bits determine the number of GCLK\_WDT clocks in the offset from the start of the watchdog time-out period to when the Early Warning interrupt is generated. The Early Warning Offset is defined in Table 16-6. These bits are loaded from NVM User Row at startup. Refer to "NVM User Row Mapping" on page 25 for more details. Table 16-6. Early Warning Interrupt Time Offset | EWOFFSET[3:0] | Description | |---------------|--------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clock cycles | | 0x6 | 512 clock cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | ### 16.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x4 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|---|---|-----|--| | | | | | | | | | EW | | | Access | R | R | R | R | R | R | R | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – EW: Early Warning Interrupt Enable 0: The Early Warning interrupt is disabled. 1: The Early Warning interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit disables the Early Warning interrupt. ### 16.8.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x5 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-----| | | | | | | | | | EW | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – EW: Early Warning Interrupt Enable 0: The Early Warning interrupt is disabled. 1: The Early Warning interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit enables the Early Warning interrupt. # 16.8.6 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x6 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-----| | | | | | | | | | EW | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 0 – EW: Early Warning This flag is set when an Early Warning interrupt occurs, as defined by the EWOFFSET bit group in EWCTRL. Writing a zero to this bit has no effect. Writing a one to this bit clears the Early Warning interrupt flag. ### 16.8.7 Status Name: STATUS **Offset:** 0x7 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ### Bits 6:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # 16.8.8 Clear Name: CLEAR Offset: 0x8 Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|--------|---|---|---| | | | | | CLEA | R[7:0] | | | | | Access | W | W | W | W | W | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 7:0 – CLEAR[7:0]: Watchdog Clear Writing 0xA5 to this register will clear the Watchdog Timer and the watchdog time-out period is restarted. Writing any other value will issue an immediate system reset. Table 16-7. Watchdog Clear | CLEAR[7:0] | Name | Description | |------------|------|-------------| | 0x0-0xA4 | | Reserved | | 0xA5 | KEY | Clear Key | | 0xA6-0xFF | | Reserved | # 17. RTC - Real-Time Counter ### 17.1 Overview The Real-Time Counter (RTC) is a 32-bit counter with a 10-bit programmable prescaler that typically runs continuously to keep track of time. The RTC can wake up the device from sleep modes using the alarm/compare wake up, periodic wake up or overflow wake up mechanisms. The RTC is typically clocked by the 1.024kHz output from the 32.768kHz High-Accuracy Internal Crystal Oscillator(OSC32K) and this is the configuration optimized for the lowest power consumption. The faster 32.768kHz output can be selected if the RTC needs a resolution higher than 1ms. The RTC can also be clocked from other sources, selectable through the Generic Clock module (GCLK). The RTC can generate periodic peripheral events from outputs of the prescaler, as well as alarm/compare interrupts and peripheral events, which can trigger at any counter value. Additionally, the timer can trigger an overflow interrupt and peripheral event, and be reset on the occurrence of an alarm/compare match. This allows periodic interrupts and peripheral events at very long and accurate intervals. The 10-bit programmable prescaler can scale down the clock source, and so a wide range of resolutions and time-out periods can be configured. With a 32.768kHz clock source, the minimum counter tick interval is 30.5µs, and time-out periods can range up to 36 hours. With the counter tick interval configured to 1s, the maximum time-out period is more than 136 years. ### 17.2 Features - 32-bit counter with 10-bit prescaler - Multiple clock sources - 32-bit or 16-bit Counter mode - One 32-bit or two 16-bit compare values - Clock/Calendar mode - Time in seconds, minutes and hours (12/24) - Date in day of month, month and year - Leap year correction - Digital prescaler correction/tuning for increased accuracy - Overflow, alarm/compare match and prescaler interrupts and events - Optional clear on alarm/compare match # 17.3 Block Diagram Figure 17-1. RTC Block Diagram (Mode 0 — 32-Bit Counter) Figure 17-2. RTC Block Diagram (Mode 1 — 16-Bit Counter) Figure 17-3. RTC Block Diagram (Mode 2 — Clock/Calendar) # 17.4 Signal Description Not applicable. # 17.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ### 17.5.1 I/O Lines Not applicable. ### 17.5.2 Power Management The RTC can continue to operate in any sleep mode. The RTC interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. The RTC will be reset only at power-on (POR) or by writing a one to the Software Reset bit in the Control register (CTRL.SWRST). #### 17.5.3 Clocks The RTC bus clock (CLK\_RTC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_RTC\_APB can be found in the Peripheral Clock Masking section in the "PM – Power Manager" on page 112. A generic clock (GCLK\_RTC) is required to clock the RTC. This clock must be configured and enabled in the Generic Clock Controller before using the RTC. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the user interface clock (CLK\_RTC\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 231 for further details. The RTC should never be used with the generic clock generator 0. #### 17.5.4 DMA Not applicable. ### 17.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the RTC interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 17.5.6 Events To use the RTC event functionality, the corresponding events need to be configured in the event system. Refer to "EVSYS – Event System" on page 400 for details. ### 17.5.7 Debug Operation When the CPU is halted in debug mode the RTC will halt normal operation. The RTC can be forced to continue operation during debugging. Refer to the Debug Control (DBGCTRL) register for details. #### 17.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Read Request register (READREQ) - Status register (STATUS) - Debug register (DBGCTRL) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 17.5.9 Analog Connections A 32.768kHz crystal can be connected to the XIN32 and XOUT32 pins, along with any required load capacitors. For details on recommended crystal characteristics and load capacitors, refer to "Electrical Characteristics" on page 1055 for details. # 17.6 Functional Description ### 17.6.1 Principle of Operation The RTC keeps track of time in the system and enables periodic events, as well as interrupts and events at a specified time. The RTC consists of a 10-bit prescaler that feeds a 32-bit counter. The actual format of the 32-bit counter depends on the RTC operating mode. ### 17.6.2 Basic Operation #### 17.6.2.1 Initialization The following bits are enable-protected, meaning that they can only be written when the RTC is disabled (CTRL.ENABLE is zero): - Operating Mode bits in the Control register (CTRL.MODE) - Prescaler bits in the Control register (CTRL.PRESCALER) - Clear on Match bit in the Control register (CTRL.MATCHCLR) - Clock Representation bit in the Control register (CTRL.CLKREP) The following register is enable-protected: Event Control register (EVCTRL) Any writes to these bits or registers when the RTC is enabled or being enabled (CTRL.ENABLE is one) will be discarded. Writes to these bits or registers while the RTC is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the Enable-Protection property in the register description. Before the RTC is enabled, it must be configured, as outlined by the following steps: - RTC operation mode must be selected by writing the Operating Mode bit group in the Control register (CTRL.MODE) - Clock representation must be selected by writing the Clock Representation bit in the Control register (CTRL.CLKREP) - Prescaler value must be selected by writing the Prescaler bit group in the Control register (CTRL.PRESCALER) The RTC prescaler divides down the source clock for the RTC counter. The frequency of the RTC clock (CLK RTC CNT) is given by the following formula: $$f_{\text{CLK\_RTC\_CNT}} = \frac{f_{\text{GCLK\_RTC}}}{2^{\text{PRESCALER}}}$$ The frequency of the generic clock, GCLK\_RTC, is given by $f_{GCLK\_RTC}$ , and $f_{CLK\_RTC\_CNT}$ is the frequency of the internal prescaled RTC clock, CLK\_RTC\_CNT. Note that in the Clock/Calendar mode, the prescaler must be configured to provide a 1Hz clock to the counter for correct operation. #### 17.6.2.2 Enabling, Disabling and Resetting The RTC is enabled by writing a one to the Enable bit in the Control register (CTRL.ENABLE). The RTC is disabled by writing a zero to CTRL.ENABLE. The RTC should be disabled before resetting it. The RTC is reset by writing a one to the Software Reset bit in the Control register (CTRL.SWRST). All registers in the RTC, except DBGCTRL, will be reset to their initial state, and the RTC will be disabled. Refer to the CTRL register for details. ### 17.6.3 Operating Modes The RTC counter supports three RTC operating modes: 32-bit Counter, 16-bit Counter and Clock/Calendar. The operating mode is selected by writing to the Operating Mode bit group in the Control register (CTRL.MODE). ### 17.6.3.1 32-Bit Counter (Mode 0) When the RTC Operating Mode bits in the Control register (CTRL.MODE) are zero, the counter operates in 32-bit Counter mode. The block diagram of this mode is shown in Figure 17-1. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. The counter will increment until it reaches the top value of 0xFFFFFFFF, and then wrap to 0x00000000. This sets the Overflow interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF). The RTC counter value can be read from or written to the Counter Value register (COUNT) in 32-bit format. The counter value is continuously compared with the 32-bit Compare register (COMP0). When a compare match occurs, the Compare 0interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMP0) is set on the next 0-to-1 transition of CLK\_RTC\_CNT. If the Clear on Match bit in the Control register (CTRL.MATCHCLR) is one, the counter is cleared on the next counter cycle when a compare match with COMP0 occurs. This allows the RTC to generate periodic interrupts or events with longer periods than are possible with the prescaler events. Note that when CTRL.MATCHCLR is one, INTFLAG.CMP0 and INTFLAG.OVF will both be set simultaneously on a compare match with COMP0. ### 17.6.3.2 16-Bit Counter (Mode 1) When CTRL.MODE is one, the counter operates in 16-bit Counter mode as shown in Figure 17-2. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. In 16-bit Counter mode, the 16-bit Period register (PER) holds the maximum value of the counter. The counter will increment until it reaches the PER value, and then wrap to 0x0000. This sets the Overflow interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF). The RTC counter value can be read from or written to the Counter Value register (COUNT) in 16-bit format. The counter value is continuously compared with the 16-bit Compare registers (COMPn, n=0–1). When a compare match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn, n=0–1) is set on the next 0-to-1 transition of CLK\_RTC\_CNT. ### 17.6.3.3 Clock/Calendar (Mode 2) When CTRL.MODE is two, the counter operates in Clock/Calendar mode, as shown in Figure 17-3. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. The selected clock source and RTC prescaler must be configured to provide a 1Hz clock to the counter for correct operation in this mode. The time and date can be read from or written to the Clock Value register (CLOCK) in a 32-bit time/date format. Time is represented as: - Seconds - Minutes - Hours Hours can be represented in either 12- or 24-hour format, selected by the Clock Representation bit in the Control register (CTRL.CLKREP). This bit can be changed only while the RTC is disabled. Date is represented as: - Day as the numeric day of the month (starting at 1) - Month as the numeric month of the year (1 = January, 2 = February, etc.) - Year as a value counting the offset from a reference value that must be defined in software The date is automatically adjusted for leap years, assuming every year divisible by 4 is a leap year. Therefore, the reference value must be a leap year, e.g. 2000. The RTC will increment until it reaches the top value of 23:59:59 December 31<sup>st</sup> of year 63, and then wrap to 00:00:00 January 1<sup>st</sup> of year 0. This will set the Overflow interrupt flag in the Interrupt Flag Status and Clear registers (INTFLAG.OVF). The clock value is continuously compared with the 32-bit Alarm register (ALARM0). When an alarm match occurs, the Alarm 0 Interrupt flag in the Interrupt Flag Status and Clear registers (INTFLAG.ALARMn0) is set on the next 0-to-1 transition of CLK RTC CNT. A valid alarm match depends on the setting of the Alarm Mask Selection bits in the Alarm 0 Mask register (MASK0.SEL). These bits determine which time/date fields of the clock and alarm values are valid for comparison and which are ignored. If the Clear on Match bit in the Control register (CTRL.MATCHCLR) is one, the counter is cleared on the next counter cycle when an alarm match with ALARM0 occurs. This allows the RTC to generate periodic interrupts or events with longer periods than are possible with the prescaler events (see "Periodic Events" on page 229). Note that when CTRL.MATCHCLR is one, INTFLAG.ALARM0 and INTFLAG.OVF will both be set simultaneously on an alarm match with ALARM0. #### 17.6.4 Additional Features #### 17.6.4.1 Periodic Events The RTC prescaler can generate events at periodic intervals, allowing flexible system tick creation. Any of the upper eight bits of the prescaler (bits 2 to 9) can be the source of an event. When one of the Periodic Event Output bits in the Event Control register (EVCTRL.PEREOn) is one, an event is generated on the 0-to1 transition of the related bit in the prescaler, resulting in a periodic event frequency of: $$f_{PERIODIC} = \frac{f_{GCLK\_RTC}}{2^{n+3}}$$ $f_{GCLK\_RTC}$ is the frequency of the internal prescaler clock, GCLK\_RTC, and n is the position of the EVCTRL.PEREOn bit. For example, PEREO will generate an event every 8 GCLK\_RTC cycles, PEREO1 every 16 cycles, etc. This is shown in Figure 17-4. Periodic events are independent of the prescaler setting used by the RTC counter, except if CTRL.PRESCALER is zero. Then, no periodic events will be generated. ### Figure 17-4. Example Periodic Events #### 17.6.4.2 Frequency Correction The RTC Frequency Correction module employs periodic counter corrections to compensate for a too-slow or too-fast oscillator. Frequency correction requires that CTRL.PRESCALER is greater than 1. The digital correction circuit adds or subtracts cycles from the RTC prescaler to adjust the frequency in approximately 1PPM steps. Digital correction is achieved by adding or skipping a single count in the prescaler once every 1024 GCLK\_RTC cycles. The Value bit group in the Frequency Correction register (FREQCORR.VALUE) determines the number of times the adjustment is applied over 976 of these periods. The resulting correction is as follows: Correction in PPM = $$\frac{\text{FREQCORR.VALUE}}{1024 \cdot 976} \cdot 10^6 \text{PPM}$$ This results in a resolution of 1.0006PPM. The Sign bit in the Frequency Correction register (FREQCORR.SIGN) determines the direction of the correction. A positive value will speed up the frequency, and a negative value will slow down the frequency. Digital correction also affects the generation of the periodic events from the prescaler. When the correction is applied at the end of the correction cycle period, the interval between the previous periodic event and the next occurrence may also be shortened or lengthened depending on the correction value. ### 17.6.5 DMA Operation Not applicable. ### 17.6.6 Interrupts The RTC has the following interrupt sources: - Overflow (INTFLAG.OVF): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Compare n (INTFLAG.CMPn): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Alarm n (INTFLAG.ALARMn): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Synchronization Ready (INTFLAG.SYNCRDY): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the RTC is reset. See INTFLAG for details on how to clear interrupt flags. The RTC has one common interrupt request line for all the interrupt sources. The user must read INTFLAG to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 17.6.7 Events The RTC can generate the following output events, which are generated in the same way as the corresponding interrupts: - Overflow (OVF) - Period n (PERn) - Compare n (CMPn) - Alarm n (ALARMn) Output events must be enabled to be generated. Writing a one to an Event Output bit in the Event Control register (EVCTRL.xxEO) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. Refer to "EVSYS – Event System" on page 400 for details. ### 17.6.8 Sleep Mode Operation The RTC will continue to operate in any sleep mode where the source clock is active. The RTC interrupts can be used to wake up the device from a sleep mode, or the RTC events can trigger other operations in the system without exiting the sleep mode. An interrupt request will be generated after the wake-up if the Interrupt Controller is configured accordingly. Otherwise the CPU will wake up directly, without triggering an interrupt. In this case, the CPU will continue executing from the instruction following the entry into sleep. The periodic events can also wake up the CPU through the interrupt function of the Event System. In this case, the event must be enabled and connected to an event channel with its interrupt enabled. See "EVSYS – Event System" on page 400 for more information. ### 17.6.9 Synchronization Due to the asynchronicity between CLK\_RTC\_APB and GCLK\_RTC some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. This can be accessed via the Synchronization Ready Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.SYNCRDY). If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits need synchronization when written: - Software Reset bit in the Control register (CTRL.SWRST) - Enable bit in the Control register (CTRL.ENABLE) The following registers need synchronization when written: - The Counter Value register (COUNT) - The Clock Value register (CLOCK) - The Counter Period register (PER) - The Compare n Value registers (COMPn) - The Alarm n Value registers (ALARMn) - The Frequency Correction register (FREQCORR) - The Alarm n Mask register (MASKn) Write-synchronization is denoted by the Write-Synchronization property in the register description. The following registers need synchronization when read: - The Counter Value register (COUNT) - The Clock Value register (CLOCK) Read-synchronization is denoted by the Read-Synchronization property in the register description. # 17.7 Register Summary The register mapping depends on the Operating Mode bits in the Control register (CTRL.MODE). The register summary is presented for each of the three modes. Table 17-1. MODE0 - Mode Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | | | |------------------|-----------|-------------|----------|------------|--------|--------|------------|--------|----------|--------|--|--| | 0x00 | CTRL | 7:0 | MATCHCLR | | | | MODE | E[1:0] | ENABLE | SWRST | | | | 0x01 | OTKL | 15:8 | | | | | | PRESCA | LER[3:0] | | | | | 0x02 | READREQ | 7:0 | | | | | ADDF | R[5:0] | | | | | | 0x03 | READILE | 15:8 | RREQ | RCONT | | | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | | | 0x05 | LVOTKL | 15:8 | OVFEO | | | | | | | CMPEO0 | | | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | | | 0x08 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | | | 0x09 | Reserved | | | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | | 0x0C | FREQCORR | 7:0 | SIGN | | | | VALUE[6:0] | | | | | | | 0x0D<br><br>0x0F | Reserved | | | | | | | | | | | | | 0x10 | | 7:0 | | | | COUN | NT[7:0] | | | | | | | 0x11 | COUNT | 15:8 | | | | COUN | IT[15:8] | | | | | | | 0x12 | | 23:16 | | | | COUN | T[23:16] | | | | | | | 0x13 | | 31:24 | | | | COUN | T[31:24] | | | | | | | 0x14 | Reserved | | | | | | | | | | | | | 0x17 | 110001700 | | | | | | | | | | | | | 0x18 | | 7:0 | | COMP[7:0] | | | | | | | | | | 0x19 | COMP0 | 15:8 | | COMP[15:8] | | | | | | | | | | 0x1A | OOM O | 23:16 | | | | | P[23:16] | | | | | | | 0x1B | | 31:24 | | | | COMP | P[31:24] | | | | | | Table 17-2. MODE1 - Mode Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | | |--------|----------|-------------|--------|---------|----------------|--------|--------|--------|--------|--------|--| | 0x00 | CTRL | 7:0 | | | | | MOD | E[1:0] | ENABLE | SWRST | | | 0x01 | CIRL | 15:8 | | | PRESCALER[3:0] | | | | | | | | 0x02 | DEADDEO | 7:0 | | | ADDR[5:0] | | | | | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | | 0x05 | EVCIRL | 15:8 | OVFEO | | | | | | CMPEO1 | CMPEO0 | | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | | |----------|----------|-------------|----------|------------|---|------|------------|--|------|--------|--|--| | 80x0 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | | 0x09 | Reserved | | | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | | 0x0C | FREQCORR | 7:0 | SIGN | | 1 | | VALUE[6:0] | | | | | | | 0x0D | | | | | | | | | | | | | | <br>0x0F | Reserved | | | | | | | | | | | | | 0x10 | COUNT | 7:0 | | COUNT[7:0] | | | | | | | | | | 0x11 | COUNT | 15:8 | | | | COUN | T[15:8] | | | | | | | 0x12 | Reserved | | | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | | | 0x14 | PER | 7:0 | | | | PER | [7:0] | | | | | | | 0x15 | FLIX | 15:8 | | | | PER | [15:8] | | | | | | | 0x16 | Reserved | | | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | | | 0x18 | COMP0 | 7:0 | | | | COM | P[7:0] | | | | | | | 0x19 | COIVIFU | 15:8 | | COMP[15:8] | | | | | | | | | | 0x1A | COMP1 | 7:0 | | | | COM | P[7:0] | | | | | | | 0x1B | COIVIF | 15:8 | | | | COMF | P[15:8] | | | | | | # Table 17-3. MODE2 - Mode Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |------------------|----------|-------------|----------|---------|--------|--------|------------|---------|------------------|----------| | 0x00 | CTRL | 7:0 | MATCHCLR | CLKREP | | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CIRL | 15:8 | | | | | | PRESCA | LER[3:0] | | | 0x02 | READREQ | 7:0 | | | | | ADD | R[5:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | 0x05 | EVOIRL | 15:8 | OVFEO | | | | | | | ALARMEO0 | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | 0x08 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | 0x09 | Reserved | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x0C | FREQCORR | 7:0 | SIGN | | | ı | VALUE[6:0] | | ı | | | 0x0D<br><br>0x0F | Reserved | | | | | | | | | | | 0x10 | | 7:0 | MINU | ΓΕ[1:0] | | | SECO | ND[5:0] | | | | 0x11 | CLOCK | 15:8 | | HOU | R[3:0] | | | MINU | ΓE[5:2] | | | 0x12 | OLOGIC | 23:16 | MONT | H[1:0] | | | DAY[4:0] | | | HOUR[4] | | 0x13 | | 31:24 | | | YEAR | R[5:0] | | | MON <sup>-</sup> | TH[3:2] | | Offset | Name | Bit<br>Pos. | | | | | | | | |----------|----------|-------------|-------------|----------------------|--|--|------|----------|---------| | 0x14 | | | | | | | | | | | <br>0x17 | Reserved | | | | | | | | | | 0x18 | | 7:0 | MINUTE[1:0] | SECOND[5:0] | | | | | | | 0x19 | AL ADMO | 15:8 | HOU | R[3:0] | | | MINU | ΓΕ[5:2] | | | 0x1A | ALARM0 | 23:16 | MONTH[1:0] | DAY[4:0] HOUR[4] | | | | | HOUR[4] | | 0x1B | | 31:24 | | YEAR[5:0] MONTH[3:2] | | | | | H[3:2] | | 0x1C | MASK | 7:0 | | | | | | SEL[2:0] | | # 17.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Please refer to "Register Access Protection" on page 226 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Please refer to "Synchronization" on page 231 for details. Some registers are enable-protected, meaning they can only be written when the RTC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. ### 17.8.1 Control - MODE0 Name: CTRL Offset: 0x00 Reset: 0x0000 Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|----------|----|----|----|----------------|-------|--------|-------|--| | | | | | | PRESCALER[3:0] | | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MATCHCLR | | | | MODI | [1:0] | ENABLE | SWRST | | | Access | R/W | R | R | R | R/W | R/W | R/W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 11:8 – PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. Table 17-4. Prescaler | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | #### Bit 7 – MATCHCLR: Clear on Match This bit is valid only in Mode 0 and Mode 2. - 0: The counter is not cleared on a Compare/Alarm 0 match. - 1: The counter is cleared on a Compare/Alarm 0 match. This bit is not synchronized. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 3:2 – MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. #### Table 17-5. Operating Mode | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | #### Bit 1 – ENABLE: Enable - 0: The peripheral is disabled or being disabled. - 1: The peripheral is enabled or being enabled. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. ### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. ### 17.8.2 Control - MODE1 Name: CTRL Offset: 0x00 Reset: 0x00000 **Property:** Enable-Protected, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|------|--------|----------|-------| | | | | | | | PRESCA | LER[3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | MODI | E[1:0] | ENABLE | SWRST | | Access | R | R | R | R | R/W | R/W | R/W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:8 – PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. Table 17-6. Prescaler | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 3:2 – MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. Table 17-7. Operating Mode | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | #### Bit 1 – ENABLE: Enable - 0: The peripheral is disabled or being disabled. - 1: The peripheral is enabled or being enabled. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. ### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. ### 17.8.3 Control - MODE2 Name: CTRL Offset: 0x00 Reset: 0x0000 Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|----------|--------|----|----|----------------|-------|--------|-------|--| | | | | | | PRESCALER[3:0] | | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MATCHCLR | CLKREP | | | MODI | [1:0] | ENABLE | SWRST | | | Access | R/W | R/W | R | R | R/W | R/W | R/W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:8 – PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. Table 17-8. Prescaler | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | #### Bit 7 – MATCHCLR: Clear on Match This bit is valid only in Mode 0 and Mode 2. This bit can be written only when the peripheral is disabled. - 0: The counter is not cleared on a Compare/Alarm 0 match. - 1: The counter is cleared on a Compare/Alarm 0 match. This bit is not synchronized. ### Bit 6 – CLKREP: Clock Representation This bit is valid only in Mode 2 and determines how the hours are represented in the Clock Value (CLOCK) register. This bit can be written only when the peripheral is disabled. 0: 24 Hour 1: 12 Hour (AM/PM) This bit is not synchronized. #### Bits 5:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 3:2 – MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. Table 17-9. Operating Mode | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | ### • Bit 1 - ENABLE: Enable - 0: The peripheral is disabled or being disabled. - 1: The peripheral is enabled or being enabled. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. ### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. ### 17.8.4 Read Request Name: READREQ **Offset:** 0x02 **Reset:** 0x0010 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|-------|----|----|------|--------|---|---| | | RREQ | RCONT | | | | | | | | Access | W | R/W | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADDF | R[5:0] | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | # Bit 15 – RREQ: Read Request Writing a zero to this bit has no effect. Writing a one to this bit requests synchronization of the register pointed to by the Address bit group (READ-REQ.ADDR) and sets the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY). ### Bit 14 – RCONT: Read Continuously Writing a zero to this bit disables continuous synchronization. Writing a one to this bit enables continuous synchronization of the register pointed to by READREQ.ADDR. The register value will be synchronized automatically every time the register is updated. READREQ.RCONT prevents READREQ.RREQ from clearing automatically. This bit is cleared when the register pointed to by READREQ.ADDR is written. #### Bits 13:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 5:0 – ADDR[5:0]: Address These bits select the offset of the register that needs read synchronization. In the RTC only COUNT and CLOCK, which share the same address, are available for read synchronization. Therefore, ADDR is a read-only constant of 0x10. ### 17.8.5 Event Control - MODE0 Name: EVCTRL Offset: 0x04 Reset: 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | | OVFEO | | | | | | | CMPEO0 | | Access | R/W | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 15 – OVFEO: Overflow Event Output Enable - 0: Overflow event is disabled and will not be generated. - 1: Overflow event is enabled and will be generated for every overflow. #### Bits 14:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 8 – CMPEO: Compare 0 Event Output Enable - 0: Compare 0 event is disabled and will not be generated. - 1: Compare 0 event is enabled and will be generated for every compare match. ### • Bits 7:0 – PEREOx [x=7..0]: Periodic Interval x Event Output Enable - 0: Periodic Interval x event is disabled and will not be generated. - 1: Periodic Interval x event is enabled and will be generated. ### 17.8.6 Event Control - MODE1 Name: EVCTRL Offset: 0x04 Reset: 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | | OVFEO | | | | | | CMPEO1 | CMPEO0 | | Access | R/W | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 15 – OVFEO: Overflow Event Output Enable - 0: Overflow event is disabled and will not be generated. - 1: Overflow event is enabled and will be generated for every overflow. #### Bits 14:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 9:8 - CMPEOx [x=1..0]: Compare x Event Output Enable - 0: Compare x event is disabled and will not be generated. - 1: Compare x event is enabled and will be generated for every compare match. ### • Bits 7:0 – PEREOx [x=7..0]: Periodic Interval x Event Output Enable - 0: Periodic Interval x event is disabled and will not be generated. - 1: Periodic Interval x event is enabled and will be generated. ### 17.8.7 Event Control - MODE2 Name: EVCTRL Offset: 0x04 Reset: 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|--------|--------|--------|--------|--------|----------| | | OVFEO | | | | | | | ALARMEO0 | | Access | R/W | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 15 – OVFEO: Overflow Event Output Enable 0: Overflow event is disabled and will not be generated. 1: Overflow event is enabled and will be generated for every overflow. #### Bits 14:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 8 – ALARMEO: Alarm 0 Event Output Enable 0: Alarm 0 event is disabled and will not be generated. 1: Alarm 0 event is enabled and will be generated for every alarm. ### • Bits 7:0 – PEREOx [x=7..0]: Periodic Interval x Event Output Enable 0: Periodic Interval x event is disabled and will not be generated. 1: Periodic Interval x event is enabled and will be generated. # 17.8.8 Interrupt Enable Clear - MODE0 This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x06 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|------| | | OVF | SYNCRDY | | | | | | CMP0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled, and an interrupt request will be generated when the Overflow interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. #### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 0 – CMP: Compare 0 Interrupt Enable 0: The Compare 0 interrupt is disabled. 1: The Compare 0 interrupt is enabled, and an interrupt request will be generated when the Compare x interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Compare 0 Interrupt Enable bit and disable the corresponding interrupt. ### 17.8.9 Interrupt Enable Clear - MODE1 Name: INTENCLR **Offset:** 0x06 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|------|------| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | Access | R/W | R/W | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled, and an interrupt request will be generated when the Overflow interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. ### • Bits 5:2 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 1:0 – CMPx [x=1..0]: Compare x Interrupt Enable 0: The Compare x interrupt is disabled. 1: The Compare x interrupt is enabled, and an interrupt request will be generated when the Compare x interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Compare x Interrupt Enable bit and disable the corresponding interrupt. ### 17.8.10 Interrupt Enable Clear - MODE2 Name: INTENCLR **Offset:** 0x06 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|--------| | | OVF | SYNCRDY | | | | | | ALARM0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled, and an interrupt request will be generated when the Overflow interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The synchronization ready interrupt is disabled. 1: The synchronization ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. ### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – ALARM: Alarm 0 Interrupt Enable 0: The Alarm 0 interrupt is disabled. 1: The Alarm 0 interrupt is enabled, and an interrupt request will be generated when the Alarm 0 interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit disables the Alarm 0 interrupt. ### 17.8.11 Interrupt Enable Set - MODE0 This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET **Offset:** 0x07 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|------| | | OVF | SYNCRDY | | | | | | CMP0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – OVF: Overflow Interrupt Enable 0: The overflow interrupt is disabled. 1: The overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Enable bit and enable the Overflow interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The synchronization ready interrupt is disabled. 1: The synchronization ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit and enable the Synchronization Ready interrupt. #### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bit 0 - CMP: Compare 0 Interrupt Enable 0: The compare 0 interrupt is disabled. 1: The compare 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Compare 0 Interrupt Enable bit and enable the Compare 0 interrupt. ### 17.8.12 Interrupt Enable Set - MODE1 Name: INTENSET **Offset:** 0x07 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|------|------| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | Access | R/W | R/W | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – OVF: Overflow Interrupt Enable 0: The overflow interrupt is disabled. 1: The overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow interrupt bit and enable the Overflow interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The synchronization ready interrupt is disabled. 1: The synchronization ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit and enable the Synchronization Ready interrupt. #### Bits 5:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 1:0 - CMPx [x=1..0]: Compare x Interrupt Enable 0: The compare x interrupt is disabled. 1: The compare x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Compare x Interrupt Enable bit and enable the Compare x interrupt. ### 17.8.13 Interrupt Enable Set - MODE2 Name: INTENSET **Offset:** 0x07 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|--------| | | OVF | SYNCRDY | | | | | | ALARM0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – OVF: Overflow Interrupt Enable 0: The overflow interrupt is disabled. 1: The overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Enable bit and enable the Overflow interrupt. ### Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The synchronization ready interrupt is disabled. 1: The synchronization ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt bit and enable the Synchronization Ready interrupt. #### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bit 0 - ALARM: Alarm 0 Interrupt Enable 0: The alarm 0 interrupt is disabled. 1: The alarm 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Alarm 0 Interrupt Enable bit and enable the Alarm 0 interrupt. ### 17.8.14 Interrupt Flag Status and Clear - MODE0 Name: INTFLAG **Offset:** 0x08 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|------| | | OVF | SYNCRDY | | | | | | CMP0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. ### Bit 6 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTEN-CLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – CMP: Compare 0 This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with the compare condition, and an interrupt request will be generated if INTENCLR/SET.CMP0 is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Compare 0 interrupt flag. ## 17.8.15 Interrupt Flag Status and Clear - MODE1 Name: INTFLAG **Offset:** 0x08 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|------|------| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | Access | R/W | R/W | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### Bit 6 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTEN-CLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bits 5:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 1:0 – CMPx [x=1..0]: Compare x This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with the compare condition and an interrupt request will be generated if INTENCLR/SET.CMPx is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Compare x interrupt flag. ## 17.8.16 Interrupt Flag Status and Clear - MODE2 Name: INTFLAG **Offset:** 0x08 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|--------| | | OVF | SYNCRDY | | | | | | ALARM0 | | Access | R/W | R/W | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### Bit 6 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTEN-CLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bits 5:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 0 – ALARM: Alarm 0 This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with ALARM0 condition occurs, and an interrupt request will be generated if INTENCLR/SET.ALARM0 is also one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Alarm 0 interrupt flag. ## 17.8.17 Status Name: STATUS Offset: 0x0A Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### Bits 6:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 17.8.18 Debug Control Name: DBGCTRL **Offset:** 0x0B **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|--------| | | | | | | | | | DBGRUN | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 0 – DBGRUN: Run During Debug This bit is not reset by a software reset. Writing a zero to this bit causes the RTC to halt during debug mode. Writing a one to this bit allows the RTC to continue normal operation during debug mode. ## 17.8.19 Frequency Correction Name: FREQCORR **Offset:** 0x0C **Reset:** 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|-----|-----|-----|------------|-----|-----|-----| | | SIGN | | | | VALUE[6:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 – SIGN: Correction Sign 0: The correction value is positive, i.e., frequency will be increased. 1: The correction value is negative, i.e., frequency will be decreased. ## Bits 6:0 – VALUE[6:0]: Correction Value These bits define the amount of correction applied to the RTC prescaler. 0: Correction is disabled and the RTC frequency is unchanged. 1–127: The RTC frequency is adjusted according to the value. ## 17.8.20 Counter Value - MODE0 Name: COUNT Offset: 0x10 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|--------------|-----|-----|-------|----------|-----|-----|-----|--| | | | | | COUNT | Γ[31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | COUNT[23:16] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | COUN | T[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | COUN | IT[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 31:0 – COUNT[31:0]: Counter Value These bits define the value of the 32-bit RTC counter. ## 17.8.21 Counter Value - MODE1 Name: COUNT Offset: 0x10 Reset: 0x0000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-------------|-----|-----|------|---------|-----|-----|-----|--|--|--| | | COUNT[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | COUN | IT[7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 15:0 – COUNT[15:0]: Counter Value These bits define the value of the 16-bit RTC counter. ## 17.8.22 Clock Value - MODE2 Name: CLOCK Offset: 0x10 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|------|---------|--------|--------|-------------|----------|-----|---------|--| | | | | YEAR | R[5:0] | | | MON | TH[3:2] | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | MONT | TH[1:0] | | | DAY[4:0] | DAY[4:0] | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | HOU | R[3:0] | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MINU | ΓΕ[1:0] | | | SECOND[5:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## • Bits 31:26 - YEAR[5:0]: Year The year offset with respect to the reference year (defined in software). The year is considered a leap year if YEAR[1:0] is zero. ## Bits 25:22 – MONTH[3:0]: Month 1 – January 2 – February • • • 12 - December ## Bits 21:17 – DAY[4:0]: Day Day starts at 1 and ends at 28, 29, 30 or 31, depending on the month and year. ## Bits 16:12 – HOUR[4:0]: Hour When CTRL.CLKREP is zero, the Hour bit group is in 24-hour format, with values 0-23. When CTRL.CLKREP is one, HOUR[3:0] has values 1-12 and HOUR[4] represents AM (0) or PM (1). ## Table 17-10. Hour | HOUR[4:0] | CLOCK.HOUR[4] | CLOCK.HOUR[3:0] | Description | | |-----------|---------------|-----------------|------------------|--| | 0 | 0x00 - | - 0x17 | Hour (0 - 23) | | | U | 0x18 - | Reserved | | | | | | 0x0 | Reserved | | | | 0 | 0x1 - 0xC | AM Hour (1 - 12) | | | 1 | | 0xD - 0xF | Reserved | | | ľ | | 0x0 | Reserved | | | | 1 | 0x1 - 0xC | PM Hour (1 - 12) | | | | | 0xF - 0xF | Reserved | | - Bits 11:6 MINUTE[5:0]: Minute 0 59. - Bits 5:0 SECOND[5:0]: Second 0–59. ## 17.8.23 Counter Period - MODE1 Name: PER Offset: 0x14 Reset: 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-----------|-----|-----|-----|--------|-----|-----|-----|--|--|--| | | PER[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PER | R[7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## • Bits 15:0 – PER[15:0]: Counter Period These bits define the value of the 16-bit RTC period. ## 17.8.24 Compare n Value - MODE0 Name: COMP Offset: 0x18 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-------------|-----|-----|------|---------|-----|-----|-----|--| | | | | | COMP | [31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | COMP[23:16] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | COMF | P[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | COM | P[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:0 – COMP[31:0]: Compare Value The 32-bit value of COMPn is continuously compared with the 32-bit COUNT value. When a match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn) is set on the next counter cycle, and the counter value is cleared if CTRL.MATCHCLR is one. ## 17.8.25 Compare n Value - MODE1 Name: COMPn **Offset:** 0x18+n\*0x2 [n=0..1] **Reset:** 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----------|-----|-----|------|---------|-----|-----|-----|--|--| | | | | | COMF | P[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | COMP[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 15:0 – COMP[15:0]: Compare Value The 16-bit value of COMPn is continuously compared with the 16-bit COUNT value. When a match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn) is set on the next counter cycle. #### 17.8.26 Alarm 0 Value - MODE2 Name: ALARM0 Offset: 0x18 **Reset**: 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------------------|---------|--------|-------------|-------------|-----|---------|---------|--| | | YEAR[5:0] | | | | | | | TH[3:2] | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | MONTH[1:0] DAY[4:0] H | | | | | | HOUR[4] | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | HOU | R[3:0] | | MINUTE[5:2] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MINU | ΓΕ[1:0] | | SECOND[5:0] | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The 32-bit value of ALARM0 is continuously compared with the 32-bit CLOCK value, based on the masking set by MASKn.SEL. When a match occurs, the Alarm 0 interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.ALARMn) is set on the next counter cycle, and the counter is cleared if CTRL.MATCHCLR is one. #### Bits 31:26 – YEAR[5:0]: Year The alarm year. Years are only matched if MASKn.SEL is 6. ## Bits 25:22 – MONTH[3:0]: Month The alarm month. Months are matched only if MASKn.SEL is greater than 4. #### Bits 21:17 – DAY[4:0]: Day The alarm day. Days are matched only if MASKn.SEL is greater than 3. ## Bits 16:12 – HOUR[4:0]: Hour The alarm hour. Hours are matched only if MASKn.SEL is greater than 2. ### Bits 11:6 – MINUTE[5:0]: Minute The alarm minute. Minutes are matched only if MASKn.SEL is greater than 1. ## Bits 5:0 – SECOND[5:0]: Second The alarm second. Seconds are matched only if MASKn.SEL is greater than 0. ## 17.8.27 Alarm n Mask - MODE2 Name: MASK Offset: 0x1C Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|----------|-----| | | | | | | | | SEL[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 2:0 – SEL[2:0]: Alarm Mask Selection These bits define which bit groups of Alarm n are valid. Table 17-11. Alarm Mask Selection | SEL[2:0] | Name | Description | | | | | |----------|--------------|--------------------------------------------------------|--|--|--|--| | 0x0 | OFF | Alarm Disabled | | | | | | 0x1 | SS | Match seconds only | | | | | | 0x2 | MMSS | Match seconds and minutes only | | | | | | 0x3 | HHMMSS | Match seconds, minutes, and hours only | | | | | | 0x4 | DDHHMMSS | Match seconds, minutes, hours, and days only | | | | | | 0x5 | MMDDHHMMSS | Match seconds, minutes, hours, days, and months only | | | | | | 0x6 | YYMMDDHHMMSS | Match seconds, minutes, hours, days, months, and years | | | | | | 0x7 | | Reserved | | | | | # 18. DMAC – Direct Memory Access Controller #### 18.1 Overview The Direct Memory Access Controller (DMAC) contains both a Direct Memory Access engine and a Cyclic Redundancy Check (CRC) engine. The DMAC can transfer data between memories and peripherals, and thus off-load these tasks from the CPU. It enables high data transfer rates with minimum CPU intervention, and frees up CPU time. With access to all peripherals, the DMAC can handle automatic transfer of data between communication modules. For the DMA part of the DMAC, it has several DMA channels which all can receive different types of transfer triggers, which will result in transfer requests from the DMA channels to the arbiter. Refer to Figure 18-1. The arbiter will grant one DMA channel at a time to act as the active channel. When the active channel has been granted, the fetch engine of the DMAC will fetch a transfer descriptor from SRAM into the internal memory of the active channel, before the active channel starts its data transmission. A DMA channel's data transfer can be interrupted by a higher prioritized channel. The DMAC will write back the updated transfer descriptor from the internal memory of the active channel to SRAM, before the higher prioritized channel gets to start its transfer. Once a DMA channel is done with its transfer optionally interrupts and events can be generated. As one can see from Figure 18-1, the DMAC has four bus interfaces. The data transfer bus, which is used for performing the actual DMA transfer is an AHB master interface. The AHB/APB Bridge bus is an APB slave interface and is the bus used when writing and reading the I/O registers of the DMAC. The descriptor fetch bus is an AHB master interface and is used by the fetch engine, to fetch transfer descriptors from SRAM before a transfer can be started or continued. At last there is the write-back bus, which is an AHB master interface and it is used to write the transfer descriptor back to SRAM. As mentioned, the DMAC also has a CRC module available. This can be used by software to detect an accidental error in the transferred data and to take corrective action, such as requesting the data to be sent again or simply not using the incorrect data. ## 18.2 Features - Data transfer between - Peripheral to peripheral - Peripheral to memory - Memory to peripheral - Memory to memory - Transfer trigger sources - Software - Events from Event System - Dedicated requests from peripherals - SRAM based transfer descriptors - Single transfer using one descriptor - Multi-buffer or circular buffer modes by linking multiple descriptors - 12 channels - Enable 12 independent transfers - Automatic descriptor fetch for each channel - Suspend/resume operation support for each channel - Flexible arbitration scheme - 4 configurable priority levels for each channel - Fixed or round-robin priority scheme within each priority level - From 1 to 256kB data transfer in a single block transfer - Multiple addressing modes - Static - Configurable increment scheme - Optional interrupt generation - On block transfer complete - On error detection - On channel suspend - 4 event inputs - One event input for each of the 4 least significant DMA channels - Can be selected to trigger normal transfers, periodic transfers or conditional transfers - Can be selected to suspend or resume channel operation - 4 event outputs - One output event for each of the 4 least significant DMA channels - Selectable generation on AHB, burst, block or transaction transfer complete - Error management supported by write-back function - Dedicated Write-Back memory section for each channel to store ongoing descriptor transfer - CRC polynomial software selectable to - CRC-16 (CRC-CCITT) - CRC-32 (IEEE 802.3) ## 18.3 Block Diagram Figure 18-1. DMAC Block Diagram ## 18.4 Signal Description Not applicable. ## 18.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 18.5.1 I/O Lines Not applicable. #### 18.5.2 Power Management The DMAC will continue to operate in any sleep mode where the selected source clock is running. The DMAC's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. On hardware or software reset, all registers are set to their reset value. #### 18.5.3 Clocks The DMAC bus clock (CLK\_DMAC\_APB) can be enabled and disabled in the power manager, and the default state of CLK\_DMAC\_APB can be found in "Peripheral Clock Masking" on page 116. An AHB clock (CLK\_DMAC\_AHB) is required to clock the DMAC. This clock must be configured and enabled in the power manager before using the DMAC, and the default state of CLK\_DMAC\_AHB can be found in "Peripheral Clock Masking" on page 116. This bus clock (CLK\_DMAC\_APB) is always synchronous to the module clock (CLK\_DMAC\_AHB), but can be divided by a prescaler and may run even when the module clock is turned off. #### 18.5.4 DMA Not applicable. #### 18.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the DMAC interrupts requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 18.5.6 Events The events are connected to the event system. Refer to "EVSYS – Event System" on page 400 for details on how to configure the Event System. #### 18.5.7 Debug Operation When the CPU is halted in debug mode the DMAC will halt normal operation. The DMAC can be forced to continue operation during debugging. Refer to DBGCTRL for details. #### 18.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: - Interrupt Pending (INTPEND) register - Channel ID (CHID) register - Channel Interrupt Flag Status and Clear (CHINTFLAG) register Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply to accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 18.5.9 Analog Connections Not applicable. ## 18.6 Functional Description #### 18.6.1 Principle of Operation The DMAC consists of a DMA module and a CRC module. #### 18.6.1.1 DMA The DMAC can, without interaction from the CPU, transfer data between peripherals and memories. The data transferred by the DMAC are called transactions, and these transactions can be split into smaller data transfers. Figure 18-2 shows the relationship between the different transfer sizes. Figure 18-2. DMA Transfer Sizes - Beat transfer: Defined as the size of one data transfer bus access, and the size is selected by writing the Beat Size bit group in the Block Transfer Control register (BTCTRL.BEATSIZE) - Burst transfer: Defined as n beat transfers, where n will differ from one device family to another. For this device family, n is 1. A burst transfer is atomic, and cannot be interrupted. - Block transfer: The amount of data one transfer descriptor can transfer, and the amount can range from 1 to 64k beats. In contrast to the burst transfer, a block transfer can be interrupted. - Transaction: The DMAC can link several transfer descriptors by having the first descriptor pointing to the second and so forth, as shown in Figure 18-2. A DMA transaction is defined as all block transfers within a linked list, being completed. A transfer descriptor describes how a block transfer should be carried out by the DMAC, and it must remain in SRAM. For further details on the transfer descriptor refer to "Transfer Descriptors" on page 272. Figure 18-2 shows several block transfers linked together, which are called linked descriptors. For further information about linked descriptors, refer to "Linked Descriptors" on page 279. A DMA transfer is initiated by an incoming transfer trigger on one of the DMA channels. This trigger can be configured to be either a software trigger, an event trigger or one of the dedicated peripheral triggers. The transfer trigger will result in a DMA transfer request from the specific channel to the arbiter, and if there are several DMA channels with pending transfer requests, the arbiter has to choose which channel to grant access to become the active channel. The DMA channel granted access as the active channel will carry out the transaction as configured in the transfer descriptor. The DMA channel can be interrupted by a higher prioritized channel after each burst transfer, but will resume its block transfer when it is granted access as the active channel again. For each beat transfer an optional output event can be generated, and for each block transfer optional interrupts and an optional output event can be generated. When a transaction is completed, dependent of the configuration, the DMA channel will either be suspended or disabled. #### 18.6.1.2 CRC The internal CRC supports two commonly used CRC polynomials; CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3). It can be used with selectable DMA channel or independently, with I/O interface. #### 18.6.2 Basic Operation #### 18.6.2.1 Initialization The following DMAC registers are enable-protected, meaning that they can only be written when the DMAC is disabled (CTRL.DMAENABLE is zero): - Descriptor Base Memory Address (BASEADDR) register - Write-Back Memory Base Address (WRBADDR) register The following DMAC bit is enable-protected, meaning that it can only be written when both the DMAC and CRC are disabled (CTRL.DMAENABLE and CTRL.CRCENABLE is zero): Software Reset bit in Control register (CTRL.SWRST) The following DMA channel register is enable-protected, meaning that it can only be written when the corresponding DMA channel is disabled (CHCTRLA.ENABLE is zero): Channel Control B (CHCTRLB) register, except the Command (CHCTRLB.CMD) and Channel Arbitration Level (CHCTRLB.LVL) bits The following DMA channel bit is enable-protected, meaning that it can only be written when the corresponding DMA channel is disabled: Channel Software Reset bit in Channel Control A register (CHCTRLA.SWRST) The following CRC registers are enable-protected, meaning that they can only be written when the CRC is disabled (CTRL.CRCENABLE is zero): - CRC Control (CRCCTRL) register - CRC Checksum (CRCCHKSUM) register Enable-protection is denoted by the Enable-Protected property in the register description. Before the DMAC is enabled, it must be configured, as outlined by the following steps: - The SRAM address of where the descriptor memory section is located must be written to the Description Base Address (BASEADDR) register - The SRAM address of where the write-back section should be located must be written to the Write-Back Memory Base Address (WRBADDR) register - Priority level x of the arbiter can be enabled by writing a one to the Priority Level x Enable bit in the Control register(CTRL.LVLENx) Before a DMA channel is enabled, the DMA channel and the corresponding first transfer descriptor must be configured, as outlined by the following steps: - DMA channel configurations - The channel number of the DMA channel to configure must be written to the Channel ID (CHID) register - Trigger action must be selected by writing the Trigger Action bit group in the Channel Control B register (CHCTRLB.TRIGACT) - Trigger source must be selected by writing the Trigger Source bit group in the Channel Control B register (CHCTRLB.TRIGSRC) - Transfer Descriptor - The size of each access of the data transfer bus must be selected by writing the Beat Size bit group in the Block Transfer Control register (BTCTRL.BEATSIZE) - The transfer descriptor must be made valid by writing a one to the Valid bit in the Block Transfer Control register (BTCTRL.VALID) - Number of beats in the block transfer must be selected by writing the Block Transfer Count (BTCNT) register - Source address for the block transfer must be selected by writing the Block Transfer Source Address (SRCADDR) register Destination address for the block transfer must be selected by writing the Block Transfer Destination Address (DSTADDR) register If CRC calculation is needed the CRC module must be configured before it is enabled, as outlined by the following steps: - CRC input source must selected by writing the CRC Input Source bit group in the CRC Control register (CRCCTRL.CRCSRC) - Type of CRC calculation must be selected by writing the CRC Polynomial Type bit group in the CRC Control register (CRCCTRL.CRCPOLY) - If I/O is chosen as input source, the beat size must be selected by writing the CRC Beat Size bit group in the CRC Control register (CRCCTRL.CRCBEATSIZE) ## 18.6.2.2 Enabling, Disabling and Resetting The DMAC is enabled by writing a one to the DMA Enable bit in the Control register (CTRL.DMAENABLE). The DMAC is disabled by writing a zero to CTRL.DMAENABLE. A DMA channel is enabled by writing a one to Enable bit in the Channel Control A register (CHCTRLA.ENABLE), after writing the corresponding channel id to the Channel ID bit group in the Channel ID register (CHID.ID). A DMA channel is disabled by writing a zero to CHCTRLA.ENABLE. The CRC is enabled by writing a one to the CRC Enable bit in the Control register (CTRL.CRCENABLE). The CRC is disabled by writing a zero to CTRL.CRCENABLE. The DMAC is reset by writing a one to the Software Reset bit in the Control register (CTRL.SWRST), when the DMAC and CRC are disabled. All registers in the DMAC, except DBGCTRL, will be reset to their initial state. A DMA channel is reset by writing a one to the Software Reset bit in the Channel Control A register (CHCTRLA.SWRST), after writing the corresponding channel id to the Channel ID bit group in the Channel ID register (CHID.ID). The channel registers will be reset to their initial state. The corresponding DMA channel must be disabled in order for the reset to take effect. #### 18.6.2.3 Transfer Descriptors Together with the channel configurations the transfer descriptors decides how a block transfer should be executed. Before a DMA channel is enabled (CHCTRLA.ENABLE is written to one), and receives a transfer trigger, its first transfer descriptor has to be initialized and valid (BTCTRL.VALID). The first transfer descriptor describes the first block transfer of a transaction. For further details on the content of a transfer descriptor, refer to "Block Transfer Control" on page 324. All transfer descriptors must reside in SRAM and the addresses stored in the Descriptor Memory Section Base Address (BASEADDR) and Write-Back Memory Section Base Address (WRBADDR) registers tells the DMAC where to find the descriptor memory section and the write-back memory section. The descriptor memory section is where the DMAC expects to find the first transfer descriptors for all DMA channels. As BASEADDR points only to the first transfer descriptor of channel 0, refer to Figure 18-3, all first transfer descriptors must be stored in a contiguous memory section, where the transfer descriptors must be ordered according to their channel number. Figure 18-3 shows an example of linked descriptors on DMA channel 0. For further details on linked descriptors, refer to "Linked Descriptors" on page 279. The write-back memory section is the section where the DMAC stores the transfer descriptors for the ongoing block transfers. WRBADDR points to the ongoing transfer descriptor of channel 0. All ongoing transfer descriptors will be stored in a contiguous memory section where the transfer descriptors are ordered according to their channel number. Figure 18-3 shows an example of linked descriptors on DMA channel 0. For further details on linked descriptors, refer to "Linked Descriptors" on page 279. Figure 18-3. Memory Sections The size of the descriptor and write-back memory sections is dependant on most significant enabled DMA channel, as shown below: $$Size = 128bits \cdot (MostSignificantEnabledChannelNumber + 1)$$ For memory optimization, it is recommended to always use the less significant DMA channels if not all channels are required. The descriptor and write-back memory sections can either be two separate memory sections, or they can share memory section (BASEADDR=WRBADDR). The benefit of having them in two separate sections, is that the same transaction for a channel can be repeated without having to modify the first transfer descriptor. The benefit of having descriptor memory and write-back memory in the same section is that it requires less SRAM. In addition, the latency from fetching the first descriptor of a transaction to the first burst transfer is executed, is reduced. #### 18.6.2.4 Arbitration If a DMA channel is enabled and not suspended when it receives a transfer trigger, it will send a transfer request to the arbiter. When the arbiter receives the transfer request it will include the DMA channel in the queue of channels having pending transfers, and the corresponding Pending Channel x bit in the Pending Channels registers (PENDCH.PENDCHx) will be set. Dependent of the arbitration scheme, the arbiter will choose which DMA channel will be the next active channel. Refer to Figure 18-4. The active channel is the DMA channel being granted access to perform its next burst transfer. When the arbiter has granted a DMA channel access to the DMAC, the corresponding PENDCH.PENDCHx will be cleared. Depending on if the upcoming burst transfer is the first for the transfer request or not, the corresponding Busy Channel x bit in the Busy Channels register (BUSYCH.BUSYCHx) will either be set or remain one. When the channel has performed its granted burst transfer(s) it will either be fed into the queue of channels with pending transfers, set to be waiting for a new transfer trigger, it will be suspended or it will be disabled. This depends on the channel and block transfer configuration. If the DMA channel is fed into the queue of channels with pending transfers, the corresponding BUSYCH.BUSYCHx will remain one. If the DMA channel is set to wait for a new transfer trigger, suspended or disabled, the corresponding BUSYCH.BUSYCHx will be cleared. If a DMA channel is suspended while it has a pending transfer, it will be removed from the queue of pending channels, but the corresponding PENDCH.PENDCHx will remain set. When the same DMA channel is resumed, it will be added to the queue of pending channels again. If a DMA channel gets disabled(CHCTRLA.ENABLE is zero) while it has a pending transfer, it will be removed from the queue of pending channels, and the corresponding PENDCH.PENDCHx will be cleared. Figure 18-4. Arbiter Overview When a channel level is pending or the channel is transferring data, the corresponding Level Executing bit is set in the Active Channel and Levels register (ACTIVE.LVLEXx). Each DMA channel supports a 4-level priority scheme. The priority level for a channel is configured by writing to the Channel Arbitration Level bit group in the Channel Control B register(CHCTRLB.LVL). As long as all priority levels are enabled, a channel with lower priority level number will have priority over a channel with higher priority level number. A priority level is enabled by writing the Priority Level x Enable bit in the Control register(CTRL.LVLENx) to one, for the corresponding level. Within each priority level the DMAC's arbiter can be configured to prioritize statically or dynamically. For the arbiter to perform static arbitration within a priority level, the Level x Round-Robin Scheduling Enable bit in the Priority Control 0 register (PRICTRL0.RRLVLENx) has to be written to zero. When static arbitration is enabled (PRICTRL0.RRLVLENx is zero), the arbiter will prioritize a low channel number over a high channel number as shown in Figure 18-5. When using the static scheme there is a risk of high channel numbers never being granted access as the active channel. This can be avoided using a dynamic arbitration scheme. Figure 18-5. Static Priority The dynamic arbitration scheme available in the DMAC is round-robin. Round-robin arbitration is enabled by writing PRICTRLO.RRLVLENx to one, for a given priority level x. With the round-robin scheme, the channel number of the last channel being granted access will have the lowest priority the next time the arbiter has to grant access to a channel within the same priority level, as shown in Figure 18-6. The channel number of the last channel being granted access as the active channel, will be stored in the Level x Channel Priority Number bit group in the Priority Control 0 register(PRICTRLO.LVLPRIx), for the corresponding priority level. Figure 18-6. Round-Robin Scheduling #### 18.6.2.5 Data Transmission Before the DMAC can perform a data transmission, a DMA channel has to be configured and enabled, its corresponding transfer descriptor has to be initialized and the arbiter has to grant the DMA channel access as the active channel. Once the arbiter has granted a DMA channel access as the active channel (refer to Figure 18-1) the transfer descriptor for the DMA channel will be fetched from SRAM using the fetch bus, and stored in the internal memory for the active channel. Depending on if it is a new or ongoing block transfer, the transfer descriptor will either be fetched from the descriptor memory section (BASEADDR) or the write-back memory section (WRBADDR). By using the data transfer bus, the DMAC will read the data from the current source address and write it to the current destination address. For further details on how the current source and destination addresses are calculated, refer to "Addressing" on page 277. The arbitration procedure is performed after each burst transfer. If the current DMA channel is granted access again, the block transfer counter (BTCNT) of the internal transfer descriptor will be decremented with the number of beats in a burst, and the active channel will perform a new burst transfer. If a different DMA channel than the current active channel is granted access, the BTCNT of the internal transfer descriptor will be decremented with the number of beats in a burst. The block transfer counter value will be written to the write-back section before the transfer descriptor of the newly granted DMA channel is fetched into the internal memory of the active channel. The optional output event, Beat, will be generated if configured and enabled. When a block transfer has come to its end, BTCNT has reached zero, the Valid bit in the Block Transfer Control register will be written to zero in the internal transfer descriptor for the active channel before the entire transfer descriptor is written to the write-back memory. The optional interrupts, Channel Transfer Complete and Channel Suspend, and the optional output event, Block, will be generated if configured and enabled. If it was the last block transfer in a transaction, Next Address (DESCADDR) register will hold the value 0x00000000, and the DMA channel will either be suspended or disabled, depending on the configuration in the Block Action bit group in the Block Transfer Control register(BTCTRL.BLOCKACT). If the transaction has further block transfers pending, DESCADDR will hold the SRAM address to the next transfer descriptor to be fetched. The DMAC will fetch the next descriptor into the internal memory of the active channel and write its content to the write-back section for the channel, before the arbiter gets to choose the next active channel. ## 18.6.2.6 Transfer Triggers and Actions A DMA transfer can be started only when a DMA transfer request is detected. A transfer request can be triggered from software, from peripheral, or from an event. There are dedicated Trigger Source selections for each DMA Channel Control B (CHCTRLB.TRIGSRC). The trigger actions are available in the Trigger Action bit group in the Channel Control B register (CHCTRLB.TRIGACT). By default, a trigger starts a block transfer operation. If a single descriptor is defined for a channel, the channel is automatically disabled when a block transfer is complete. If a list of linked descriptors is defined for a channel, the channel is automatically disabled if the last descriptor in the list is executed or the channel will be waiting for the next block transfer trigger if the list still has descriptors to execute. When enabled again, the channel will wait for the next block transfer trigger. It is also possible to select the trigger to start beat or transaction transfers instead of a block transfer. If the trigger source generates a transfer request during an ongoing transfer, this will be kept pending (CHSTATUS.PEND is one), and the transfer can start when the ongoing one is done. Only one pending transfer can be kept, and so if the trigger source generates more transfer requests when one is already pending, these will be lost. All channels pending status flags are also available in the Pending Channels register (PENDCH). When the transfer starts, the corresponding Channel Busy status flag is set in Channel Status register (CHSTATUS.BUSY). When the trigger action is complete, the Channel Busy status flag is cleared. All channels busy status flags are also available in the Busy Channels register (BUSYCH) in DMAC. Figure 18-7 on page 277 shows an example where triggers are used with two linked block descriptors. Figure 18-7. Trigger Action and Transfers ## **Beat Trigger Action** ## **Block Trigger Action** #### **Transaction Trigger Action** ## 18.6.2.7 Addressing For the DMAC to know from where to where it should transfer the data, each block transfer needs to have a source and destination address defined. The source address can be set by writing the Transfer Source Address (SRCADDR) register, and the destination address can be set by writing the Transfer Destination Address (SRCADDR) register. The addressing of this DMAC module can be static or incremental, for either source or destination of a block transfer, or both. Incrementation for the source address of a block transfer is enabled by writing the Source Address Incrementation Enable bit in the Block Transfer Control register (BTCTRL.SRCINC) to one. The step size of the incrementation is configurable and can be chosen by writing the Step Selection bit in the Block Transfer Control register(BTCTRL.STEPSEL) to one, and the Address Increment Step Size bit group in the Block Transfer Control register (BTCTRL.STEPSIZE), to the desired step size. If BTCTRL.STEPSEL is zero, the step size for the source incrementation will be the size of one beat. When source address incrementation is configured (BTCTRL.SRCINC is one), SRCADDR must be set to the source address of the last beat transfer in the block transfer. The source address should be calculated as follows: ``` SRCADDR = SRCADDR_{START} + BTCNT \cdot (BEATSIZE + 1) \cdot 2^{STEPSIZE} , where BTCTRL.STEPSEL is one SRCADDR = SRCADDR_{START} + BTCNT \cdot (BEATSIZE + 1) , where BTCTRL.STEPSEL is zero ``` - SRCADDRSTART is the source address of the first beat transfer in the block transfer - BTCNT is the initial number of beats remaining in the block transfer - BEATSIZE is the configured number of bytes in a beat - STEPSIZE is the configured number of beats for each incrementation Figure 18-8 shows an example where DMA channel 0 is configured to increment the source address by one beat (BTCTRL.SRCINC is one) after each beat transfer, and DMA channel 1 is configured to increment source address by two beats (BTCTRL.SRCINC is one, BTCTRL.STEPSEL is one, and BTCTRL.STEPSIZE is 0x1). As the destination address for both channels are peripherals, destination incrementation is disabled(BTCTRL.DSTINC is zero). Figure 18-8. Source Address Increment Incrementation for the destination address of a block transfer is enabled by writing the Destination Address Incrementation Enable bit in the Block Transfer Control register (BTCTRL.DSTINC) to one. The step size of the incrementation is configurable and can be chosen by writing BTCTRL.STEPSEL to zero, and BTCTRL.STEPSIZE to the desired step size. If BTCTRL.STEPSEL is one, the step size for the destination incrementation will be the size of one beat. When destination address incrementation is configured (BTCTRL.DSTINC is one), SRCADDR must be set to the destination address of the last beat transfer in the block transfer. The destination address should be calculated as follows: ``` DSTADDR = DSTADDR_{START} + BTCNT \cdot (BEATSIZE + 1) \cdot 2^{STEPSIZE} , where BTCTRL.STEPSEL is zero DSTADDR = DSTADDR_{START} + BTCNT \cdot (BEATSIZE + 1) , where BTCTRL.STEPSEL is one ``` - DSTADDRSTART is the destination address of the first beat transfer in the block transfer - BTCNT is the initial number of beats remaining in the block transfer - BEATSIZE is the configured number of bytes in a beat - STEPSIZE is the configured number of beats for each incrementation Figure 18-9 shows an example where DMA channel 0 is configured to increment destination address by one beat (BTCTRL.DSTINC is one) and DMA channel 1 is configured to increment destination address by two beats (BTCTRL.DSTINC is one, BTCTRL.STEPSEL is zero, and BTCTRL.STEPSIZE is 0x1). As the source address for both channels are peripherals, source incrementation is disabled(BTCTRL.SRCINC is zero). Figure 18-9. Destination Address Increment #### 18.6.2.8 Error Handling If a bus error is received from AHB slave during a DMA data transfer, the corresponding active channel is disabled and the corresponding Channel Transfer Error Interrupt flag in the Channel Interrupt Status and Clear register (CHINTFLAG.TERR) is set. If transfer error interrupt is enabled, optional error interrupt is generated. The transfer counter will not be decremented and its current value is written-back in the write-back memory section before the channel is disabled. When the DMAC fetches an invalid descriptor (BTCTRL.VALID is zero) or when the channel is resumed and the DMA fetches the next descriptor with null address (DESCADDR is 0x00000000), the corresponding channel operation is suspended, the Channel Suspend Interrupt Flag in the Channel Interrupt Flag Status and Clear register (CHINTFLAG.SUSP) is set and the Channel Fetch Error bit in the Channel Status register (CHSTATUS.FERR) is set. If enabled, optional suspend interrupt is generated. #### 18.6.3 Additional Features #### 18.6.3.1 Linked Descriptors A transaction can either consist of a single block transfer, or it can consist of several block transfers. When a transaction consist of several block transfers it is called linked descriptors. Figure 18-3 shows how linked descriptors work. When the first block transfer is completed on DMA channel 0, the DMAC fetches the next transfer descriptor which is pointed to by the value stored in the Next Descriptor Address (DESCADDR) register, in the first transfer descriptor. Fetching the next transfer descriptor (DESCADDR) is continued until the last transfer descriptor. When the block transfer for the last transfer descriptor is executed and DESCADDR=0x00000000, the transaction is terminated. For further details on how the next descriptor is fetched from SRAM, refer to "Data Transmission" on page 275. ## Adding Descriptor to the End of a List To add a new descriptor at the end of the descriptor list, create the descriptor in SRAM, with DESCADDR=0x000000000 indicating it is the new last descriptor in the list, and modify the DESCADDR value of the current last descriptor to the address of the newly created descriptor. #### **Modifying a Descriptor in a List** In order to add descriptors to a list, the following actions must be performed: - 1. Before enabling a channel, the Suspend interrupt must be enabled - 2. Reserve memory space addresses to configure a new descriptor - 3. Configure the new descriptor - Set the next descriptor address (DESCADDR) - Set the destination address (DSTADDR) - Set the source address (SRCADDR) - Configure the block transfer control (BTCTRL) including - Optionally enable the Suspend block action - Set the descriptor VALID bit - 4. In the existing list and for the descriptor which has to be updated, set the VALID bit to zero - 5. Read DESCADDR from the Write-Back memory - If the DMA has not already fetched the descriptor which requires changes: - Update the DESCADDR location of the descriptor from the List - Optionally clear the Suspend block action - Set the descriptor VALID bit to one - Optionally enable the Resume software command - If the DMA is executing the same descriptor as the one which requires changes: - Set the Channel Suspend software command and wait for the Suspend interrupt - Update the Write-Back next descriptor address (DESCRADDR) - Clear the interrupt sources and set the Resume software command - Update the DESCADDR location of the descriptor from the List - Optionally clear the Suspend block action - Set the descriptor VALID bit to one - 6. Go to step 3 if needed ### **Adding a Descriptor Between Existing Descriptors** To insert a descriptor C between 2 existing descriptors (A & B), the descriptor currently executed by the DMA must be identified. - 1. If DMA is executing descriptor B, descriptor C cannot be inserted. - 2. If DMA has not started to execute descriptor A, follow the steps: - a. Set the descriptor A VALID bit to 0 - b. Set the DESCADDR value of descriptor A to point descriptor C instead of descriptor B - c. Set the DESCADDR value of descriptor C to point descriptor B - d. Set the descriptor A VALID bit to 1. - 3. If DMA is executing descriptor A, - a. Apply the software suspend command to the channel and - b. Perform steps 2a through 2d Apply the software resume command to the channel. #### 18.6.3.2 Channel Suspend The channel operation can be suspended at anytime by software, by setting the Suspend command in Command bit field of Channel Control B register (CHCTRLB.CMD). When the ongoing burst transfer is completed, the channel operation is suspended and the suspend command is automatically cleared. It is also possible to suspend a channel operation after a block transfer completes. The software must set the Suspend Block Action in the corresponding Block Transfer Control location (BTCTRL.BLOCKACT). When the block transfer is completed, the channel operation is suspended. The channel is kept enabled, can receive transfer triggers, but it will be removed from the arbitration scheme. The channel will automatically suspend the operation if an invalid transfer control descriptor is fetched from system memory (BTCTRL.VALID=0). The Channel Fetch Error bit in the Channel Status register (CHSTATUS.FERR) is set when an invalid descriptor is fetched. Only an enabled channel can be suspended. If the channel is disabled when suspended, the internal suspend command is cleared. When suspended, the Channel Suspend Interrupt flag in the Channel Interrupt Status and Clear register (CHINTFLAG.SUSP) is set and optional suspend interrupt is generated. For more details on transfer descriptors, refer to "Transfer Descriptors" on page 272. #### 18.6.3.3 Channel Resume and Next Suspend Skip A channel operation can be resumed by software by setting the Resume command in Command bitfield of Channel Control B register (CHCTRLB.CMD). If the channel is already suspended, the channel operation resumes from where it previously stopped when the Resume command is detected. When the Resume command is issued before the channel is suspended, the next suspend action is skipped and the channel continues the normal operation. Figure 18-10. Channel Suspend/Resume Operation #### 18.6.3.4 Event Input Actions The event input actions are available only for channels supporting event inputs. For details on channels with event input support, refer to Table 22-6 and Table 22-4. The Event Actions bits in the Channel Control B register (CHCTRLB.EVACT) specify the actions the DMA will take on an input event. Before using event actions, the event controller must be configured first and the corresponding Channel Event Input Enable bit (CHCTRLB.EVIE) must be set. The DMA supports only resynchronized events. For details on how to configure the resynchronized event path, refer to the Event System. **Normal transfer:** When this event action is selected for a channel, the event input is used to trigger a beat or burst transfer on peripherals. The transfer trigger is selected by setting the Trigger Source bits in Channel Control B register to zero (CHCTRLB.TRIGSRC). The event is acknowledged as soon as the event is received. When received, the Channel Pending status bit is set (CHSTATUS.PEND). If the event is received while the channel is pending, the event trigger is lost. Figure 18-11 shows an example where beat transfers are enabled by internal events. Figure 18-11.Beat Event Trigger Action **Periodic transfers:** When this event action is selected for a channel, the event input is used to trigger a transfer on peripherals with pending transfer requests. This type of event is intended to be used with peripheral triggers for example, for timed communication protocols or periodic transfers between peripherals, as examples. The peripheral trigger is selected by the Trigger Source bits in the Channel Control B register (CHCTRLB.TRIGSRC). The event is acknowledged as soon as the event is received. The peripheral trigger request is stored internally when the previous trigger action is completed (i.e. channel is not pending) and when an active event is received. If the peripheral trigger is active, the DMA will wait for an event before the peripheral trigger is internally registered. When both event and peripheral transfer trigger are active, the Channel Pending status bit is set (CHSTATUS.PEND). A software trigger will now trigger a transfer. Figure 18-12 shows an example where the peripheral beat transfers are enabled by periodic events. Figure 18-12. Periodic Event with Beat Peripheral Triggers **Conditional transfer:** When the conditional transfer event action is selected, the event input is used to trigger a conditional transfer on peripherals with pending transfer requests. As example, this type of event can be used for peripheral to peripheral transfers, where one peripheral is source of event and the second peripheral is source of DMA trigger. The peripheral Trigger Source must be set in Channel Control B register (CHCTRLB.TRIGSRC). Each peripheral trigger is stored internally when the event is received. When the peripheral trigger is stored internally, the Channel Pending status bit is set (CHSTATUS.PEND) and the event is acknowledged. A software trigger will now trigger a transfer. Figure 18-13 shows an example where conditional event is enabled with peripheral beat trigger requests. Figure 18-13. Conditional Event with Beat Peripheral Triggers **Conditional block transfer:** When the conditional block event action is selected, the event input is used to trigger a conditional block transfer on peripherals. The peripheral Trigger Source must be set in Channel Control B register (CHCTRLB.TRIGSRC). Before starting transfers within a block, an event must be received. When received, the event is acknowledged when the block transfer is completed. A software trigger will trigger a transfer. Figure 18-14 shows an example where conditional event block transfer is enabled with peripheral beat trigger requests. Figure 18-14. Conditional Block Transfer with Beat Peripheral Triggers **Channel suspend:** When the channel suspend event action is selected, the event input is used to suspend an ongoing channel operation. The event is acknowledged when the current AHB access is completed. For further details on channel suspend, refer to "Channel Suspend" on page 280. **Channel resume:** When the channel resume event action is selected, the event input is used to resume a suspended channel operation. The event is acknowledged as soon as the event is received and the Channel Suspend Interrupt Flag (CHINTFLAG.SUSP) is cleared. For further details on channel suspend, refer to "Channel Suspend" on page 280. **Skip next block suspend:** This event can be used to skip the next block suspend action. If the channel is suspended before the event rises, the channel operation is resumed and the event is acknowledged. If the event rises before a suspend block action is detected, the event is kept until the next block suspend detection. When the block transfer is completed, the channel continues the operation (not suspended) and the event is acknowledged. #### 18.6.3.5 Event Output Selections The event output selections are available only for channels supporting event outputs. The pulse width of an event output from a channel is one AHB clock cycle. The Channel Event Output Enable can be set in Control B register (CHCTRLB.EVOE). The Event Output Selection is available in each Descriptor Block Control location (BTCTRL.EVOSEL). It is possible to generate events after each beat, burst or block transfer. To enable an event when the transaction is complete, the block event selection must be set in the last transfer descriptor only. Figure 18-15 shows an example where the event output generation is enabled in the first block transfer, and disabled in the second block. Figure 18-15. Event Output Generation ## **Beat Event Output** #### 18.6.3.6 Aborting Transfers Transfers on any channel can be gracefully aborted by software, by disabling the corresponding DMA channel. It is also possible to abort all ongoing or pending transfers, by disabling the DMAC. When DMAC disable request is detected: **Event Output** - Active channel with ongoing transfers will be disabled when the ongoing beat access is completed and the Write-Back memory section is updated. This prevents transfer corruption before the channel is disabled. - All other enabled channels will be disabled in the next clock cycle. The corresponding Channel Enable bit in the Channel Control A register (CHCTRLA.ENABLE) is read as zero when the channel is disabled. The corresponding DMAC Enable bit in the Control register (CTRL.DMAENABLE) is read as zero when the entire DMAC module is disabled. ### 18.6.3.7 CRC Operation A cyclic redundancy check (CRC) is an error detection technique used to find accidental errors in data. It is commonly used to determine whether the data during a transmission, or data present in data and programme memories has been corrupted or not. A CRC takes a data stream or a block of data as input and generates a 16- or 32-bit output that can be appended to the data and used as a checksum. When the same data are later received or read, the device or application repeats the calculation. If the new CRC result does not match the one calculated earlier, the block contains a data error. The application will then detect this and may take a corrective action, such as requesting the data to be sent again or simply not using the incorrect data. Typically, a CRC-n applied to a data block of arbitrary length will detect any single error burst not longer than n bits (any single alteration that spans no more than n bits of the data), and will detect the fraction 1-2<sup>-n</sup> of all longer error bursts. The CRC module in DMAC supports two commonly used CRC polynomials: CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3). CRC-16: • Polynomial: $x^{16} + x^{12} + x^{5} + 1$ Hex value: 0x1021 CRC-32: • Polynomial: $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$ Hex value: 0x04C11DB7 The data source for the CRC module must be selected in software as either the DMA channels or the APB bus interface. The CRC module then takes data input from the selected source and generates a checksum based on these data. The checksum is available in the CRC Checksum register (CRCCHKSUM). When CRC-32 polynomial is used, the final checksum read is bit reversed and complemented, as shown in Figure 18-16 on page 285. The CRC polynomial to be used is configurable, and the default setting is CRC-16. The CRC module operates on byte only. When the DMA is used as data source for the CRC module, the DMA channel beat size setting will be used. When used with APB bus interface, the application must set the CRC Beat Size bit field of CRC Control register (CRCCTRL.CRCBEATSIZE). 8-, 16- or 32-bit bus transfer access type is supported. The corresponding number of bytes will be written in the CRCDATAIN register and the CRC module will operate on the input data in a byte by byte manner. Figure 18-16.CRC Generator Block Diagram **CRC on DMA data:** CRC-16 or CRC-32 calculations can be performed on data passing through any DMA channel. Once a DMA channel is selected as the source, the CRC module will continuously generate the CRC on the data passing through the DMA channel. The checksum is available for readout once the DMA transaction is completed or aborted. A CRC can also be generated on SRAM, Flash or I/O memory by passing these data through a DMA channel. If the latter is done, the destination register for the DMA data can be the data input (CRCDATAIN) register in the CRC module. **CRC using the I/O interface:** Before using the CRC module with the I/O interface, the application must set the CRC Beat Size bits in the CRC Control register (CRCCTRL.CRCBEATSIZE). 8/16/32-bit bus transfer type can be selected. CRC can be performed on any data by loading them into the CRC module using the CPU and writing the data to the CRCDATAIN register. Using this method, an arbitrary number of bytes can be written to the register by the CPU, and CRC is done continuously for each byte. This means if a 32-bit data is written to the CRCDATAIN register the CRC module takes 4 cycles to calculate the CRC. The CRC complete is signaled by the CRCBUSY bit in the CRCSTATUS register. New data can be written only when CRCBUSY flag is not set. ## 18.6.4 DMA Operation Not applicable. ### 18.6.5 Interrupts The DMAC has the following interrupt sources: - Transfer Complete (TCMPL): Indicates that a block transfer is completed on the corresponding channel. Refer to "Data Transmission" on page 275 for details. - Transfer Error (TERR): Indicates that a bus error has occurred during a burst transfer, or that an invalid descriptor has been fetched. Refer to "Error Handling" on page 279 for details. - Channel Suspend (SUSP): Indicates that the corresponding channel has been suspended. Refer to "Channel Suspend" on page 280 and "Data Transmission" on page 275 for details. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Channel Interrupt Flag Status and Clear (CHINTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Channel Interrupt Enable Set (CHINTENSET) register, and disabled by writing a one to the corresponding bit in the Channel Interrupt Enable Clear (CHINTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, the DMAC is reset or the corresponding DMA channel is reset. See CHINTFLAG for details on how to clear interrupt flags. All interrupt requests are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to "Nested Vector Interrupt Controller" on page 29 for details. The user must read the Channel Interrupt Status (INTSTATUS) register to identify the channels with pending interrupts and must read the Channel Interrupt Flag Status and Clear (CHINTFLAG) register to determine which interrupt condition is present for the corresponding channel. It is also possible to read the Interrupt Pending register (INTPEND), which provides the lowest channel number with pending interrupt and the respective interrupt flags. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 18.6.6 Events The DMAC can generate the following output events: Channel (CH): Generated when a block transfer for a given channel has been completed, or when a beat transfer within a block transfer for a given channel has been completed. Refer to "Event Output Selections" on page 284 for details. Writing a one to the Channel Control B Event Output Enable bit (CHCTRLB.EVOE) enables the corresponding output event configured in the Event Output Selection bit group in the Block Transfer Control register (BTCTRL.EVOSEL). Writing a zero to CHCTRLB.EVOE disables the corresponding output event. Refer to "EVSYS – Event System" on page 400 for details on configuring the event system. The DMAC can take the following actions on an input event: - Transfer and Periodic Transfer Trigger (TRIG): normal transfer or periodic transfers on peripherals are enabled - Conditional Transfer Trigger (CTRIG): conditional transfers on peripherals are enabled - Conditional Block Transfer Trigger (CBLOCK): conditional block transfers on peripherals are enabled - Channel Suspend Operation (SUSPEND): suspend a channel operation - Channel Resume Operation (RESUME): resume a suspended channel operation • Skip Next Block Suspend Action (SSKIP): skip the next block suspend transfer condition Writing a one to the Channel Control B Event Input Enable bit (CHCTRLB.EVIE) enables the corresponding action on input event. Writing a zero to this bit disables the corresponding action on input event. Note that several actions can be enabled for incoming events. If several events are connected to the peripheral, any enabled action will be taken for any of the incoming events. For further details on event input actions, refer to "Event Input Actions" on page 281. Refer to the Event System chapter for details on configuring the event system. ### 18.6.7 Sleep Mode Operation In standby sleep mode, the DMAC will be internally disabled, but maintains its current configuration. ## 18.6.8 Synchronization Not applicable. # 18.7 Register Summary Table 18-1. DMAC Register Summary | | | Bit | | | | | | | | | | | | |--------|----------------|-------|------------------|-------------|---------|---------|-------------------------------|-----------|-----------|---------|--|--|--| | Offset | Name | Pos. | | | | | | | | | | | | | 0x00 | CTRL | 7:0 | | | | | | CRCENABLE | DMAENABLE | SWRST | | | | | 0x01 | | 15:8 | | | | | LVLEN3 | LVLEN2 | LVLEN1 | LVLEN0 | | | | | 0x02 | CRCCTRL | 7:0 | | | | | CRCPOLY[1:0] CRCBEATSIZE[1:0] | | | | | | | | 0x03 | CROCIRL | 15:8 | | CRCSRC[5:0] | | | | | | | | | | | 0x04 | | 7:0 | CRCDATAIN[7:0] | | | | | | | | | | | | 0x05 | CDCDATAIN | 15:8 | CRCDATAIN[15:8] | | | | | | | | | | | | 0x06 | CRCDATAIN | 23:16 | CRCDATAIN[23:16] | | | | | | | | | | | | 0x07 | | 31:24 | CRCDATAIN[31:24] | | | | | | | | | | | | 80x0 | | 7:0 | CRCCHKSUM[7:0] | | | | | | | | | | | | 0x09 | CRCCHKSUM | 15:8 | CRCCHKSUM[15:8] | | | | | | | | | | | | 0x0A | Ortooriitooiii | 23:16 | CRCCHKSUM[23:16] | | | | | | | | | | | | 0x0B | | 31:24 | CRCCHKSUM[31:24] | | | | | | | | | | | | 0x0C | CRCSTATUS | 7:0 | | | | | | | CRCZERO | CRCBUSY | | | | | 0x0D | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | | | 0x0E | QOSCTRL | 7:0 | | | DQ | OS | FC | OS | WRQOS | | | | | | 0x0F | Reand | | | | | | | | | | | | | | 0x10 | | 7:0 | SWTRIG7 | SWTRIG6 | SWTRIG5 | SWTRIG4 | SWTRIG3 | SWTRIG2 | SWTRIG1 | SWTRIG0 | | | | | 0x11 | CWTDLCCTDL | 15:8 | | | | | SWTRIG11 | SWTRIG10 | SWTRIG9 | SWTRIG8 | | | | | 0x12 | SWTRIGCTRL | 23:16 | | | | | | | | | | | | | 0x13 | | 31:24 | | | | | | | | | | | | | 0x14 | | 7:0 | RRLVLEN0 | | | | | LVLPF | RIO[3:0] | | | | | | 0x15 | | 15:8 | RRLVLEN1 | | | | LVLPRI1[3:0] | | | | | | | | 0x16 | PRICTRL0 | 23:16 | RRLVLEN2 | | | | LVLPRI2[3:0] | | | | | | | | 0x17 | | 31:24 | RRLVLEN3 | | | | LVLPRI3[3:0] | | | | | | | | 0x18 | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x1F | | | | | | | | | | | | | | | 0x20 | - INTPEND | 7:0 | | | | | | ID[: | - | | | | | | 0x21 | | 15:8 | PEND | BUSY | FERR | | | SUSP | TCMPL | TERR | | | | | 0x22 | Reserved | | | | | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | | | | | 0x24 | - INTSTATUS | 7:0 | CHINT7 | CHINT6 | CHINT5 | CHINT4 | CHINT3 | CHINT2 | CHINT1 | CHINT0 | | | | | 0x25 | | 15:8 | | | | | CHINT11 | CHINT10 | CHINT9 | CHINT8 | | | | | 0x26 | | 23:16 | | | | | | | | | | | | | 0x27 | | 31:24 | | | | | | | | | | | | | 0x28 | | 7:0 | BUSYCH7 | BUSYCH6 | BUSYCH5 | BUSYCH4 | BUSYCH3 | BUSYCH2 | BUSYCH1 | BUSYCH0 | | | | | 0x29 | DUCYCU | 15:8 | | | | | BUSYCH11 | BUSYCH10 | BUSYCH9 | BUSYCH8 | | | | | 0x2A | BUSYCH | 23:16 | | | | | | | | | | | | | 0x2B | | 31:24 | | | | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | | | |----------|------------|-------------|----------------------|---------------|---------|---------|-----------|----------|------------|---------|--|--|--| | 0x2C | | 7:0 | PENDCH7 | PENDCH6 | PENDCH5 | PENDCH4 | PENDCH3 | PENDCH2 | PENDCH1 | PENDCH0 | | | | | 0x2D | PENDCH | 15:8 | | | | | PENDCH11 | PENDCH10 | PENDCH9 | PENDCH8 | | | | | 0x2E | PENDON | 23:16 | | | | | | | | | | | | | 0x2F | | 31:24 | | | | | | | | | | | | | 0x30 | | 7:0 | | | | | LVLEX3 | LVLEX2 | LVLEX1 | LVLEX0 | | | | | 0x31 | ACTIVE | 15:8 | ABUSY | | | | | ID[4:0] | I. | 1 | | | | | 0x32 | ACTIVE | 23:16 | | ı | | BTCN | IT[7:0] | | | | | | | | 0x33 | | 31:24 | BTCNT[15:8] | | | | | | | | | | | | 0x34 | | 7:0 | | BASEADDR[7:0] | | | | | | | | | | | 0x35 | BASEADDR | 15:8 | 5:8 BASEADDR[15:8] | | | | | | | | | | | | 0x36 | BROCKBBR | 23:16 | BASEADDR[23:16] | | | | | | | | | | | | 0x37 | | 31:24 | | | | | DR[31:24] | | | | | | | | 0x38 | | 7:0 | | WRBADDR[7:0] | | | | | | | | | | | 0x39 | WRBADDR | 15:8 | 23:16 WRBADDR[23:16] | | | | | | | | | | | | 0x3A | | 23:16 | | | | | | | | | | | | | 0x3B | | 31:24 | | I | | WRBADI | DR[31:24] | | I | | | | | | 0x3C | Reserved | | | | | | | | | | | | | | 0x3E | Neserveu | | | | | | | | | | | | | | 0x3F | CHID | 7:0 | | | | | | ID[ | 3:0] | ı | | | | | 0x40 | CHCTRLA | 7:0 | | | | | | | ENABLE | SWRST | | | | | 0x41 | | | | | | | | | | | | | | | <br>0x43 | Reserved | | | | | | | | | | | | | | 0x44 | | 7:0 | | LVL | [1:0] | EVOE | EVIE | | EVACT[2:0] | 1 | | | | | 0x45 | OLIOTEL E | 15:8 | | | | I. | TRIGS | RC[5:0] | | | | | | | 0x46 | - CHCTRLB | 23:16 | TRIGA | CT[1:0] | | | | | | | | | | | 0x47 | - | 31:24 | | | | | | | СМЕ | )[1:0] | | | | | 0x48 | | | | | | | | | | | | | | | <br>0x4B | Reserved | | | | | | | | | | | | | | 0x4C | CHINTENCLR | 7:0 | | | | | | SUSP | TCMPL | TERR | | | | | 0x4D | CHINTENSET | 7:0 | | | | | | SUSP | TCMPL | TERR | | | | | 0x4E | CHINTFLAG | 7:0 | | | | | | SUSP | TCMPL | TERR | | | | | 0x4F | CHSTATUS | 7:0 | | | | | | FERR | BUSY | PEND | | | | Table 18-2. DMAC SRAM Register Summary - Descriptor/Write-Back Memory Section | Offset | Name | Bit<br>Pos. | | | | | | | | | | |--------|--------|-------------|---------------|---------------|--|--------|-------------|-------|----------|--|--| | 0x00 | BTCTRL | 7:0 | | | | | EVOSEL[1:0] | | VALID | | | | 0x01 | BICIKE | 15:8 | STEPSIZE[2:0] | STEPSIZE[2:0] | | DSTINC | SRCINC | BEATS | IZE[1:0] | | | | 0x02 | BTCNT | 7:0 | | BTCNT[7:0] | | | | | | | | | 0x03 | DICNI | 15:8 | BTCNT[15:8] | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | | |--------|----------|-------------|-----------------|--|--|--|--|--|--|--|--|--| | 0x04 | | 7:0 | SRCADDR[7:0] | | | | | | | | | | | 0x05 | SRCADDR | 15:8 | SRCADDR[15:8] | | | | | | | | | | | 0x06 | SKCADDK | 23:16 | SRCADDR[23:16] | | | | | | | | | | | 0x07 | | 31:24 | SRCADDR[31:24] | | | | | | | | | | | 0x08 | | 7:0 | DSTADDR[7:0] | | | | | | | | | | | 0x09 | DSTADDR | 15:8 | DSTADDR[15:8] | | | | | | | | | | | 0x0A | DSTADDR | 23:16 | DSTADDR[23:16] | | | | | | | | | | | 0x0B | | 31:24 | DSTADDR[31:24] | | | | | | | | | | | 0x0C | | 7:0 | DESCADDR[7:0] | | | | | | | | | | | 0x0D | DESCADDR | 15:8 | DESCADDR[15:8] | | | | | | | | | | | 0x0E | DESCADUR | 23:16 | DESCADDR[23:16] | | | | | | | | | | | 0x0F | | 31:24 | DESCADDR[31:24] | | | | | | | | | | # 18.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Please refer to "Register Access Protection" on page 269 for details. Some registers are enable-protected, meaning they can only be written when the DMAC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. # 18.8.1 DMAC Registers #### 18.8.1.1 Control Name: CTRL Offset: 0x00 Reset: 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|--------|-----------|-----------|--------| | | | | | | LVLEN3 | LVLEN2 | LVLEN1 | LVLEN0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CRCENABLE | DMAENABLE | SWRST | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:8 – LVLENx [x=3..0]: Priority Level x Enable 0: Transfer requests for Priority level x will not be handled. 1: Transfer requests for Priority level x will be handled. When this bit is set, all requests with the corresponding level will be fed into the arbiter block. When cleared, all requests with the corresponding level will be ignored. For details on arbitration schemes, refer to "Arbitration" on page 274 section. These bits are not enable-protected. #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 2 – CRCENABLE: CRC Enable 0: The CRC module is disabled. 1: The CRC module is enabled. Writing a zero to this bit will disable the CRC module if the CRC Status Busy bit in the CRC Status register (CRC-STATUS.CRCBUSY) is zero. If the CRCSTATUS.CRCBUSY is one, the write will be ignored and the CRC module will not be disabled. Writing a one to this bit will enable the CRC module. This bit is not enable-protected. #### Bit 1 – DMAENABLE: DMA Enable 0: The peripheral is disabled. 1: The peripheral is enabled. Writing a zero to this bit during an ongoing transfer, the bit will not be cleared until the internal data transfer buffer is empty and the DMA transfer is aborted. The internal data transfer buffer will be empty once the ongoing burst transfer is completed. Writing a one to this bit will enable the DMA module. This bit is not enable-protected. # Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit when both the DMAC and the CRC module are disabled (DMAENABLE and CRCENABLE is zero), resets all registers in the DMAC, except DBGCTRL, to their initial state If either the DMAC or CRC module is enabled, the reset request will be ignored and the DMAC will return an access error. #### 18.8.1.2 CRC Control Name: CRCCTRL **Offset:** 0x02 **Reset:** 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|----|----|-----|-------------|--------------|-----|------------------|-----|--|--|--| | | | | | CRCSRC[5:0] | | | | | | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | CRCPOLY[1:0] | | CRCBEATSIZE[1:0] | | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | #### Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 13:8 – CRCSRC[5:0]: CRC Input Source These bits select the input source for generating the CRC, as shown in Table 18-3. The selected source is locked until either the CRC generation is completed or the CRC module is disabled. This means the CRCSRC cannot be modified when the CRC operation is ongoing. The lock is signaled by the CRCBUSY status bit. CRC generation complete is generated and signaled from the selected source when used with the DMA channel. Table 18-3. CRC Input Source | CRCSRC[5:0] | Name | Description | |-------------|-------|---------------| | 0x0 | NOACT | No action | | 0x1 | Ю | I/O interface | | 0x2-0x1F | | Reserved | | 0x20-0x3F | CHN | DMA channel n | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 3:2 - CRCPOLY[1:0]: CRC Polynomial Type These bits select the CRC polynomial type, as shown in Table 18-4. # Table 18-4. CRC Polynomial Type | CRCPOLY[1:0] | Name | Description | |--------------|-------|--------------------| | 0x0 | CRC16 | CRC-16 (CRC-CCITT) | | 0x1 | CRC32 | CRC32 (IEEE 802.3) | | 0x2-0x3 | | Reserved | # • Bits 1:0 - CRCBEATSIZE[1:0]: CRC Beat Size These bits define the size of the data transfer for each bus access when the CRC is used with I/O interface, as shown in Table 18-5. Table 18-5. CRC Beat Size | CRCBEATSIZE[1:0] | Name | Description | |------------------|-------|----------------------| | 0x0 | BYTE | Byte bus access | | 0x1 | HWORD | Half-word bus access | | 0x2 | WORD | Word bus access | | 0x3 | | Reserved | # 18.8.1.3 CRC Data Input Name: CRCDATAIN Offset: 0x04 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|------------------|-----|-----|--------|-----------|-----|-----|-----|--|--|--| | | CRCDATAIN[31:24] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CRCDATAIN[23:16] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | CRCDAT | AIN[15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CRCDATAIN[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 31:0 – CRCDATAIN[31:0]: CRC Data Input These bits store the data for which the CRC checksum is computed. After the CRCDATAIN register has been written, the number of cycles for the new CRC checksum to be ready is dependent of the configuration of the CRC Beat Size bit group in the CRC Control register(CRCCTRL.CRCBEATSIZE). Each byte needs one clock cycle to be calculated. # 18.8.1.4 CRC Checksum The CRCCHKSUM represents the 16- or 32-bit checksum value and the generated CRC. Name: CRCCHKSUM Offset: 0x08 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|------------------|-----|-----|--------|-----------|-----|-----|-----|--|--|--| | | CRCCHKSUM[31:24] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CRCCHKSUM[23:16] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | CRCCHK | SUM[15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CRCCHK | SUM[7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 31:0 – CRCCHKSUM[31:0]: CRC Checksum These bits store the generated CRC result. The 16 MSB bits are always read zero when CRC-16 is enabled. These bits should only be read when CRC Module Busy bit in the CRC Status register (CRCSTATUS.BUSY) is zero. If CRC-16 is selected and CRCSTATUS.BUSY is zero (CRC generation is completed), this bit group will contain a valid checksum. If CRC-32 is selected and CRCSTATUS.BUSY is zero (CRC generation is completed), this bit group will contain a valid reversed checksum. Bit 31 is swapped with bit 0, bit 30 with bit 1, etc. #### 18.8.1.5 CRC Status Name: CRCSTATUS **Offset:** 0x0C **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---------|---------| | | | | | | | | CRCZERO | CRCBUSY | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – CRCZERO: CRC Zero This bit is cleared when a new CRC source is selected. This bit is set when the CRC generation is complete and the CRC Checksum is zero. # Bit 0 – CRCBUSY: CRC Module Busy When used with an I/O interface (CRCCTRL.CRCSRC is 0x1), this bit is cleared by writing a one to it. When used with an I/O interface (CRCCTRL.CRCSRC is 0x1), this bit is set when the CRC Data Input (CRC-DATAIN) register is written. When used with a DMA channel (CRCCTRL.CRCSRC is 0x20 to 0x3F), this bit is cleared when the corresponding DMA channel is disabled. When used with a DMA channel (CRCCTRL.CRCSRC is 0x20 to 0x3F), this bit is set when the corresponding DMA channel is enabled. Writing a zero to this bit has no effect. When used with an I/O interface(CRCCTRL.CRCSRC is 0x1), writing a one to this bit will clear the CRC Module Busy bit. When used with a DMA channel, writing a one to this bit has no effect. # 18.8.1.6 Debug Control Name: DBGCTRL **Offset:** 0x0D **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|--------| | | | | | | | | | DBGRUN | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 0 – DBGRUN: Debug Run This bit is not reset by a software reset. This bit controls the functionality when the CPU is halted by an external debugger. 0: The DMAC is halted when the CPU is halted by an external debugger. 1: The DMAC continues normal operation when the CPU is halted by an external debugger. #### 18.8.1.7 QOS Control Name: QOSCTRL **Offset:** 0x0E **Reset:** 0x15 Property: Enable-Protected, Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|--------|------|--------|------|---------| | | | | DQO | S[1:0] | FQOS | S[1:0] | WBQ0 | OS[1:0] | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 5:4 – DQOS[1:0]: DATA Quality of Service These bits define the SRAM quality of service of the DMAC DATA master. Refer to "SRAM Quality of Service" on page 34. # Bits 3:2 – FQOS[1:0]: Fetch Quality of Service These bits define the SRAM quality of service of the DMAC Fetch master. Refer to "SRAM Quality of Service" on page 34. # Bits 1:0 – WBQOS[1:0]: WB Quality of Service These bits define the SRAM quality of service of the DMAC WB master. Refer to "SRAM Quality of Service" on page 34. # 18.8.1.8 Software Trigger Control Name: SWTRIGCTRL Offset: 0x10 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | SWTRIG11 | SWTRIG10 | SWTRIG9 | SWTRIG8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SWTRIG7 | SWTRIG6 | SWTRIG5 | SWTRIG4 | SWTRIG3 | SWTRIG2 | SWTRIG1 | SWTRIG0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 11:0 – SWTRIGx [x=11..0]: Channel x Software Trigger This bit is cleared when the Channel Pending bit in the Channel Status register (CHSTATUS.PEND) for the corresponding channel is set, or by writing a one to it. This bit is set if CHSTATUS.PEND is already one, when writing a one to this bit. Writing a zero to this bit will clear the bit. Writing a one to this bit will generate a DMA software trigger on channel x, if CHSTATUS.PEND is zero for channel x. #### 18.8.1.9 Priority Control 0 Name: PRICTRL0 Offset: 0x14 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----------|----|----|----|--------------|-------|----------|-----|--| | | RRLVLEN3 | | | | | LVLPR | 813[3:0] | | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | RRLVLEN2 | | | | | LVLPR | RI2[3:0] | | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RRLVLEN1 | | | | | LVLPR | RI1[3:0] | | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RRLVLEN0 | | | | LVLPRI0[3:0] | | | | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 31 – RRLVLEN3: Level 3 Round-Robin Scheduling Enable 0: Static scheduling scheme for channels with level 3 priority. 1: Round-robin scheduling scheme for channels with level 3 priority. For details on scheduling schemes, refer to "Arbitration" on page 274. # Bits 30:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 27:24 – LVLPRI3[3:0]: Level 3 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN3 is one) for priority level 3, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 3. When static arbitration is enabled (PRICTRL0.RRLVLEN3 is zero) for priority level 3, and the value of this bit group is non-zero, it will not affect the static priority scheme. If the value of this bit group is x, channel x will have the highest priority. The priority will decrease as the channel number increases from x to n, where n is the maximum number of channels. Channel n has higher priority than channel 0, and the priority will continue to decrease from channel 0 to channel (x-1). This bit group is not reset when round-robin scheduling gets disabled (PRICTRL0.RRLVLEN3 written to zero). #### Bit 23 – RRLVLEN2: Level 2 Round-Robin Scheduling Enable 0: Static scheduling scheme for channels with level 2 priority. 1: Round-robin scheduling scheme for channels with level 2 priority. For details on scheduling schemes, refer to "Arbitration" on page 274. #### Bits 22:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 19:16 – LVLPRI2[3:0]: Level 2 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN2 is one) for priority level 2, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 2. When static arbitration is enabled (PRICTRL0.RRLVLEN2 is zero) for priority level 2, and the value of this bit group is non-zero, it will not affect the static priority scheme. If the value of this bit group is x, channel x will have the highest priority. The priority will decrease as the channel number increases from x to n, where n is the maximum number of channels. Channel n has higher priority than channel 0, and the priority will continue to decrease from channel 0 to channel (x-1). This bit group is not reset when round-robin scheduling gets disabled (PRICTRL0.RRLVLEN2 written to zero). #### Bit 15 – RRLVLEN1: Level 1 Round-Robin Scheduling Enable 0: Static scheduling scheme for channels with level 1 priority. 1: Round-robin scheduling scheme for channels with level 1 priority. For details on scheduling schemes, refer to "Arbitration" on page 274. #### Bits 14:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 11:8 – LVLPRI1[3:0]: Level 1 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN1 is one) for priority level 1, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 1. When static arbitration is enabled (PRICTRL0.RRLVLEN1 is zero) for priority level 1, and the value of this bit group is non-zero, it will not affect the static priority scheme. If the value of this bit group is x, channel x will have the highest priority. The priority will decrease as the channel number increases from x to n, where n is the maximum number of channels. Channel n has higher priority than channel 0, and the priority will continue to decrease from channel 0 to channel (x-1). This bit group is not reset when round-robin scheduling gets disabled (PRICTRL0.RRLVLEN1 written to zero). #### Bit 7 – RRLVLEN0: Level 0 Round-Robin Scheduling Enable 0: Static scheduling scheme for channels with level 0 priority. 1: Round-robin scheduling scheme for channels with level 0 priority. For details on scheduling schemes, refer to "Arbitration" on page 274. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 3:0 – LVLPRI0[3:0]: Level 0 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN0 is one) for priority level 0, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 0. When static arbitration is enabled (PRICTRL0.RRLVLEN0 is zero) for priority level 0, and the value of this bit group is non-zero, it will not affect the static priority scheme. If the value of this bit group is x, channel x will have the highest priority. The priority will decrease as the channel number increases from x to n, where n is the maxi- mum number of channels. Channel n has higher priority than channel 0, and the priority will continue to decrease from channel 0 to channel (x-1). This bit group is not reset when round-robin scheduling gets disabled (PRICTRL0.RRLVLEN0 written to zero). #### 18.8.1.10 Interrupt Pending This register allows the user to identify the lowest DMA channel with pending interrupt. Name: INTPEND **Offset**: 0x20 **Reset**: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|------|------|----|-----|------|-------|------| | | PEND | BUSY | FERR | | | SUSP | TCMPL | TERR | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[: | 3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 15 – PEND: Pending This bit is read one when the channel selected by Channel ID field (ID) is pending. # Bit 14 – BUSY: Busy This bit is read one when the channel selected by Channel ID field (ID) is busy. #### Bit 13 – FERR: Fetch Error This bit is read one when the channel selected by Channel ID field (ID) fetched an invalid descriptor. #### Bits 12:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 10 – SUSP: Channel Suspend This bit is read one when the channel selected by Channel ID field (ID) has pending Suspend interrupt. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel ID (ID) Suspend interrupt flag. #### • Bit 9 - TCMPL: Transfer Complete This bit is read one when the channel selected by Channel ID field (ID) has pending Transfer Complete interrupt. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel ID (ID) Transfer Complete interrupt flag. #### Bit 8 – TERR: Transfer Error This bit is read one when the channel selected by Channel ID field (ID) has pending Transfer Error interrupt. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel ID (ID) Transfer Error interrupt flag. #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 3:0 – ID[3:0]: Channel ID These bits store the lowest channel number with pending interrupts. The number is valid if Suspend (SUSP), Transfer Complete (TCMPL) or Transfer Error (TERR) bits are set. The Channel ID field is refreshed when a new channel (with channel number less than the current one) with pending interrupts is detected, or when the application clears the corresponding channel interrupt sources. When no pending channels interrupts are available, these bits will always return zero value when read. When the bits are written, indirect access to the corresponding Channel Interrupt Flag register is enabled. # 18.8.1.11 Interrupt Status Name: INTSTATUS Offset: 0x24 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|---------|---------|--------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CHINT11 | CHINT10 | CHINT9 | CHINT8 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CHINT7 | CHINT6 | CHINT5 | CHINT4 | CHINT3 | CHINT2 | CHINT1 | CHINT0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 11:0 - CHINTx [x=11..0]: Channel x Pending Interrupt This bit is set when Channel x has pending interrupt. This bit is cleared when the corresponding Channel x interrupts are disabled or the interrupts sources are cleared. # 18.8.1.12 Busy Channels Name: BUSYCH Offset: 0x28 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | BUSYCH11 | BUSYCH10 | BUSYCH9 | BUSYCH8 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | BUSYCH7 | BUSYCH6 | BUSYCH5 | BUSYCH4 | BUSYCH3 | BUSYCH2 | BUSYCH1 | BUSYCH0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:0 – BUSYCHx [x=11..0]: Busy Channel x This bit is cleared when the channel trigger action for DMA channel x is complete, when a bus error for DMA channel x is detected, or when DMA channel x is disabled. This bit is set when DMA channel x starts a DMA transfer. # 18.8.1.13 Pending Channels Name: PENDCH Offset: 0x2C **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | ы | 23 | | 21 | 20 | 13 | 10 | 17 | 10 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | PENDCH11 | PENDCH10 | PENDCH9 | PENDCH8 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PENDCH7 | PENDCH6 | PENDCH5 | PENDCH4 | PENDCH3 | PENDCH2 | PENDCH1 | PENDCH0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 11:0 - PENDCHx [x=11..0]: Pending Channel x This bit is cleared when trigger execution defined by channel trigger action settings for DMA channel x is started, when a bus error for DMA channel x is detected or when DMA channel x is disabled. For details on trigger action settings, refer to Table 18-7. This bit is set when a transfer is pending on DMA channel x. #### 18.8.1.14 Active Channel and Levels Name: ACTIVE Offset: 0x30 **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|-----|----|-------------------|---------|---------|--------|--------| | | | | | BTCN <sup>-</sup> | Γ[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | BTCN | T[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D:4 | 45 | 4.4 | 40 | 40 | 44 | 40 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | ABUSY | | | | | ID[4:0] | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | LVLEX3 | LVLEX2 | LVLEX1 | LVLEX0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:16 – BTCNT[15:0]: Active Channel Block Transfer Count These bits hold the 16-bit block transfer count of the ongoing transfer. This value is stored in the active channel and written back in the corresponding Write-Back channel memory location when the arbiter grants a new channel access. The value is valid only when the active channel active busy flag (ABUSY) is set. # Bit 15 – ABUSY: Active Channel Busy This bit is cleared when the active transfer count is written back in the Write-Back memory section. This flag is set when the next descriptor transfer count is read from the Write-Back memory section. #### Bits 14:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 12:8 – ID[4:0]: Active Channel ID These bits hold the channel index currently stored in the active channel registers. The value is updated each time the arbiter grants a new channel transfer access request. #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. Bits 3:0 – LVLEXx [x=3..0]: Level x Channel Trigger Request Executing This bit is set when a level-x channel trigger request is executing or pending. # 18.8.1.15 Descriptor Memory Section Base Address Name: BASEADDR Offset: 0x34 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----------------|-----|-----|---------|-----------|-----|-----|-----|--|--| | | | | | BASEADI | DR[31:24] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | BASEADDR[23:16] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | BASEAD | DR[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | BASEADDR[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 31:0 – BASEADDR[31:0]: Descriptor Memory Base Address These bits store the Descriptor memory section base address. The value must be 128-bit aligned. # 18.8.1.16 Write-Back Memory Section Base Address Name: WRBADDR Offset: 0x38 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|--------------|-----|-----|--------|-----------|-----|-----|-----|--| | | | | | WRBADI | DR[31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | WRBADI | DR[23:16] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 5 | | | | 40 | | 40 | | _ | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | WRBAD | DR[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | WRBADDR[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 31:0 – WRBADDR[31:0]: Write-Back Memory Base Address These bits store the Write-Back memory base address. The value must be 128-bit aligned. # 18.8.1.17 Channel ID Name: CHID Offset: 0x3F Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|------|------|-----| | | | | | | | ID[: | 3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 3:0 - ID[3:0]: Channel ID These bits define the channel number that will be accessed. Before reading or writing a channel register, the channel ID bit group must be written first. #### 18.8.1.18 Channel Control A Name: CHCTRLA **Offset:** 0x40 **Reset:** 0x00 Property: Enable-Protected, Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|--------|-------| | | | | | | | | ENABLE | SWRST | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – ENABLE: Channel Enable 0: DMA channel is disabled. 1: DMA channel is enabled. Writing a zero to this bit during an ongoing transfer, the bit will not be cleared until the internal data transfer buffer is empty and the DMA transfer is aborted. The internal data transfer buffer will be empty once the ongoing burst transfer is completed. Writing a one to this bit will enable the DMA channel. This bit is not enable-protected. #### Bit 0 – SWRST: Channel Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets the channel registers to their initial state. The bit can be set when the channel is disabled (ENABLE = 0). Writing a one to this bit will be ignored as long as the channel is enabled (ENABLE = 1). This bit is automatically cleared when the reset is completed. Writing a one to this bit when the corresponding DMA channel is disabled (ENABLE is zero), resets all registers for the corresponding DMA channel to their initial state If the corresponding DMA channel is enabled, the reset request will be ignored. # 18.8.1.19 Channel Control B Name: CHCTRLB Offset: 0x44 **Reset:** 0x00000000 **Property:** Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|---------|-------|------|-------|---------|------------|--------| | | | | | | | | СМЕ | D[1:0] | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | TRIGA | CT[1:0] | | | | | | | | Access | R/W | R/W | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | TRIGS | RC[5:0] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LVL | [1:0] | EVOE | EVIE | | EVACT[2:0] | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:26 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 25:24 – CMD[1:0]: Software Command These bits define the software commands, as shown in Table 18-6. These bits are not enable-protected. Table 18-6. Software Command | CMD[1:0] | Name | Description | |----------|---------|---------------------------| | 0x0 | NOACT | No action | | 0x1 | SUSPEND | Channel suspend operation | | 0x2 | RESUME | Channel resume operation | | 0x3 | | Reserved | # Bits 23:22 – TRIGACT[1:0]: Trigger Action These bits define the trigger action used for a transfer, as shown in Table 18-7. Table 18-7. Trigger Action | TRIGACT[1:0] | Name | Description | |--------------|-------------|----------------------------------------------| | 0x0 | BLOCK | One trigger required for each block transfer | | 0x1 | | Reserved | | 0x2 | BEAT | One trigger required for each beat transfer | | 0x3 | TRANSACTION | One trigger required for each transaction | # Bits 21:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 13:8 – TRIGSRC[5:0]: Peripheral Trigger Source These bits define the peripheral trigger which is source of the transfer. For details on trigger selection and trigger modes, refer to "Transfer Triggers and Actions" on page 276 and Table 18-7. Table 18-8. Peripheral Trigger Source | Value | Name | Description | | |-------|------------|------------------------------|--| | 0x00 | DISABLE | Only software/event triggers | | | 0x01 | SERCOM0 RX | SERCOM0 RX Trigger | | | 0x02 | SERCOM0 TX | SERCOM0 TX Trigger | | | 0x03 | SERCOM1 RX | SERCOM1 RX Trigger | | | 0x04 | SERCOM1 TX | SERCOM1 TX Trigger | | | 0x05 | SERCOM2 RX | SERCOM2 RX Trigger | | | 0x06 | SERCOM2 TX | SERCOM2 TX Trigger | | | 0x07 | SERCOM3 RX | SERCOM3 RX Trigger | | | 0x08 | SERCOM3 TX | SERCOM3 TX Trigger | | | 0x09 | SERCOM4 RX | SERCOM4 RX Trigger | | | 0x0A | SERCOM4 TX | SERCOM4 TX Trigger | | | 0x0B | SERCOM5 RX | SERCOM5 RX Trigger | | | 0x0C | SERCOM5 TX | SERCOM5 TX Trigger | | | 0x0D | TCC0 OVF | TCC0 Overflow Trigger | | | 0x0E | TCC0 MC0 | TCC0 Match/Compare 0 Trigger | | | 0x0F | TCC0 MC1 | TCC0 Match/Compare 1 Trigger | | | 0x10 | TCC0 MC2 | TCC0 Match/Compare 2 Trigger | | | 0x11 | TCC0 MC3 | TCC0 Match/Compare 3 Trigger | | | 0x12 | TCC1 OVF | TCC1 Overflow Trigger | | Table 18-8. Peripheral Trigger Source (Continued) | Value | Name | Description | |-------------|------------|------------------------------| | | | | | 0x13 | TCC1 MC0 | TCC1 Match/Compare 0 Trigger | | 0x14 | TCC1 MC1 | TCC1 Match/Compare 1 Trigger | | 0x15 | TCC2 OVF | TCC2 Overflow Trigger | | 0x16 | TCC2 MC0 | TCC2 Match/Compare 0 Trigger | | 0x17 | TCC2 MC1 | TCC2 Match/Compare 1 Trigger | | 0x18 | TC3 OVF | TC3 Overflow Trigger | | 0x19 | TC3 MC0 | TC3 Match/Compare 0 Trigger | | 0x1A | TC3 MC1 | TC3 Match/Compare 1 Trigger | | 0x1B | TC4 OVF | TC4 Overflow Trigger | | 0x1C | TC4 MC0 | TC4 Match/Compare 0 Trigger | | 0x1D | TC4 MC1 | TC4 Match/Compare 1 Trigger | | 0x1E | TC5 OVF | TC5 Overflow Trigger | | 0x1F | TC5 MC0 | TC5 Match/Compare 0 Trigger | | 0x20 | TC5 MC1 | TC5 Match/Compare 1 Trigger | | 0x21 | | Reserved | | 0x22 | | Reserved | | 0x23 | | Reserved | | 0x24 | | Reserved | | 0x25 | | Reserved | | 0x26 | | Reserved | | 0x27 | ADC RESRDY | ADC Result Ready Trigger | | 0x28 - 0x2C | | Reserved | # Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 6:5 – LVL[1:0]: Channel Arbitration Level These bits define the arbitration level used for the DMA channel. The available levels are shown in Table 18-9, where a high level has priority over a low level. For further details on arbitration schemes, refer to "Arbitration" on page 274. These bits are not enable-protected. Table 18-9. Channel Arbitration Level | LVL[1:0] | Name | Description | |----------|------|--------------------------| | 0x0 | LVL0 | Channel Priority Level 0 | | 0x1 | LVL1 | Channel Priority Level 1 | | 0x2 | LVL2 | Channel Priority Level 2 | | 0x3 | LVL3 | Channel Priority Level 3 | | 0x4-0x7 | | Reserved | #### Bit 4 – EVOE: Channel Event Output Enable This bit indicates if the Channel event generation is enabled. The event will be generated for every condition defined in the descriptor Event Output Selection (BTCTRL.EVOSEL). - 0: Channel event generation is disabled. - 1: Channel event generation is enabled. This bit is available only on channels with event output support. Refer to Table 22-6 and Table 22-4 for details. #### Bit 3 – EVIE: Channel Event Input Enable - 0: Channel event action will not be executed on any incoming event. - 1: Channel event action will be executed on any incoming event. This bit is available only on channels with event input support. Refer to Table 22-6 and Table 22-4 for details. #### Bits 2:0 – EVACT[2:0]: Event Input Action These bits define the event input action, as shown in Table 18-10. The action is executed only if the corresponding EVIE bit in CHCTRLB register of the channel is set. For details on event actions, refer to "Event Input Actions" on page 281. These bits are available only for channels with event input support. Refer to Table 22-6 and Table 22-4 for details. Table 18-10. Event Input Action | EVACT[2:0] | Name | Description | |------------|---------|----------------------------------------| | 0x0 | NOACT | No action | | 0x1 | TRIG | Transfer and periodic transfer trigger | | 0x2 | CTRIG | Conditional transfer trigger | | 0x3 | CBLOCK | Conditional block transfer | | 0x4 | SUSPEND | Channel suspend operation | | 0x5 | RESUME | Channel resume operation | | 0x6 | SSKIP | Skip next block suspend action | | 0x7 | | Reserved | #### 18.8.1.20 Channel Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Channel Interrupt Enable Set (CHINTENSET) register. Name: CHINTENCLR **Offset:** 0x4C **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|-------|------| | | | | | | | SUSP | TCMPL | TERR | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – SUSP: Channel Suspend Interrupt Enable 0: The Channel Suspend interrupt is disabled. 1: The Channel Suspend interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel Suspend Interrupt Enable bit, which disables the Channel Suspend interrupt. # • Bit 1 – TCMPL: Transfer Complete Interrupt Enable 0: The Channel Transfer Complete interrupt is disabled. When block action is set to none, the TCMPL flag will not be set when a block transfer is completed. 1: The Channel Transfer Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel Transfer Complete Interrupt Enable bit, which disables the Channel Transfer Complete interrupt. # Bit 0 – TERR: Transfer Error Interrupt Enable 0: The Channel Transfer Error interrupt is disabled. 1: The Channel Transfer Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel Transfer Error Interrupt Enable bit, which disables the Channel Transfer Error interrupt. #### 18.8.1.21 Channel Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Channel Interrupt Enable Clear (CHINTENCLR) register. Name: CHINTENSET **Offset:** 0x4D **Reset:** 0x00 Property: Write-Protected #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 2 – SUSP: Channel Suspend Interrupt Enable 0: The Channel Suspend interrupt is disabled. 1: The Channel Suspend interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Channel Suspend Interrupt Enable bit, which enables the Channel Suspend interrupt. # Bit 1 – TCMPL: Transfer Complete Interrupt Enable 0: The Channel Transfer Complete interrupt is disabled. 1: The Channel Transfer Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Channel Transfer Complete Interrupt Enable bit, which enables the Channel Transfer Complete interrupt. #### • Bit 0 - TERR: Transfer Error Interrupt Enable 0: The Channel Transfer Error interrupt is disabled. 1: The Channel Transfer Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Channel Transfer Error Interrupt Enable bit, which enables the Channel Transfer Error interrupt. # 18.8.1.22 Channel Interrupt Flag Status and Clear Name: CHINTFLAG **Offset:** 0x4E **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|-------|------| | | | | | | | SUSP | TCMPL | TERR | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – SUSP: Channel Suspend This flag is cleared by writing a one to it. This bit is set when a block transfer with suspend block action is completed, when a software suspend command is executed, when a suspend event is received or when an invalid descriptor is fetched by the DMA. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Channel Suspend interrupt flag for the corresponding channel. For details on available software commands, refer to Table 18-6. For details on available event input actions, refer to Table 18-10. For details on available block actions, refer to Table 18-14. #### Bit 1 – TCMPL: Transfer Complete This flag is cleared by writing a one to it. This flag is set when a block transfer is completed and the corresponding interrupt block action is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Complete interrupt flag for the corresponding channel. #### Bit 0 – TERR: Transfer Error This flag is cleared by writing a one to it. This flag is set when a bus error is detected during a beat transfer or when the DMAC fetches an invalid descriptor. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Error interrupt flag for the corresponding channel. #### 18.8.1.23 Channel Status Name: CHSTATUS **Offset:** 0x4F **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|------|------| | | | | | | | FERR | BUSY | PEND | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – FERR: Fetch Error This bit is cleared when the software resume command is executed. This bit is set when an invalid descriptor is fetched. # Bit 1 – BUSY: Channel Busy This bit is cleared when the channel trigger action is complete, when a bus error is detected or when the channel is disabled. This bit is set when the DMA channel starts a DMA transfer. # Bit 0 – PEND: Channel Pending This bit is cleared when trigger execution defined by channel trigger action settings is started, when a bus error is detected or when the channel is disabled. For details on trigger action settings, refer to Table 18-7. This bit is set when a transfer is pending on the DMA channel. # 18.8.2 DMAC SRAM Registers #### 18.8.2.1 Block Transfer Control The BTCTRL register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 Name: BTCTRL Oxfo 0x00 # Bits 15:13 – STEPSIZE[2:0]: Address Increment Step Size These bits select the address increment step size, as shown in Table 18-11. The setting apply to source or destination address, depending on STEPSEL setting. Table 18-11. Address Increment Step Size | STEPSIZE[2:0] | Name | Description | |---------------|------|------------------------------------| | 0x0 | X1 | Next ADDR <- ADDR + BEATSIZE * 1 | | 0x1 | X2 | Next ADDR <- ADDR + BEATSIZE * 2 | | 0x2 | X4 | Next ADDR <- ADDR + BEATSIZE * 4 | | 0x3 | X8 | Next ADDR <- ADDR + BEATSIZE * 8 | | 0x4 | X16 | Next ADDR <- ADDR + BEATSIZE * 16 | | 0x5 | X32 | Next ADDR <- ADDR + BEATSIZE * 32 | | 0x6 | X64 | Next ADDR <- ADDR + BEATSIZE * 64 | | 0x7 | X128 | Next ADDR <- ADDR + BEATSIZE * 128 | #### • Bit 12 - STEPSEL: Step Selection This bit selects if source or destination addresses are using the step size settings, according to Table 18-12. Table 18-12. Step Selection | STEPSEL | Name | Description | |---------|------|-----------------------------------------------------| | 0x0 | DST | Step size settings apply to the destination address | | 0x1 | SRC | Step size settings apply to the source address | #### Bit 11 – DSTINC: Destination Address Increment Enable 0: The Destination Address Increment is disabled. 1: The Destination Address Increment is enabled. Writing a zero to this bit will disable the destination address incrementation. The address will be kept fixed during the data transfer. Writing a one to this bit will enable the destination address incrementation. By default, the destination address is incremented by 1. If the STEPSEL bit is cleared, flexible step-size settings are available in the STEPSIZE register, as shown in Table 18-11. # • Bit 10 - SRCINC: Source Address Increment Enable 0: The Source Address Increment is disabled. 1: The Source Address Increment is enabled. Writing a zero to this bit will disable the source address incrementation. The address will be kept fixed during the data transfer. Writing a one to this bit will enable the source address incrementation. By default, the source address is incremented by 1. If the STEPSEL bit is set, flexible step-size settings are available in the STEPSIZE register, as shown in Table 18-11. ## Bits 9:8 – BEATSIZE[1:0]: Beat Size These bits define the size of one beat, as shown in Table 18-13. A beat is the size of one data transfer bus access, and the setting apply to both read and write accesses. Table 18-13. Beat Size | BEATSIZE[1:0] | Name | Description | |---------------|-------|---------------| | 0x0 | BYTE | 8-bit access | | 0x1 | HWORD | 16-bit access | | 0x2 | WORD | 32-bit access | | 0x3 | | Reserved | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 4:3 – BLOCKACT[1:0]: Block Action These bits define what actions the DMAC should take after a block transfer has completed. The available actions are listed in Table 18-14. Table 18-14. Block Action | BLOCKACT[1:0] | Name | Description | |---------------|---------|----------------------------------------------------| | 0x0 | NOACT | No action | | 0x1 | INT | Channel in normal operation and block interrupt | | 0x2 | SUSPEND | Channel suspend operation is completed | | 0x3 | вотн | Both channel suspend operation and block interrupt | ## Bits 2:1 – EVOSEL[1:0]: Event Output Selection These bits define the event output selection, as shown in Table 18-15. **Table 18-15. Event Output Selection** | EVOSEL[1:0] | Name | Description | | | | |-------------|---------|-------------------------------------------|--|--|--| | 0x0 | DISABLE | Event generation disabled | | | | | 0x1 | BLOCK | Event strobe when block transfer complete | | | | | 0x2 | | Reserved | | | | | 0x3 | BEAT | Event strobe when beat transfer complete | | | | # Bit 0 – VALID: Descriptor Valid - 0: The descriptor is not valid. - 1: The descriptor is valid. Writing a zero to this bit in the Descriptor or Write-Back memory will suspend the DMA channel operation when fetching the corresponding descriptor. The bit is automatically cleared in the Write-Back memory section when channel is aborted, when an error is detected during the block transfer, or when the block transfer is completed. #### 18.8.2.2 Block Transfer Count The BTCNT register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 | Name:<br>Offset: | BTCNT<br>0x02 | | | | | | | | |------------------|---------------|----|----|------|---------|----|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | BTCN | Γ[15:8] | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BTCN | T[7:0] | | | | # • Bits 15:0 - BTCNT[15:0]: Block Transfer Count This bit group holds the 16-bit block transfer count. During a transfer, the internal counter value is decremented by one after each beat transfer. The internal counter is written to the corresponding write-back memory section for the DMA channel when the DMA channel loses priority, is suspended or gets disabled. The DMA channel can be disabled by a complete transfer, a transfer error or by software. # 18.8.2.3 Transfer Source Address The SRCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 | Name: | SRCADDR | | | | | | | | | | |---------|----------------|----|----|--------|-----------|----|----|----|--|--| | Offset: | 0x04 | | | | | | | | | | | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | SRCADE | PR[31:24] | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | SRCADDR[23:16] | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | SRCADDR[15:8] | | | | | | | | | | | | _ | | _ | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | SRCAD | DR[7:0] | | | | | | # Bits 31:0 – SRCADDR[31:0]: Transfer Source Address This bit group holds the source address corresponding to the last beat transfer address in the block transfer. # 18.8.2.4 Transfer Destination Address The DSTADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 | Name: | DSTADDR | | | | | | | | | | | |---------|---------------|----|----|--------|----------|----|----|----|--|--|--| | Offset: | 0x08 | | | | | | | | | | | | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | | DSTADD | R[31:24] | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DSTADD | R[23:16] | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DSTADDR[15:8] | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | DSTAD | DR[7:0] | | | | | | | # Bits 31:0 – DSTADDR[31:0]: Transfer Destination Address This bit group holds the destination address corresponding to the last beat transfer address in the block transfer. ### 18.8.2.5 Next Descriptor Address The DESCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 | Name:<br>Offset: | DESCADDR<br>0x0C | | | | | | | | | | |------------------|------------------|----|----|---------|-----------|----|----|----|--|--| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | DESCADE | DR[31:24] | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | DESCADE | DR[23:16] | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DESCADDR[15:8] | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | DESCAD | DR[7:0] | | | | | | # Bits 31:0 – DESCADDR[31:0]: Next Descriptor Address This bit group holds the SRAM address of the next descriptor. The value must be 128-bit aligned. If the value of this SRAM register is 0x00000000, the transaction will be terminated when the DMAC tries to load the next transfer descriptor. # 19. EIC – External Interrupt Controller ### 19.1 Overview The External Interrupt Controller (EIC) allows external pins to be configured as interrupt lines. Each interrupt line can be individually masked and can generate an interrupt on rising, falling or both edges, or on high or low levels. Each external pin has a configurable filter to remove spikes. Each external pin can also be configured to be asynchronous in order to wake up the device from sleep modes where all clocks have been disabled. External pins can also generate an event. A separate non-maskable interrupt (NMI) is also supported. It has properties similar to the other external interrupts, but is connected to the NMI request of the CPU, enabling it to interrupt any other interrupt mode. ## 19.2 Features - 15 external pins, plus one non-maskable pin - Dedicated interrupt line for each pin - Individually maskable interrupt lines - Interrupt on rising, falling or both edges - Interrupt on high or low levels - Asynchronous interrupts for sleep modes without clock - Filtering of external pins - Event generation - Configurable wake-up for sleep modes # 19.3 Block Diagram Figure 19-1. EIC Block Diagram # 19.4 Signal Description | Signal Name | Туре | Description | | | |-------------|---------------|----------------------------|--|--| | EXTINT[151] | Digital Input | External interrupt pin | | | | NMI | Digital Input | Non-maskable interrupt pin | | | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 19.5 Product Dependencies In order to use this EIC, other parts of the system must be configured correctly, as described below. #### 19.5.1 I/O Lines Using the EIC's I/O lines requires the I/O pins to be configured. Refer to "PORT" on page 373 for details. #### 19.5.2 Power Management All interrupts are available in all sleep modes, but the EIC can be configured to automatically mask some interrupts in order to prevent device wake-up. The EIC will continue to operate in any sleep mode where the selected source clock is running. The EIC's interrupts can be used to wake up the device from sleep modes. Events connected to the Event System can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 19.5.3 Clocks The EIC bus clock (CLK\_EIC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK EIC APB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. A generic clock (GCLK\_EIC) is required to clock the peripheral. This clock must be configured and enabled in the Generic Clock Controller before using the peripheral. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the user interface clock (CLK\_EIC\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 336 for further details. # 19.5.4 DMA Not applicable. #### 19.5.5 Interrupts There are two interrupt request lines, one for the external interrupts (EXTINT) and one for non-maskable interrupt (NMI). The EXTINT interrupt request line is connected to the interrupt controller. Using the EIC interrupt requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. The NMI interrupt request line is also connected to the interrupt controller, but does not require the interrupt to be configured. ## 19.5.6 Events The events are connected to the Event System. Using the events requires the Event System to be configured first. The External Interrupt Controller generates events as pulses. Refer to "EVSYS – Event System" on page 400 for details. ### 19.5.7 Debug Operation When the CPU is halted in debug mode, the EIC continues normal operation. If the EIC is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. ### 19.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG refer to INTFLAG) - Non-Maskable Interrupt Flag Status and Clear register (NMIFLAG) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply to accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 19.5.9 Analog Connections Not applicable. # 19.6 Functional Description ## 19.6.1 Principle of Operation The EIC detects edge or level condition to generate interrupts to the CPU Interrupt Controller or events to the Event System. Each external interrupt pin (EXTINT) can be filtered using majority vote filtering, clocked by generic clock GCLK EIC. ## 19.6.2 Basic Operation #### 19.6.2.1 Initialization The EIC must be initialized in the following order: - 1. Enable CLK\_EIC\_APB - 2. If edge detection or filtering is required, GCLK EIC must be enabled - Write the EIC configuration registers (EVCTRL, WAKEUP, CONFIGy) - 4. Enable the EIC When NMI is used, GCLK EIC must be enabled after EIC configuration (NMICTRL). #### 19.6.2.2 Enabling, Disabling and Resetting The EIC is enabled by writing a one to the Enable bit in the Control register (CTRL.ENABLE). The EIC is disabled by writing a zero to CTRL.ENABLE. The EIC is reset by writing a one to the Software Reset bit in the Control register (CTRL.SWRST). All registers in the EIC will be reset to their initial state, and the EIC will be disabled. Refer to CTRL register for details. #### 19.6.3 External Pin Processing Each external pin can be configured to generate an interrupt/event on edge detection (rising, falling or both edges) or level detection (high or low). The sense of external pins is configured by writing the Interrupt Sense x bits in the Config y register (CONFIGy.SENSEx). The corresponding interrupt flag (INTFLAG.EXTINT[x]) in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition is met (CONFIGy.SENSEx must be different from zero). When the interrupt has been cleared in edge-sensitive mode, INTFLAG.EXTINT[x] will only be set if a new interrupt condition is met. In level-sensitive mode, when interrupt has been cleared, INTFLAG.EXTINT[x] will be set immediately if the EXTINTx pin still matches the interrupt condition. Each external pin can be filtered by a majority vote filtering, clocked by GCLK\_EIC. Filtering is enabled if bit Filter Enable x in the Configuration y register (CONFIGy.FILTENx) is written to one. The majority vote filter samples the external pin three times with GCLK\_EIC and outputs the value when two or more samples are equal. Table 19-1. Majority Vote Filter | Samples [0, 1, 2] | Filter Output | |-------------------|---------------| | [0,0,0] | 0 | | [0,0,1] | 0 | | [0,1,0] | 0 | | [0,1,1] | 1 | | [1,0,0] | 0 | | [1,0,1] | 1 | | [1,1,0] | 1 | | [1,1,1] | 1 | When an external interrupt is configured for level detection, or if filtering is disabled, detection is made asynchronously, and GCLK EIC is not required. If filtering or edge detection is enabled, the EIC automatically requests the GCLK\_EIC to operate (GCLK\_EIC must be enabled in the GCLK module, see "GCLK – Generic Clock Controller" on page 90 for details). If level detection is enabled, GCLK\_EIC is not required, but interrupt and events can still be generated. Figure 19-2. Interrupt Detections The detection delay depends on the detection mode. Table 19-2. Interrupt Latency | Detection Mode | Latency (Worst Case) | |----------------------|--------------------------------------------| | Level without filter | 3 CLK_EIC_APB periods | | Level with filter | 4 GCLK_EIC periods + 3 CLK_EIC_APB periods | | Edge without filter | 4 GCLK_EIC periods + 3 CLK_EIC_APB periods | | Edge with filter | 6 GCLK_EIC periods + 3 CLK_EIC_APB periods | #### 19.6.4 Additional Features The non-maskable interrupt pin can also generate an interrupt on edge or level detection, but it is configured with the dedicated NMI Control register (NMICTRL - refer to NMICTRL). To select the sense for NMI, write to the NMISENSE bit group in the NMI Control register (NMICTRL.NMISENSE). NMI filtering is enabled by writing a one to the NMI Filter Enable bit (NMICTRL.NMIFILTEN). NMI detection is enabled only by the NMICTRL.NMISENSE value, and the EIC is not required to be enabled. After reset, NMI is configured to no detection mode. When an NMI is detected, the non-maskable interrupt flag in the NMI Flag Status and Clear register is set (NMIFLAG.NMI). NMI interrupt generation is always enabled, and NMIFLAG.NMI generates an interrupt request when set. #### 19.6.5 DMA Operation Not applicable. ### 19.6.6 Interrupts The EIC has the following interrupt sources: - External interrupt pin (EXTINTx). This is an asynchronous interrupt if the corresponding WAKEUP register bit is set, and can be used to wake-up the device from any sleep mode. See "Basic Operation" on page 333 - Non-maskable interrupt pin (NMI). This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. See "Additional Features" on page 335 Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when an interrupt condition occurs (NMIFLAG for NMI). Each interrupt, except NMI, can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the EIC is reset. See the INTFLAG register for details on how to clear interrupt flags. The EIC has one common interrupt request line for all the interrupt sources (except the NMI interrupt request line). Refer to "Processor And Architecture" on page 28 for details. The user must read the INTFLAG (or NMIFLAG) register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Processor And Architecture" on page 28 for details. #### 19.6.7 Events The EIC can generate the following output events: External event from pin (EXTINTx). Writing a one to an Event Output Control register (EVCTRLEXTINTEO) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. Refer to "EVSYS – Event System" on page 400 for details on configuring the Event System. When the condition on pin EXTINTx matches the configuration in the CONFIGy register, the corresponding event is generated, if enabled. #### 19.6.8 Sleep Mode Operation In sleep modes, an EXTINTx pin can wake up the device if the corresponding condition matches the configuration in CONFIGy register. Writing a one to a Wake-Up Enable bit (WAKEUP.WAKEUPEN[x]) enables the wake-up from pin EXTINTx. Writing a zero to a Wake-Up Enable bit (WAKEUP.WAKEUPEN[x]) disables the wake-up from pin EXTINTx. Using WAKEUPEN[x]=1 with INTENSET=0 is not recommended. Figure 19-3. Wake-Up Operation Example (High-Level Detection, No Filter, WAKEUPEN[x]=1) #### 19.6.9 Synchronization Due to the asynchronicity between CLK\_EIC\_APB and GCLK\_EIC, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled, and interrupts will be pending as long as the bus is stalled. The following bits need synchronization when written: - Software Reset bit in the Control register (CTRL.SWRST) - Enable bit in the Control register (CTRL.ENABLE) No register needs synchronization when written. No register needs synchronization when read. # 19.7 Register Summary Table 19-3. Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|------------|-------------|------------|------------|--------------|------------|------------|------------|---------------|------------| | 0x00 | CTRL | 7:0 | | | | | | | ENABLE | SWRST | | 0x01 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x02 | NMICTRL | 7:0 | | | | | NMIFILTEN | | NMISENSE[2:0] | | | 0x03 | NMIFLAG | 7:0 | | | | | | | | NMI | | 0x04 | | 7:0 | EXTINTEO7 | EXTINTEO6 | EXTINTEO5 | EXTINTEO4 | EXTINTEO3 | EXTINTEO2 | EXTINTEO1 | EXTINTEO0 | | 0x05 | EVOTE! | 15:8 | EXTINTEO15 | EXTINTEO14 | EXTINTEO13 | EXTINTEO12 | EXTINTEO11 | EXTINTEO10 | EXTINTEO9 | EXTINTEO8 | | 0x06 | EVCTRL | 23:16 | | | | | | | EXTINTEO17 | EXTINTEO16 | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x09 | NITELIOI D | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x0A | INTENCLR | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x0D | | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x0E | INTENSET | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x0F | _ | 31:24 | | | | | | | | | | 0x10 | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x11 | 11.1751.40 | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x12 | INTFLAG | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x13 | INTFLAG | 31:24 | | | | | | | | | | 0x14 | | 7:0 | WAKEUPEN7 | WAKEUPEN6 | WAKEUPEN5 | WAKEUPEN4 | WAKEUPEN3 | WAKEUPEN2 | WAKEUPEN1 | WAKEUPEN0 | | 0x15 | MARKELIE | 15:8 | WAKEUPEN15 | WAKEUPEN14 | WAKEUPEN13 | WAKEUPEN12 | WAKEUPEN11 | WAKEUPEN10 | WAKEUPEN9 | WAKEUPEN8 | | 0x16 | WAKEUP | 23:16 | | | | | | | WAKEUPEN17 | WAKEUPEN16 | | 0x17 | | 31:24 | | | | | | | | | | 0x18 | | 7:0 | FILTEN1 | | SENSE1[2:0] | | FILTEN0 | | SENSE0[2:0] | | | 0x19 | CONFICO | 15:8 | FILTEN3 | | SENSE3[2:0] | | FILTEN2 | | SENSE2[2:0] | | | 0x1A | CONFIG0 | 23:16 | FILTEN5 | | SENSE5[2:0] | | FILTEN4 | | SENSE4[2:0] | | | 0x1B | | 31:24 | FILTEN7 | | SENSE7[2:0] | | FILTEN6 | | SENSE6[2:0] | | | 0x1C | | 7:0 | FILTEN9 | | SENSE9[2:0] | | FILTEN8 | | SENSE8[2:0] | | | 0x1D | CONFIG1 | 15:8 | FILTEN11 | | SENSE11[2:0] | | FILTEN10 | | SENSE10[2:0] | | | 0x1E | OCIVI IOT | 23:16 | FILTEN13 | | SENSE13[2:0] | | FILTEN12 | | SENSE12[2:0] | | | 0x1F | | 31:24 | FILTEN15 | | SENSE15[2:0] | | FILTEN14 | | SENSE14[2:0] | | | 0x20 | | 7:0 | FILTEN25 | | SENSE25[2:0] | | FILTEN24 | | SENSE24[2:0] | | | 0x21 | CONFIG2 | 15:8 | FILTEN27 | | SENSE27[2:0] | | FILTEN26 | | SENSE26[2:0] | | | 0x22 | | 23:16 | FILTEN29 | | SENSE29[2:0] | | FILTEN28 | | SENSE28[2:0] | | | 0x23 | | 31:24 | FILTEN31 | | SENSE31[2:0] | | FILTEN30 | | SENSE30[2:0] | | # 19.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-protected property in each individual register description. Refer to "Register Access Protection" on page 333 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Synchronized property in each individual register description. Refer to "Synchronization" on page 336 for details. Some registers are enable-protected, meaning they can be written only when the EIC is disabled. Enable-protection is denoted by the Enabled-Protected property in each individual register description. #### 19.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|--------|-------| | | | | | | | | ENABLE | SWRST | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – ENABLE: Enable 0: The EIC is disabled. 1: The EIC is enabled. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. #### Bit 0 – SWRST: Software Reset 0: There is no ongoing reset operation. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the EIC to their initial state, and the EIC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. ### 19.8.2 Status Name: STATUS Offset: 0x01 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### Bits 6:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # 19.8.3 Non-Maskable Interrupt Control Name: NMICTRL **Offset:** 0x02 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----------|-----|---------------|-----| | | | | | | NMIFILTEN | | NMISENSE[2:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 3 – NMIFILTEN: Non-Maskable Interrupt Filter Enable 0: NMI filter is disabled. 1: NMI filter is enabled. # Bits 2:0 – NMISENSE[2:0]: Non-Maskable Interrupt Sense These bits define on which edge or level the NMI triggers. Table 19-4. Non-Maskable Interrupt Sense | NMISENSE[2:0] | Name | Description | |---------------|------|------------------------| | 0x0 | NONE | No detection | | 0x1 | RISE | Rising-edge detection | | 0x2 | FALL | Falling-edge detection | | 0x3 | вотн | Both-edges detection | | 0x4 | HIGH | High-level detection | | 0x5 | LOW | Low-level detection | | 0x6-0x7 | | Reserved | # 19.8.4 Non-Maskable Interrupt Flag Status and Clear Name: NMIFLAG **Offset:** 0x03 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-----| | | | | | | | | | NMI | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 0 – NMI: Non-Maskable Interrupt This flag is cleared by writing a one to it. This flag is set when the NMI pin matches the NMI sense configuration, and will generate an interrupt request. Writing a zero to this bit has no effect. Writing a one to this bit clears the non-maskable interrupt flag. ### 19.8.5 Event Control Name: EVCTRL Offset: 0x04 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|------------|------------|------------|------------|------------|------------|------------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINTEO17 | EXTINTEO16 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINTEO15 | EXTINTEO14 | EXTINTEO13 | EXTINTEO12 | EXTINTEO11 | EXTINTEO10 | EXTINTEO9 | EXTINTEO8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINTE07 | EXTINTEO6 | EXTINTEO5 | EXTINTEO4 | EXTINTEO3 | EXTINTEO2 | EXTINTEO1 | EXTINTEO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 17:0 – EXTINTEOx [x=17..0]: External Interrupt x Event Output Enable These bits indicate whether the event associated with the EXTINTx pin is enabled or not to generated for every detection. - 0: Event from pin EXTINTx is disabled. - 1: Event from pin EXTINTx is enabled. ## 19.8.6 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x08 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 17:0 – EXTINTx [x=17..0]: External Interrupt x Enable 0: The external interrupt x is disabled. 1: The external interrupt x is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the External Interrupt x Enable bit, which enables the external interrupt. ## 19.8.7 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET Offset: 0x0C **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 17:0 – EXTINTx [x=17..0]: External Interrupt x Enable 0: The external interrupt x is disabled. 1: The external interrupt x is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the External Interrupt x Enable bit, which enables the external interrupt. # 19.8.8 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x10 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 17:0 – EXTINTx [x=17..0]: External Interrupt x This flag is cleared by writing a one to it. This flag is set when EXTINTx pin matches the external interrupt sense configuration and will generate an interrupt request if INTENCLR/SET.EXTINT[x] is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the External Interrupt x flag. # 19.8.9 Wake-Up Enable Name: WAKEUP Offset: 0x14 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|------------|------------|------------|------------|------------|------------|------------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | WAKEUPEN17 | WAKEUPEN16 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | WAKEUPEN15 | WAKEUPEN14 | WAKEUPEN13 | WAKEUPEN12 | WAKEUPEN11 | WAKEUPEN10 | WAKEUPEN9 | WAKEUPEN8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | WAKEUPEN7 | WAKEUPEN6 | WAKEUPEN5 | WAKEUPEN4 | WAKEUPEN3 | WAKEUPEN2 | WAKEUPEN1 | WAKEUPEN0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### • Bits 31:18 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 17:0 – WAKEUPENx [x=17..0]: External Interrupt x Wake-up Enable This bit enables or disables wake-up from sleep modes when the EXTINTx pin matches the external interrupt sense configuration. - 0: Wake-up from the EXTINTx pin is disabled. - 1: Wake-up from the EXTINTx pin is enabled. # 19.8.10 Configuration n Name: CONFIGn **Offset:** 0x18+n\*0x4 [n=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|-----|-------------|-----|---------|-------------|-------------|-----| | | FILTEN7 | | SENSE7[2:0] | | FILTEN6 | SENSE6[2:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5 | | | • | | 40 | 40 | | 40 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FILTEN5 | | SENSE5[2:0] | | FILTEN4 | SENSE4[2:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FILTEN3 | | SENSE3[2:0] | | FILTEN2 | SENSE2[2:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FILTEN1 | | SENSE1[2:0] | | FILTEN0 | | SENSE0[2:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - Bits 31, 27, 23, 19, 15, 11, 7 FILTENx: Filter 0 Enable - 0: Filter is disabled for EXTINT[n\*8+x] input. - 1: Filter is enabled for EXTINT[n\*8+x] input. - Bits 30:28, 26:24, 22:20, 18:16, 14:12, 10:8, 6:4 SENSEx: Input Sense 0 Configuration These bits define on which edge or level the interrupt or event for EXTINT[n\*8+x] will be generated. Table 19-5. Input Sense 0 Configuration | SENSE0[2:0] | Name | Description | |-------------|------|------------------------| | 0x0 | NONE | No detection | | 0x1 | RISE | Rising-edge detection | | 0x2 | FALL | Falling-edge detection | | 0x3 | вотн | Both-edges detection | | SENSE0[2:0] | Name | Description | |-------------|------|----------------------| | 0x4 | HIGH | High-level detection | | 0x5 | LOW | Low-level detection | | 0x6-0x7 | | Reserved | # 20. NVMCTRL – Non-Volatile Memory Controller ## 20.1 Overview Non-volatile memory (NVM) is a reprogrammable flash memory that retains program and data storage even with power off. The NVM Controller (NVMCTRL) connects to the AHB and APB bus interfaces for system access to the NVM block. The AHB interface is used for reads and writes to the NVM block, while the APB interface is used for commands and configuration. #### 20.2 Features - 32-bit AHB interface for reads and writes - All NVM sections are memory mapped to the AHB, including calibration and system configuration - 32-bit APB interface for commands and control - Programmable wait states for read optimization - 16 regions can be individually protected or unprotected - Additional protection for boot loader - Supports device protection through a security bit - Interface to Power Manager for power-down of flash blocks in sleep modes - Can optionally wake up on exit from sleep or on first access - Direct-mapped cache # 20.3 Block Diagram Figure 20-1. Block Diagram # 20.4 Signal Description Not applicable # 20.5 Product Dependencies In order to use this module, other parts of the system must be configured correctly, as described below. #### 20.5.1 Power Management The NVMCTRL will continue to operate in any sleep mode where the selected source clock is running. The NVMCTRL's interrupts can be used to wake up the device from sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. The Power Manager will automatically put the NVM block into a low-power state when entering sleep mode. This is based on the Control B register (CTRLB - refer to CTRLB) SLEEPPRM bit setting. Read the CTRLB register description for more details. #### 20.5.2 Clocks Two synchronous clocks are used by the NVMCTRL. One is provided by the AHB bus (CLK\_NVMCTRL\_AHB) and the other is provided by the APB bus (CLK\_NVMCTRL\_APB). For higher system frequencies, a programmable number of wait states can be used to optimize performance. When changing the AHB bus frequency, the user must ensure that the NVM Controller is configured with the proper number of wait states. Refer to the "Electrical Characteristics" on page 1055 for the exact number of wait states to be used for a particular frequency range. ### 20.5.3 Interrupts The NVM Controller interrupt request line is connected to the interrupt controller. Using the NVMCTRL interrupt requires the interrupt controller to be programmed first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 20.5.4 Debug Operation When an external debugger forces the CPU into debug mode, the peripheral continues normal operation. Access to the NVM block can be protected by the security bit. In this case, the NVM block will not be accessible. See "Security Bit" on page 356 for details. #### 20.5.5 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG refer to INTFLAG) - Status register (STATUS refer to STATUS) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply for accesses through an external debugger. When the CPU is halted in debug mode, all write-protection is automatically disabled. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 20.5.6 Analog Connections Not applicable. ### 20.6 Functional Description ## 20.6.1 Principle of Operation The NVM Controller is a slave on the AHB and APB buses. It responds to commands, read requests and write requests, based on user configuration. ### 20.6.2 Basic Operations #### 20.6.2.1 Initialization After power up, the NVM Controller goes through a power-up sequence. During this time, access to the NVM Controller from the AHB bus is halted. Upon power-up completion, the NVM Controller is operational without any need for user configuration. #### 20.6.2.2 Enabling, Disabling and Resetting Not applicable. #### 20.6.3 Memory Organization Refer to "Physical Memory Map" on page 24 for memory sizes and addresses for each device. The NVM is organized into rows, where each row contains four pages, as shown in Figure 20-2. The NVM has a rowerase granularity, while the write granularity is by page. In other words, a single row erase will erase all four pages in the row, while four write operations are used to write the complete row. Figure 20-2. Row Organization The NVM block contains a calibration and auxiliary space that is memory mapped. Refer to Figure 20-3 for details. The calibration and auxiliary space contains factory calibration and system configuration information. This space can be read from the AHB bus in the same way as the main NVM main address space. In addition, a boot loader section can be allocated at the beginning of the main array, and an EEPROM emulation area can be allocated at the end of the NVM main address space. Figure 20-3. NVM Memory Organization The lower rows in the NVM main address space can be allocated as a boot loader section by using the BOOTPROT fuses, and the upper rows can be allocated to EEPROM emulation, as shown in Figure 20-4. The boot loader section is protected by the lock bit(s) corresponding to this address space and by the BOOTPROT[2:0] fuse. The EEPROM rows can be written regardless of the region lock status. The number of rows protected by BOOTPROT and the number of rows allocated to EEPROM emulation are given in Table 20-2 and Table 20-3, respectively. Figure 20-4. EEPROM Emulation and Boot Loader Allocation # 20.6.4 Region Lock Bits The NVM block is grouped into 16 equally sized regions. The region size is dependent on the flash memory size, and is given in the table below. Each region has a dedicated lock bit preventing writing and erasing pages in the region. After production, all regions will be unlocked. Table 20-1. Region Size | Memory Size [KB] | Region Size [KB] | |------------------|------------------| | 256 | 16 | | 128 | 8 | | 64 | 4 | | 32 | 2 | To lock or unlock a region, the Lock Region and Unlock Region commands are provided. Writing one of these commands will temporarily lock/unlock the region containing the address loaded in the ADDR register. ADDR can be written by software, or the automatically loaded value from a write operation can be used. The new setting will stay in effect until the next reset, or the setting can be changed again using the lock and unlock commands. The current status of the lock can be determined by reading the LOCK register. To change the default lock/unlock setting for a region, the user configuration section of the auxiliary space must be written using the Write Auxiliary Page command. Writing to the auxiliary space will take effect after the next reset. Therefore, a boot of the device is needed for changes in the lock/unlock setting to take effect. See "Physical Memory Map" on page 24 for calibration and auxiliary space address mapping. #### 20.6.5 Command and Data Interface The NVM Controller is addressable from the APB bus, while the NVM main address space is addressable from the AHB bus. Read and automatic page write operations are performed by addressing the NVM main address space directly, while other operations such as manual page writes and row erase must be performed by issuing commands through the NVM Controller. To issue a command, the CTRLA.CMD bits must be written along with the CTRLA.CMDEX value. When a command is issued, INTFLAG.READY will be cleared until the command has completed. Any commands written while INTFLAG.READY is low will be ignored. Read the CTRLA register description for more details. The CTRLB register must be used to control the power reduction mode, read wait states and the write mode. #### 20.6.5.1 NVM Read Reading from the NVM main address space is performed via the AHB bus by addressing the NVM main address space or auxiliary address space directly. Read data is available after the configured number of read wait states (CTRLB.RWS) set in the NVM Controller, has passed. The number of cycles data are delayed to the AHB bus is determined by the read wait states. Examples of using zero and one wait states are shown in Figure 20-5. Figure 20-5. Read Wait State Examples #### 20.6.5.2 NVM Write The NVM Controller requires that an erase must be done before programming. The entire NVM main address space can be erased by a debugger Chip Erase command. Alternatively, rows can be individually erased by the Erase Row command. After programming, the region that the page resides in can be locked to prevent spurious write or erase sequences. Locking is performed on a per-region basis, and so locking a region locks all pages inside the region. Data to be written to the NVM block are first written and stored in an internal buffer called the page buffer. The page buffer contains the same number of bytes as an NVM page. Writes to the page buffer must be 16 or 32 bits. 8-bit writes to the page buffer is not allowed, and will cause a system exception. Writing to the NVM block via the AHB bus is performed by a load operation to the page buffer. For each AHB bus write, the address is stored in the ADDR register. After the page buffer has been loaded with the required number of bytes, the page can be written to the addressed location by setting CMD to Write Page and setting the key value to CMDEX. The LOAD bit in the STATUS register indicates whether the page buffer has been loaded or not. Before writing the page to memory, the accessed row must be erased. Automatic page writes are enabled by writing the manual write bit to zero (CTRLB.MANW=0). This will trigger a write operation to the page addressed by ADDR when the last location of the page is written. Because the address is automatically stored in ADDR during the I/O bus write operation, the last given address will be present in the ADDR register. There is no need to load the ADDR register manually, unless a different page in memory is to be written. #### **Procedure for Manual Page Writes (MANW=1)** The row to be written must be erased before the write command is given. - Write to the page buffer by addressing the NVM main address space directly - Write the page buffer to memory: CMD=Write Page and CMDEX - The READY bit in the INTFLAG register will be low while programming is in progress, and access through the AHB will be stalled ## **Procedure for Automatic Page Writes (MANW=0)** The row to be written must be erased before the last write to the page buffer is performed. Note that partially written pages must be written with a manual write. - Write to the page buffer by addressing the NVM main address space directly. - When the last location in the page buffer is written, the page is automatically written to NVM main address space. - INTFLAG.READY will be zero while programming is in progress and access through the AHB will be stalled. #### 20.6.5.3 Page Buffer Clear The page buffer is automatically cleared to all ones after a page write is performed. If a partial page has been written and it is desired to clear the contents of the page buffer, the Page Buffer Clear command can be used. #### 20.6.5.4 Erase Row Before a page can be written, the row that contains the page must be erased. The Erase Row command can be used to erase the desired row. Erasing the row sets all bits to one. If the row resides in a region that is locked, the erase will not be performed and the Lock Error bit in the Status register (STATUS.LOCKE) will be set. #### **Procedure for Erase Row** - Write the address of the row to erase ADDR. Any address within the row can be used. - Issue an Erase Row command. #### 20.6.5.5 Lock and Unlock Region These commands are used to lock and unlock regions as detailed in section "Region Lock Bits" on page 353. #### 20.6.5.6 Set and Clear Power Reduction Mode The NVM Controller and block can be taken in and out of power reduction mode through the set and clear power reduction mode commands. When the NVM Controller and block are in power reduction mode, the Power Reduction Mode bit in the Status register (STATUS.PRM) is set. #### 20.6.6 NVM User Configuration The NVM user configuration resides in the auxiliary space. See "Physical Memory Map" on page 24 for calibration and auxiliary space address mapping. The bootloader resides in the main array starting at offset zero. The allocated boot loader section is protected against write. Table 20-2. Boot Loader Size | BOOTPROT [2:0] | Rows Protected by BOOTPROT | Boot Loader Size in Bytes | | |----------------|----------------------------|---------------------------|--| | 7 | None | 0 | | | 6 | 2 | 512 | | | 5 | 4 | 1024 | | | 4 | 8 | 2048 | | | 3 | 16 | 4096 | | | 2 | 32 | 8192 | | | 1 | 64 | 16384 | | | 0 | 128 | 32768 | | The EEPROM bits indicates the Flash size reserved for EEPROM emulation according to the Table 20-3. EEPROM resides in the upper rows of the NVM main address space and are writable, regardless of the region lock status. Table 20-3. Flash size for EEPROM emulation | EEPROM[2:0] | Rows Allocated to EEPROM | EEPROM Size in Bytes for EEPROM emulation <sup>(1)</sup> | |-------------|--------------------------|----------------------------------------------------------| | 7 | None | 0 | | 6 | 1 | 256 | | 5 | 2 | 512 | | 4 | 4 | 1024 | | 3 | 8 | 2048 | | 2 | 16 | 4096 | | 1 | 32 | 8192 | | 0 | 64 | 16384 | Note: 1. the actual size of the EEPROM depends on the emulation software. For more information see Application Note AT03265 #### 20.6.7 Security Bit The security bit allows the entire chip to be locked from external access for code security. The security bit can be written by a dedicated command, Set Security Bit (SSB). Once set, the only way to clear the security bit is through a debugger Chip Erase command. After issuing the SSB command, the PROGE error bit can be checked. Refer to "DSU – Device Service Unit" on page 45 for details. #### 20.6.8 Cache The NVM Controller cache reduces the device power consumption and improves system performance when wait states are required. It is a direct-mapped cache that implements 8 lines of 64 bits (i.e., 64 bytes). NVM Controller cache can be enabled by writing a zero in the CACHEDIS bit in the CTRLB register (CTRLB.CACHEDIS). Cache can be configured to three different modes using the READMODE bit group in the CTRLB register. Refer to CTRLB register description for more details. The INVALL command can be issued through the CTRLA register to invalidate all cache lines. Commands affecting NVM content automatically invalidate cache lines. # 20.7 Register Summary Table 20-4. Register Summary | | | Bit | | | | | | | | | |----------|-----------------------------------------|-------|------------|---|--|------|---------|----------|----------|----------| | Offset | Name | Pos. | | | | | | | | | | 0x00 | CTRLA | 7:0 | CMD[6:0] | | | | | | | | | 0x01 | | 15:8 | CMDEX[7:0] | | | | | | | | | 0x02 | Reserved | | | | | | | | | | | 0x03 | Reserved | | | | | | | | | | | 0x04 | | 7:0 | MANW | | | | RW | S[3:0] | | | | 0x05 | CTRLB | 15:8 | | | | | | | SLEEPF | PRM[1:0] | | 0x06 | CIRLB | 23:16 | | | | | | CACHEDIS | READM | ODE[1:0] | | 0x07 | | 31:24 | | | | | | | | | | 80x0 | | 7:0 | | 1 | | NVM | IP[7:0] | | | 1 | | 0x09 | PARAM | 15:8 | | | | NVMI | P[15:8] | | | | | 0x0A | PARAIVI | 23:16 | | | | | | | PSZ[2:0] | | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | INTENCLR | 7:0 | | | | | | | ERROR | READY | | 0x0D | | | | | | | | | | | | <br>0x0F | Reserved | | | | | | | | | | | 0x10 | INTENSET | 7:0 | | | | | | | ERROR | READY | | 0x11 | | | | | | | | | | | | <br>0x13 | Reserved | | | | | | | | | | | 0x10 | INTFLAG | 7:0 | | | | | | | ERROR | READY | | 0x15 | 111111111111111111111111111111111111111 | 7.0 | | | | | | | LITTOIT | TCEADT | | | Reserved | | | | | | | | | | | 0x17 | | | | | | | | | | | | 0x18 | STATUS | 7:0 | | | | NVME | LOCKE | PROGE | LOAD | PRM | | 0x19 | | 15:8 | | | | | | | | SB | | 0x1A | Reserved | | | | | | | | | | | 0x1B | Reserved | | | | | | | | | | | 0x1C | | 7:0 | ADDR[7:0] | | | | | | | | | 0x1D | ADDR | 15:8 | | | | ADDF | R[15:8] | | | | | 0x1E | ADDIX | 23:16 | | | | | ADDF | R[21:16] | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | LOCK | 7:0 | | | | LOC | K[7:0] | | | | | 0x21 | LOOK | 15:8 | | | | LOC | K[15:8] | | | | # 20.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to the "Register Access Protection" on page 351 and the "PAC – Peripheral Access Controller" on page 36 for details. #### 20.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x0000 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|------------|-----|-----|----------|-----|-----|-----| | | | CMDEX[7:0] | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | CMD[6:0] | | | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:8 – CMDEX[7:0]: Command Execution This bit group should be written with the key value 0xA5 to enable the command written to CMD to be executed. If the bit group is written with a different key value, the write is not performed and the PROGE status bit is set. PROGE is also set if the a previously written command is not complete. The key value must be written at the same time as CMD. If a command is issued through the APB bus on the same cycle as an AHB bus access, the AHB bus access will be given priority. The command will then be executed when the NVM block and the AHB bus are idle. The READY status must be one when the command is issued. Bit 0 of the CMDEX bit group will read back as one until the command is issued. Table 20-5. Command Execution | CMDEX[7:0] | Name | Description | |------------|------|---------------| | 0x0-0xA4 | | Reserved | | 0xA5 | KEY | Execution Key | | 0xA6-0xFF | | Reserved | ## Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 6:0 – CMD[6:0]: Command These bits define the command to be executed when the CMDEX key is written, as shown in Table 20-6. Table 20-6. Command | CMD[6:0] | Name | Description | |-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00-0x01 | - | Reserved | | 0x02 | ER | Erase Row - Erases the row addressed by the ADDR register. | | 0x03 | - | Reserved | | 0x04 | WP | Write Page - Writes the contents of the page buffer to the page addressed by the ADDR register. | | 0x05 | EAR | Erase Auxiliary Row - Erases the auxiliary row addressed by<br>the ADDR register. This command can be given only when<br>the security bit is not set and only to the user configuration<br>row. | | 0x06 | WAP | Write Auxiliary Page - Writes the contents of the page buffer to the page addressed by the ADDR register. This command can be given only when the security bit is not set and only to the user configuration row. | | 0x07-0x09 | - | Reserved | | 0x0A | SF | Security Flow Command | | 0x0B-0x0E | - | Reserved | | 0x0F | WL | Write lockbits | | 0x10-0x3F | - | Reserved | | 0x40 | LR | Lock Region - Locks the region containing the address location in the ADDR register. | | 0x41 | UR | Unlock Region - Unlocks the region containing the address location in the ADDR register. | | 0x42 | SPRM | Sets the power reduction mode. | | 0x43 | CPRM | Clears the power reduction mode. | | 0x44 | PBC | Page Buffer Clear - Clears the page buffer. | | 0x45 | SSB | Set Security Bit - Sets the security bit by writing 0x00 to the first byte in the lockbit row. | | 0x46 | INVALL | Invalidates all cache lines. | | 0x47-0x7F | - | Reserved | ### 20.8.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000080 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|------|----|----|----------|-----|----------|--------|----------|--| | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | CACHEDIS | READM | ODE[1:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | SLEEPF | PRM[1:0] | | | Access | R | R | R | R | R | R | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MANW | | | RWS[3:0] | | | | | | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # • Bits 31:19 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 18 - CACHEDIS: Cache Disable This bit is used to disable the cache. 0: The cache is enabled. 1: The cache is disabled. # Bits 17:16 – READMODE[1:0]: NVMCTRL Read Mode Table 20-7. NVMCTRL Read Mode | READMODE[1:0] | Name | Description | |---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | NO_MISS_PENALTY | The NVM Controller (cache system) does not insert wait states on a cache miss. Gives the best system performance. | | 0x1 | LOW_POWER | Reduces power consumption of the cache system, but inserts a wait state each time there is a cache miss. This mode may not be relevant if CPU performance is required, as the application will be stalled and may lead to increase run time. | | 0x2 | DETERMINISTIC | The cache system ensures that a cache hit or miss takes the same amount of time, determined by the number of programmed flash wait states. This mode can be used for real-time applications that require deterministic execution timings. | | 0x3 | | Reserved | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. Bits 9:8 – SLEEPPRM[1:0]: Power Reduction Mode during Sleep Indicates the power reduction mode during sleep. Table 20-8. Power Reduction Mode during Sleep | SLEEPPRM[1:0] | Name | Description | |---------------|---------------|--------------------------------------------------------------------------------------------------------| | 0x0 | WAKEONACCESS | NVM block enters low-power mode when entering sleep.NVM block exits low-power mode upon first access. | | 0x1 | WAKEUPINSTANT | NVM block enters low-power mode when entering sleep.NVM block exits low-power mode when exiting sleep. | | 0x2 | | Reserved | | 0x3 | DISABLED | Auto power reduction disabled. | #### Bit 7 – MANW: Manual Write 0: Writing to the last word in the page buffer will initiate a write operation to the page addressed by the last write operation. This includes writes to memory and auxiliary rows. 1: Write commands must be issued through the CMD register. #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 4:1 – RWS[3:0]: NVM Read Wait States These bits give the number of wait states for a read operation. Zero indicates zero wait states, one indicates one wait state, etc., up to 15 wait states. This register is initialized to 0 wait states. Software can change this value based on the NVM access time and system frequency. # Bit 0 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### 20.8.3 NVM Parameter Name: PARAM Offset: 0x08 Reset: 0x000XXXXX Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----------|----|----|------|---------|----|----------|----|--|--| | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | PSZ[2:0] | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | X | X | Χ | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | NVMF | P[15:8] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | Χ | Χ | X | X | Χ | X | Χ | Χ | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | NVMP[7:0] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | # Bits 31:19 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 18:16 – PSZ[2:0]: Page Size Indicates the page size. Not all device families will provide all the page sizes indicated in the table. Table 20-9. Page Size | PSZ[2:0] | Name | Description | |----------|------|-------------| | 0x0 | 8 | 8 bytes | | 0x1 | 16 | 16 bytes | | 0x2 | 32 | 32 bytes | | 0x3 | 64 | 64 bytes | | 0x4 | 128 | 128 bytes | | PSZ[2:0] | Name | Description | |----------|------|-------------| | 0x5 | 256 | 256 bytes | | 0x6 | 512 | 512 bytes | | 0x7 | 1024 | 1024 bytes | # Bits 15:0 – NVMP[15:0]: NVM Pages Indicates the number of pages in the NVM main address space. # 20.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x0C **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | ERROR | READY | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 1 – ERROR: Error Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit clears the ERROR interrupt enable. This bit will read as the current value of the ERROR interrupt enable. ### Bit 0 – READY: NVM Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit clears the READY interrupt enable. This bit will read as the current value of the READY interrupt enable. # 20.8.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x10 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------|---|---|---|---|---|---|-------|-------|---| | | | | | | | | ERROR | READY | | | Access | R | R | R | R | R | R | R/W | R/W | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 1 – ERROR: Error Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit sets the ERROR interrupt enable. This bit will read as the current value of the ERROR interrupt enable. # Bit 0 – READY: NVM Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit sets the READY interrupt enable. This bit will read as the current value of the READY interrupt enable. # 20.8.6 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x14 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|---|-------|-------|--| | | | | | | | | ERROR | READY | | | Access | R | R | R | R | R | R | R/W | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – ERROR: Error This flag is set on the occurrence of an NVME, LOCKE or PROGE error. 0: No errors have been received since the last clear. 1: At least one error has occurred since the last clear. This bit can be cleared by writing a one to its bit location. # Bit 0 – READY: NVM Ready 0: The NVM controller is busy programming or erasing. 1: The NVM controller is ready to accept a new command. #### 20.8.7 Status Name: STATUS Offset: 0x18 Reset: 0x0X00 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|------|-------|-------|------|-----| | | | | | | | | | SB | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | | D:t | 7 | 6 | E | 4 | 2 | 2 | 1 | 0 | | Bit | / | 6 | 5 | 4 | 3 | | 1 | 0 | | | | | | NVME | LOCKE | PROGE | LOAD | PRM | | Access | R | R | R | R/W | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 8 – SB: Security Bit Status 0: The Security bit is inactive. 1: The Security bit is active. # Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 4 – NVME: NVM Error 0: No programming or erase errors have been received from the NVM controller since this bit was last cleared. 1: At least one error has been registered from the NVM Controller since this bit was last cleared. This bit can be cleared by writing a one to its bit location. #### Bit 3 – LOCKE: Lock Error Status 0: No programming of any locked lock region has happened since this bit was last cleared. 1: Programming of at least one locked lock region has happened since this bit was last cleared. This bit can be cleared by writing a one to its bit location. # • Bit 2 – PROGE: Programming Error Status 0: No invalid commands or bad keywords were written in the NVM Command register since this bit was last cleared. 1: An invalid command and/or a bad keyword was/were written in the NVM Command register since this bit was last cleared. This bit can be cleared by writing a one to its bit location. ### Bit 1 – LOAD: NVM Page Buffer Active Loading This bit indicates that the NVM page buffer has been loaded with one or more words. Immediately after an NVM load has been performed, this flag is set, and it remains set until a page write or a page buffer clear (PBCLR) command is given. This bit can be cleared by writing a one to its bit location. ### • Bit 0 - PRM: Power Reduction Mode This bit indicates the current NVM power reduction state. The NVM block can be set in power reduction mode in two ways: through the command interface or automatically when entering sleep with SLEEPPRM set accordingly. PRM can be cleared in three ways: through AHB access to the NVM block, through the command interface (SPRM and CPRM) or when exiting sleep with SLEEPPRM set accordingly. - 0: NVM is not in power reduction mode. - 1: NVM is in power reduction mode. ### 20.8.8 Address Name: ADDR Offset: 0x1C **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----------|-----|-------------|------|---------|-----|-----|-----|--|--| | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | ADDR[21:16] | | | | | | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | ADDR | R[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ADDR[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # • Bits 31:22 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 21:0 – ADDR[21:0]: NVM Address ADDR drives the hardware (16-bit) address to the NVM when a command is executed using CMDEX. 8-bit addresses must be shifted one bit to the right before writing to this register. This register is automatically updated when writing to the page buffer, and can also be manually written. This register holds the address offset for the section addressed. # 20.8.9 Lock Section Name: LOCK Offset: 0x20 Reset: - Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|------------|----|----|----|----|----|---|---|--|--|--| | | LOCK[15:8] | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LOCK[7:0] | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # • Bits 15:0 - LOCK[15:0]: Region Lock Bits In order to set or clear these bits, the CMD register must be used. 0: The corresponding lock region is locked. 1: The corresponding lock region is not locked. # **21. PORT** ### 21.1 Overview The Port (PORT) controls the I/O pins of the microcontroller. The I/O pins are organized in a series of groups, collectively referred to as a port group, and each group can have up to 32 pins that can be configured and controlled individually or as a group. Each pin may either be used for general-purpose I/O under direct application control or assigned to an embedded device peripheral. When used for general-purpose I/O, each pin can be configured as input or output, with highly configurable driver and pull settings. All I/O pins have true read-modify-write functionality when used for general-purpose I/O; the direction or the output value of one or more pins may be changed (set, reset or toggled) without unintentionally changing the state of any other pins in the same port group via a single, atomic 8-, 16- or 32-bit write. The PORT is connected to the high-speed bus matrix through an AHB/APB bridge. The Pin Direction, Data Output Value and Data Input Value registers may also be accessed using the low-latency CPU local bus (IOBUS; ARM® single-cycle I/O port). # 21.2 Features - Selectable input and output configuration individually for each pin - Software-controlled multiplexing of peripheral functions on I/O pins - Flexible pin configuration through a dedicated Pin Configuration register - Configurable output driver and pull settings: - Totem-pole (push-pull) - Pull configuration - Configurable input buffer and pull settings: - Internal pull-up or pull-down - Input sampling criteria - Input buffer can be disabled if not needed for lower power consumption - Read-modify-write support for pin configuration, output value and pin direction # 21.3 Block Diagram Figure 21-1. PORT Block Diagram # 21.4 Signal Description | Signal Name | Туре | Description | |-------------|-------------|---------------------------| | Рху | Digital I/O | General-purpose I/O pin y | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 21.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 21.5.1 I/O Lines The I/O lines of the PORT are mapped to pins of the physical device package according to a simple naming scheme. Each port group of up to 32 pins is assigned a letter identifier, starting with A, that monotonically increases through the alphabet for each subsequent port group. Within each port group, each pin is assigned a numerical identifier according to its bit position. The resulting PORT pins are mapped as Pxy, where x=A, B, C,... and y=00, 01, ..., 31 to uniquely identify each pin in the device, e.g., PA24, PC03, etc. Each pin may have one or more peripheral multiplexer settings, which allow the pin to be routed internally to a dedicated peripheral function. When enabled, the selected peripheral is given control over the output state of the pin, as well as the ability to read the current physical pin state. Refer to "I/O Multiplexing and Considerations" on page 12 for details. Device-specific configurations may result in some pins (and the corresponding Pxy pin) not being implemented. #### 21.5.2 Power Management During reset, all PORT lines are configured as inputs with input buffers, output buffers and pull disabled. If the PORT peripheral is shut down, the latches contained in the I/O block will retain their current configuration, such as the output value and pull settings. However, the PORT configuration registers and input synchronizers will lose their contents, and these will not be restored when PORT is powered up again. The user must, therefore, reconfigure the PORT peripheral at power up to ensure it is in a well-defined state before use. The PORT will continue to operate in any sleep mode where the selected module source clock is running. # 21.5.3 Clocks The PORT bus clock (CLK\_PORT\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_PORT\_APB can be found in the Peripheral Clock Masking section in the "PM – Power Manager" on page 112. The PORT is fed by two different clocks: a CPU main clock, which allows the CPU to access the PORT through the low-latency CPU local bus (IOBUS), and an APB clock, which is a divided clock of the CPU main clock and allows the CPU to access the PORT registers through the high-speed matrix and the AHB/APB bridge. IOBUS accesses have priority over APB accesses. The latter must insert wait states in the event of concurrent PORT accesses. The PORT input synchronizers use the CPU main clock so that the resynchronization delay is minimized with respect to the APB clock. #### 21.5.4 DMA Not applicable. ### 21.5.5 Interrupts Not applicable. #### 21.5.6 Events Not applicable. #### 21.5.7 Debug Operation When the CPU is halted in debug mode, the PORT continues normal operation. If the PORT is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. ### 21.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. # 21.5.9 Analog Connections Analog functions are connected directly between the analog blocks and the I/O pins using analog buses. However, selecting an analog peripheral function for a given pin will disable the corresponding digital features of the pin. #### 21.5.10 CPU Local Bus The CPU local bus (IOBUS) is an interface that connects the CPU directly to the PORT. It is a single-cycle bus interface, and does not support wait states. It supports byte, half word and word sizes. The CPU accesses the PORT module through the IOBUS when it performs read or write from address 0x60000000. The PORT register map is equivalent to the one described in the register description section. This bus is generally used for low latency. The Data Direction (DIR) and Data Output Value (OUT) registers can be read, written, set, cleared or toggled using this bus, and the Data Input Value (IN) registers can be read. Since the IOBUS cannot wait for IN register resynchronization, the Control register (CTRL) must be configured to enable continuous sampling of all pins that will need to be read via the IOBUS to prevent stale data from being read. # 21.6 Functional Description Figure 21-2. Overview of the PORT #### 21.6.1 Principle of Operation The I/O pins of the device are controlled by reads and writes of the PORT peripheral registers. For each port pin, a corresponding bit in the Data Direction (DIR) and Data Output Value (OUT) registers are used to enable that pin as an output and to define the output state. The direction of each pin in a port group is configured via the DIR register. If a bit in DIR is written to one, the corresponding pin is configured as an output pin. If a bit in DIR is written to zero, the corresponding pin is configured as an input pin. When the direction is set as output, the corresponding bit in the OUT register is used to set the level of the pin. If bit y of OUT is written to one, pin y is driven high. If bit y of OUT is written to zero, pin y is driven low. Additional pin configuration can be set by writing to the Pin Configuration (PINCFG0) registers. The Data Input Value bit (IN) is used to read the port pin with resynchronization to the PORT clock. By default, these input synchronizers are clocked only when an input value read is requested in order to reduce power consumption. Input value can always be read, whether the pin is configured as input or output, except if digital input is disabled by writing a zero to the INEN bit in the Pin Configuration registers (PINCFGy). The PORT also allows peripheral functions to be connected to individual I/O pins by writing a one to the corresponding PMUXEN bit in the PINCFGy registers and by writing the chosen selection to the Peripheral Multiplexing registers (PMUX0) for that pin. This will override the connection between the PORT and that I/O pin, and connect the selected peripheral line interface to the pin instead of the PORT line interface. Each group of up to 32 pins is controlled by a set of registers, as described in Figure 21-3. This set of registers is duplicated for each group of pins, with increasing base addresses. Figure 21-3. Overview of the Peripheral Functions Multiplexing #### 21.6.2 Basic Operation #### 21.6.2.1 Initialization After reset, all standard-function device I/O pins are connected to the PORT with outputs tri-stated and input buffers disabled, even if no clocks are running. Specific pins, such as the ones used for connection to a debugger, may be configured differently, as required by their special function. Each I/O pin y can be configured and accessed by reading or writing PORT registers. Because PORT registers are grouped into sets of registers for each group of up to 32 pins, the base address of the register set for pin y is at byte address PORT + (y/32) \* 0x80. (y%32) will be used as the index within each register of that register set. To use pin y as an output, configure it as output by writing the (y%32) bit in the DIR register to one. To avoid disturbing the configuration of other pins in that group, this can also be done by writing the (y%32) bit in the DIRSET register to one. The desired output value can be set by writing the (y%32) bit to that value in register OUT. Similarly, writing one to a bit in Data Output Value Set (OUTSET) register will set the corresponding bit in Data Output Value (OUT) register to one. Writing one to a bit in Data Output Value Clear (OUTCLR) register will set the corresponding bit in Data Output Value (OUT) register to zero. Writing one to a bit in Data Output Value Toggle (OUTTGL) register will toggle the corresponding bit in Data Output Value (OUT) register. To use pin y as an input, configure it as input by writing the (y%32) bit in the DIR register to zero. To avoid disturbing the configuration of other pins in that group, this can also be done by writing the (y%32) bit in DIRCLR register to one. The desired input value can be read from the (y%32) bit in register IN as soon as the INEN bit in the Pin Configuration register (PINCFGy) is written to one. Refer to "I/O Multiplexing and Considerations" on page 12 for details on pin configuration. By default, the input synchronizer is clocked only when an input read is requested, which will delay the read operation by two CLK\_PORT cycles. To remove that delay, the input synchronizers for each group of eight pins can be configured to be always active, but this comes at the expense of higher power consumption. This is controlled by writing a one to the corresponding SAMPLINGn bit group of the CTRL register, where n = (y%32) / 8. To use pin y as one of the available peripheral functions for that pin, configure it by writing a one to the corresponding PMUXEN bit of the PINCFGy register. The PINCFGy register for pin y is at byte offset (PINCFG0 + (y%32)). The peripheral function can be selected by writing to the PMUXO or PMUXE bit group in the PMUXn register. The PMUXO/PMUXE bit group is at byte offset (PMUX0 + (y%32)/2), in bits 3:0 if y is even and in bits 7:4 if y is odd. The chosen peripheral must also be configured and enabled. # 21.6.3 I/O Pin Configuration The Pin Configuration register (PINCFGy) is used for additional I/O pin configuration. A pin can be set in a totem-pole or pull configuration. Because pull configuration is done through the Pin Configuration register, all intermediate PORT states during switching of pin direction and pin values are avoided. The I/O pin configurations are described further in this chapter, and summarized in Table 21-1. #### 21.6.3.1 Pin Configurations Summary **Table 21-1. Pin Configurations Summary** | DIR | INEN | PULLEN | OUT | Configuration | |-----|------|--------|-----|-------------------------------------------| | 0 | 0 | 0 | X | Reset or analog I/O; all digital disabled | | 0 | 0 | 1 | 0 | Pull-down; input disabled | | 0 | 0 | 1 | 1 | Pull-up; input disabled | | 0 | 1 | 0 | X | Input | | 0 | 1 | 1 | 0 | Input with pull-down | | 0 | 1 | 1 | 1 | Input with pull-up | | 1 | 0 | X | X | Output; input disabled | | 1 | 1 | Х | X | Output; input enabled | #### 21.6.3.2 Input Configuration Figure 21-4. I/O Configuration - Standard Input Figure 21-5. I/O Configuration - Input with Pull Note that when pull is enabled, the pull value is defined by the OUTx value. ### 21.6.3.3 Totem-Pole Output When configured for totem-pole (push-pull) output, the pin is driven low or high according to the corresponding bit setting in the OUT register. In this configuration, there is no current limitation for sink or source other than what the pin is capable of. If the pin is configured for input, the pin will float if no external pull is connected. Note, that enabling the output driver automatically disables pull. Figure 21-6. I/O Configuration - Totem-Pole Output with Disabled Input Figure 21-7. I/O Configuration - Totem-Pole Output with Enabled Input Figure 21-8. I/O Configuration - Output with Pull # 21.6.3.4 Digital Functionality Disabled Figure 21-9. I/O Configuration - Reset or Analog I/O: Digital Output, Input and Pull Disabled # 21.7 Register Summary The I/O pins are organized in groups with up to 32 pins. Group 0 consists of the PA pins, group 1 the PB pins, etc. Each group has its own set of registers. For example, the register address offset for the Data Direction (DIR) register for group 0 (PA00 to PA31) is 0x00, while the register address offset for the DIR register for group 1 (PB00 to PB31) is 0x80. Table 21-2. Register Summary | Offset | Name | Bit<br>Pos. | | |--------|---------|-------------|-----------------| | 0x00 | | 7:0 | DIR[7:0] | | 0x01 | DID | 15:8 | DIR[15:8] | | 0x02 | DIR | 23:16 | DIR[23:16] | | 0x03 | | 31:24 | DIR[31:24] | | 0x04 | | 7:0 | DIRCLR[7:0] | | 0x05 | DIDCLD | 15:8 | DIRCLR[15:8] | | 0x06 | DIRCLR | 23:16 | DIRCLR[23:16] | | 0x07 | | 31:24 | DIRCLR[31:24] | | 0x08 | | 7:0 | DIRSET[7:0] | | 0x09 | DIRSET | 15:8 | DIRSET[15:8] | | 0x0A | DIRSET | 23:16 | DIRSET[23:16] | | 0x0B | | 31:24 | DIRSET[31:24] | | 0x0C | | 7:0 | DIRTGL[7:0] | | 0x0D | DIRTGL | 15:8 | DIRTGL[15:8] | | 0x0E | DIKTGL | 23:16 | DIRTGL[23:16] | | 0x0F | | 31:24 | DIRTGL[31:24] | | 0x10 | | 7:0 | OUT[7:0] | | 0x11 | OUT | 15:8 | OUT[15:8] | | 0x12 | 001 | 23:16 | OUT[23:16] | | 0x13 | | 31:24 | OUT[31:24] | | 0x14 | | 7:0 | OUTCLR[7:0] | | 0x15 | OUTCLR | 15:8 | OUTCLR[15:8] | | 0x16 | OUTOLIK | 23:16 | OUTCLR[23:16] | | 0x17 | | 31:24 | OUTCLR[31:24] | | 0x18 | | 7:0 | OUTSET[7:0] | | 0x19 | OUTSET | 15:8 | OUTSET[15:8] | | 0x1A | OUTGET | 23:16 | OUTSET[23:16] | | 0x1B | | 31:24 | OUTSET[31:24] | | 0x1C | | 7:0 | OUTTGL[7:0] | | 0x1D | OUTTGL | 15:8 | OUTTGL[15:8] | | 0x1E | COTTOL | 23:16 | OUTTGL[23:16] | | 0x1F | | 31:24 | OUTTGL[31:24] | | 0x20 | | 7:0 | IN[7:0] | | 0x21 | IN | 15:8 | IN[15:8] | | 0x22 | IIN | 23:16 | IN[23:16] | | 0x23 | | 31:24 | IN[31:24] | | 0x24 | | 7:0 | SAMPLING[7:0] | | 0x25 | CTRL | 15:8 | SAMPLING[15:8] | | 0x26 | OTAL | 23:16 | SAMPLING[23:16] | | 0x27 | | 31:24 | SAMPLING[31:24] | | Offset | Name | Bit<br>Pos. | | | | | | | | | |-----------|------------|-------------|-------|----------|------------|------------------|----------|--------|----------------|--------| | 0x28 | | 7:0 | | | | PINMA | ASK[7:0] | | | | | 0x29 | WIDCONIEIO | 15:8 | | | | PINMA | SK[15:8] | | | | | 0x2A | WRCONFIG | 23:16 | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | 0x2B | | 31:24 | HWSEL | WRPINCFG | | WRPMUX | | PMU | <b>(</b> [3:0] | - | | 0x2C | | | | | | | | | | | | <br>0x2F | Reserved | | | | | | | | | | | 0x30 | PMUX0 | 7:0 | | PMUX | (O[3:0] | | | PMUX | E[3:0] | | | 0x31 | PMUX1 | 7:0 | | PMUX | (O[3:0] | | | PMUX | E[3:0] | | | | - | | | | | | | | | | | 0x3F | PMUX15 | 7:0 | | PMUX | (O[3:0] | | | PMUX | E[3:0] | | | 0x40 | PINCFG0 | 7:0 | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | 0x41 | PINCFG1 | 7:0 | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | | | | | | | | | | | | 0x5F | PINCFG31 | 7:0 | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | 0x60 | | | | | | | | | | | | <br>0x7F | Reserved | | | | | | | | | | | 0x80 | | | | | | | | | | | | <br>0x17D | | | | | repeated 2 | 2 times from DIR | | | | | # 21.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 375 for details. # 21.8.1 Data Direction Name: DIR **Offset:** 0x00+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|------------|-----|------|-------|-----|-----|-----|--|--|--| | | | DIR[31:24] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | DIR[23:16] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D., | 4- | | 40 | 40 | 44 | 40 | | • | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | DIR[ | 15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | DIR | [7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # • Bits 31:0 - DIR[31:0]: Port Data Direction These bits set the data direction for the individual I/O pins in the PORT group. 0: The corresponding I/O pin in the group is configured as an input. 1: The corresponding I/O pin in the group is configured as an output. #### 21.8.2 Data Direction Clear This register allows the user to set one or more I/O pins as an input, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Toggle (DIRTGL) and Data Direction Set (DIRSET) registers. Name: DIRCLR **Offset:** 0x04+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|-----|---------------|-----|--------|----------|-----|-----|-----|--|--|--|--| | | | DIRCLR[31:24] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | DIRCLE | R[23:16] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | DIRCL | R[15:8] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | DIRCL | -R[7:0] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 31:0 – DIRCLR[31:0]: Port Data Direction Clear 0: The I/O pin direction is cleared. 1: The I/O pin direction is set. Writing a zero to a bit has no effect. Writing a one to a bit will clear the corresponding bit in the DIR register, which configures the I/O pin as an input. ### 21.8.3 Data Direction Set This register allows the user to set one or more I/O pins as an output, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Toggle (DIRTGL) and Data Direction Clear (DIRCLR) registers. Name: DIRSET **Offset:** 0x08+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|-------------|---------------|-----|-------|---------|-----|-----|-----|--|--|--|--| | | | DIRSET[31:24] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | DIRSET[23:16] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | DIRSE | T[15:8] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | DIRSET[7:0] | | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 31:0 – DIRSET[31:0]: Port Data Direction Set 0: The I/O pin direction is cleared. 1: The I/O pin direction is set. Writing a zero to a bit has no effect. Writing a one to a bit will set the corresponding bit in the DIR register, which configures the I/O pin as an output. # 21.8.4 Data Direction Toggle This register allows the user to toggle the direction of one or more I/O pins, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Set (DIRSET) and Data Direction Clear (DIRCLR) registers. Name: DIRTGL **Offset:** 0x0C+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|---------------|-----|-----|-------|----------|-----|-----|-----|--| | | | | | DIRTG | _[31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | DIRTGL[23:16] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | DIRTG | L[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | DIRTO | GL[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 31:0 – DIRTGL[31:0]: Port Data Direction Toggle 0: The I/O pin direction is cleared. 1: The I/O pin direction is set. Writing a zero to a bit has no effect. Writing a one to a bit will toggle the corresponding bit in the DIR register, which reverses the direction of the I/O pin. # 21.8.5 Data Output Value This register sets the data output drive value for the individual I/O pins in the PORT. Name: OUT **Offset:** 0x10+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|------------|-----|-----|--------|-----|-----|-----|--|--|--| | | | OUT[31:24] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OUT[23:16] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | OUT | [15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | TUO | [7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 31:0 – OUT[31:0]: Port Data Output Value These bits set the logical output drive level of I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via the Data Direction register (DIR) with pull enabled via the Pull Enable register (PULLEN), these bits will set the input pull direction. 0: The I/O pin output is driven low, or the input is connected to an internal pull-down. 1: The I/O pin output is driven high, or the input is connected to an internal pull-up. # 21.8.6 Data Output Value Clear This register allows the user to set one or more output I/O pin drive levels low, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Toggle (OUTTGL) and Data Output Value Set (OUTSET) registers. Name: OUTCLR **Offset:** 0x14+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|---------------|-----|-----|-------|----------|-----|-----|-----|--| | | | | | OUTCL | R[31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | OUTCLR[23:16] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | OUTCL | .R[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | OUTC | LR[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # • Bits 31:0 - OUTCLR[31:0]: Port Data Output Value Clear 0: The I/O pin output is driven low. 1: The I/O pin output is driven high. Writing a zero to a bit has no effect. Writing a one to a bit will clear the corresponding bit in the OUT register, which sets the output drive level low for I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via the Data Direction register (DIR) and with pull enabled via the Pull Enable register (PULLEN), these bits will set the input pull direction to an internal pull-down. # 21.8.7 Data Output Value Set This register allows the user to set one or more output I/O pin drive levels high, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Toggle (OUTTGL) and Data Output Value Clear (OUTCLR) registers. Name: OUTSET **Offset:** 0x18+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----|---------------|-----|-------|----------|-----|-----|-----|--|--| | | | | | OUTSE | T[31:24] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | OUTSET[23:16] | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | OUTSE | ET[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | OUTS | ET[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 31:0 – OUTSET[31:0]: Port Data Output Value Set 0: The I/O pin output is driven low. 1: The I/O pin output is driven high. Writing a zero to a bit has no effect. Writing a one to a bit will set the corresponding bit in the OUT register, which sets the output drive level high for I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via the Data Direction register (DIR) and with pull enabled via the Pull Enable register (PULLEN), these bits will set the input pull direction to an internal pull-up. # 21.8.8 Data Output Value Toggle This register allows the user to toggle the drive level of one or more output I/O pins, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Set (OUTSET) and Data Output Value Clear (OUTCLR) registers. Name: OUTTGL **Offset:** 0x1C+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----|---------------|-----|-------|----------|-----|-----|-----|--| | | | | | OUTTG | L[31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D:4 | 00 | 00 | 04 | 00 | 40 | 40 | 47 | 40 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | OUTTGL[23:16] | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | OUTTO | GL[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | OUTT | GL[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # • Bits 31:0 – OUTTGL[31:0]: Port Data Output Value Toggle 0: The I/O pin output is driven low. 1: The I/O pin output is driven high. Writing a zero to a bit has no effect. Writing a one to a bit will toggle the corresponding bit in the OUT register, which inverts the output drive level for I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via the Data Direction register (DIR) and with pull enabled via the Pull Enable register (PULLEN), these bits will toggle the input pull direction. # 21.8.9 Data Input Value Name: IN **Offset:** 0x20+x\*0x80 [x=0..2] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------|----|----|----|----|----|----|----|--| | | IN[31:24] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | IN[23:16] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | IN[15:8] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IN[7:0] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 31:0 – IN[31:0]: Port Data Input Value These bits are cleared when the corresponding I/O pin input sampler detects a logical low level on the input pin. These bits are set when the corresponding I/O pin input sampler detects a logical high level on the input pin. ### 21.8.10 Control Name: CTRL **Offset:** 0x24+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------------|----|----|----|----|----|----|----|--| | | SAMPLING[31:24] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | SAMPLING[23:16] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | SAMPLING[15:8] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SAMPLING[7:0] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 31:0 – SAMPLING[31:0]: Input Sampling Mode Configures the input sampling functionality of the I/O pin input samplers for pins configured as inputs via the Data Direction register (DIR). - 0: The I/O pin input synchronizer is disabled. - 1: The I/O pin input synchronizer is enabled. The input samplers are enabled and disabled in sub-groups of eight. Thus, if any pins within a byte request continuous sampling, all pins in that eight pin sub-group will be continuously sampled. # 21.8.11 Write Configuration This write-only register is used to configure several pins simultaneously with the same configuration and/or peripheral multiplexing. In order to avoid the side effect of non-atomic access, 8-bit or 16-bit writes to this register will have no effect. Reading this register always returns zero. Name: WRCONFIG **Offset:** 0x28+x\*0x80 [x=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|---------------|----------|----|--------|-----------|--------|------|--------|--| | | HWSEL | WRPINCFG | | WRPMUX | PMUX[3:0] | | | | | | Access | W | W | R | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | Access | R | W | R | R | R | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | PINMASK[15:8] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PINMASK[7:0] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 31 – HWSEL: Half-Word Select This bit selects the half-word field of a 32-pin group to be reconfigured in the atomic write operation. - 0: The lower 16 pins of the PORT group will be configured. - 1: The upper 16 pins of the PORT group will be configured. This bit will always read as zero. ### Bit 30 – WRPINCFG: Write PINCFG This bit determines whether the atomic write operation will update the Pin Configuration register (PINCFGy) or not for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits. - 0: The PINCFGy registers of the selected pins will not be updated. - 1: The PINCFGy registers of the selected pins will be updated. Writing a zero to this bit has no effect. Writing a one to this bit updates the configuration of the selected pins with the written WRCONFIG.DRVSTR, WRCONFIG.SLEWLIM, WRCONFIG.ODRAIN, WRCONFIG.PULLEN, WRCONFIG.INEN, WRCONFIG.PMUXEN and WRCONFIG.PINMASK values. This bit will always read as zero. #### Bit 29 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 28 – WRPMUX: Write PMUX This bit determines whether the atomic write operation will update the Peripheral Multiplexing register (PMUXn) or not for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits. 0: The PMUXn registers of the selected pins will not be updated. 1: The PMUXn registers of the selected pins will be updated. Writing a zero to this bit has no effect. Writing a one to this bit updates the pin multiplexer configuration of the selected pins with the written WRCON-FIG.PMUX value. This bit will always read as zero. ### Bits 27:24 – PMUX[3:0]: Peripheral Multiplexing These bits determine the new value written to the Peripheral Multiplexing register (PMUXn) for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPMUX bit is set. These bits will always read as zero. #### Bit 23 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 22 – DRVSTR: Output Driver Strength Selection This bit determines the new value written to PINCFGy.DRVSTR for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. # Bits 21:19 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 18 – PULLEN: Pull Enable This bit determines the new value written to PINCFGy.PULLEN for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. #### Bit 17 – INEN: Input Enable This bit determines the new value written to PINCFGy.DRVSTR for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. ### Bit 16 – PMUXEN: Peripheral Multiplexer Enable This bit determines the new value written to PINCFGy.PMUXEN for all pins selected by the WRCONFIG.PIN-MASK and WRCONFIG.HWSEL bits when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. ### Bits 15:0 – PINMASK[15:0]: Pin Mask for Multiple Pin Configuration These bits select the pins to be configured within the half-word group selected by the WRCONFIG.HWSEL bit. 0: The configuration of the corresponding I/O pin in the half-word group will be left unchanged. 1: The configuration of the corresponding I/O pin in the half-word pin group will be updated. These bits will always read as zero. ## 21.8.12 Peripheral Multiplexing n There are up to 16 Peripheral Multiplexing registers in each group, one for every set of two subsequent I/O lines. The n denotes the number of the set of I/O lines, while the x denotes the number of the group. Name: PMUXn **Offset:** 0x30+n [n=0..15]+x\*0x80 [x=0..2] Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|------|--------|-----|------------|-----|-----|-----|--| | | | PMUX | O[3:0] | | PMUXE[3:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 7:4 – PMUXO[3:0]: Peripheral Multiplexing Odd These bits select the peripheral function for odd-numbered pins (2\*n + 1) of a PORT group, if the corresponding PINCFGy.PMUXEN bit is one. Not all possible values for this selection may be valid. For more details, refer to "I/O Multiplexing and Considerations" on page 12. Table 21-3. Peripheral Multiplexing Odd | PMUXO[3:0] | Name | Description | |------------|------|--------------------------------| | 0x0 | А | Peripheral function A selected | | 0x1 | В | Peripheral function B selected | | 0x2 | С | Peripheral function C selected | | 0x3 | D | Peripheral function D selected | | 0x4 | Е | Peripheral function E selected | | 0x5 | F | Peripheral function F selected | | 0x6 | G | Peripheral function G selected | | 0x7 | Н | Peripheral function H selected | | 0x8-0xF | | Reserved | ### • Bits 3:0 - PMUXE[3:0]: Peripheral Multiplexing Even These bits select the peripheral function for even-numbered pins (2\*n) of a PORT group, if the corresponding PINCFGy.PMUXEN bit is one. Not all possible values for this selection may be valid. For more details, refer to "I/O Multiplexing and Considerations" on page 12. Table 21-4. Peripheral Multiplexing Even | PMUXE[3:0] | Name | Description | |------------|------|--------------------------------| | 0x0 | Α | Peripheral function A selected | | 0x1 | В | Peripheral function B selected | | 0x2 | С | Peripheral function C selected | | 0x3 | D | Peripheral function D selected | | 0x4 | E | Peripheral function E selected | | 0x5 | F | Peripheral function F selected | | 0x6 | G | Peripheral function G selected | | 0x7 | Н | Peripheral function H selected | | 0x8-0xF | | Reserved | ### 21.8.13 Pin Configuration n There are up to 32 Pin Configuration registers in each group, one for each I/O line. The n denotes the number of the I/O line, while the x denotes the number of the Port group. Name: PINCFGn **Offset:** 0x40+n\*0x1 [n=0..31]+x\*0x80 [x=0..2] Reset: 0x00 Property: Write-Protected #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bit 6 – DRVSTR: Output Driver Strength Selection This bit controls the output driver strength of an I/O pin configured as an output. 0: Pin drive strength is set to normal drive strength. 1: Pin drive strength is set to stronger drive strength. ### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – PULLEN: Pull Enable This bit enables the internal pull-up or pull-down resistor of an I/O pin configured as an input. 0: Internal pull resistor is disabled, and the input is in a high-impedance configuration. 1: Internal pull resistor is enabled, and the input is driven to a defined logic level in the absence of external input. #### Bit 1 – INEN: Input Enable This bit controls the input buffer of an I/O pin configured as either an input or output. 0: Input buffer for the I/O pin is disabled, and the input value will not be sampled. 1: Input buffer for the I/O pin is enabled, and the input value will be sampled when required. Writing a zero to this bit disables the input buffer completely, preventing read-back of the physical pin state when the pin is configured as either an input or output. ### • Bit 0 - PMUXEN: Peripheral Multiplexer Enable This bit enables or disables the peripheral multiplexer selection set in the Peripheral Multiplexing register (PMUXn) to enable or disable alternative peripheral control over an I/O pin direction and output drive value. - 0: The peripheral multiplexer selection is disabled, and the PORT registers control the direction and output drive value. - 1: The peripheral multiplexer selection is enabled, and the selected peripheral controls the direction and output drive value. Writing a zero to this bit allows the PORT to control the pad direction via the Data Direction register (DIR) and output drive value via the Data Output Value register (OUT). The peripheral multiplexer value in PMUXn is ignored. Writing a one to this bit enables the peripheral selection in PMUXn to control the pad. In this configuration, the physical pin state may still be read from the Data Input Value register (IN) if PINCFGy.INEN is set. # 22. EVSYS - Event System ### 22.1 Overview The Event System (EVSYS) allows autonomous, low-latency and configurable communication between peripherals. Several peripherals can be configured to emit and/or respond to signals known as events. The exact condition to generate an event, or the action taken upon receiving an event, is specific to each module. Peripherals that respond to events are called event users. Peripherals that emit events are called event generators. A peripheral can have one or more event generators and can have one or more event users. Communication is made without CPU intervention and without consuming system resources such as bus or RAM bandwidth. This reduces the load on the CPU and other system resources, compared to a traditional interrupt-based system. ### 22.2 Features - System for direct peripheral-to-peripheral communication and signaling - 12 configurable event channels, where each channel can: - Be connected to any event generator - Provide a pure asynchronous, resynchronized or synchronous path - 71 event generators - 26 event users - Configurable edge detector - Peripherals can be event generators, event users or both - SleepWalking and interrupt generation while operating in sleep modes - Software event generation - Each event user can choose which event channel to connect to # 22.3 Block Diagram Figure 22-1. Event System Block Diagram # 22.4 Signal Description Not applicable. # 22.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. # 22.5.1 I/O Lines Not applicable. # 22.5.2 Power Management The EVSYS can be used to wake up the CPU from all sleep modes, even if the clock used by the EVSYS channel and the EVSYS bus clock are disabled. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. In all sleep modes where the clock for the EVSYS is stopped, the device can wake up the EVSYS clock. ### 22.5.3 Clocks The EVSYS bus clock (CLK\_EVSYS\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK EVSYS APB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. Each EVSYS channel has a dedicated generic clock (GCLK\_EVSYS\_CHANNELx). These are used for detection and propagation of events for each channel. These clocks must be configured and enabled in the generic clock controller before using the EVSYS. Refer to "Enabling a Generic Clock" on page 94 for details. ### 22.5.4 DMA Not applicable. ### 22.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the EVSYS interrupts requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 22.5.6 Events Not applicable. # 22.5.7 Debug Operation When the CPU is halted in debug mode, the EVSYS continues normal operation. If the EVSYS is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. ### 22.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following register: Interrupt Flag Status and Clear register (INTFLAG) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 22.5.9 Analog Connections Not applicable. # 22.6 Functional Description ### 22.6.1 Principle of Operation The EVSYS allows for communication between peripherals via events. Peripherals that respond to events (event users) are connected to multiplexers which have all event channels as input. Each each event channel can be configured to route signals from any peripheral emitting events (event generator) to one or more event users. # 22.6.2 Basic Operation #### 22.6.2.1 Initialization The peripheral that is to act as event generator must be configured to be able to generate events. The peripheral to act as event user must be configured to handle incoming events. When this has been done, the event system is ready to be configured. The configuration must follow this order: - Configure the event user by performing a single 16-bit write to the User Multiplexer register (USER) with: - 1.1. The channel to be connected to a user is written to the Channel bit group (USER.CHANNEL) - 1.2. The user to connect the channel is written to the User bit group (USER.USER) - 2. Configure the channel by performing a single 32-bit write to the Channel (CHANNEL) register with: - 2.1. The channel to be configured is written to the Channel Selection bit group (CHANNEL.CHANNEL) - 2.2. The path to be used is written to the Path Selection bit group (CHANNEL.PATH) - 2.3. The type of edge detection to use on the channel is written to the Edge Selection bit group (CHANNEL.EDGSEL) - 2.4. The event generator to be used is written to the Event Generator bit group (CHANNEL.EVGEN) ### 22.6.2.2 Enabling, Disabling and Resetting The EVSYS is always enabled. The EVSYS is reset by writing a one to the Software Reset bit in the Control register (CTRL.SWRST). All registers in the EVSYS will be reset to their initial state and any ongoing events will be canceled. Refer to the CTRL register for details. #### 22.6.2.3 Channel Path There are three different ways to propagate the event provided by an event generator: - Asynchronous path - Synchronous path - Resynchronized path Figure 22-2. Channel The path is selected by writing to the Path Selection bit group in the Channel register (CHANNEL.PATH). ### **Asynchronous Path** When using the asynchronous path, the events are propagated from the event generator to the event user with no intervention from the event system. This means that if the GCLK\_EVSYS\_CHANNELx for the channel used is inactive, the event will still be propagated to the user. Events propagated in the asynchronous path cannot generate any interrupts, and no channel status bits will indicate the state of the channel. No edge detection is available; this must be handled in the event user. When the event generator and the event user share the same generic clock, using the asynchronous path will propagate the event with the least amount of latency. ### **Synchronous Path** Synchronous path can be used when the event generator and event user share the same generic clock generator and also if event user supports synchronous path. If event user doesn't support synchronous path, asynchronous path has to be selected. If they do not share the same generic clock generator, a logic change from the event generator to the event channel might not be detected in the channel, which means that the event will not be propagated to the event user. When using the synchronous path, the channel is capable of generating interrupts. The channel status bits in the Channel Status register (CHSTATUS) are also updated and available for use. If the Generic Clocks Request bit in the Control register (CTRL.GCLKREQ) is zero, the channel operates in SleepWalking mode and request the configured generic clock only when an event is to be propagated through the channel. If CTRL.GCLKREQ is one, the generic clock will always be on for the configured channel. ### **Resynchronized Path** The resynchronized path should be used when the event generator and the event channel do not share the same generic clock generator. When the resynchronized path is used, resynchronization of the event from the event generator is done in the channel. When the resynchronized path is used, the channel is capable of generating interrupts. The channel status bits in the Channel Status register (CHSTATUS) are also updated and available for use. If the Generic Clocks Request bit in the Control register (CTRL.GCLKREQ) is zero, the channel operates in SleepWalking mode and request the configured generic clock only when an event is to be propagated through the channel. If CTRL.GCLKREQ is one, the generic clock will always be on for the configured channel. ### 22.6.2.4 User Multiplexer Setup Each user multiplexer is dedicated to one event user. A user multiplexer receives all event channel outputs and must be configured to select one of these channels. The user must always be configured before the channel is configured. A full list of selectable users can be found in the User Multiplexer register (USER) description. Refer to Table 22-6 for details. To configure a user multiplexer, the USER register must be written in a single 16-bit write. It is possible to read out the configuration of a user by first selecting the user by writing to USER.USER using an 8-bit write and then performing a read of the 16-bit USER register. Figure 22-3. User MUX # 22.6.2.5 Channel Setup The channel to be used with an event user must be configured with an event generator. The path of the channel should be configured, and when using a synchronous path or resynchronized path, the edge selection should be configured. All these configurations are available in the Channel register (CHANNEL). To configure a channel, the Channel register must be written in a single 32-bit write. It is possible to read out the configuration of a channel by first selecting the channel by writing to CHANNEL.CHANNEL using a, 8-bit write, and then performing a read of the CHANNEL register. #### **Event Generators** The event generator is selected by writing to the Event Generator bit group in the Channel register (CHANNEL.EVGEN). A full list of selectable generators can be found in the CHANNEL register description. Refer to Table 22-4 for details. The channels are not connected to any of the event generators (CHANNEL.EVGEN = 0x00) by default. ### 22.6.2.6 Edge Detection When synchronous or resynchronized paths are used, edge detection must be used. The event system can perform edge detection in three different ways: - Generate an event only on the rising edge - Generate an event only on the falling edge - Generate an event on rising and falling edges. Edge detection is selected by writing to the Edge Selection bit group in the Channel register (CHANNEL.EDGSEL). If the generator event is a pulse, both edges cannot be selected. Use the rising edge or falling edge detection methods, depending on the generator event default level. #### 22.6.2.7 Channel Status The Channel Status register (CHSTATUS) contains the status of the channels when a synchronous or resynchronized path is in use. There are two different status bits in CHSTATUS for each of the available channels: The Channel x Busy bit in the Channel Status register (CHSTATUS.CHBUSYx) is set to one if an event on the corresponding channel x has not been handled by all event users connected to that channel. The CHSTATUS.USRRDYx bit is set to one if all event users connected to the corresponding channel x are ready to handle incoming events on that channel. ### 22.6.2.8 Software Event A software event can be initiated on a channel by writing a one to the Software Event bit in the Channel register (CHANNEL.SWEVT) at the same time as writing the Channel bits (CHANNEL.CHANNEL). This will generate a software event on the selected channel. The software event can be used for application debugging, and functions like any event generator. To use the software event, the event path must be configured to either a synchronous path or resynchronized path (CHANNEL.PATH = 0x0 or 0x1), edge detection must be configured to rising-edge detection (CHANNEL.EDGSEL= 0x1) and the Generic Clock Request bit must be set to one (CTRL.GCLKREQ=0x1). ## 22.6.3 Interrupts The EVSYS has the following interrupt sources: - Overrun Channel x (OVRx): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Event Detected Channel x (EVDx): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the EVSYS is reset. See the INTFLAG register for details on how to clear interrupt flags. The EVSYS has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 22.6.3.1 The Overrun Channel x Interrupt The Overrun Channel x interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVRx) is set and the optional interrupt is generated in the following two cases: - At least one of the event users on channel x is not ready when a new event occurs. Event user will not be ready if that user is disabled or not able to handle the incoming event. - An event occurs when the previous event on channel x has not yet been handled by all event users. This can happen when an user is handling event slowly which means that a new event is generated when previous one is already pending INTFLAG.OVRx will be set when using a synchronous or resynchronized path, but not when using an asynchronous path. #### 22.6.3.2 The Event Detected Channel x Interrupt The Event Detected Channel x interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.EVDx) is set when an event coming from the event generator configured on channel x is detected. INTFLAG.EVDx will be set when using a synchronous and resynchronized path, but not when using an asynchronous path. ### 22.6.4 Sleep Mode Operation The EVSYS can generate interrupts to wake up the device from any sleep mode. Some event generators can generate an event when the system clock is stopped. The generic clock (GCLK\_EVSYS\_CHANNELx) for this channel will be restarted if the channel uses a synchronized path or a resynchronized path, without waking the system from sleep. The clock remains active only as long as necessary to handle the event. After the event has been handled, the clock will be turned off and the system will remain in the original sleep mode. This is known as SleepWalking. When an asynchronous path is used, there is no need for the clock to be activated for the event to be propagated to the user. On a software reset, all registers are set to their reset values and any ongoing events are canceled. # 22.7 Register Summary Table 22-1. Register Summary | | | Bit | | | | | | | | | |----------|-----------|-------|---------|---------|---------|---------|------------|--------------|-----------|---------| | Offset | Name | Pos. | | | | | | | | | | 0x00 | CTRL | 7:0 | | | | GCLKREQ | | | | SWRST | | 0x01 | | | | | | | | | | | | <br>0x03 | Reserved | | | | | | | | | | | 0x04 | | 7:0 | | | | | | CHANN | JFI [3:0] | | | 0x05 | | 15:8 | | | | | | J | [0.0] | SWEVT | | 0x06 | CHANNEL | 23:16 | | | | | EVGEN[6:0] | | | OWEVI | | 0x07 | | 31:24 | | | | | | EL[1:0] | PATH | J[1·0] | | 0x07 | | 7:0 | | | | | LDGG | USER[4:0] | FAII | 1[1.0] | | | USER | | | | | | | | | | | 0x09 | D | 15:8 | | | | | | CHANNEL[4:0] | | | | 0x0A | Reserved | | | | | | | | | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | | 7:0 | USRRDY7 | USRRDY6 | USRRDY5 | USRRDY4 | USRRDY3 | USRRDY2 | USRRDY1 | USRRDY0 | | 0x0D | CHSTATUS | 15:8 | CHBUSY7 | CHBUSY6 | CHBUSY5 | CHBUSY4 | CHBUSY3 | CHBUSY2 | CHBUSY1 | CHBUSY0 | | 0x0E | | 23:16 | | | | | USRRDY11 | USRRDY10 | USRRDY9 | USRRDY8 | | 0x0F | | 31:24 | | | | | CHBUSY11 | CHBUSY10 | CHBUSY9 | CHBUSY8 | | 0x10 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x11 | INTENCLR | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x12 | INTLINGER | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x13 | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | 0x14 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x15 | INTENIOET | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x16 | INTENSET | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x17 | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | 0x18 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x19 | | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x1A | INTFLAG | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x1B | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | # 22.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 402 and "PAC – Peripheral Access Controller" on page 36 for details. #### 22.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------|---|---|---|---------|---|---|---|-------|---| | | | | | GCLKREQ | | | | SWRST | | | Access | R | R | R | R/W | R | R | R | W | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 4 – GCLKREQ: Generic Clock Requests This bit is used to determine whether the generic clocks used for the different channels should be on all the time or only when an event needs the generic clock. Events propagated through asynchronous paths will not need a generic clock. - 0: Generic clock is requested and turned on only if an event is detected. - 1: Generic clock for a channel is always on. #### Bits 3:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 0 – SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets all registers in the EVSYS to their initial state. Note: Before applying a Software Reset it is recommended to disable the event generators. ### 22.8.2 Channel This register allows the user to configure the channel specified in the CHANNEL bit group. To write to this register, do a single 32-bit write of all the configuration and channel selection data. To read from this register, first do an 8-bit write to the CHANNEL.CHANNEL bit group specifying the channel configuration to be read, and then read the Channel register (CHANNEL). Name: CHANNEL Offset: 0x04 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|-----|------------|---------|-----------|-------| | | | | | | EDGSE | EL[1:0] | PATH[1:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | EVGEN[6:0] | | | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | SWEVT | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CHANN | IEL[3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 31:28 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 27:26 - EDGSEL[1:0]: Edge Detection Selection These bits set the type of edge detection to be used on the channel. These bits must be written to zero when using the asynchronous path. Table 22-2. Edge Detection Selection | EDGSEL[1:0] | Name | Description | |-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | NO_EVT_OUTPUT | No event output when using the resynchronized or synchronous path | | 0x1 | RISING_EDGE | Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path | | 0x2 | FALLING_EDGE | Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path | | 0x3 | BOTH_EDGES | Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path | # Bits 25:24 – PATH[1:0]: Path Selection These bits are used to choose the path to be used by the selected channel. The path choice can be limited by the channel source, see Table 22-6. Table 22-3. Path Selection | PATH[1:0] | Name | Description | |-----------|----------------|---------------------| | 0x0 | SYNCHRONOUS | Synchronous path | | 0x1 | RESYNCHRONIZED | Resynchronized path | | 0x2 | ASYNCHRONOUS | Asynchronous path | | 0x3 | | Reserved | # Bit 23 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # • Bits 22:16 – EVGEN[6:0]: Event Generator Selection These bits are used to choose which event generator to connect to the selected channel. Table 22-4. Event Generator Selection | Value | Event Generator | Description | |-------|-----------------|----------------------------------------------| | 0x00 | NONE | No event generator selected | | 0x01 | RTC CMP0 | Compare 0 (mode 0 and 1) or Alarm 0 (mode 2) | | 0x02 | RTC CMP1 | Compare 1 | | 0x03 | RTC OVF | Overflow | | 0x04 | RTC PER0 | Period 0 | | 0x05 | RTC PER1 | Period 1 | | 0x06 | RTC PER2 | Period 2 | | 0x07 | RTC PER3 | Period 3 | | 0x08 | RTC PER4 | Period 4 | | 0x09 | RTC PER5 | Period 5 | | 0x0A | RTC PER6 | Period 6 | | 0x0B | RTC PER7 | Period 7 | | 0x0C | Reserved | | | 0x0D | EIC EXTINT1 | External Interrupt 1 | | 0x0E | EIC EXTINT2 | External Interrupt 2 | | 0x0F | EIC EXTINT3 | External Interrupt 3 | | 0x10 | EIC EXTINT4 | External Interrupt 4 | | 0x11 | EIC EXTINT5 | External Interrupt 5 | | 0x12 | EIC EXTINT6 | External Interrupt 6 | | 0x13 | EIC EXTINT7 | External Interrupt 7 | | 0x14 | EIC EXTINT8 | External Interrupt 8 | | 0x15 | EIC EXTINT9 | External Interrupt 9 | | 0x16 | EIC EXTINT10 | External Interrupt 10 | | 0x17 | EIC EXTINT11 | External Interrupt 11 | | 0x18 | EIC EXTINT12 | External Interrupt 12 | | 0x19 | EIC EXTINT13 | External Interrupt 13 | | 0x1A | EIC EXTINT14 | External Interrupt 14 | | 0x1B | EIC EXTINT15 | External Interrupt 15 | | 0x1C | Reserved | | | 0x1D | Reserved | | | 0x1E | DMAC CH0 | Channel 0 | | 0x1F | DMAC CH1 | Channel 1 | Table 22-4. Event Generator Selection (Continued) | Value | Event Generator | Description | |-------|-----------------|--------------------| | 0x20 | DMAC CH2 | Channel 2 | | 0x21 | DMAC CH3 | Channel 3 | | 0x22 | TCC0 OVF | Overflow | | 0x23 | TCC0 TRG | Trig | | 0x24 | TCC0 CNT | Counter | | 0x25 | TCC0_MCX0 | Match/Capture 0 | | 0x26 | TCC0_MCX1 | Match/Capture 1 | | 0x27 | TCC0_MCX2 | Match/Capture 2 | | 0x28 | TCC0_MCX3 | Match/Capture 3 | | 0x29 | TCC1 OVF | Overflow | | 0x2A | TCC1 TRG | Trig | | 0x2B | TCC1 CNT | Counter | | 0x2C | TCC1_MCX0 | Match/Capture 0 | | 0x2D | TCC1_MCX1 | Match/Capture 1 | | 0x2E | TCC2 OVF | Overflow | | 0x2F | TCC2 TRG | Trig | | 0x30 | TCC2 CNT | Counter | | 0x31 | TCC2_MCX0 | Match/Capture 0 | | 0x32 | TCC2_MCX1 | Match/Capture 1 | | 0x33 | TC3 OVF | Overflow/Underflow | | 0x34 | TC3 MC0 | Match/Capture 0 | | 0x35 | TC3 MC1 | Match/Capture 1 | | 0x36 | TC4 OVF | Overflow/Underflow | | 0x37 | TC4 MC0 | Match/Capture 0 | | 0x38 | TC4 MC1 | Match/Capture 1 | | 0x39 | TC5 OVF | Overflow/Underflow | | 0x3A | TC5 MC0 | Match/Capture 0 | | 0x3B | TC5 MC1 | Match/Capture 1 | | 0x3C | Reserved | | | 0x3D | Reserved | | | 0x3E | Reserved | | | 0x3F | Reserved | | | 0x40 | Reserved | | **Table 22-4. Event Generator Selection (Continued)** | Value | Event Generator | Description | |------------|----------------------|-------------------| | 0x41 | Reserved | | | 0x42 | ADC RESRDY | Result Ready | | 0x43 | ADC WINMON | Window Monitor | | 0x44 | AC COMP0 | Comparator 0 | | 0x45 | AC COMP1 | Comparator 1 | | 0x46 | AC WIN0 | Window 0 | | 0x47 | Reserved | | | 0x48 | PTC EOCReserved | End of Conversion | | 0x49 | PTC<br>WCOMPReserved | Window Comparator | | 0x4A | AC1 COMP0 | Comparator 0 | | 0x4B | AC1 COMP1 | Comparator 1 | | 0x4C | AC1 WIN0 | Window 0 | | 0x4AD-0x7F | Reserved | | ### Bits 15:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 8 - SWEVT: Software Event This bit is used to insert a software event on the channel selected by the CHANNEL.CHANNEL bit group. This bit has the same behavior similar to an event. This bit must be written together with CHANNEL.CHANNELusing a 16-bit write. Writing a zero to this bit has no effect. Writing a one to this bit will trigger a software event for the corresponding channel. This bit will always return zero when read. # Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 3:0 – CHANNEL[3:0]: Channel Selection These bits are used to select the channel to be set up or read from. ### 22.8.3 User Multiplexer This register is used to configure a specified event user. To write to this register, do a single 16-bit write of all the configuration and event user selection data. To read from this register, first do an 8-bit write to the USER.USER bit group specifying the event user configuration to be read, and then read USER. Name: USER Offset: 0x08 Reset: 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|-----|-----|--------------|-----|-----| | | | | | | | CHANNEL[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | USER[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 12:8 – CHANNEL[4:0]: Channel Event Selection These bits are used to select the channel to connect to the event user. Note that to select channel n, the value (n+1) must be written to the USER.CHANNEL bit group. Table 22-5. Channel Event Selection | CHANNEL[4:0] | Channel Number | | | | |--------------|----------------------------|--|--|--| | 0x0 | No Channel Output Selected | | | | | 0x1-0xC | Channel n-1 selected | | | | | 0xD-0xFF | Reserved | | | | ### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 4:0 - USER[4:0]: User Multiplexer Selection These bits select the event user to be configured with a channel, or the event user to read the channel value from. Table 22-6. User Multiplexer Selection | USER[7:0] | User Multiplexer | Description | Path Type | |-----------|-----------------------|----------------------|----------------------------------------------------| | 0x00 | DMAC CH0 | Channel 0 | Resynchronized path only | | 0x01 | DMAC CH1 | Channel 1 | Resynchronized path only | | 0x02 | DMAC CH2 | Channel 2 | Resynchronized path only | | 0x03 | DMAC CH3 | Channel 3 | Resynchronized path only | | 0x04 | TCC0 EV0 | | Asynchronous, synchronous and resynchronized paths | | 0x05 | TCC0 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x06 | TCC0 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x07 | TCC0 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x08 | TCC0 MC2 | Match/Capture 2 | Asynchronous, synchronous and resynchronized paths | | 0x09 | TCC0 MC3 | Match/Capture 3 | Asynchronous, synchronous and resynchronized paths | | 0x0A | TCC1 EV0 | | Asynchronous, synchronous and resynchronized paths | | 0x0B | TCC1 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x0C | TCC1 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x0D | TCC1 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x0E | TCC2 EV0 | | Asynchronous, synchronous and resynchronized paths | | 0x0F | TCC2 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x10 | TCC2 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x11 | TCC2 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x12 | TC3 | | Asynchronous, synchronous and resynchronized paths | | 0x13 | TC4 | | Asynchronous, synchronous and resynchronized paths | | 0x14 | TC5 | | Asynchronous, synchronous and resynchronized paths | | 0x15 | Reserved | | Reserved | | 0x16 | Reserved | | Reserved | | 0x17 | ADC START | ADC start conversion | Asynchronous path only | | 0x18 | ADC SYNC | Flush ADC | Asynchronous path only | | 0x19 | AC COMP0 | Start comparator 0 | Asynchronous path only | | 0x1A | AC COMP1 | Start comparator 1 | Asynchronous path only | | 0x1B | Reserved | | Reserved | | 0x1C | PTC<br>STCONVReserved | PTC start conversion | Asynchronous path onlyReserved | | 0x1D | AC1 COMP0 | Start comparator 0 | Asynchronous path only | | 0x1E | AC1 COMP1 | Start comparator 1 | Asynchronous path only | | 0x1D-0x1F | Reserved | | Reserved | #### 22.8.4 Channel Status Name: CHSTATUS Offset: 0x0C Reset: 0x000F00FF Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------| | | | | | | CHBUSY11 | CHBUSY10 | CHBUSY9 | CHBUSY8 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | USRRDY11 | USRRDY10 | USRRDY9 | USRRDY8 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | CHBUSY7 | CHBUSY6 | CHBUSY5 | CHBUSY4 | CHBUSY3 | CHBUSY2 | CHBUSY1 | CHBUSY0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | USRRDY7 | USRRDY6 | USRRDY5 | USRRDY4 | USRRDY3 | USRRDY2 | USRRDY1 | USRRDY0 | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 27:24 – CHBUSYx [x=11..8]: Channel x Busy This bit is cleared when channel x is idle This bit is set if an event on channel x has not been handled by all event users connected to channel x. #### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 19:16 – USRRDYx [x=11..8]: Channel x User Ready This bit is cleared when at least one of the event users connected to the channel is not ready. This bit is set when all event users connected to channel x are ready to handle incoming events on channel x. # Bits 15:8 – CHBUSYx [x=7..0]: Channel x Busy This bit is cleared when channel x is idle This bit is set if an event on channel x has not been handled by all event users connected to channel x. • Bits 7:0 – USRRDYx [x=7..0]: Channel x User Ready This bit is cleared when at least one of the event users connected to the channel is not ready. This bit is set when all event users connected to channel x are ready to handle incoming events on channel x. ## 22.8.5 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x10 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D.; | 00 | 00 | 0.4 | 00 | 40 | 40 | 4-7 | 40 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 31:28 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 27:24 – EVDx [x=11..8]: Channel x Event Detection Interrupt Enable 0: The Event Detected Channel x interrupt is disabled. 1: The Event Detected Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel x Interrupt Enable bit, which disables the Event Detected Channel x interrupt. #### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 19:16 – OVRx [x=11..8]: Channel x Overrun Interrupt Enable 0: The Overrun Channel x interrupt is disabled. 1: The Overrun Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel x Interrupt Enable bit, which disables the Overrun Channel x interrupt. # Bits 15:8 – EVDx [x=7..0]: Channel x Event Detection Interrupt Enable 0: The Event Detected Channel x interrupt is disabled. 1: The Event Detected Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel x Interrupt Enable bit, which disables the Event Detected Channel x interrupt. ## Bits 7:0 – OVRx [x=7..0]: Channel x Overrun Interrupt Enable 0: The Overrun Channel x interrupt is disabled. 1: The Overrun Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel x Interrupt Enable bit, which disables the Overrun Channel x interrupt. ## 22.8.6 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x14 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 27:24 – EVDx [x=11..8]: Channel x Event Detection Interrupt Enable 0: The Event Detected Channel x interrupt is disabled. 1: The Event Detected Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Event Detected Channel x Interrupt Enable bit, which enables the Event Detected Channel x interrupt. #### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 19:16 – OVRx [x=11..8]: Channel x Overrun Interrupt Enable 0: The Overrun Channel x interrupt is disabled. 1: The Overrun Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overrun Channel x Interrupt Enable bit, which enables the Overrun Channel x interrupt. ### Bits 15:8 – EVDx [x=7..0]: Channel x Event Detection Interrupt Enable 0: The Event Detected Channel x interrupt is disabled. 1: The Event Detected Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Event Detected Channel x Interrupt Enable bit, which enables the Event Detected Channel x interrupt. ## Bits 7:0 – OVRx [x=7..0]: Channel x Overrun Interrupt Enable 0: The Overrun Channel x interrupt is disabled. 1: The Overrun Channel x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overrun Channel x Interrupt Enable bit, which enables the Overrun Channel x interrupt. ### 22.8.7 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 27:24 – EVDx [x=11..8]: Channel x Event Detection This flag is set on the next CLK\_EVSYS\_APB cycle when an event is being propagated through the channel, and an interrupt request will be generated if INTENCLR/SET.EVDx is one. When the event channel path is asynchronous, the EVDx interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel n interrupt flag. ### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 19:16 – OVRx [x=11..8]: Channel x Overrun This flag is set on the next CLK\_EVSYS cycle after an overrun channel condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVRx is one. When the event channel path is asynchronous, the OVRx interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel x interrupt flag. ### • Bits 15:8 – EVDx [x=7..0]: Channel x Event Detection This flag is set on the next CLK\_EVSYS\_APB cycle when an event is being propagated through the channel, and an interrupt request will be generated if INTENCLR/SET.EVDx is one. When the event channel path is asynchronous, the EVDx interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel n interrupt flag. ### • Bits 7:0 - OVRx [x=7..0]: Channel x Overrun This flag is set on the next CLK\_EVSYS cycle after an overrun channel condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVRx is one. When the event channel path is asynchronous, the OVRx interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel x interrupt flag. # 23. SERCOM – Serial Communication Interface # 23.1 Overview The serial communication interface (SERCOM) can be configured to support a number of modes; I<sup>2</sup>C, SPI, and USART. Once configured and enabled, all SERCOM resources are dedicated to the selected mode. The SERCOM serial engine consists of a transmitter and receiver, baud-rate generator and address matching functionality. It can be configured to use the internal generic clock or an external clock, making operation in all sleep modes possible. ### 23.2 Features - Combined interface configurable as one of the following: - I<sup>2</sup>C Two-wire serial interface - SMBus<sup>™</sup> compatible. - SPI Serial peripheral interface - USART Universal synchronous and asynchronous serial receiver and transmitter - Single transmit buffer and double receive buffer - Baud-rate generator - Address match/mask logic - Operational in all sleep modes - Can be used with DMA # 23.3 Block Diagram Figure 23-1. SERCOM Block Diagram # 23.4 Signal Description See the respective SERCOM mode chapters for details: - "SERCOM USART SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter" on page 434 - "SERCOM SPI SERCOM Serial Peripheral Interface" on page 472 - "SERCOM I2C SERCOM Inter-Integrated Circuit" on page 505 # 23.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ### 23.5.1 I/O Lines Using the SERCOM I/O lines requires the I/O pins to be configured using port configuration (PORT). Refer to "PORT" on page 373 for details. From Figure 23-1 one can see that the SERCOM has four internal pads, PAD[3:0]. The signals from I<sup>2</sup>C, SPI and USART are routed through these SERCOM pads via a multiplexer. The configuration of the multiplexer is available from the different SERCOM modes. Refer to the mode specific chapters for details: - "SERCOM USART SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter" on page 434 - "SERCOM SPI SERCOM Serial Peripheral Interface" on page 472 - "SERCOM I2C SERCOM Inter-Integrated Circuit" on page 505 # 23.5.2 Power Management The SERCOM can operate in any sleep mode.SERCOM interrupts can be used to wake up the device from sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 23.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to "PM – Power Manager" on page 112 for details. Two generic clocks are used by the SERCOM: GCLK\_SERCOMx\_CORE and GCLK\_SERCOMx\_SLOW. The core clock (GCLK\_SERCOMx\_CORE) is required to clock the SERCOM while operating as a master, while the slow clock (GCLK\_SERCOMx\_SLOW) is only required for certain functions. See specific mode chapters for details. These clocks must be configured and enabled in the Generic Clock Controller (GCLK) before using the SERCOM. Refer to "GCLK – Generic Clock Controller" on page 90 for details. These generic clocks are asynchronous to the user interface clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 433 for further details. #### 23.5.4 DMA The DMA request lines are connected to the DMA controller (DMAC). Using the SERCOM DMA requests, requires the DMA controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details. ### 23.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the SERCOM interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 23.5.6 Events Not applicable. ## 23.5.7 Debug Operation When the CPU is halted in debug mode, the SERCOM continues normal operation. If the SERCOM is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. The SERCOM can be forced to halt operation during debugging. ## 23.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Address register (ADDR) - Data register (DATA) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Refer to "PAC – Peripheral Access Controller" on page 36 for details. # 23.5.9 Analog Connections Not applicable. # 23.6 Functional Description # 23.6.1 Principle of Operation The basic structure of the SERCOM serial engine is shown in Figure 23-2. Fields shown in capital letters are synchronous to the system clock and accessible by the CPU, while fields with lowercase letters can be configured to run on the GCLK\_SERCOMx\_CORE clock or an external clock. Figure 23-2. SERCOM Serial Engine The transmitter consists of a single write buffer and a shift register. The receiver consists of a two-level receive buffer and a shift register. The baud-rate generator is capable of running on the GCLK\_SERCOMx\_CORE clock or an external clock. Address matching logic is included for SPI and I<sup>2</sup>C operation. ### 23.6.2 Basic Operation #### 23.6.2.1 Initialization The SERCOM must be configured to the desired mode by writing to the Operating Mode bits in the Control A register (CTRLA.MODE). Refer to Figure 23-1 for details. Table 23-1. SERCOM Modes | CTRLA.MODE | Description | |------------|-----------------------------------| | 0x0 | USART with external clock | | 0x1 | USART with internal clock | | 0x2 | SPI in slave operation | | 0x3 | SPI in master operation | | 0x4 | I <sup>2</sup> C slave operation | | 0x5 | I <sup>2</sup> C master operation | | 0x6-0x7 | Reserved | For further initialization information, see the respective SERCOM mode chapters. ### 23.6.2.2 Enabling, Disabling and Resetting The SERCOM is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The SERCOM is disabled by writing a zero to CTRLA.ENABLE. The SERCOM is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the SERCOM, except DBGCTRL, will be reset to their initial state, and the SERCOM will be disabled. Refer to the CTRLA register descriptions for details. #### 23.6.2.3 Clock Generation - Baud-Rate Generator The baud-rate generator, as shown in Figure 23-3, is used for internal clock generation for asynchronous and synchronous communication. The generated output frequency ( $f_{BAUD}$ ) is determined by the Baud register (BAUD) setting and the baud reference frequency ( $f_{REF}$ ). The baud reference clock is the serial engine clock, and it can be internal or external. For asynchronous operation, the /16 (divide-by-16) output is used when transmitting and the /1 (divide-by-1) output is used when receiving. For synchronous operation the /2 (divide-by-2) output is used. This functionality is automatically configured, depending on the selected operating mode. Figure 23-3. Baud Rate Generator Table 23-2 contains equations for calculating the baud rate (in bits per second) and for calculating the BAUD register value for each mode of operation. For asynchronous operation there are two different modes. Using the arithmetic mode, the BAUD register value is 16 bits (0 to 65,535). Using the fractional mode, the BAUD register is 13 bits, while the fractional adjustment is 3 bits. In this mode the BAUD setting must be greater than or equal to 1. For synchronous mode, the BAUD register value is 8 bits (0 to 255). Table 23-2. Baud Rate Equations | Operating Mode | Condition | Baud Rate (Bits Per Second) | BAUD Register Value Calculation | |----------------------------|-----------------------------------|----------------------------------------------------|---------------------------------------------------------------| | Asynchronous<br>Arithmetic | $f_{BAUD} \leq \frac{f_{REF}}{S}$ | $f_{BAUD} = \frac{f_{REF}}{S} (1 - BAUD / 65,536)$ | $BAUD = 65,536 \left( 1 - S \frac{f_{BAUD}}{f_{REF}} \right)$ | | Asynchronous<br>Fractional | $f_{BAUD} \leq \frac{f_{REF}}{S}$ | $f_{BAUD} = \frac{f_{REF}}{S(BAUD + (FP/8))}$ | $BAUD = \frac{f_{REF}}{S \times f_{BAUD}} - \frac{FP}{8}$ | | Synchronous | $f_{BAUD} \leq \frac{f_{REF}}{2}$ | $f_{BAUD} = \frac{f_{REF}}{2(BAUD+1)}$ | $BAUD = \frac{f_{REF}}{2f_{BAUD}} - 1$ | S – Number of samples per bit. Can be 16, 8, or 3. The Asynchronous Fractional option is used for auto-baud detection. The baud rate error is represented by the following formula: $$Error = 1 - \left(\frac{ExpectedBaudRate}{ActualBaudRate}\right)$$ # **Asynchronous Arithmetic Mode BAUD Value Selection** The formula given for $f_{BAUD}$ calculates the average frequency over 65,536 $f_{REF}$ cycles. Although the BAUD register can be set to any value between 0 and 65,536, the values that will change the average frequency of $f_{BAUD}$ over a single frame are more constrained. The BAUD register values that will affect the average frequency over a single frame lead to an integer increase in the cycles per frame (CPF) $$CPF = \frac{f_{REF}}{f_{BAUD}}(D+S)$$ #### where - D represent the data bits per frame - S represent the sum of start and first stop bits, if present Table 23-3 shows the BAUD register value versus baud frequency at a serial engine frequency of 48MHz. This assumes a D value of 8 bits and an S value of 2 bits (10 bits, including start and stop bits). Table 23-3. BAUD Register Value vs. Baud Frequency | BAUD Register Value | Serial Engine CPF | f <sub>BAUD</sub> at 48MHz Serial Engine Frequency (f <sub>REF</sub> ) | |---------------------|-------------------|------------------------------------------------------------------------| | 0 – 406 | 160 | 3MHz | | 407 – 808 | 161 | 2.981MHz | | 809 – 1205 | 162 | 2.963MHz | | | | | | 65206 | 31775 | 15.11kHz | | 65207 | 31871 | 15.06kHz | | 65208 | 31969 | 15.01kHz | #### 23.6.3 Additional Features #### 23.6.3.1 Address Match and Mask The SERCOM address match and mask feature is capable of matching one address with a mask, two unique addresses or a range of addresses, based on the mode selected. The match uses seven or eight bits, depending on the mode. #### **Address With Mask** An address written to the Address bits in the Address register (ADDR.ADDR) with a mask written to the Address Mask bits in the Address register (ADDR.ADDRMASK) will yield an address match. All bits that are masked are not included in the match. Note that setting the ADDR.ADDRMASK to all zeros will match a single unique address, while setting ADDR.ADDRMASK to all ones will result in all addresses being accepted. Figure 23-4. Address With Mask ### **Two Unique Addresses** The two addresses written to ADDR and ADDRMASK will cause a match. Figure 23-5. Two Unique Addresses # **Address Range** The range of addresses between and including ADDR.ADDR and ADDR.ADDRMASK will cause a match. ADDR.ADDR and ADDR.ADDRMASK can be set to any two addresses, with ADDR.ADDR acting as the upper limit and ADDR.ADDRMASK acting as the lower limit. Figure 23-6. Address Range ### 23.6.4 DMA Operation Not applicable. ## 23.6.5 Interrupts Interrupt sources are mode-specific. See the respective SERCOM mode chapters for details. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the SERCOM is reset. See the register description for details on how to clear interrupt flags. The SERCOM has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 23.6.6 Events Not applicable. ## 23.6.7 Sleep Mode Operation The peripheral can operate in any sleep mode where the selected serial clock is running. This clock can be external or generated by the internal baud-rate generator. The SERCOM interrupts can be used to wake up the device from sleep modes. Refer to the different SERCOM mode chapters for details. ## 23.6.8 Synchronization Due to the asynchronicity between CLK\_SERCOMx\_APB and GCLK\_SERCOMx\_CORE, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. # 24. SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter #### 24.1 Overview The universal synchronous and asynchronous receiver and transmitter (USART) is one of the available modes in the Serial Communication Interface (SERCOM). Refer to "SERCOM – Serial Communication Interface" on page 426 for details. The USART uses the SERCOM transmitter and receiver configured as shown in Figure 24-1. Fields shown in capital letters are synchronous to the CLK\_SERCOMx\_APB and accessible by the CPU, while fields with lowercase letters can be configured to run on the internal generic clock or an external clock. The transmitter consists of a single write buffer, a shift register and control logic for handling different frame formats. The write buffer allows continuous data transmission without any delay between frames. The receiver consists of a two-level receive buffer and a shift register. Status information for the received data is available for error checking. Data and clock recovery units ensure robust synchronization and noise filtering during asynchronous data reception. #### 24.2 Features - Full-duplex operation - Asynchronous (with clock reconstruction) or synchronous operation - Internal or external clock source for asynchronous and synchronous operation - Baud-rate generator - Supports serial frames with 5, 6, 7, 8 or 9 data bits and 1 or 2 stop bits - Odd or even parity generation and parity check - Selectable LSB- or MSB-first data transfer - Buffer overflow and frame error detection - Noise filtering, including false start-bit detection and digital low-pass filter - Collision detection - Can operate in all sleep modes - Operation at speeds up to half the system clock for internally generated clocks - Operation at speeds up to the system clock for externally generated clocks - RTS and CTS flow control - IrDA modulation and demodulation up to 115.2 kbps - LIN slave support - Auto-baud and break character detection - Start-of-frame detection - Can be used with DMA # 24.3 Block Diagram Figure 24-1. USART Block Diagram # 24.4 Signal Description | Signal Name | Туре | Description | |-------------|-------------|---------------------| | PAD[3:0] | Digital I/O | General SERCOM pins | Please refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 24.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ## 24.5.1 I/O Lines Using the USART's I/O lines requires the I/O pins to be configured using port configuration (PORT). Refer to "PORT" on page 373 for details. When the SERCOM is used in USART mode, the pins should be configured according to Table 24-1. If the receiver or transmitter is disabled, these pins can be used for other purposes. Table 24-1. USART Pin Configuration | Pin | Pin Configuration | |-----|-------------------| | TxD | Output | | RxD | Input | | XCK | Output or input | The combined configuration of PORT and the Transmit Data Pinout and Receive Data Pinout bit groups (refer to the Control A register description) will define the physical position of the USART signals in Table 24-1. ## 24.5.2 Power Management The USART can continue to operate in any sleep mode where the selected source clock is running. The USART interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 24.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB, where x represents the specific SERCOM instance number) can be enabled and disabled in the Power Manager, and the default state of CLK\_SERCOMx\_APB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. A generic clock (GCLK\_SERCOMx\_CORE) is required to clock the SERCOMx\_CORE. This clock must be configured and enabled in the Generic Clock Controller before using the SERCOMx\_CORE. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the bus clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 446 for further details. #### 24.5.4 DMA The DMA request lines are connected to the DMA controller (DMAC). Using the SERCOM DMA requests, requires the DMA controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details... ## 24.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the USART interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ## 24.5.6 Events Not applicable. #### 24.5.7 Debug Operation When the CPU is halted in debug mode, the USART continues normal operation. If the USART is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. The USART can be forced to halt operation during debugging. Refer to DBGCTRL for details. #### 24.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Status register (STATUS) - Data register (DATA) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 24.5.9 Analog Connections Not applicable. # 24.6 Functional Description ## 24.6.1 Principle of Operation The USART uses three communication lines for data transfer: - RxD for receiving - TxD for transmitting - XCK for the transmission clock in synchronous operation USART data transfer is frame based, where a serial frame consists of: - 1 start bit - 5, 6, 7, 8 or 9 data bits - MSB or LSB first - No, even or odd parity bit - 1 or 2 stop bits A frame starts with the start bit followed by one character of data bits. If enabled, the parity bit is inserted after the data bits and before the first stop bit. One frame can be directly followed by a new frame, or the communication line can return to the idle (high) state. Figure 24-2 illustrates the possible frame formats. Bits inside brackets are optional. Figure 24-2. Frame Formats St Start bit; always low (n) Data bits; 0 to 8 P Parity bit; odd or even Sp Stop bit; always high IDLE No transfers on the communication line; always high in this state ## 24.6.2 Basic Operation #### 24.6.2.1 Initialization The following registers are enable-protected, meaning they can only be written when the USART is disabled (CTRL.ENABLE is zero): - Control A register (CTRLA), except the Enable (ENABLE) and Software Reset (SWRST) bits - Control B register (CTRLB), except the Receiver Enable (RXEN) and Transmitter Enable (TXEN) bits - Baud register (BAUD) Any writes to these registers when the USART is enabled or is being enabled (CTRL.ENABLE is one) will be discarded. Writes to these registers) while the peripheral is being disabled will be completed after the disabling is complete. Before the USART is enabled, it must be configured, as outlined in the following steps: • USART mode with external or internal clock must be selected first by writing 0x0 or 0x1 to the Operating Mode bit group in the Control A register (CTRLA.MODE) - Communication mode (asynchronous or synchronous) must be selected by writing to the Communication Mode bit in the Control A register (CTRLA.CMODE) - SERCOM pad to use for the receiver must be selected by writing to the Receive Data Pinout bit group in the Control A register (CTRLA.RXPO) - SERCOM pads to use for the transmitter and external clock must be selected by writing to the Transmit Data Pinout bit in the Control A register (CTRLA.TXPO) - Character size must be selected by writing to the Character Size bit group in the Control B register (CTRLB.CHSIZE) - MSB- or LSB-first data transmission must be selected by writing to the Data Order bit in the Control A register (CTRLA.DORD) - When parity mode is to be used, even or odd parity must be selected by writing to the Parity Mode bit in the Control B register (CTRLB.PMODE) and enabled by writing 0x1 to the Frame Format bit group in the Control A register (CTRLA.FORM) - Number of stop bits must be selected by writing to the Stop Bit Mode bit in the Control B register (CTRLB.SBMODE) - When using an internal clock, the Baud register (BAUD) must be written to generate the desired baud rate - The transmitter and receiver can be enabled by writing ones to the Receiver Enable and Transmitter Enable bits in the Control B register (CTRLB.RXEN and CTRLB.TXEN) ## 24.6.2.2 Enabling, Disabling and Resetting The USART is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The USART is disabled by writing a zero to CTRLA.ENABLE. The USART is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the USART, except DBGCTRL, will be reset to their initial state, and the USART will be disabled. Refer to the CTRLA register for details. #### 24.6.2.3 Clock Generation and Selection For both synchronous and asynchronous modes, the clock used for shifting and sampling data can be generated internally by the SERCOM baud-rate generator or supplied externally through the XCK line. Synchronous mode is selected by writing a one to the Communication Mode bit in the Control A register (CTRLA.CMODE) and asynchronous mode is selected by writing a zero to CTRLA.CMODE. The internal clock source is selected by writing 0x1 to the Operation Mode bit group in the Control A register (CTRLA.MODE) and the external clock source is selected by writing 0x0 to CTRLA.MODE. The SERCOM baud-rate generator is configured as shown in Figure 24-3. When CTRLA.CMODE is zero, the baud-rate generator is automatically set to asynchronous mode and the 16-bit Baud register value is used. When CTRLA.CMODE is one, the baud-rate generator is automatically set to synchronous mode and the eight LSBs of the Baud register are used. Refer to "Clock Generation – Baud-Rate Generator" on page 429 for details on configuring the baud rate. Figure 24-3. Clock Generation ## **Synchronous Clock Operation** When synchronous mode is used, the CTRLA.MODE bit group controls whether the transmission clock (XCK line) is an input or output. The dependency between the clock edges and data sampling or data change is the same for internal and external clocks. Data input on the RxD pin is sampled at the opposite XCK clock edge as data is driven on the TxD pin. The Clock Polarity bit in the Control A register (CTRLA.CPOL) selects which XCK clock edge is used for RxD sampling and which is used for TxD change. As shown in Figure 24-4, when CTRLA.CPOL is zero, the data will be changed on the rising XCK edge and sampled on the falling XCK edge. If CTRLA.CPOL is one, the data will be changed on the falling edge of XCK and sampled on the rising edge of XCK. Figure 24-4. Synchronous Mode XCK Timing When the clock is provided through XCK (CTRLA.MODE is 0x0), the shift registers operate directly on the XCK clock. This means that XCK is not synchronized with the system clock and, therefore, can operate at frequencies up to the system frequency. #### 24.6.2.4 Data Register The USART Transmit Data register (TxDATA) and USART Receive Data register(RxDATA) share the same I/O address, referred to as the Data register (DATA). Writing the DATA register will update the Transmit Data register. Reading the DATA register will return the contents of the Receive Data register. #### 24.6.2.5 Data Transmission A data transmission is initiated by loading the DATA register with the data to be sent. The data in TxDATA is moved to the shift register when the shift register is empty and ready to send a new frame. When the shift register is loaded with data, one complete frame will be transmitted. The Transmit Complete interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) is set, and the optional interrupt is generated, when the entire frame plus stop bit(s) have been shifted out and there is no new data written to the DATA register. The DATA register should only be written when the Data Register Empty flag in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set, which indicates that the register is empty and ready for new data. ## **Disabling the Transmitter** Disabling the transmitter will not become effective until any ongoing and pending transmissions are completed, i.e., when the transmit shift register and TxDATA do not contain data to be transmitted. The transmitter is disabled by writing a zero to the Transmitter Enable bit in the Control B register (CTRLB.TXEN). #### 24.6.2.6 Data Reception The receiver starts data reception when a valid start bit is detected. Each bit that follows the start bit will be sampled at the baud rate or XCK clock, and shifted into the receive shift register until the first stop bit of a frame is received. When the first stop bit is received and a complete serial frame is present in the receive shift register, the contents of the shift register will be moved into the two-level receive buffer. The Receive Complete interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set, and the optional interrupt is generated. A second stop bit will be ignored by the receiver. The received data can be read by reading the DATA register. DATA should not be read unless the Receive Complete interrupt flag is set. # **Disabling the Receiver** Disabling the receiver by writing a zero to the Receiver Enable bit in the Control B register (CTRLB.RXEN) will flush the two-level receive buffer, and data from ongoing receptions will be lost. #### **Error Bits** The USART receiver has three error bits. The Frame Error (FERR), Buffer Overflow (BUFOVF) and Parity Error (PERR) bits can be read from the Status (STATUS) register. Upon error detection, the corresponding bit will be set until it is cleared by writing a one to it. These bits are also automatically cleared when the receiver is disabled. There are two methods for buffer overflow notification. When the immediate buffer overflow notification bit (CTRLA.IBON) is set, STATUS.BUFOVF is raised immediately upon buffer overflow. Software can then empty the receive FIFO by reading RxDATA until the receive complete interrupt flag (INTFLAG.RXC) goes low. When CTRLA.IBON is zero, the buffer overflow condition travels with data through the receive FIFO. After the received data is read, STATUS.BUFOVF will be set along with INTFLAG.RXC. ## **Asynchronous Data Reception** The USART includes a clock recovery and data recovery unit for handling asynchronous data reception. The clock recovery logic is used to synchronize the incoming asynchronous serial frames at the RxD pin to the internally generated baud-rate clock. The data recovery logic samples and applies a low-pass filter to each incoming bit, thereby improving the noise immunity of the receiver. The asynchronous reception operational range depends on the accuracy of the internal baud-rate clock, the rate of the incoming frames and the frame size (in number of bits). ## **Asynchronous Operational Range** The operational range of the receiver depends on the difference between the received bit rate and the internally generated baud rate. If the baud rate of an external transmitter is too high or too low compared to the internally generated baud rate, the receiver will not be able to synchronize the frames to the start bit. There are two possible sources for a mismatch in baud rate. The reference clock will always have some minor instability. In addition, the baud-rate generator can not always do an exact division of the reference clock frequency to get the baud rate desired. In this case, the BAUD register value should be selected to give the lowest possible error. Refer to "Asynchronous Arithmetic Mode BAUD Value Selection" on page 431 for details. Recommended maximum receiver baud-rate errors for various character sizes are shown in the table below. Table 24-2. Asynchronous Receiver Error for x16 Oversampling | D<br>(Data bits + Parity) | R <sub>SLOW</sub> (%) | R <sub>FAST</sub> (%) | Max Total Error (%) | Recommended Max<br>Rx Error (%) | |---------------------------|-----------------------|-----------------------|---------------------|---------------------------------| | 5 | 94.12 | 107.69 | +5.88/-7.69 | ±2.5 | | 6 | 94.92 | 106.67 | +5.08/-6.67 | ±2.0 | | 7 | 95.52 | 105.88 | +4.48/-5.88 | ±2.0 | | 8 | 96.00 | 105.26 | +4.00/-5.26 | ±2.0 | | 9 | 96.39 | 104.76 | +3.61/-4.76 | ±1.5 | | 10 | 96.70 | 104.35 | +3.30/-4.35 | ±1.5 | The recommended maximum receiver baud-rate error assumes that the receiver and transmitter equally divide the maximum total error. The following equations can be used to calculate the ratio of the incoming data rate and internal receiver baud rate: $$R_{SLOW} = \frac{16(D+1)}{16(D+1)+6}$$ $R_{FAST} = \frac{16(D+2)}{16(D+1)+8}$ ## where: - S is the number of samples per bit (S = 16, 8 or 3) - S<sub>F</sub> is the first sample number used for majority voting (S<sub>F</sub> = 7, 3, or 2) when CTRLA.SAMPA=0. - S<sub>M</sub> is the middle sample number used for majority voting (S<sub>M</sub> = 8, 4, or 2) when CTRLA.SAMPA=0. - D\_is the sum of character size and parity size (D = 5 to 10 bits) - R<sub>SLOW</sub> is the ratio of the slowest incoming data rate that can be accepted in relation to the receiver baud rate - R<sub>FAST</sub> is the ratio of the fastest incoming data rate that can be accepted in relation to the receiver baud rate ## 24.6.3 Additional Features #### 24.6.3.1 Parity Even or odd parity can be selected for error checking by writing 0x1 to the Frame Format bit group in the Control A register (CTRLA.FORM). If even parity is selected by writing a zero to the Parity Mode bit in the Control B register (CTRLB.PMODE), the parity bit of the outgoing frame is set to one if the number of data bits that are one is odd (making the total number of ones even). If odd parity is selected by writing a one to CTRLB.PMODE, the parity bit of the outgoing frame is set to one if the number of data bits that are one is even (making the total number of ones odd). When parity checking is enabled, the parity checker calculates the parity of the data bits in incoming frames and compares the result with the parity bit of the corresponding frame. If a parity error is detected, the Parity Error bit in the Status register (STATUS.PERR) is set. #### 24.6.3.2 Hardware Handshaking The USART features an out-of-band hardware handshaking flow control mechanism, implemented by connecting the RTS and CTS pins with the remote device, as shown in Figure 24-5. Figure 24-5. Connection with a Remote Device for Hardware Handshaking Hardware handshaking is only available with the following configuration: - USART with internal clock (CTRLA.MODE = 1). - Asynchronous mode (CTRLA.CMODE = 0). - Flow control pinout (CTRLA.TXPO = 2). The receiver drives its RTS pin high when disabled, or when the receive FIFO is full. This indicates to the remote device that it must stop transmitting after the ongoing transmission is complete. Enabling and disabling the receiver by writing RXEN will set/clear the RTS pin after a synchronization delay. When the receive FIFO goes full, RTS is immediately set and the frame that is currently being received will be stored in the shift register until the receive FIFO is no longer full. Figure 24-6. Receiver Behavior when Operating with Hardware Handshaking The current CTS level is available in the STATUS register (STATUS.CTS). Character transmission will only start if CTS is low. When CTS goes high, the transmitter will stop transmitting after the ongoing transmission is complete. Figure 24-7. Transmitter Behavior when Operating with Hardware Handshaking ## 24.6.3.3 IrDA Modulation and Demodulation IrDA modulation and demodulation is available with the following configuration. When enabled, transmission and reception is IrDA compliant up to 115.2 kb/s. - IrDA encoding enabled (CTRLB.ENC=1). - Asynchronous mode (CTRLA.CMODE = 0). - 16x sample rate (CTRLA.SAMPR[0] = 0). During transmission, each low bit is transmitted as a high pulse with width as 3/16 of the baud rate period as illustrated in Figure 24-8. Figure 24-8. IrDA Transmit Encoding The reception decoder has two main functions. The first is to synchronize the incoming data to the IrDA baud rate counter. Synchronization is performed at the start of each zero pulse. The second function is to decode incoming Rx data. If a pulse width meets the minimum length set by configuration (RXPL.RXPL), it is accepted. When the baud rate counter reaches its middle value (1/2 bit length), it is transferred to the receiver. Figure 24-9 illustrates reception where RXPL.RXPL is set to 19. This indicates that the pulse width should be at least 20 SE clock cycles. When assuming BAUD = 0xE666 or 160 SE cycles per bit, this corresponds to 2/16 baud clock as minimum pulse width required. In this case the first bit is accepted as a zero, the second bit is a one, and the third bit is also a one. A low pulse is rejected since it does not meet the minimum requirement of 2/16 baud clock. Figure 24-9. IrDA Receive Decoding Note that the polarity of the transmitter and receiver are opposite. During transmission, a zero bit is transmitted as a one pulse. During reception, an accepted zero pulse is received as a zero bit. #### 24.6.3.4 Break Character Detection and Auto-baud Break character detection and auto-baud are available with the following configuration: - Auto-baud frame format (CTRLA.FORM = 0x04 or 0x05) - Asynchronous mode (CTRLA.CMODE = 0). - 16x sample rate using fractional baud rate generation (CTRLA.SAMPR = 1). The auto-baud follows the LIN format. All LIN Frames start with a Break Field followed by a Sync Field. The USART uses a break detection threshold of greater than 11 nominal bit times at the configured baud rate. At any time, if more than 11 consecutive dominant bits are detected on the bus, the USART detects a Break Field. When a Break Field has been detected, the Receive Break interrupt flag (INTFLAG.RXBRK) is set and the USART expects the Sync Field character to be 0x55. This field is used to update the actual baud rate in order to stay synchronized. If the received Sync character is not 0x55, then the Inconsistent Sync Field error flag (STATUS.ISF) is set along with the Error interrupt flag (INTFLAG.ERROR) and the baud rate is unchanged. Figure 24-10.LIN Break and Sync Fields After a break field is detected and the start bit of the Sync Field is detected, a counter is started. The counter is then incremented for the next 8 bit times of the Sync Field. At the end of these 8 bit times, the counter is stopped. At this moment, the 13 most significant bits of the counter (value divided by 8) gives the new clock divider (BAUD.BAUD) and the 3 least significant bits of this value (the remainder) gives the new Fractional Part (BAUD.FP). When the Sync Field has been received, the clock divider (BAUD.BAUD) and the Fractional Part (BAUD.FP) are updated in the Baud Rate Generator register (BAUD) after a synchronization delay. After the Break and Sync Fields, n characters of data can be received. #### 24.6.3.5 Collision Detection When the receiver and transmitter are connected either through pin configuration or externally, transmit collision can be detected by setting the Collision Detection Enable bit (CTRLB.COLDEN). For collision to be detected, the receiver and transmitter must be enabled (CTRLB.RXEN=1 and CTRLB.TXEN=1). Collision detection is performed for each bit transmitted by checking the received value vs the transmit value as shown in Figure 24-11. While the transmitter is idle (no transmission in progress), characters can be received on RxD without triggering a collision. Figure 24-11. Collision Checking Figure 24-12 shows the conditions for a collision detection. In this case, the start bit and the first data bit are received with the same value as transmitted. The second received data bit is found to be different than the transmitted bit at the detection point which indicates a collision. Figure 24-12. Collision Detected When a collision is detected, the USART automatically follows this sequence: - The current transfer is aborted. - The transmit buffer is flushed. - The transmitter is disabled (CTRLB.TXEN=0). - This commences immediately and is complete after synchronization time. The CTRLB Synchronization Busy bit (SYNCBUSY.CTRLB) will be set until this is complete. - This results in the TxD pin being tri-stated. - The Collision Detected bit (STATUS.COLL) is set along with the Error interrupt flag (INTFLAG.ERROR). Since the transmit buffer no longer contains data, the Transmit Complete interrupt flag (INTFLAG.TXC) is set. After a collision, software must manually enable the transmitter before continuing. Software must ensure CTRLB Synchronization Busy bit (SYNCBUSY.CTRLB) is not asserted before re-enabling the transmitter. #### 24.6.3.6 Loop-back Mode By configuring the Receive Data Pinout (CTRLA.RXPO) and Transmit Data Pinout (CTRLA.TXPO) to use the same data pins for transmit and receive, loop-back is achieved. The loop-back is through the pad, so the signal is also available externally. #### 24.6.3.7 Start-of-Frame Detection The USART start-of-frame detector can wake up the CPU when it detects a start bit. In standby sleep mode, the internal fast startup oscillator must be selected as the GCLK\_SERCOMx\_CORE source. When a 1-to-0 transition is detected on RxD, the 8MHz Internal Oscillator is powered up and the USART clock is enabled. After startup, the rest of the data frame can be received, provided that the baud rate is slow enough in relation to the fast startup internal oscillator start-up time. Refer to "Electrical Characteristics" on page 1055 for details. The start-up time of this oscillator varies with supply voltage and temperature. The USART start-of-frame detection works both in asynchronous and synchronous modes. It is enabled by writing a one to the Start of Frame Detection Enable bit in the Control B register (CTRLB.SFDE). If the Receive Start Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.RXS) is set, the Receive Start interrupt is generated immediately when a start is detected. When using start-of-frame detection without the Receive Start interrupt, start detection will force the 8MHz Internal Oscillator and USART clock active while the frame is being received, but the CPU will not wakeup until the Receive Complete interrupt is generated, if enabled. ## 24.6.3.8 Sample Adjustment In asynchronous mode (CTRLA.CMODE=0), three samples in the middle are used to determine the value based on majority voting. The three samples used for voting can be selected using the Sample Adjustment bit field in Control A register (CTRLA.SAMPA). When CTRLA.SAMPA is set to zero, samples 7-8-9 are used for 16x over sampling and samples 3-4-5 are used for 8x over sampling. # 24.6.4 DMA, Interrupts and Events Table 24-3. Module Request for SERCOM USART | Condition | Interrupt<br>request | Event output | Event input | DMA request | DMA request is cleared | |-------------------------------|----------------------|--------------|-------------|-------------|------------------------| | Data Register Empty | x | | | x | When data is written | | Transmit Complete | x | | | | | | Receive Complete | x | | | x | When data is read | | Receive Start | x | | | | | | Clear to Send Input<br>Change | х | | | | | | Receive Break | x | | | | | | Error | X | | | | | # 24.6.4.1 DMA Operation The USART generates the following DMA requests. - Data received (RX): The request is set when data is available in the receive FIFO. The request is cleared when DATA is read. - Data transmit (TX): The request is set when the transmit buffer (TX DATA) is empty. The request is cleared when DATA is written. #### **24.6.4.2 Interrupts** The USART has the following interrupt sources: - Error (ERROR): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Received Break (RXBRK): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Clear to Send Input Change (CTSIC): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Receive Start (RXS): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Receive Complete (RXC): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Transmit Complete (TXC): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Data Register Empty (DRE): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the USART is reset. See the register description for details on how to clear interrupt flags. The USART has one common interrupt request line for all the interrupt sources. The user must read INTFLAG to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 24.6.4.3 Events Not applicable. # 24.6.5 Sleep Mode Operation When using internal clocking, writing the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY) to one will allow GCLK SERCOMx CORE to be enabled in all sleep modes. Any interrupt can wake up the device. When using external clocking, writing a one to CTRLA.RUNSTDBY will allow the Receive Start or Receive Complete interrupt.to wake up the device. If CTRLA.RUNSTDBY is zero, the internal clock will be disabled when any ongoing transfer is finished. A Receive Start or Transfer Complete interrupt can wake up the device. When using external clocking, this will be disconnected when any ongoing transfer is finished, and all reception will be dropped. #### 24.6.6 Synchronization Due to the asynchronicity between CLK\_SERCOMx\_APB and GCLK\_SERCOMx\_CORE, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the corresponding Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while the corresponding SYNCBUSY bit is one, a peripheral bus error is generated. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST). SYNCBUSY.SWRST is set to one while synchronization is in progress. - Enable bit in the Control A register (CTRLA.ENABLE). SYNCBUSY.ENABLE is set to one while synchronization is in progress. - Receiver Enable bit in the Control B register (CTRLB.RXEN). SYNCBUSY.CTRLB is set to one while synchronization is in progress. - Transmitter Enable bit in the Control B register (CTRLB.TXEN). SYNCBUSY.CTRLB is set to one while synchronization is in progress. Synchronization is denoted by the Write-Synchronized property in the register description. # 24.7 Register Summary Table 24-4. Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|----------|------------------|-------|--------|-----------|------------|-------------|--------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | 0x01 | OTD! A | 15:8 | | SAMPR[2:0] | | | | | | IBON | | 0x02 | CTRLA | 23:16 | SAMF | PA[1:0] | RXP | O[1:0] | | | TXPO | D[1:0] | | 0x03 | - | 31:24 | | DORD | CPOL | CMODE | | FORI | M[3:0] | | | 0x04 | | 7:0 | | SBMODE | | | | | CHSIZE[2:0] | | | 0x05 | CTRLB | 15:8 | | | PMODE | | | ENC | SFDE | COLDEN | | 0x06 | | 23:16 | | | | | | | RXEN | TXEN | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | Reserved | | | | | | | | | | | 0x09 | Reserved | | | | | | | | | | | 0x0A | Reserved | | | | | | | | | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | PALID | 7:0 | | | | BAU | D[7:0] | | | | | 0x0D | - BAUD | 15:8 | FF | P[2:0]/BAUD[15:1 | 3] | | | BAUD[12:8] | | | | 0x0E | RXPL | 7:0 | | | | RXP | L[7:0] | | | | | 0x0F | Reserved | | | | | | | | | | | 0x10 | Reserved | | | | | | | | | | | 0x11 | Reserved | | | | | | | | | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x19 | Reserved | | | | | | | | | | | 0x1A | STATUS | 7:0 | | | COLL | ISF | CTS | BUFOVF | FERR | PERR | | 0x1B | SIAIUS | 15:8 | | | | | | | | | | 0x1C | | 7:0 | | | | | | CTRLB | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | STINCEUST | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | Reserved | | | | | | | | | | | 0x21 | Reserved | | | | | | | | | | | 0x22 | Reserved | | | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | |--------|----------|----------|-----------|--|--|--|--|--|---------| | 0x23 | Reserved | | | | | | | | | | 0x24 | Reserved | | | | | | | | | | 0x25 | Reserved | | | | | | | | | | 0x26 | Reserved | | | | | | | | | | 0x27 | Reserved | | | | | | | | | | 0x28 | DATA | 7:0 | DATA[7:0] | | | | | | | | 0x29 | DATA | 15:8 | | | | | | | DATA[8] | | 0x2A | Reserved | | | | | | | | | | 0x2B | Reserved | | | | | | | | | | 0x2C | Reserved | | | | | | | | | | 0x2D | Reserved | | | | | | | | | | 0x2E | Reserved | | | | | | | | | | 0x2F | Reserved | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | DBGSTOP | # 24.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 436 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Synchronized property in each individual register description. Refer to "Synchronization" on page 446 for details. Some registers are enable-protected, meaning they can only be written when the USART is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. #### 24.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 **Property:** Enable-Protected, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----------|------------|------|--------|-----------|----------|--------|--------|--| | | | DORD | CPOL | CMODE | | FORM[3:0 | | | | | Access | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | SAMF | PA[1:0] | RXPO | D[1:0] | | | TXPO | D[1:0] | | | Access | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | SAMPR[2:0] | | | | | | IBON | | | Access | R/W | R/W | R/W | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bit 31 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 30 – DORD: Data Order This bit indicates the data order when a character is shifted out from the Data register. 0: MSB is transmitted first. 1: LSB is transmitted first. This bit is not synchronized. #### Bit 29 – CPOL: Clock Polarity This bit indicates the relationship between data output change and data input sampling in synchronous mode. This bit is not synchronized. # Table 24-5. Clock Polarity | CPOL | TxD Change | RxD Sample | | |------|------------------|------------------|--| | 0x0 | Rising XCK edge | Falling XCK edge | | | 0x1 | Falling XCK edge | Rising XCK edge | | ## Bit 28 – CMODE: Communication Mode This bit indicates asynchronous or synchronous communication. - 0: Asynchronous communication. - 1: Synchronous communication. This bit is not synchronized. # • Bits 27:24 – FORM[3:0]: Frame Format These bits define the frame format. These bits are not synchronized. Table 24-6. Frame Format | FORM[3:0] | Description | |-----------|-----------------------------------------------------| | 0x0 | USART frame | | 0x1 | USART frame with parity | | 0x2-0x3 | Reserved | | 0x4 | Auto-baud break detection and auto-baud. | | 0x5 | Auto-baud break detection and auto-baud with parity | | 0x6-0xF | Reserved | # Bits 23:22 – SAMPA[1:0]: Sample Adjustment These bits define the sample adjustment. These bits are not synchronized. Table 24-7. Sample Adjustment | SAMPA[1:0] | 16x Over-sampling<br>(CTRLA.SAMPR=0 or 1) | 8x Over-sampling<br>(CTRLA.SAMPR=2 or 3) | |------------|-------------------------------------------|------------------------------------------| | 0x0 | 7-8-9 | 3-4-5 | | 0x1 | 9-10-11 | 4-5-6 | | 0x2 | 11-12-13 | 5-6-7 | | 0x3 | 13-14-15 | 6-7-8 | ## Bits 21:20 – RXPO[1:0]: Receive Data Pinout These bits define the receive data (RxD) pin configuration. These bits are not synchronized. Table 24-8. Receive Data Pinout | RXPO[1:0] | Name | Description | |-----------|--------|------------------------------------------| | 0x0 | PAD[0] | SERCOM PAD[0] is used for data reception | | 0x1 | PAD[1] | SERCOM PAD[1] is used for data reception | | 0x2 | PAD[2] | SERCOM PAD[2] is used for data reception | | 0x3 | PAD[3] | SERCOM PAD[3] is used for data reception | #### Bits 19:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 17:16 – TXPO[1:0]: Transmit Data Pinout These bits define the transmit data (TxD) and XCK pin configurations. This bit is not synchronized. Table 24-9. Transmit Data Pinout | ТХРО | TxD Pin<br>Location | XCK Pin Location (When Applicable) | RTS | стѕ | |------|---------------------|------------------------------------|---------------|---------------| | 0x0 | SERCOM PAD[0] | SERCOM PAD[1] | N/A | N/A | | 0x1 | SERCOM PAD[2] | SERCOM PAD[3] | N/A | N/A | | 0x2 | SERCOM PAD[0] | N/A | SERCOM PAD[2] | SERCOM PAD[3] | | 0x3 | Reserved | | | | ## Bits 15:13 – SAMPR[2:0]: Sample Rate These bits define the sample rate. These bits are not synchronized. Table 24-10. Sample Rate | SAMPR[2:0] | Description | |------------|----------------------------------------------------------| | 0x0 | 16x over-sampling using arithmetic baud rate generation. | | 0x1 | 16x over-sampling using fractional baud rate generation. | | 0x2 | 8x over-sampling using arithmetic baud rate generation. | | 0x3 | 8x over-sampling using fractional baud rate generation. | | 0x4 | 3x over-sampling using arithmetic baud rate generation. | | 0x5-0x7 | Reserved | #### Bits 12:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bit 8 – IBON: Immediate Buffer Overflow Notification This bit controls when the buffer overflow status bit (STATUS.BUFOVF) is asserted when a buffer overflow occurs. 0: STATUS.BUFOVF is asserted when it occurs in the data stream. 1: STATUS.BUFOVF is asserted immediately upon buffer overflow. ## Bit 7 – RUNSTDBY: Run In Standby This bit defines the functionality in standby sleep mode. This bit is not synchronized. #### Table 24-11. Run In Standby | RUNSTDBY | External Clock | Internal Clock | |----------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | External clock is disconnected when ongoing transfer is finished. All reception is dropped. | Generic clock is disabled when ongoing transfer is finished. The device can wake up on Receive Start or Transfer Complete interrupt. | | 0x1 | Wake on Receive Start or Receive Complete interrupt. | Generic clock is enabled in all sleep modes. Any interrupt can wake up the device. | #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 4:2 – MODE: Operating Mode These bits must be written to 0x0 or 0x1 to select the USART serial communication interface of the SERCOM. 0x0: USART with external clock. 0x1: USART with internal clock. These bits are not synchronized. #### Bit 1 – ENABLE: Enable 0: The peripheral is disabled or being disabled. 1: The peripheral is enabled or being enabled. Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the Enable Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE is cleared when the operation is complete. This bit is not enable-protected. ## Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing a one to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. #### 24.8.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|--------|-------|----|----|-----|-------------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | RXEN | TXEN | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | PMODE | | | ENC | SFDE | COLDEN | | Access | R | R | R/W | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SBMODE | | | | | CHSIZE[2:0] | | | Access | R | R/W | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bit 17 - RXEN: Receiver Enable 0: The receiver is disabled or being enabled. 1: The receiver is enabled or will be enabled when the USART is enabled. Writing a zero to this bit will disable the USART receiver. Disabling the receiver will flush the receive buffer and clear the FERR, PERR and BUFOVF bits in the STATUS register. Writing a one to CTRLB.RXEN when the USART is disabled will set CTRLB.RXEN immediately. When the USART is enabled, CTRLB.RXEN will be cleared, and SYNCBUSY.CTRLB will be set and remain set until the receiver is enabled. When the receiver is enabled, CTRLB.RXEN will read back as one. Writing a one to CTRLB.RXEN when the USART is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.RXEN will read back as one. This bit is not enable-protected. ## Bit 16 – TXEN: Transmitter Enable 0: The transmitter is disabled or being enabled. 1: The transmitter is enabled or will be enabled when the USART is enabled. Writing a zero to this bit will disable the USART transmitter. Disabling the transmitter will not become effective until ongoing and pending transmissions are completed. Writing a one to CTRLB.TXEN when the USART is disabled will set CTRLB.TXEN immediately. When the USART is enabled, CTRLB.TXEN will be cleared, and SYNCBUSY.CTRLB will be set and remain set until the transmitter is enabled. When the transmitter is enabled, CTRLB.TXEN will read back as one. Writing a one to CTRLB.TXEN when the USART is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.TXEN will read back as one. This bit is not enable-protected. #### Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 13 – PMODE: Parity Mode This bit selects the type of parity used when parity is enabled (CTRLA.FORM is one). The transmitter will automatically generate and send the parity of the transmitted data bits within each frame. The receiver will generate a parity value for the incoming data and parity bit, compare it to the parity mode and, if a mismatch is detected, STA-TUS.PERR will be set. 0: Even parity. 1: Odd parity. This bit is not synchronized. #### Bits 12:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 10 – ENC: Encoding Format This bit selects the data encoding format. 0: Data is not encoded. 1: Data is IrDA encoded. This bit is not synchronized. #### Bit 9 – SFDE: Start of Frame Detection Enable This bit controls whether the start-of-frame detector will wake up the device when a start bit is detected on the RxD line, according to the table below. This bit is not synchronized. | SFDE | INTENSET.RXS | INTENSET.RXC | Description | |------|--------------|--------------|---------------------------------------------------------------------------------------------| | 0 | × | X | Start-of-frame detection disabled. | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Start-of-frame detection enabled. RXC wakes up the device from all sleep modes. | | 1 | 1 | 0 | Start-of-frame detection enabled. RXS wakes up the device from all sleep modes. | | 1 | 1 | 1 | Start-of-frame detection enabled. Both RXC and RXS wake up the device from all sleep modes. | #### Bit 8 -- COLDEN: Collision Detection Enable This bit enables collision detection. 0: Collision detection is not enabled. 1: Collision detection is enabled. This bit is not synchronized. #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 6 – SBMODE: Stop Bit Mode This bit selects the number of stop bits transmitted. 0: One stop bit. 1: Two stop bits. This bit is not synchronized. #### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 2:0 - CHSIZE[2:0]: Character Size These bits select the number of bits in a character. These bits are not synchronized. Table 24-12. Character Size | CHSIZE[2:0] | Description | |-------------|-------------| | 0x0 | 8 bits | | 0x1 | 9 bits | | 0x2-0x4 | Reserved | | 0x5 | 5 bits | | 0x6 | 6 bits | | 0x7 | 7 bits | ## 24.8.3 Baud Name: BAUD Offset: 0x0C Reset: 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|---------------------|-----|-----|------|------------|-----|-----|-----|--|--| | | FP[2:0]/BAUD[15:13] | | | | BAUD[12:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | BAUI | D[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Arithmetic Baud Rate Generation (CTRLA.SAMPR[0]=0) Bits 15:0 – BAUD[15:0]: Baud Value These bits control the clock generation, as described in the SERCOM Baud Rate section. # Fractional Baud Rate Generation (CTRLA.SAMPR[0]=1) - Bits 15:13 FP[2:0]: Fractional Part These bits control the clock generation, as described in the SERCOM Baud Rate section. - Bits 15:0 BAUD[12:0]: Baud Value These bits control the clock generation, as described in the SERCOM Baud Rate section. # 24.8.4 Receive Pulse Length Register Name: RXPL Offset: 0x0E Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|-----|-----|-----|-----|-----|-----|-----| | | RXPL[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bits 7:0 – RXPL[7:0]: Receive Pulse Length When the encoding format is set to IrDA (CTRLB.ENC=1), these bits control the minimum pulse length that is required for a pulse to be accepted by the IrDA receiver with regards to the serial engine clock period. $$PULSE \ge (RXPL + 1) \times SE_{per}$$ ## 24.8.5 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|-------|-------|-----|-----|-----|-----| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. #### Bit 6 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 5 – RXBRK: Receive Break Interrupt Enable 0: Receive Break interrupt is disabled. 1: Receive Break interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Receive Break Interrupt Enable bit, which disables the Receive Break interrupt. #### • Bit 4 – CTSIC: Clear to Send Input Change Interrupt Enable 0: Clear To Send Input Change interrupt is disabled. 1: Clear To Send Input Change interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Clear To Send Input Change Interrupt Enable bit, which disables the Clear To Send Input Change interrupt. #### Bit 3 – RXS: Receive Start Interrupt Enable 0: Receive Start interrupt is disabled. 1: Receive Start interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Receive Start Interrupt Enable bit, which disables the Receive Start interrupt. #### Bit 2 – RXC: Receive Complete Interrupt Enable 0: Receive Complete interrupt is disabled. 1: Receive Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Receive Complete Interrupt Enable bit, which disables the Receive Complete interrupt. ## • Bit 1 – TXC: Transmit Complete Interrupt Enable 0: Transmit Complete interrupt is disabled. 1: Transmit Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transmit Complete Interrupt Enable bit, which disables the Receive Complete interrupt. # • Bit 0 - DRE: Data Register Empty Interrupt Enable 0: Data Register Empty interrupt is disabled. 1: Data Register Empty interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Data Register Empty Interrupt Enable bit, which disables the Data Register Empty interrupt. ## 24.8.6 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x16 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------|---|-------|-------|-----|-----|-----|-----|---| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 7 – ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. #### Bits 6 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 5– RXBRK: Receive Break Interrupt Enable 0: Receive Break interrupt is disabled. 1: Receive Break interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Receive Break Interrupt Enable bit, which enables the Receive Break interrupt. ## Bit 4 – CTSIC: Clear to Send Input Change Interrupt Enable 0: Clear To Send Input Change interrupt is disabled. 1: Clear To Send Input Change interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Clear To Send Input Change Interrupt Enable bit, which enables the Clear To Send Input Change interrupt. #### Bit 3 – RXS: Receive Start Interrupt Enable 0: Receive Start interrupt is disabled. 1: Receive Start interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Receive Start Interrupt Enable bit, which enables the Receive Start interrupt. ## Bit 2 – RXC: Receive Complete Interrupt Enable 0: Receive Complete interrupt is disabled. 1: Receive Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Receive Complete Interrupt Enable bit, which enables the Receive Complete interrupt. # • Bit 1– TXC: Transmit Complete Interrupt Enable 0: Transmit Complete interrupt is disabled. 1: Transmit Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Transmit Complete Interrupt Enable bit, which enables the Transmit Complete interrupt. # • Bit 0 – DRE: Data Register Empty Interrupt Enable 0: Data Register Empty interrupt is disabled. 1: Data Register Empty interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Data Register Empty Interrupt Enable bit, which enables the Data Register Empty interrupt. ## 24.8.7 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x18 **Reset:** 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|-------|-------|-----|-----|-----|-----| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | Access | R/W | R | R/W | R/W | R/W | R | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error This flag is cleared by writing a one to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. Errors that will set this flag are COLL, ISF, BUFOVF, FERR, and PERR.Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bits 6 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 5 – RXBRK: Receive Break This flag is cleared by writing a one to it. This flag is set when auto-baud is enabled (CTRLA.FORM) and a break character is received. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bit 4 – CTSIC: Clear to Send Input Change This flag is cleared by writing a one to it. This flag is set when a change is detected on the CTS pin. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bit 3 – RXS: Receive Start This flag is cleared by writing a one to it. This flag is set when a start condition is detected on the RxD line and start-of-frame detection is enabled (CTRLB.SFDE is one). Writing a zero to this bit has no effect. Writing a one to this bit will clear the Receive Start interrupt flag. ## Bit 2 – RXC: Receive Complete This flag is cleared by reading the Data register (DATA) or by disabling the receiver. This flag is set when there are unread data in DATA. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. # Bit 1 – TXC: Transmit Complete This flag is cleared by writing a one to it or by writing new data to DATA. This flag is set when the entire frame in the transmit shift register has been shifted out and there are no new data in DATA. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. # Bit 0 – DRE: Data Register Empty This flag is cleared by writing new data to DATA. This flag is set when DATA is empty and ready to be written. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. #### 24.8.8 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|------|-----|-----|--------|------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | COLL | ISF | стѕ | BUFOVF | FERR | PERR | | Access | R | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 5 – COLL: Collision Detected This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set when collision detection is enabled (CTRLB.COLDEN) and a collision is detected. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. #### Bit 4 – ISF: Inconsistent Sync Field This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set when the frame format is set to auto-baud (CTRLA.FORM) and a sync field not equal to 0x55 is received. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. ## Bit 3 – CTS: Clear to Send This bit indicates the current level of the CTS pin when flow control is enabled (CTRLA.TXPO). Writing a zero to this bit has no effect. Writing a one to this bit has no effect. #### Bit 2 – BUFOVF: Buffer Overflow Reading this bit before reading the Data register will indicate the error status of the next character to be read. This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set when a buffer overflow condition is detected. A buffer overflow occurs when the receive buffer is full, there is a new character waiting in the receive shift register and a new start bit is detected. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. #### Bit 1 – FERR: Frame Error Reading this bit before reading the Data register will indicate the error status of the next character to be read. This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set if the received character had a frame error, i.e., when the first stop bit is zero. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. ## • Bit 0 – PERR: Parity Error Reading this bit before reading the Data register will indicate the error status of the next character to be read. This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set if parity checking is enabled (CTRLA.FORM is 0x1 or 0x5) and a parity error is detected. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. ## 24.8.9 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CTRLB | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2- CTRLB: CTRLB Synchronization Busy Writing CTRLB when the SERCOM is enabled requires synchronization. When written, the SYNCBUSY.CTRLB bit will be set until synchronization is complete. If CTRLB is written while SYNCBUSY.CTRLB is asserted, an APB error will be generated. 0: CTRLB synchronization is not busy. 1: CTRLB synchronization is busy. # Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNC-BUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. 0: Enable synchronization is not busy. 1: Enable synchronization is busy. # Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. - 0: SWRST synchronization is not busy. - 1: SWRST synchronization is busy. #### 24.8.10 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|----------------|-----|-----|---------| | | | | | | | | | DATA[8] | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | <b>A</b> [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 8:0 – DATA[8:0]: Data Reading these bits will return the contents of the Receive Data register. The register should be read only when the Receive Complete Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set. The status bits in STATUS should be read before reading the DATA value in order to get any corresponding error. Writing these bits will write the Transmit Data register. This register should be written only when the Data Register Empty Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set. # 24.8.11 Debug Control Name: DBGCTRL **Offset:** 0x30 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---------| | | | | | | | | | DBGSTOP | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 0 - DBGSTOP: Debug Stop Mode This bit controls the baud-rate generator functionality when the CPU is halted by an external debugger. 0: The baud-rate generator continues normal operation when the CPU is halted by an external debugger. 1: The baud-rate generator is halted when the CPU is halted by an external debugger. # 25. SERCOM SPI - SERCOM Serial Peripheral Interface ## 25.1 Overview The serial peripheral interface (SPI) is one of the available modes in the Serial Communication Interface (SERCOM). Refer to "SERCOM – Serial Communication Interface" on page 426 for details. The SPI uses the SERCOM transmitter and receiver configured as shown in "Full-Duplex SPI Master Slave Interconnection" on page 472. Each side, master and slave, depicts a separate SPI containing a shift register, a transmit buffer and two receive buffers. In addition, the SPI master uses the SERCOM baud-rate generator, while the SPI slave can use the SERCOM address match logic. Fields shown in capital letters are synchronous to CLK\_SERCOMx\_APB and accessible by the CPU, while fields with lowercase letters are synchronous to the SCK clock. #### 25.2 Features - Full-duplex, four-wire interface (MISO, MOSI, SCK, \_SS) - Single-buffered transmitter, double-buffered receiver - Supports all four SPI modes of operation - Single data direction operation allows alternate function on MISO or MOSI pin - Selectable LSB- or MSB-first data transfer - Can be used with DMA - Master operation: - Serial clock speed up to half the system clock - 8-bit clock generator - Hardware controlled \_SS - Slave operation: - Serial clock speed up to the system clock - Optional 8-bit address match operation - Operation in all sleep modes - Wake on \_SS transition # 25.3 Block Diagram Figure 25-1. Full-Duplex SPI Master Slave Interconnection # 25.4 Signal Description | Signal Name | Туре | Description | |-------------|-------------|---------------------| | PAD[3:0] | Digital I/O | General SERCOM pins | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped to one of several pins. # 25.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 25.5.1 I/O Lines Using the SERCOM's I/O lines requires the I/O pins to be configured using port configuration (PORT). Refer to "PORT" on page 373 for details. When the SERCOM is configured for SPI operation, the pins should be configured according to Table 25-1. If the receiver is disabled, the data input pin can be used for other purposes. In master mode the slave select line (\_SS) is hardware controlled when Master Slave Select Enable (CTRLB.MSSEN) is set to one. Table 25-1. SPI Pin Configuration | Pin | Master SPI | Slave SPI | |------|------------------------|-----------| | MOSI | Output | Input | | MISO | Input | Output | | SCK | Output | Input | | _SS | Output (CTRLB.MSSEN=1) | Input | The combined configuration of PORT and the Data In/Data Out and Data Out Pinout bit groups in Control A register will define the physical position of the SPI signals in Table 25-1. ## 25.5.2 Power Management The SPI can continue to operate in any sleep mode. The SPI interrupts can be used to wake up the device from sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 25.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_SERCOMx\_APB can be found in the Peripheral Clock Masking section in the "PM – Power Manager" on page 112. A generic clock (GCLK\_SERCOMx\_CORE) is required to clock the SPI. This clock must be configured and enabled in the Generic Clock Controller before using the SPI. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the bus clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 482 for further details. ## 25.5.4 DMA The DMA request lines are connected to the DMA controller (DMAC). Using the SERCOM DMA requests, requires the DMA controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details. #### 25.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the SPI, interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 25.5.6 Events Not applicable. # 25.5.7 Debug Operation When the CPU is halted in debug mode, the SPI continues normal operation. If the SPI is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. The SPI can be forced to halt operation during debugging. Refer to the Debug Control (DBGCTRL) register for details. ## 25.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Clear and Status register (INTFLAG) - Status register (STATUS) - Data register (DATA) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ## 25.5.9 Analog Connections Not applicable. # 25.6 Functional Description ## 25.6.1 Principle of Operation The SPI is a high-speed synchronous data transfer interface. It allows fast communication between the device and peripheral devices. The SPI can operate as master or slave. As master, the SPI initiates and controls all data transactions. The SPI is single buffered for transmitting and double buffered for receiving. When transmitting data, the Data register can be loaded with the next character to be transmitted while the current transmission is in progress. For receiving, this means that the data is transferred to the two-level receive buffer upon reception, and the receiver is ready for a new character. The SPI transaction format is shown in Figure 25-2, where each transaction can contain one or more characters. The character size is configurable, and can be either 8 or 9 bits. Figure 25-2. SPI Transaction Format The SPI master must initiate a transaction by pulling low the slave select line (\_SS) of the desired slave. The master and slave prepare data to be sent in their respective shift registers, and the master generates the serial clock on the SCK line. Data are always shifted from master to slave on the master output, slave input line (MOSI), and from slave to master on the master input, slave output line (MISO). The master signals the end of the transaction by pulling the \_SS line high. As each character is shifted out from the master, another character is shifted in from the slave. # 25.6.2 Basic Operation #### 25.6.2.1 Initialization The following registers are enable-protected, meaning that they can only be written when the SPI is disabled (CTRL.ENABLE is zero): - Control A register (CTRLA), except Enable (CTRLA.ENABLE) and Software Reset (CTRLA.SWRST) - Control B register (CTRLB), except Receiver Enable (CTRLB.RXEN) - Baud register (BAUD) - Address register (ADDR) Any writes to these registers when the SPI is enabled or is being enabled (CTRLA.ENABLE is one) will be discarded. Writes to these registers while the SPI is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the Enable-Protection property in the register description. Before the SPI is enabled, it must be configured, as outlined by the following steps: - SPI mode in master or slave operation must be selected by writing 0x2 or 0x3 to the Operating Mode bit group in the Control A register (CTRLA.MODE) - Transfer mode must be selected by writing the Clock Polarity bit and the Clock Phase bit in the Control A register (CTRLA.CPOL and CTRLA.CPHA) - Transaction format must be selected by writing the Frame Format bit group in the Control A register (CTRLA.FORM) - SERCOM pad to use for the receiver must be selected by writing the Data In Pinout bit group in the Control A register (CTRLA.DIPO) - SERCOM pads to use for the transmitter, slave select and serial clock must be selected by writing the Data Out Pinout bit group in the Control A register (CTRLA.DOPO) - Character size must be selected by writing the Character Size bit group in the Control B register (CTRLB.CHSIZE) - Data direction must be selected by writing the Data Order bit in the Control A register (CTRLA.DORD) - If the SPI is used in master mode, the Baud register (BAUD) must be written to generate the desired baud rate - If the SPI is used in master mode and Hardware SS control is required, the Master Slave Select Enable bit in CTRLB register (CTRLB.MSSEN) should be set to 1. - The receiver can be enabled by writing a one to the Receiver Enable bit in the Control B register (CTRLB.RXEN) ## 25.6.2.2 Enabling, Disabling and Resetting The SPI is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The SPI is disabled by writing a zero to CTRLA.ENABLE. The SPI is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the SPI, except DBGCTRL, will be reset to their initial state, and the SPI will be disabled. Refer to CTRLA for details. ## 25.6.2.3 Clock Generation In SPI master operation (CTRLA.MODE is 0x3), the serial clock (SCK) is generated internally using the SERCOM baudrate generator. When used in SPI mode, the baud-rate generator is set to synchronous mode, and the 8-bit Baud register (BAUD) value is used to generate SCK, clocking the shift register. Refer to "Clock Generation – Baud-Rate Generator" on page 429 for more details. In SPI slave operation (CTRLA.MODE is 0x2), the clock is provided by an external master on the SCK pin. This clock is used to directly clock the SPI shift register. #### 25.6.2.4 Data Register The SPI Transmit Data register (TxDATA) and SPI Receive Data register (RxDATA) share the same I/O address, referred to as the SPI Data register (DATA). Writing the DATA register will update the Transmit Data register. Reading the DATA register will return the contents of the Receive Data register. #### 25.6.2.5 SPI Transfer Modes There are four combinations of SCK phase and polarity with respect to the serial data. The SPI data transfer modes are shown in Table 25-2 and Figure 25-3. SCK phase is selected by the Clock Phase bit in the Control A register (CTRLA.CPHA). SCK polarity is selected by the Clock Polarity bit in the Control A register (CTRLA.CPOL). Data bits are shifted out and latched in on opposite edges of the SCK signal, ensuring sufficient time for the data signals to stabilize. Table 25-2. SPI Transfer Modes | Mode | CPOL | СРНА | Leading Edge | Trailing Edge | |------|------|------|-----------------|-----------------| | 0 | 0 | 0 | Rising, sample | Falling, setup | | 1 | 0 | 1 | Rising, setup | Falling, sample | | 2 | 1 | 0 | Falling, sample | Rising, setup | | 3 | 1 | 1 | Falling, setup | Rising, sample | Leading edge is the first clock edge in a clock cycle, while trailing edge is the second clock edge in a clock cycle. Figure 25-3. SPI Transfer Modes #### 25.6.2.6 Transferring Data #### **Master** When configured as a master (CTRLA.MODE is 0x3), if Master Slave Select Enable (CTRLB.MSSEN) is set to zero the \_SS line can be located at any general purpose I/O pin, and must be configured as an output. When the SPI is ready for a data transaction, software must pull the \_SS line low. If Master Slave Enable Select (CTRLB.MSSEN) is set to one, hardware controls the SS line. When writing a character to the Data register (DATA), the character will be transferred to the shift register when the shift register is empty. Once the contents of TxDATA have been transferred to the shift register, the Data Register Empty flag in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set, and a new character can be written to DATA. As each character is shifted out from the master, another character is shifted in from the slave. If the receiver is enabled (CTRLA.RXEN is one), the contents of the shift register will be transferred to the two-level receive buffer. The transfer takes place in the same clock cycle as the last data bit is shifted in, and the Receive Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) will be set. The received data can be retrieved by reading DATA. When the last character has been transmitted and there is no valid data in DATA, the Transmit Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) is set. When the transaction is finished, the master must indicate this to the slave by pulling the \_SS line high. If Master Slave Select Enable (CTRLB.MSSEN) is set to zero, the software must pull the \_SS line high. #### **Slave** When configured as a slave (CTRLA.MODE is 0x2), the SPI interface will remain inactive, with the MISO line tri-stated as long as the \_SS pin is pulled high. Software may update the contents of DATA at any time, as long as the Data Register Empty flag in the Interrupt Status and Clear register (INTFLAG.DRE) is set. When \_SS is pulled low and SCK is running, the slave will sample and shift out data according to the transaction mode set. When the contents of TxDATA have been loaded into the shift register, INTFLAG.DRE is set, and new data can be written to DATA. Similar to the master, the slave will receive one character for each character transmitted. On the same clock cycle as the last data bit of a character is received, the character will be transferred into the two-level receive buffer. The received character can be retrieved from DATA when Receive Complete interrupt flag (INTFLAG.RXC) is set. When the master pulls the \_SS line high, the transaction is done and the Transmit Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) is set. Once DATA is written, it takes up to three SCK clock cycles before the content of DATA is ready to be loaded into the shift register. When the content of DATA is ready to be loaded, this will happen on the next character boundary. As a consequence, the first character transferred in a SPI transaction will not be the content of DATA. This can be avoided by using the preloading feature. Refer to "Preloading of the Slave Shift Register" on page 479. When transmitting several characters in one SPI transaction, the data has to be written to DATA while there are at least three SCK clock cycles left in the current character transmission. If this criteria is not met, then the previous character received will be transmitted. After the DATA register is empty, it takes three CLK\_SERCOM\_APB cycles for INTFLAG.DRE to be set. ## 25.6.2.7 Receiver Error Bit The SPI receiver has one error bit: the Buffer Overflow bit (BUFOVF), which can be read from the Status register (STATUS). Upon error detection, the bit will be set until it is cleared by writing a one to it. The bit is also automatically cleared when the receiver is disabled. There are two methods for buffer overflow notification. When the immediate buffer overflow notification bit (CTRLA.IBON) is set, STATUS.BUFOVF is set immediately upon buffer overflow. Software can then empty the receive FIFO by reading RxDATA until the receive complete interrupt flag (INTFLAG.RXC) goes low. When CTRLA.IBON is zero, the buffer overflow condition travels with data through the receive FIFO. After the received data is read, STATUS.BUFOVF and INTFLAG.ERROR will be set along with INTFLAG.RXC, and RxDATA will be zero. ## 25.6.3 Additional Features #### 25.6.3.1 Address Recognition When the SPI is configured for slave operation (CTRLA.MODE is 0x2) with address recognition (CTRLA.FORM is 0x2), the SERCOM address recognition logic is enabled. When address recognition is enabled, the first character in a transaction is checked for an address match. If there is a match, then the Receive Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set, the MISO output is enabled and the transaction is processed. If there is no match, the transaction is ignored. If the device is in sleep mode, an address match can wake up the device in order to process the transaction. If the address does not match, then the complete transaction is ignored. If a 9-bit frame format is selected, only the lower 8 bits of the shift register are checked against the Address register (ADDR). Refer to "Address Match and Mask" on page 432 for further details. ## 25.6.3.2 Preloading of the Slave Shift Register When starting a transaction, the slave will first transmit the contents of the shift register before loading new data from DATA. The first character sent can be either the reset value of the shift register (if this is the first transmission since the last reset) or the last character in the previous transmission. Preloading can be used to preload data to the shift register while SS is high and eliminate sending a dummy character when starting a transaction. In order to guarantee enough set-up time before the first SCK edge, enough time must be given between \_SS going low and the first SCK sampling edge, as shown in Figure 25-4. Preloading is enabled by setting the Slave Data Preload Enable bit in the Control B register (CTRLB.PLOADEN). Figure 25-4. Timing Using Preloading Only one data character written to DATA will be preloaded into the shift register while the synchronized \_SS signal (see Figure 25-4) is high. The next character written to DATA before \_SS is pulled low will be stored in DATA until transfer begins. If the shift register is not preloaded, the current contents of the shift register will be shifted out. #### 25.6.3.3 Master with Several Slaves Master with multiple slaves in parallel feature is available only when Master Slave Select Enable (CTRLB.MSSEN) is set to zero and hardware \_SS control is disabled. If the bus consists of several SPI slaves, an SPI master can use general purpose I/O pins to control the \_SS line to each of the slaves on the bus, as shown in Figure 25-5. In this configuration, the single selected SPI slave will drive the tri-state MISO line. Figure 25-5. Multiple Slaves in Parallel An alternate configuration is shown in Figure 25-6. In this configuration, all n attached slaves are connected in series. A common \_SS line is provided to all slaves, enabling them simultaneously. The master must shift n characters for a complete transaction. Depending on the Master Slave Select Enable bit (CTRLB.MSSEN), \_SS line is controlled either by hardware or by user software and normal GPIO Figure 25-6. Multiple Slaves in Series # 25.6.3.4 Loop-back Mode By configuring the Data In Pinout (CTRLA.DIPO) and Data Out Pinout (CTRLA.DOPO) to use the same data pins for transmit and receive, loop-back is achieved. The loop-back is through the pad, so the signal is also available externally. ## 25.6.3.5 Hardware Controlled \_SS In master mode, a single \_SS chip select can be controlled by hardware by setting the Master Slave Select Enable (CTRLB.MSSEN) bit to one. In this mode, the \_SS pin is driven low for a minimum of one baud cycle before transmission begins, and stays low for a minimum of one baud cycle after transmission completes. If back-to-back frames are transmitted, the SS pin will always be driven high for a minimum of one baud cycle between frames. In Figure 25-7, the time T is between one and two baud cycles depending on the SPI transfer mode. Figure 25-7. Hardware Controlled SS When MSSEN is set to zero, the \_SS pin(s) is/are controlled by user software and normal GPIO. ## 25.6.3.6 Slave Select Low Detection In slave mode the SPI is capable of waking the CPU when the slave select (\_SS) goes low. When the Slave Select Low Detect is enabled (CTRLB.SSDE=1), a high to low transition will set the Slave Select Low interrupt flag (INTFLAG.SSL) and the device will wake if applicable. ## 25.6.4 DMA, Interrupts and Events Table 25-3. Module Request for SERCOM SPI | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |------------------------|-------------------|--------------|-------------|-------------|------------------------| | Data Register<br>Empty | x | | | x | When data is written | | Transmit<br>Complete | x | | | | | | Receive<br>Complete | x | | | x | When data is read | | Slave Select low | x | | | | | | Error | x | | | | | #### 25.6.4.1 DMA Operation The SPI generates the following DMA requests: - Data received (RX): The request is set when data is available in the receive FIFO. The request is cleared when DATA is read. - Data transmit (TX): The request is set when the transmit buffer (TX DATA) is empty. The request is cleared when DATA is written. #### **25.6.4.2 Interrupts** The SPI has the following interrupt sources: - Error (ERROR): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Slave Select Low (SSL): his is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Receive Complete (RXC): his is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Transmit Complete (TXC): his is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Data Register Empty (DRE): his is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the SPI is reset. See the register description for details on how to clear interrupt flags. The SPI has one common interrupt request line for all the interrupt sources. The user must read INTFLAG to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. For details on clearing interrupt flags, refer to INTFLAG. #### 25.6.4.3 Events Not applicable. #### 25.6.5 Sleep Mode Operation During master operation, the generic clock will continue to run in idle sleep mode. If the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY) is one, the GCLK\_SERCOM\_CORE will also be enabled in standby sleep mode. Any interrupt can wake up the device. If CTRLA.RUNSTDBY is zero during master operation, GLK\_SERCOMx\_CORE will be disabled when the ongoing transaction is finished. Any interrupt can wake up the device. During slave operation, writing a one to CTRLA.RUNSTDBY will allow the Receive Complete interrupt to wake up the device. If CTRLA.RUNSTDBY is zero during slave operation, all reception will be dropped, including the ongoing transaction. ## 25.6.6 Synchronization Due to the asynchronicity between CLK\_SERCOMx\_APB and GCLK\_SERCOMx\_CORE, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the corresponding Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while the corresponding SYNCBUSY bit is one, a peripheral bus error is generated. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST). SYNCBUSY.SWRST is set to one while synchronization is in progress. - Enable bit in the Control A register (CTRLA.ENABLE). SYNCBUSY.ENABLE is set to one while synchronization is in progress. - Receiver Enable bit in the Control B register (CTRLB.RXEN). SYNCBUSY.CTRLB is set to one while synchronization is in progress. CTRLB.RXEN behaves somewhat differently than described above. Refer to CTRLB for details. Write-synchronization is denoted by the Write-Synchronized property in the register description. # 25.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|----------|---------|-------|--------|-----------|--------|-------------|--------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | 0x01 | _ | 15:8 | | | | | | | | IBON | | 0x02 | CTRLA | 23:16 | | | DIPO | D[1:0] | | | DOPO | D[1:0] | | 0x03 | - | 31:24 | | DORD | CPOL | СРНА | | FOR | M[3:0] | | | 0x04 | | 7:0 | | PLOADEN | | | | | CHSIZE[2:0] | | | 0x05 | OTDI D | 15:8 | AMOE | DE[1:0] | MSSEN | | | | SSDE | | | 0x06 | CTRLB | 23:16 | | | | | | | RXEN | | | 0x07 | - | 31:24 | | | | | | | | | | 0x08 | Reserved | | | | | | | | | | | 0x09 | Reserved | | | | | | | | | | | 0x0A | Reserved | | | | | | | | | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | BAUD | 7:0 | | | | BAU | ID[7:0] | | | | | 0x0D | Reserved | | | | | | | | | | | 0x0E | Reserved | | | | | | | | | | | 0x0F | Reserved | | | | | | | | | | | 0x10 | Reserved | | | | | | | | | | | 0x11 | Reserved | | | | | | | | | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x19 | Reserved | | | | | | | | | | | 0x1A | STATUS | 7:0 | | | | | | BUFOVF | | | | 0x1B | SIAIUS | 15:8 | | | | | | | | | | 0x1C | | 7:0 | | | | | | CTRLB | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | OTNOBUS! | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | Reserved | | | | | | | | | | | 0x21 | Reserved | | | | | | | | | | | 0x22 | Reserved | | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | |--------|----------|----------|-----------|--|-------|----------|--|--|---------| | 0x24 | | 7:0 | ADDR[7:0] | | | | | | | | 0x25 | ADDR | 15:8 | | | | | | | | | 0x26 | ADDR | 23:16 | | | ADDRM | ASK[7:0] | | | | | 0x27 | | 31:24 | | | | | | | | | 0x28 | DATA | 7:0 | | | DATA | \[7:0] | | | | | 0x29 | DATA | 15:8 | | | | | | | DATA[8] | | 0x2A | Reserved | | | | | | | | | | 0x2B | Reserved | | | | | | | | | | 0x2C | Reserved | | | | | | | | | | 0x2D | Reserved | | | | | | | | | | 0x2E | Reserved | | | | | | | | | | 0x2F | Reserved | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | DBGSTOP | # 25.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 474 for details. Some registers require synchronization when read and/or written. Write-synchronization is denoted by the Write-Synchronized property in each individual register description. Refer to "Synchronization" on page 482 for details. Some registers are enable-protected, meaning they can only be written when the USART is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. ## 25.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|------|------|--------|-----------|------|--------|--------| | | | DORD | CPOL | СРНА | | FORM | M[3:0] | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DIPC | D[1:0] | | | DOPO | D[1:0] | | Access | R | R | R/W | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | IBON | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 31 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 30 – DORD: Data Order This bit indicates the data order when a character is shifted out from the Data register. 0: MSB is transferred first. 1: LSB is transferred first. This bit is not synchronized. #### Bit 29 – CPOL: Clock Polarity In combination with the Clock Phase bit (CPHA), this bit determines the SPI transfer mode. - 0: SCK is low when idle. The leading edge of a clock cycle is a rising edge, while the trailing edge is a falling edge. - 1: SCK is high when idle. The leading edge of a clock cycle is a falling edge, while the trailing edge is a rising edge. This bit is not synchronized. # Bit 28 – CPHA: Clock Phase In combination with the Clock Polarity bit (CPOL), this bit determines the SPI transfer mode. 0: The data is sampled on a leading SCK edge and changed on a trailing SCK edge. 1: The data is sampled on a trailing SCK edge and changed on a leading SCK edge. This bit is not synchronized. Table 25-4. SPI Transfer Modes | Mode | CPOL | СРНА | Leading Edge | Trailing Edge | |------|------|------|-----------------|-----------------| | 0x0 | 0 | 0 | Rising, sample | Falling, change | | 0x1 | 0 | 1 | Rising, change | Falling, sample | | 0x2 | 1 | 0 | Falling, sample | Rising, change | | 0x3 | 1 | 1 | Falling, change | Rising, sample | #### Bits 27:24 – FORM[3:0]: Frame Format Table 25-5 shows the various frame formats supported by the SPI. When a frame format with address is selected, the first byte received is checked against the ADDR register. Table 25-5. Frame Format | FORM[3:0] | Name | Description | |-----------|----------|------------------------| | 0x0 | SPI | SPI frame | | 0x1 | - | Reserved | | 0x2 | SPI_ADDR | SPI frame with address | | 0x3-0xF | - | Reserved | #### Bits 23:22 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 21:20 – DIPO[1:0]: Data In Pinout These bits define the data in (DI) pad configurations. In master operation, DI is MISO. In slave operation, DI is MOSI. These bits are not synchronized. Table 25-6. Data In Pinout | DIPO[1:0] | Name | Description | |-----------|--------|-------------------------------------| | 0x0 | PAD[0] | SERCOM PAD[0] is used as data input | | 0x1 | PAD[1] | SERCOM PAD[1] is used as data input | | 0x2 | PAD[2] | SERCOM PAD[2] is used as data input | | 0x3 | PAD[3] | SERCOM PAD[3] is used as data input | #### Bits 19:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 17:16 – DOPO: Data Out Pinout This bit defines the available pad configurations for data out (DO) and the serial clock (SCK). In slave operation, the slave select line (\_SS) is controlled by DOPO, while in master operation the \_SS line is controlled by the port configuration. In master operation, DO is MOSI. In slave operation, DO is MISO. These bits are not synchronized. Table 25-7. Data Out Pinout | DOPO | DO | SCK | Slave_SS | Master_SS | |------|--------|--------|----------|----------------------| | 0x0 | PAD[0] | PAD[1] | PAD[2] | System configuration | | 0x1 | PAD[2] | PAD[3] | PAD[1] | System configuration | | 0x2 | PAD[3] | PAD[1] | PAD[2] | System configuration | | 0x3 | PAD[0] | PAD[3] | PAD[1] | System configuration | #### Bits 15:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 8 – IBON: Immediate Buffer Overflow Notification This bit controls when the buffer overflow status bit (STATUS.BUFOVF) is asserted when a buffer overflow occurs. 0: STATUS.BUFOVF is asserted when it occurs in the data stream. 1: STATUS.BUFOVF is asserted immediately upon buffer overflow. This bit is not synchronized. ## Bit 7 – RUNSTDBY: Run In Standby This bit defines the functionality in standby sleep mode. These bits are not synchronized. Table 25-8. Run In Standby Configuration | RUNSTDBY | Slave | Master | |----------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 0x0 | Disabled. All reception is dropped, including the ongoing transaction. | Generic clock is disabled when ongoing transaction is finished. All interrupts can wake up the device. | | 0x1 | Wake on Receive Complete interrupt. | Generic clock is enabled while in sleep modes. All interrupts can wake up the device. | #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 4:2 – MODE: Operating Mode These bits must be written to 0x2 or 0x3 to select the SPI serial communication interface of the SERCOM. 0x2: SPI slave operation 0x3: SPI master operation These bits are not synchronized. ## Bit 1 – ENABLE: Enable 0: The peripheral is disabled or being disabled. 1: The peripheral is enabled or being enabled. Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Enable Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE is cleared when the operation is complete. This bit is not enable-protected. #### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY. SWRST will both be cleared when the reset is complete. This bit is not enable-protected. #### 25.8.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|---------|-------|----|----|-----|-------------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | RXEN | | | Access | R | R | R | R | R | R | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | AMOE | DE[1:0] | MSSEN | | | | SSDE | | | Access | R/W | R/W | R/W | R | R | R | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PLOADEN | | | | | CHSIZE[2:0] | | | Access | R | R/W | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:18 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bit 17 - RXEN: Receiver Enable 0: The receiver is disabled or being enabled. 1: The receiver is enabled or it will be enabled when SPI is enabled. Writing a zero to this bit will disable the SPI receiver immediately. The receive buffer will be flushed, data from ongoing receptions will be lost and STATUS.BUFOVF will be cleared. Writing a one to CTRLB.RXEN when the SPI is disabled will set CTRLB.RXEN immediately. When the SPI is enabled, CTRLB.RXEN will be cleared, SYNCBUSY.CTRLB will be set and remain set until the receiver is enabled. When the receiver is enabled CTRLB.RXEN will read back as one. Writing a one to CTRLB.RXEN when the SPI is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.RXEN will read back as one. This bit is not enable-protected. #### Bit 16 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 15:14 – AMODE: Address Mode These bits set the slave addressing mode when the frame format (CTRLA.FORM) with address is used. They are unused in master mode. #### Table 25-9. Address Mode | AMODE[1:0] | Name | Description | |------------|---------|---------------------------------------------------------------------------------------------------------------| | 0x0 | MASK | ADDRMASK is used as a mask to the ADDR register | | 0x1 | 2_ADDRS | The slave responds to the two unique addresses in ADDR and ADDRMASK | | 0x2 | RANGE | The slave responds to the range of addresses between and including ADDR and ADDRMASK. ADDR is the upper limit | | 0x3 | | Reserved | #### Bit 13 – MSSEN: Master Slave Select Enable This bit enables hardware slave select (SS) control. 0: Hardware \_SS control is disabled. 1: Hardware \_SS control is enabled. #### Bits 12:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 9 – SSDE: Slave Select Low Detect Enable This bit enables wake up when the slave select (\_SS) pin transitions from high to low. 0: \_SS low detector is disabled. 1: \_SS low detector is enabled. #### Bits 8:7 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 6 – PLOADEN: Slave Data Preload Enable Setting this bit will enable preloading of the slave shift register when there is no transfer in progress. If the \_SS line is high when DATA is written, it will be transferred immediately to the shift register. #### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 2:0 - CHSIZE[2:0]: Character Size #### Table 25-10. Character Size | CHSIZE[2:0] | Name | Description | |-------------|------|-------------| | 0x0 | 8BIT | 8 bits | | 0x1 | 9BIT | 9 bits | | 0x2-0x7 | | Reserved | # 25.8.3 Baud Rate Name: BAUD Offset: 0x0C Reset: 0x00 Property: Write-Protected, Enable-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|--| | | BAUD[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 7:0 – BAUD: Baud Register These bits control the clock generation, as described in the SERCOM "Clock Generation – Baud-Rate Generator" on page 429. ## 25.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|-----|-----|-----|-----| | | ERROR | | | | SSL | RXC | TXC | DRE | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 3– SSL: Slave Select Low Interrupt Enable - 0: Slave Select Low interrupt is disabled. - 1: Slave Select Low interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Slave Select Low Interrupt Enable bit, which disables the Slave Select Low interrupt. #### Bit 2 – RXC: Receive Complete Interrupt Enable - 0: Receive Complete interrupt is disabled. - 1: Receive Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Receive Complete Interrupt Enable bit, which disables the Receive Complete interrupt. #### Bit 1 – TXC: Transmit Complete Interrupt Enable 0: Transmit Complete interrupt is disabled. 1: Transmit Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transmit Complete Interrupt Enable bit, which disable the Transmit Complete interrupt. # • Bit 0 - DRE: Data Register Empty Interrupt Enable - 0: Data Register Empty interrupt is disabled. - 1: Data Register Empty interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Data Register Empty Interrupt Enable bit, which disables the Data Register Empty interrupt. ## 25.8.5 Interrupt Enable Set This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x16 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|-----|-----|-----|-----| | | ERROR | | | | SSL | RXC | TXC | DRE | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 3 – SSL: Slave Select Low Interrupt Enable 0: Slave Select Low interrupt is disabled. 1: Slave Select Low interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Slave Select Low Interrupt Enable bit, which enables the Slave Select Low interrupt. #### Bit 2 – RXC: Receive Complete Interrupt Enable 0: Receive Complete interrupt is disabled. 1: Receive Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Receive Complete Interrupt Enable bit, which enables the Receive Complete interrupt. #### Bit 1 – TXC: Transmit Complete Interrupt Enable 0: Transmit Complete interrupt is disabled. 1: Transmit Complete interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Transmit Complete Interrupt Enable bit, which enables the Transmit Complete interrupt. ## Bit 0 – DRE: Data Register Empty Interrupt Enable 0: Data Register Empty interrupt is disabled. 1: Data Register Empty interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Data Register Empty Interrupt Enable bit, which enables the Data Register Empty interrupt. ## 25.8.6 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x18 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|-----|-----|-----|-----| | | ERROR | | | | SSL | RXC | TXC | DRE | | Access | R/W | R | R | R | R/W | R | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – ERROR: Error This flag is cleared by writing a one to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. The BUFOVF error will set this interrupt flag. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 3 – SSL: Slave Select Low This flag is cleared by writing a one to it. This bit is set when a high to low transition is detected on the \_SS pin in slave mode and Slave Select Low Detect (CTRLB.SSDE) is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. ## Bit 2 – RXC: Receive Complete This flag is cleared by reading the Data (DATA) register or by disabling the receiver. This flag is set when there are unread data in the receive buffer. If address matching is enabled, the first data received in a transaction will be an address. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. #### Bit 1 – TXC: Transmit Complete This flag is cleared by writing a one to it or by writing new data to DATA. In master mode, this flag is set when the data have been shifted out and there are no new data in DATA. In slave mode, this flag is set when the \_SS pin is pulled high. If address matching is enabled, this flag is only set if the transaction was initiated with an address match. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. ## Bit 0 – DRE: Data Register Empty This flag is cleared by writing new data to DATA. This flag is set when DATA is empty and ready for new data to transmit. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. #### 25.8.7 Status Name: **STATUS** Offset: 0x1A 0x0000 Property: Reset: | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|----|--------|---|---| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | BUFOVF | | | | Access | R | R | R | R | R | R/W | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:3 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 - BUFOVF: Buffer Overflow Reading this bit before reading DATA will indicate the error status of the next character to be read. This bit is cleared by writing a one to the bit or by disabling the receiver. This bit is set when a buffer overflow condition is detected. An overflow condition occurs if the two-level receive buffer is full when the last bit of the incoming character is shifted into the shift register. All characters shifted into the shift registers before the overflow condition is eliminated by reading DATA will be lost. When set, the corresponding RxDATA will be 0. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. ## Bits 1:0 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 25.8.8 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CTRLB | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2- CTRLB: CTRLB Synchronization Busy Writing CTRLB when the SERCOM is enabled requires synchronization. When written, the SYNCBUSY.CTRLB bit will be set until synchronization is complete. If CTRLB is written while SYNCBUSY.CTRLB is asserted, an APB error will be generated. 0: CTRLB synchronization is not busy. 1: CTRLB synchronization is busy. # Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNC-BUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. 0: Enable synchronization is not busy. 1: Enable synchronization is busy. # Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. - 0: SWRST synchronization is not busy. - 1: SWRST synchronization is busy. ## 25.8.9 Address Name: ADDR Offset: 0x24 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | ADDRMASK[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADDR[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:16 – ADDRMASK[7:0]: Address Mask These bits hold the address mask when the transaction format (CTRLA.FORM) with address is used. #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – ADDR[7:0]: Address These bits hold the address when the transaction format (CTRLA.FORM) with address is used. ## 25.8.10 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----------|-----|-----|-----|-----|-----|-----|---------|--|--| | | | | | | | | | DATA[8] | | | | Access | R | R | R | R | R | R | R | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 15:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 8:0 – DATA[8:0]: Data Reading these bits will return the contents of the receive data buffer. The register should be read only when the Receive Complete Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set. Writing these bits will write the transmit data buffer. This register should be written only when the Data Register Empty Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set. # 25.8.11 Debug Control Name: DBGCTRL **Offset:** 0x30 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---------| | | | | | | | | | DBGSTOP | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 0 – DBGSTOP: Debug Stop Mode This bit controls the functionality when the CPU is halted by an external debugger. 0: The baud-rate generator continues normal operation when the CPU is halted by an external debugger. 1: The baud-rate generator is halted when the CPU is halted by an external debugger. # 26. SERCOM I<sup>2</sup>C - SERCOM Inter-Integrated Circuit # 26.1 Overview The inter-integrated circuit (I<sup>2</sup>C) interface is one of the available modes in the serial communication interface (SERCOM). Refer to "SERCOM – Serial Communication Interface" on page 426 for details. The I<sup>2</sup>C interface uses the SERCOM transmitter and receiver configured as shown in Figure 26-1. Fields shown in capital letters are registers accessible by the CPU, while lowercase fields are internal to the SERCOM. Each side, master and slave, depicts a separate I<sup>2</sup>C interface containing a shift register, a transmit buffer and a receive buffer. In addition, the I<sup>2</sup>C master uses the SERCOM baud-rate generator, while the I<sup>2</sup>C slave uses the SERCOM address match logic. ## 26.2 Features - Master or slave operation - Can be used with DMA - Philips I<sup>2</sup>C compatible - SMBus<sup>™</sup> compatible - PMBus compatible - 100kHz and 400kHz, 1MHz and 3.4MHz support at low system clock frequencies - Physical interface includes: - Slew-rate limited outputs - Filtered inputs - Slave operation: - · Operation in all sleep modes - Wake-up on address match - 7-bit and 10-bit Address match in hardware for: - Unique address and/or 7-bit general call address - Address range - Two unique addresses can be used with DMA # 26.3 Block Diagram Figure 26-1. I<sup>2</sup>C Single-Master Single-Slave Interconnection # 26.4 Signal Description | Signal Name | Туре | Description | |-------------|-------------|------------------| | PAD[0] | Digital I/O | SDA | | PAD[1] | Digital I/O | SCL | | PAD[2] | Digital I/O | SDA_OUT (4-wire) | | PAD[3] | Digital I/O | SDC_OUT (4-wire) | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. Note that not all the pins are I<sup>2</sup>C pins. Refer to Table 5-1 for details on the pin type for each pin. # 26.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 26.5.1 I/O Lines Using the SERCOM's I/O lines requires the I/O pins to be configured. Refer to "PORT" on page 373 for details. ## 26.5.2 Power Management The I<sup>2</sup>C will continue to operate in any sleep mode where the selected source clock is running. I<sup>2</sup>C interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 26.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB, where i represents the specific SERCOM instance number) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to "PM – Power Manager" on page 112 for details. The SERCOM bus clock (CLK\_SERCOMx\_APB) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to "PM – Power Manager" on page 112 for details. Two generic clocks are used by the SERCOM (GCLK\_SERCOMx\_CORE and GCLK\_SERCOM\_SLOW). The core clock (GCLK\_SERCOMx\_CORE) is required to clock the SERCOM while operating as a master, while the slow clock (GCLK\_SERCOM\_SLOW) is required only for certain functions. These clocks must be configured and enabled in the Generic Clock Controller (GCLK) before using the SERCOM. Refer to "GCLK – Generic Clock Controller" on page 90 for details. These generic clocks are asynchronous to the SERCOM bus clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to the "Synchronization" on page 524 section for further details. #### 26.5.4 DMA The DMA request lines are connected to the DMA controller (DMAC). Using the SERCOM DMA requests, requires the DMA controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details. #### 26.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the I<sup>2</sup>C interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 26.5.6 Events Not applicable. # 26.5.7 Debug Operation When the CPU is halted in debug mode, the I<sup>2</sup>C interface continues normal operation. If the I<sup>2</sup>C interface is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. The I<sup>2</sup>C interface can be forced to halt operation during debugging. Refer to the DBGCTRL register for details. # 26.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Status register (STATUS) - Address register (ADDR) - Data register (DATA) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply to accesses through en external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. # 26.5.9 Analog Connections Not applicable. # 26.6 Functional Description #### 26.6.1 Principle of Operation The I<sup>2</sup>C interface uses two physical lines for communication: - Serial Data Line (SDA) for packet transfer - Serial Clock Line (SCL) for the bus clock A transaction starts with the start condition, followed by a 7-bit address and a direction bit (read or write) sent from the I<sup>2</sup>C master. The addressed I<sup>2</sup>C slave will then acknowledge (ACK) the address, and data packet transactions can commence. Every 9-bit data packet consists of 8 data bits followed by a one-bit reply indicating whether the data was acknowledged or not. In the event that a data packet is not acknowledged (NACK), whether sent from the I<sup>2</sup>C slave or master, it will be up to the I<sup>2</sup>C master to either terminate the connection by issuing the stop condition, or send a repeated start if more data is to be transceived. Figure 26-2 illustrates the possible transaction formats and Figure 26-3 explains the legend used. Figure 26-2. Basic I<sup>2</sup>C Transaction Diagram Figure 26-3. Transaction Diagram Syntax # 26.6.2 Basic Operation ## 26.6.2.1 Initialization The following registers are enable-protected, meaning they can be written only when the $I^2C$ interface is disabled (CTRLA.ENABLE is zero): - Control A register (CTRLA), except Enable (CTRLA.ENABLE) and Software Reset (CTRLA.SWRST) - Control B register (CTRLB), except Acknowledge Action (CTRLB.ACKACT) and Command (CTRLB.CMD) - Baud Rate register (BAUD) - Address register (ADDR) while in slave operation Any writes to these bits or registers when the I<sup>2</sup>C interface is enabled or is being enabled (CTRLA.ENABLE is one) will be discarded. Writes to these registers while the I<sup>2</sup>C interface is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the Enable-Protection property in the register description. Before the I<sup>2</sup>C interface is enabled, it must be configured as outlined by the following steps: I<sup>2</sup>C mode in master or slave operation must be selected by writing 0x4 or 0x5 to the Operating Mode bit group in the Control A register (CTRLA.MODE) - SCL low time-out can be enabled by writing to the SCL Low Time-Out bit in the Control A register (CTRLA.LOWTOUT) - In master operation, the inactive bus time-out can be set in the Inactive Time-Out bit group in the Control A register (CTRLA.INACTOUT) - Hold time for SDA can be set in the SDA Hold Time bit group in the Control A register (CTRLA.SDAHOLD) - Smart operation can be enabled by writing to the Smart Mode Enable bit in the Control B register (CTRLB.SMEN) - In slave operation, the address match configuration must be set in the Address Mode bit group in the Control B register (CTRLB.AMODE) - In slave operation, the addresses must be set, according to the selected address configuration, in the Address and Address Mask bit groups in the Address register (ADDR.ADDR and ADDR.ADDRMASK) - In master operation, the Baud Rate register (BAUD) must be written to generate the desired baud rate #### 26.6.2.2 Enabling, Disabling and Resetting The $I^2C$ interface is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The $I^2C$ interface is disabled by writing a zero to CTRLA.ENABLE. The $I^2C$ interface is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the $I^2C$ interface, except DBGCTRL, will be reset to their initial state, and the $I^2C$ interface will be disabled. Refer to CTRLA for details. #### 26.6.2.3 I<sup>2</sup>C Bus State Logic The bus state logic includes several logic blocks that continuously monitor the activity on the I<sup>2</sup>C bus lines in all sleep modes. The start and stop detectors and the bit counter are all essential in the process of determining the current bus state. The bus state is determined according to the state diagram shown in Figure 26-4. Software can get the current bus state by reading the Master Bus State bits in the Status register (STATUS.BUSSTATE). The value of STATUS.BUSSTATE in the figure is shown in binary. Figure 26-4. Bus State Diagram The bus state machine is active when the I<sup>2</sup>C master is enabled. After the I<sup>2</sup>C master has been enabled, the bus state is unknown. From the unknown state, the bus state machine can be forced to enter the idle state by writing to STATUS.BUSSTATE accordingly. However, if no action is taken by software, the bus state will become idle if a stop condition is detected on the bus. If the inactive bus time-out is enabled, the bus state will change from unknown to idle on the occurrence of a time-out. Note that after a known bus state is established, the bus state logic will not re-enter the unknown state from either of the other states. When the bus is idle it is ready for a new transaction. If a start condition is issued on the bus by another I<sup>2</sup>C master in a multimaster setup, the bus becomes busy until a stop condition is detected. The stop condition will cause the bus to reenter the IDLE state. If the inactive bus time-out (SMBus) is enabled, the bus state will change from busy to idle on the occurrence of a time-out. If a start condition is generated internally by writing the Address bit group in the Address register (ADDR.ADDR) while in idle state, the owner state is entered. If the complete transaction was performed without interference, i.e., arbitration not lost, the I<sup>2</sup>C master is allowed to issue a stop condition, which in turn will cause a change of the bus state back to idle. However, if a packet collision is detected when in the owner state, the arbitration is assumed lost and the bus state becomes busy until a stop condition is detected. A repeated start condition will change the bus state only if arbitration is lost while issuing a repeated start. #### 26.6.2.4 Clock Generation (Standard-mode, Fast-mode and Fast-mode Plus Transfers) The Master I<sup>2</sup>C clock (SCL) frequency is determined by a number of factors. The low ( $T_{LOW}$ ) and high ( $T_{HIGH}$ ) times are determined by the Baud Rate register (BAUD), while the rise ( $T_{RISE}$ ) and fall ( $T_{FALL}$ ) times are determined by the bus topology. Because of the wired-AND logic of the bus, $T_{FALL}$ will be considered as part of $T_{LOW}$ . Likewise, $T_{RISE}$ will be in a state between $T_{LOW}$ and $T_{HIGH}$ until a high state has been detected. #### Figure 26-5. SCL Timing The following parameters are timed using the SCL low time period. This comes from the Master Baud Rate Low bit group in the Baud Rate register (BAUD.BAUDLOW) when non-zero, or the Master Baud Rate bit group in the Baud Rate register (BAUD.BAUD) when BAUD.BAUDLOW is zero. - T<sub>LOW</sub> Low period of SCL clock - T<sub>SU:STO</sub> Set-up time for stop condition - T<sub>BUF</sub> Bus free time between stop and start conditions - T<sub>HD:STA</sub> Hold time (repeated) start condition - T<sub>SU:STA</sub> Set-up time for repeated start condition - T<sub>HIGH</sub> is timed using the SCL high time count from BAUD.BAUD - T<sub>RISE</sub> is determined by the bus impedance; for internal pull-ups. Refer to "Electrical Characteristics" on page 1055 for details. - T<sub>FALL</sub> is determined by the open-drain current limit and bus impedance; can typically be regarded as zero. Refer to "Electrical Characteristics" on page 1055 for details. The SCL frequency is given by: $$f_{SCL} = \frac{1}{T_{LOW} + T_{HIGH} + T_{RISE}}$$ When BAUD.BAUDLOW is zero, the BAUD.BAUD value is used to time both SCL high and SCL low. In this case the following formula will give the SCL frequency: $$f_{SCL} = \frac{f_{GCLK}}{2(5 + BAUD) + f_{GCLK}T_{RISE}}$$ When BAUD.BAUDLOW is non-zero, the following formula is used to determine the SCL frequency: $$f_{SCL} = \frac{f_{GCLK}}{10 + BAUD + BAUDLOW + f_{GCLK}T_{RISE}}$$ When BAUDLOW is non-zero, the following formula can be used to determine the SCL frequency: $$f_{SCL} = \frac{f_{GCLK}}{10 + BAUD + BAUDLOW + f_{GCLK}T_{RISE}}$$ The following formulas can be used to determine the SCL $T_{LOW}$ and $T_{HIGH}$ times: $$T_{low} = \frac{BAUD.BAUDLOW + 5}{f_{GCLK}}$$ $$T_{HIGH} = \frac{BAUD.BAUD + 5}{f_{GCLK}}$$ For Fast-mode Plus the nominal high to low SCL ratio is 1 to 2 and BAUD should be set accordingly. At a minimum, BAUD.BAUD and/or BAUD.BAUDLOW must be non-zero. # 26.6.2.5 Master Clock Generation (High-speed mode Transfer) For High-speed mode transfers, there is no SCL synchronization, so the SCL frequency is determined by the GCLK frequency and the High-speed BAUD setting. When HSBAUDLOW is zero, the HSBAUD value is used to time both SCL high and SCL low. In this case the following formula can be used to determine the SCL frequency. $$f_{SCL} = \frac{f_{GCLK}}{2(1 + HSBAUD)}$$ When HSBAUDLOW is non-zero, the following formula can be used to determine the SCL frequency. $$f_{SCL} = \frac{f_{GCLK}}{2 + HSBAUD + HSBAUDLOW}$$ For High-speed the nominal high to low SCL ratio is 1 to 2 and HSBAUD should be set accordingly. At a minimum, BAUD.BAUD and/or BAUD.BAUDLOW must be non-zero. ## 26.6.2.6 I<sup>2</sup>C Master Operation The I<sup>2</sup>C master is byte-oriented and interrupt based. The number of interrupts generated is kept at a minimum by automatic handling of most events. Auto-triggering of operations and a special smart mode, which can be enabled by writing a one to the Smart Mode Enable bit in the Control A register (CTRLA.SMEN), are included to reduce software driver complexity and code size. The I2C master has two interrupt strategies. When SCL Stretch Mode (CTRLA.SCLSM) is set to zero, SCL is stretched before or after the acknowledge bit . In this mode the I<sup>2</sup>C master operates according to the behavior diagram shown in Figure 26-6. The circles with a capital letter M followed by a number (M1, M2... etc.) indicate which node in the figure the bus logic can jump to based on software or hardware interaction. This diagram is used as reference for the description of the I<sup>2</sup>C master operation throughout the document. Figure 26-6. I<sup>2</sup>C Master Behavioral Diagram (SCLSM=0) In the second strategy (SCLSM=1), interrupts only occur after the ACK bit as shown in Figure 26-7. This strategy can be used when it is not necessary to check DATA before acknowledging. Note that setting SCLSM to 1 is required for High-speed mode. APPLICATION MASTER WRITE INTERRUPT + SCL HOLD M1 M2 М3 (M4 s **ADDRESS** R/W Wait for Ā R/W **IDLE** $\overline{\mathbf{w}}$ Α Sr DATA Α/Ā MASTER READ INTERRUPT+ SCL HOLD Software interaction √M4 The master provides data Р on the bus Addressed slave provides Sr data on the bus A/Ā R Α DATA Figure 26-7. I<sup>2</sup>C Master Behavioral Diagram (SCLSM=1) # **Transmitting Address Packets** The $I^2C$ master starts a bus transaction by writing ADDR.ADDR with the $I^2C$ slave address and the direction bit. If the bus is busy, the $I^2C$ master will wait until the bus becomes idle before continuing the operation. When the bus is idle, the $I^2C$ master will issue a start condition on the bus. The $I^2C$ master will then transmit an address packet using the address written to ADDR.ADDR. After the address packet has been transmitted by the I<sup>2</sup>C master, one of four cases will arise, based on arbitration and transfer direction. # Case 1: Arbitration lost or bus error during address packet transmission If arbitration was lost during transmission of the address packet, the Master on Bus bit in the Interrupt Flag register (INTFLAG.MB) and the Arbitration Lost bit in the Status register (STATUS.ARBLOST) are both set. Serial data output to SDA is disabled, and the SCL is released, which disables clock stretching. In effect the I<sup>2</sup>C master is no longer allowed to perform any operation on the bus until the bus is idle again. A bus error will behave similarly to the arbitration lost condition. In this case, the MB interrupt flag and Master Bus Error bit in the Status register (STATUS.BUSERR) are both set in addition to STATUS.ARBLOST. The Master Received Not Acknowledge bit in the Status register (STATUS.RXNACK) will always contain the last successfully received acknowledge or not acknowledge indication. In this case, software will typically inform the application code of the condition and then clear the interrupt flag before exiting the interrupt routine. No other flags have to be cleared at this point, because all flags will be cleared automatically the next time the ADDR.ADDR register is written. #### Case 2: Address packet transmit complete - No ACK received If no I<sup>2</sup>C slave device responds to the address packet, then the INTFLAG.MB interrupt flag is set and STATUS.RXNACK is set. The clock hold is active at this point, preventing further activity on the bus. The missing ACK response can indicate that the I<sup>2</sup>C slave is busy with other tasks or sleeping and, therefore, not able to respond. In this event, the next step can be either issuing a stop condition (recommended) or resending the address packet by using a repeated start condition. However, the reason for the missing acknowledge can be that an invalid I<sup>2</sup>C slave address has been used or that the I<sup>2</sup>C slave is for some reason disconnected or faulty. If using SMBus logic, the slave must ACK the address, and hence no action means the slave is not available on the bus. ## Case 3: Address packet transmit complete - Write packet, Master on Bus set If the I<sup>2</sup>C master receives an acknowledge response from the I<sup>2</sup>C slave, INTFLAG.MB is set and STATUS.RXNACK is cleared. The clock hold is active at this point, preventing further activity on the bus. In this case, the software implementation becomes highly protocol dependent. Three possible actions can enable the I<sup>2</sup>C operation to continue. The three options are: - The data transmit operation is initiated by writing the data byte to be transmitted into DATA.DATA. - Transmit a new address packet by writing ADDR. A repeated start condition will automatically be inserted before the address packet. - Issue a stop condition, consequently terminating the transaction. ## Case 4: Address packet transmit complete - Read packet, Slave on Bus set If the I<sup>2</sup>C master receives an ACK from the I<sup>2</sup>C slave, the I<sup>2</sup>C master proceeds to receive the next byte of data from the I<sup>2</sup>C slave. When the first data byte is received, the Slave on Bus bit in the Interrupt Flag register (INTFLAG.SB) is set and STATUS.RXNACK is cleared. The clock hold is active at this point, preventing further activity on the bus. In this case, the software implementation becomes highly protocol dependent. Three possible actions can enable the $I^2C$ operation to continue. The three options are: - Let the I<sup>2</sup>C master continue to read data by first acknowledging the data received. This is automatically done when reading DATA.DATA if the smart mode is enabled. - Transmit a new address packet. - Terminate the transaction by issuing a stop condition. An ACK or NACK will be automatically transmitted for the last two alternatives if smart mode is enabled. The Acknowledge Action bit in the Control B register (CTRLB.ACKACT) determines whether ACK or NACK should be sent. #### **Transmitting Data Packets** When an address packet with direction set to write has been successfully transmitted, INTFLAG.MB will be set and the I<sup>2</sup>C master can start transmitting data by writing to DATA.DATA. The I<sup>2</sup>C master transmits data via the I<sup>2</sup>C bus while continuously monitoring for packet collisions. If a collision is detected, the I<sup>2</sup>C master looses arbitration and STATUS.ARBLOST is set. If the transmit was successful, the I<sup>2</sup>C master automatically receives an ACK bit from the I<sup>2</sup>C slave and STATUS.RXNACK will be cleared. INTFLAG.MB will be set in both cases, regardless of arbitration outcome. Testing STATUS.ARBLOST and handling the arbitration lost condition in the beginning of the I<sup>2</sup>C Master on Bus interrupt is recommended. This can be done, as there is no difference between handling address and data packet arbitration. STATUS.RXNACK must be checked for each data packet transmitted before the next data packet transmission can commence. The I<sup>2</sup>C master is not allowed to continue transmitting data packets if a NACK is given from the I<sup>2</sup>C slave. # Receiving Data Packets (SCLSM=0) When INTFLAG.SB is set, the I<sup>2</sup>C master will already have received one data packet. The I<sup>2</sup>C master must respond by sending either an ACK or NACK. Sending a NACK might not be successfully executed as arbitration can be lost during the transmission. In this case, a loss of arbitration will cause INTFLAG.SB to not be set on completion. Instead, INTFLAG.MB will be used to indicate a change in arbitration. Handling of lost arbitration is the same as for data bit transmission. #### Receiving Data Packets (SCLSM=1) When INTFLAG.SB is set, the I<sup>2</sup>C master will already have received one data packet and transmitted the ACKACT bit. At this point the ACKACT must be set to the correct value for the next ACK bit, and the transaction can continue by reading DATA and issuing a command if not in smart mode. # **High-speed Mode** High-speed transfers are a multi-step process as shown in Figure 26-8. First, a master code (0000 1nnn where nnn is a unique master code) is transmitted in Full-speed mode, followed by a NACK since no slave should acknowledge. Arbitration is performed only during the Full-speed Master Code phase. The master code is transmitted by writing the master code to the address register (ADDR) with the high-speed bit (ADDR.HS) written to zero. After the Master Code and NACK have been transmitted, the master write interrupt will be asserted. At this point, the slave address can be written to the ADDR register with the ADDR.HS bit set to one. The master will then generate a repeated start followed by the slave address in High-speed mode. The bus will remain in High-speed mode until a stop is generated. If a repeated start is desired, the ADDR.HS bit must again be written to 1 along with the new address to be transmitted. Figure 26-8. High Speed Transfer Transmitting in High-speed mode requires the I2C master to be configured in High-speed mode (SPEED=0b10) and the SCL clock stretch mode (SCLSM) bit set to one. # 10-Bit Addressing When 10-bit addressing is enabled (TENBITEN=1) and the ADDR register is written, the two address bytes will be transmitted as shown in Figure 26-9. The addressed slave acknowledges the two address bytes and the transaction continues. Regardless of whether the transaction is a read or write, the master must start by sending the 10-bit address with the read/write bit (ADDR.ADDR[0]) equal to zero. If the master receives a NACK after the first byte, then the write interrupt flag will be raised and the NACK bit will be set. If the first byte is acknowledged by one or more slaves, then the master will proceed to transmit the second address byte and the master will first see the write interrupt flag after the second byte is transmitted. If the transaction is a read, the 10-bit address transmission must be followed by a repeated start and the first 7 bits of the address with the read/write bit equal to 1. Figure 26-9. 10-Bit Address Transmission for a Read Transaction This implies the following procedure for a 10-bit read operation: - Write ADDR.ADDR[10:1] with the 10-bit address. ADDR.TENBITEN must be set (can be written simultaneously with ADDR) and read/write bit (ADDR.ADDR[0]) equal to 0. - When the master write interrupt is asserted, write ADDR[7:0] register to "11110 address[9:8] 1". ADDR.TENBITEN must be cleared (can be written simultaneously with ADDR). - Proceed to transmit data. ## 26.6.2.7 I<sup>2</sup>C Slave Operation The I<sup>2</sup>C slave is byte-oriented and interrupt-based. The number of interrupts generated is kept at a minimum by automatic handling of most events. Auto triggering of operations and a special smart mode, which can be enabled by writing a 1 to the Smart Mode Enable bit in the Control A register (CTRLA.SMEN), are included to reduce software's complexity and code size. The I<sup>2</sup>C slave has two interrupt strategies. When SCL Stretch Mode (CTRLA.SCLSM) is set to zero, SCL is stretched before or after the acknowledge bit. In this mode, the I<sup>2</sup>C slave operates according to the behavior diagram shown in Figure 26-10. The circles with a capital S followed by a number (S1, S2... etc.) indicate which node in the figure the bus logic can jump to based on software or hardware interaction. This diagram is used as reference for the description of the I<sup>2</sup>C slave operation throughout the document. Figure 26-10.I<sup>2</sup>C Slave Behavioral Diagram (SCLSM=0) In the second strategy (SCLSM=1), interrupts only occur after the ACK bit as shown in Figure 26-11. This strategy can be used when it is not necessary to check DATA before acknowledging. For master reads, an address and data interrupt will be issued simultaneously after the address acknowledge, while for master writes, the first data interrupt will be seen after the first data byte has been received by the slave and the acknowledge bit has been sent to the master. Note that setting SCLSM to 1 is required for High-speed mode. Figure 26-11.Slave Behavioral Diagram (SCLSM=1) # Receiving Address Packets (SCLSM=0) When SCLSM is zero, the I<sup>2</sup>C slave stretches the SCL line according to Figure 26-10. When the I<sup>2</sup>C slave is properly configured, it will wait for a start condition to be detected. When a start condition is detected, the successive address packet will be received and checked by the address match logic. If the received address is not a match, the packet is rejected and the I<sup>2</sup>C slave waits for a new start condition. The I<sup>2</sup>C slave Address Match bit in the Interrupt Flag register (INTFLAG.AMATCH) is set when a start condition followed by a valid address packet is detected. SCL will be stretched until the I<sup>2</sup>C slave clears INTFLAG.AMATCH. Because the I<sup>2</sup>C slave holds the clock by forcing SCL low, the software is given unlimited time to respond to the address. The direction of a transaction is determined by reading the Read / Write Direction bit in the Status register (STATUS.DIR), and the bit will be updated only when a valid address packet is received. If the Transmit Collision bit in the Status register (STATUS.COLL) is set, this indicates that the last packet addressed to the I<sup>2</sup>C slave had a packet collision. A collision causes the SDA and SCL lines to be released without any notification to software. The next AMATCH interrupt is, therefore, the first indication of the previous packet's collision. Collisions are intended to follow the SMBus Address Resolution Protocol (ARP). After the address packet has been received from the I<sup>2</sup>C master, one of two cases will arise based on transfer direction. # Case 1: Address packet accepted - Read flag set The STATUS.DIR bit is one, indicating an I<sup>2</sup>C master read operation. The SCL line is forced low, stretching the bus clock. If an ACK is sent, I<sup>2</sup>C slave hardware will set the Data Ready bit in the Interrupt Flag register (INTFLAG.DRDY), indicating data are needed for transmit. If not acknowledge is sent, the I<sup>2</sup>C slave will wait for a new start condition and address match Typically, software will immediately acknowledge the address packet by sending an ACK/NACK bit. The I<sup>2</sup>C slave command CTRLB.CMD = 3 can be used for both read and write operation as the command execution is dependent on the STATUS.DIR bit. Writing a one to INTFLAG.AMATCH will also cause an ACK/NACK to be sent corresponding to the CTRLB.ACKACT bit. ## Case 2: Address packet accepted - Write flag set The STATUS.DIR bit is cleared, indicating an I<sup>2</sup>C master write operation. The SCL line is forced low, stretching the bus clock. If an ACK is sent, the I<sup>2</sup>C slave will wait for data to be received. Data, repeated start or stop can be received. If not acknowledge is sent, the I<sup>2</sup>C slave will wait for a new start condition and address match. Typically, software will immediately acknowledge the address packet by sending an ACK/NACK bit. The $I^2$ C slave command CTRLB.CMD = 3 can be used for both read and write operation as the command execution is dependent on STATUS.DIR. Writing a one to INTFLAG.AMATCH will also cause an ACK/NACK to be sent corresponding to the CTRLB.ACKACT bit. # Receiving Address Packets (SCLSM=1) When SCLSM is one, the I<sup>2</sup>C slave only stretches the SCL line after an acknowledge according to Figure 26-11. When the I<sup>2</sup>C slave is properly configured, it will wait for a start condition to be detected. When a start condition is detected, the successive address packet will be received and checked by the address match logic. If the received address is not a match, the packet is rejected and the I<sup>2</sup>C slave waits for a new start condition. If the address matches, the acknowledge action (CTRLB.ACKACT) is automatically sent and the Address Match bit in the Interrupt Flag register (INTFLAG.AMATCH) is set. SCL will be stretched until the I<sup>2</sup>C slave clears INTFLAG.AMATCH. Because the I<sup>2</sup>C slave holds the clock by forcing SCL low, the software is given unlimited time to respond to the address. The direction of a transaction is determined by reading the Read / Write Direction bit in the Status register (STATUS.DIR), and the bit will be updated only when a valid address packet is received. If the Transmit Collision bit in the Status register (STATUS.COLL) is set, this indicates that the last packet addressed to the I<sup>2</sup>C slave had a packet collision. A collision causes the SDA and SCL lines to be released without any notification to software. The next AMATCH interrupt is, therefore, the first indication of the previous packet's collision. Collisions are intended to follow the SMBus Address Resolution Protocol (ARP). After the address packet has been received from the I<sup>2</sup>C master, a one can be written to INTFLAG.AMATCH to clear it. ## Receiving and Transmitting Data Packets (SCLSM=0) After the I<sup>2</sup>C slave has received an address packet, it will respond according to the direction either by waiting for the data packet to be received or by starting to send a data packet by writing to DATA.DATA. When a data packet is received or sent, INTFLAG.DRDY will be set. Then, if the I<sup>2</sup>C slave was receiving data, it will send an acknowledge according to CTRLB.ACKACT. #### Case 1: Data received INTFLAG.DRDY is set, and SCL is held low pending SW interaction. #### Case 2: Data sent When a byte transmission is successfully completed, the INTFLAG.DRDY interrupt flag is set. If NACK is received, the $I^2C$ slave must expect a stop or a repeated start to be received. The $I^2C$ slave must release the data line to allow the $I^2C$ master to generate a stop or repeated start. Upon stop detection, the Stop Received bit in the Interrupt Flag register (INTFLAG.PREC) will be set and the I<sup>2</sup>C slave will return to the idle state. # **High Speed Mode** When the I<sup>2</sup>C slave is configured in High-speed mode (CTRLA.SPEED=0x2) with SCLSM set to one, switching between Full-speed and High-speed modes is automatic. When the slave recognizes a START followed by a master code transmission and a NACK, it automatically switches to High-speed mode and sets the High-speed status bit (STATUS.HS). The slave will then remain in High-speed mode until a STOP is received. # 10-Bit Addressing When 10-bit addressing is enabled (ADDR.TENBITEN=1) the two address bytes following a START will be checked against the 10-bit slave address recognition. The first byte of the address will always be acknowledged and the second byte will raise the address interrupt flag as shown in Figure 26-12. If the transaction is a write, then the 10-bit address will be followed by N data bytes. If the operation is a read, the 10-bit address will be followed by a repeated START and reception of "11110 ADDR[9:8] 1" and the second address interrupt will be received with the DIR bit set. The slave matches on the second address as it remembers that is was addressed by the previous 10-bit address. Figure 26-12.10-bit Addressing # **PMBus Group Command** When the group command bit is set (CTRLB.GCMD) and 7-bit addressing is used, a STOP interrupt will be generated if the slave has been addressed since the last STOP condition. The group command protocol is used to send commands to more than one device. The commands are sent in one continuous transmission with a single STOP condition at the end. When the STOP condition is detected by the slaves addressed during the group command, they all begin executing the command they received. Figure 26-13 shows an example where this slave is addressed by ADDRESS 1. This slave is addressed after a repeated START condition. There can be multiple slaves addressed before and after, then at the end of the group command, a single STOP is generated by the master. At this point a STOP interrupt is asserted. Figure 26-13.PMBus Group Command Example # 26.6.3 Additional Features #### 26.6.3.1 SMBus The I<sup>2</sup>C hardware incorporates three hardware SCL low time-outs which allows a time-out to occur for SMBus SCL low time-out, master extend time-out, and slave extend time-out. These time-outs are driven by the GCLK\_SERCOM\_SLOW clock. The GCLK\_SERCOM\_SLOW clock is used to accurately time the time-out and must be configured to used a 32kHz oscillator. The I<sup>2</sup>C interface also allows for an SMBus compatible SDA hold time. T<sub>TIMEOUT</sub>: SCL low time of 25-35 ms. – Measured for a single SCL low period. Enabled by bit CTRLA.LOWTOUTEN. - T<sub>LOW:SEXT</sub>:Cumulative clock low extend time of 25 ms Measured as the cumulative SCL low extend time by a slave device in a single message from the initial START to the STOP. Enabled by bit CTRLA.SEXTTOEN. - T<sub>LOW:MEXT</sub>: Cumulative clock low extend time of 10 ms. Measured as the cumulative SCL low extend time by the master device within a single byte from START-to-ACK, ACK-to-ACK, or ACK-to-STOP. Enabled by bit (CTRLA.MEXTTOEN. #### 26.6.3.2 Smart Mode The I<sup>2</sup>C interface incorporates a special smart mode that simplifies application code and minimizes the user interaction needed to keep hold of the I<sup>2</sup>C protocol. The smart mode accomplishes this by letting the reading of DATA.DATA automatically issue an ACK or NACK based on the state of CTRLB.ACKACT. #### 26.6.3.3 4-Wire Mode Setting the Pin Usage bit in the Control A register (CTRLA.PINOUT) for master or slave to 4-wire mode enables operation as shown in Figure 26-14. In this mode, the internal $I^2C$ tri-state drivers are bypassed, and an external, $I^2C$ -compliant tri-state driver is needed when connecting to an $I^2C$ bus. Figure 26-14.I2C Pad Interface #### 26.6.3.4 Quick Command Setting the Quick Command Enable bit in the Control B register (CTRLB.QCEN) enables quick command. When quick command is enabled, the corresponding interrupt flag is set immediately after the slave acknowledges the address. At this point, the software can either issue a stop command or a repeated start by writing CTRLB.CMD or ADDR.ADDR. ## 26.6.4 DMA, Interrupts and Events Table 26-1. Module Request for SERCOM I<sup>2</sup>C Slave | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |------------------------------------------------|-------------------|--------------|-------------|-------------|-------------------------| | Data Ready | x | | | | | | Data received<br>(Slave receive<br>mode) | | | | х | when data is read | | Data needed for transmit (Slave transmit mode) | | | | x | when data is<br>written | | Address Match | x | | | | | | Stop received | x | | | | | | Error | х | | | | | Table 26-2. Module Request for SERCOM I<sup>2</sup>C Master | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |-------------------------------------------------|-------------------|--------------|-------------|-------------|-------------------------| | Master on Bus | x | | | | | | Slave on Bus | x | | | | | | Data received<br>(Master receive<br>mode) | | | | х | when data is<br>read | | Data needed for transmit (Master transmit mode) | | | | x | when data is<br>written | | Error | x | | | | | ## 26.6.4.1 DMA Operation Smart mode (CTRLB.SMEN) must be enabled for DMA operation. #### **Slave DMA** When using the I<sup>2</sup>C slave with DMA, an address match will cause the address interrupt flag (INTFLAG.ADDRMATCH) to be raised. After the interrupt has been serviced, data transfer will be performed through DMA. The I<sup>2</sup>C slave generates the following requests: - Write data received (RX): The request is set when master write data is received. The request is cleared when DATA is read. - Read data needed for transmit (TX): The request is set when data is needed for a master read operation. The request is cleared when DATA is written. # **Master DMA** When using the I<sup>2</sup>C master with DMA, the ADDR register must be written with the desired address (ADDR.ADDR), transaction length (ADDR.LEN), and transaction length enable (ADDR.LENEN). When ADDR.LENEN is written to 1 along with ADDR.ADDR, ADDR.LEN determines the number of data bytes in the transaction from 0 to 255. DMA is then used to transfer ADDR.LEN bytes followed by an automatically generated NACK (for master reads) and a STOP. If a NACK is received by the slave for a master write transaction before ADDR.LEN bytes, a STOP will be automatically generated and the length error (STATUS.LENERR) will be raised along with the INTFLAG.ERROR interrupt. The I<sup>2</sup>C master generates the following requests: - Read data received (RX): The request is set when master read data is received. The request is cleared when DATA is read. - Write data needed for transmit (TX): The request is set when data is needed for a master write operation. The request is cleared when DATA is written. #### **26.6.4.2 Interrupts** The I<sup>2</sup>C slave has the following interrupt sources: - Error (ERROR): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Data Ready (DRDY): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Address Match (AMATCH): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Stop Received (PREC): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. The I<sup>2</sup>C master has the following interrupt sources: - Error (ERROR): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Slave on Bus (SB): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Master on Bus (MB): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the I<sup>2</sup>C is reset. See INTFLAG for details on how to clear interrupt flags. The I<sup>2</sup>C has one common interrupt request line for all the interrupt sources. The user must read INTFLAG to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ## 26.6.4.3 Events Not applicable. #### 26.6.5 Sleep Mode Operation During I<sup>2</sup>C master operation, the generic clock (GCLK\_SERCOMx\_CORE) will continue to run in idle sleep mode. If the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY) is one, the GLK\_SERCOMx\_CORE will also run in standby sleep mode. Any interrupt can wake up the device. If CTRLA.RUNSTDBY is zero during I<sup>2</sup>C master operation, the GLK\_SERCOMx\_CORE will be disabled when an ongoing transaction is finished. Any interrupt can wake up the device. During I<sup>2</sup>C slave operation, writing a one to CTRLA.RUNSTDBY will allow the Address Match interrupt to wake up the device. In I<sup>2</sup>C slave operation, all receptions will be dropped when CTRLA.RUNSTDBY is zero. ## 26.6.6 Synchronization Due to the asynchronicity between CLK\_SERCOMx\_APB and GCLK\_SERCOMx\_CORE, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the corresponding Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while the corresponding SYNCBUSY bit is one, a peripheral bus error is generated. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST). SYNCBUSY.SWRST is set to one while synchronization is in progress. - Enable bit in the Control A register (CTRLA.ENABLE). SYNCBUSY.ENABLE is set to one while synchronization is in progress. - Write to Bus State bits in the Status register (STATUS.BUSSTATE). SYNCBUSY.SYSOP is set to one while synchronization is in progress. - Address bits in the Address register (ADDR.ADDR) when in master operation. SYNCBUSY.SYSOP is set to one while synchronization is in progress. - Data (DATA) when in master operation. SYNCBUSY.SYSOP is set to one while synchronization is in progress. Write-synchronization is denoted by the Write-Synchronized property in the register description. # 26.7 Register Summary Table 26-3. Register Summary – Slave Mode | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|----------|-------------|----------|------------|-------|---------|--------------|--------|----------|--------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0]=10 | 0 | ENABLE | SWRST | | 0x01 | | 15:8 | | | | | | | | | | 0x02 | CTRLA | 23:16 | SEXTTOEN | | SDAHO | LD[1:0] | | | | PINOUT | | 0x03 | | 31:24 | | LOWTOUT | | | SCLSM | | SPEED | v[1:0] | | 0x04 | | 7:0 | | | | | | | | | | 0x05 | | 15:8 | AMODE | <br>[[1:0] | | | | AACKEN | GCMD | SMEN | | 0x06 | CTRLB | 23:16 | | | | | | ACKACT | CMD[ | 1:0] | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | Reserved | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x19 | Reserved | | | | | | | | | | | 0x1A | | 7:0 | CLKHOLD | LOWTOUT | | SR | DIR | RXNACK | COLL | BUSERR | | 0x1B | STATUS | 15:8 | SYNCBUSY | | | | | HS | SEXTTOUT | | Table 26-3. Register Summary – Slave Mode (Continued) | Offset | Name | Bit<br>Pos. | | | | | | | | |--------|----------|-------------|----------|----|-------------|-------|---|---------------|--------| | 0x1C | | 7:0 | | | | | | ENABLE | SWRST | | 0x1D | CANCULEA | 15:8 | | | | | | | | | 0x1E | SYNCBUSY | 23:16 | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | 0x20 | Reserved | | | | | | | | | | 0x21 | Reserved | | | | | | | | | | 0x22 | Reserved | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | 0x24 | | 7:0 | | | ADDR[6:0] | | | | GENCEN | | 0x25 | ADDD | 15:8 | TENBITEN | | | | | ADDR[9:7] | | | 0x26 | ADDR | 23:16 | | AI | DDRMASK[6:0 | ] | | | | | 0x27 | | 31:24 | | | | | | ADDRMASK[9:7] | | | 0x28 | DATA | 7:0 | | | DATA | [7:0] | : | | | | 0x29 | DATA | 15:8 | | | | | | | | Table 26-4. Register Summary – Master Mode | Offset | Name | Bit<br>Pos | | | | | | | | | |--------|----------|------------|----------|----------|--------|----------|---------------|--------|--------|--------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0]=101 | | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | | | | | | | | 0x02 | CIRLA | 23:16 | SEXTTOEN | MEXTTOEN | SDAHC | DLD[1:0] | | | | PINOUT | | 0x03 | | 31:24 | | LOWTOUT | INACTO | OUT[1:0] | SCLSM | | SPEE | D[1:0] | | 0x04 | | 7:0 | | | | | | | | | | 0x05 | - CTRLB | 15:8 | | | | | | | QCEN | SMEN | | 0x06 | CIKEB | 23:16 | | | | | | ACKACT | СМЕ | [1:0] | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | Reserved | | | | | | | | | | | 0x09 | Reserved | | | | | | | | | | | 0x0A | Reserved | | | | | | | | | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | | 7:0 | | | | BAU | D[7:0] | | | | | 0x0D | BAUD | 15:8 | | | | BAUDL | OW[7:0] | | | | | 0x0E | BAUD | 23:16 | | | | HSBAU | JD[7:0] | | | | | 0x0F | | 31:24 | | | | HSBAUD | LOW[7:0] | | | | | 0x10 | Reserved | | | | | | | | | | | 0x11 | Reserved | | | | | | | | | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | | | SB | МВ | Table 26-4. Register Summary – Master Mode (Continued) | Offset | Name | Bit<br>Pos | | | | | | | | |--------|----------|------------|---------|---------|--------|----------|--------|----------|----------| | 0x15 | Reserved | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | | SB | МВ | | 0x17 | Reserved | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | | SB | МВ | | 0x19 | Reserved | | | | | | | | | | 0x1A | CTATUC | 7:0 | CLKHOLD | LOWTOUT | BUSSTA | ATE[1:0] | RXNACK | ARBLOST | BUSERR | | 0x1B | STATUS | 15:8 | | | | | LENERR | SEXTTOUT | MEXTTOUT | | 0x1C | | 7:0 | | | | | SYSOP | ENABLE | SWRST | | 0x1D | SYNCBUS | 15:8 | | | | | | | | | 0x1E | Y | 23:16 | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | 0x20 | Reserved | | | | | | | | | | 0x21 | Reserved | | | | | | | | | | 0x22 | Reserved | | | | | | | | | | 0x23 | Reserved | | | | | | | | | Table 26-4. Register Summary – Master Mode (Continued) | Offset | Name | Bit<br>Pos | | | | | | | | | |--------|----------|------------|----------|-----------|-------|------|--------|--|------------|---------| | 0x24 | | 7:0 | | | | ADDF | R[7:0] | | | | | 0x25 | ADDD | 15:8 | TENBITEN | HS | LENEN | | | | ADDR[10:8] | | | 0x26 | ADDR | 23:16 | | LEN[7:0] | | | | | | | | 0x27 | | 31:24 | | | | | | | | | | 0x28 | DATA | 7:0 | | DATA[7:0] | | | | | | | | 0x29 | DATA | 15:8 | | | | | | | | | | 0x2A | Reserved | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x2F | Reserved | | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | | DBGSTOP | # 26.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Please refer to "Register Access Protection" on page 507 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Please refer to "Synchronization" on page 524 for details. Some registers are enable-protected, meaning they can only be written when the I<sup>2</sup>C is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. # 26.8.1 I<sup>2</sup>C Slave Register Description #### 26.8.1.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|---------|-------|----------|---------------|-----|--------|--------| | | | LOWTOUT | | | SCLSM | | SPEE | D[1:0] | | Access | R | R/W | R | R | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | SEXTTOEN | | SDAHC | DLD[1:0] | | | | PINOUT | | Access | R/W | R | R/W | R/W | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0]=100 | | ENABLE | SWRST | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 31 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 30 – LOWTOUT: SCL Low Time-Out This bit enables the SCL low time-out. If SCL is held low for 25ms-35ms, the slave will release its clock hold, if enabled, and reset the internal state machine. Any interrupts set at the time of time-out will remain set. - 0: Time-out disabled. - 1: Time-out enabled. #### Bits 29:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 27- SCLSM: SCL Clock Stretch Mode This bit controls when SCL will be stretch for software interaction. 0: SCL stretch according to Figure 26-7 1: SCL stretch only after ACK bit according to Figure 26-10. This bit is not synchronized. #### Bit 26– Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 25:24 – SPEED[1:0]: Transfer Speed These bits define bus speed. Table 26-5. Transfer Speed | Value | Description | |-------|-------------------------------------------------------------------| | 0x0 | Standard-mode (Sm) up to 100 kHz and Fast-mode (Fm) up to 400 kHz | | 0x1 | Fast-mode Plus (Fm+) up to 1 MHz | | 0x2 | High-speed mode (Hs-mode) up to 3.4 MHz | | 0x3 | Reserved | These bits are not synchronized. #### Bit 23 – SEXTTOEN: Slave SCL Low Extend Time-Out This bit enables the slave SCL low extend time-out. If SCL is cumulatively held low for greater than 25ms from the initial START to a STOP, the slave will release its clock hold if enabled and reset the internal state machine. Any interrupts set at the time of time-out will remain set. If the address was recognized, PREC will be set when a STOP is received. - 0: Time-out disabled - 1: Time-out enabled This bit is not synchronized. #### Bit 22 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 21:20 – SDAHOLD[1:0]: SDA Hold Time These bits define the SDA hold time with respect to the negative edge of SCL. Table 26-6. SDA Hold Time | Value | Name | Description | |-------|------|---------------------| | 0x0 | DIS | Disabled | | 0x1 | 75 | 50-100ns hold time | | 0x2 | 450 | 300-600ns hold time | | 0x3 | 600 | 400-800ns hold time | These bits are not synchronized. ## Bits 19:17 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 16 – PINOUT: Pin Usage This bit sets the pin usage to either two- or four-wire operation: 0: 4-wire operation disabled 1: 4-wire operation enabled This bit is not synchronized. #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 7 – RUNSTDBY: Run in Standby This bit defines the functionality in standby sleep mode. 0: Disabled - All reception is dropped. 1: Wake on address match, if enabled. This bit is not synchronized. #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 4:2 – MODE[2:0]: Operating Mode These bits must be written to 0x04 to select the I<sup>2</sup>C slave serial communication interface of the SERCOM. These bits are not synchronized. #### Bit 1 – ENABLE: Enable 0: The peripheral is disabled. 1: The peripheral is enabled. Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Enable Synchronization Busy bit in the Synchronization busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is not enable-protected. #### Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing a one to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. #### 26.8.1.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|---------|----|----|----|--------|------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ACKACT | СМЕ | 0[1:0] | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | AMOD | DE[1:0] | | | | AACKEN | GCMD | SMEN | | Access | R/W | R/W | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:19 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 18 – ACKACT: Acknowledge Action 0: Send ACK 1: Send NACK The Acknowledge Action (ACKACT) bit defines the slave's acknowledge behavior after an address or data byte is received from the master. The acknowledge action is executed when a command is written to the CMD bits. If smart mode is enabled (CTRLB.SMEN is one), the acknowledge action is performed when the DATA register is read. This bit is not enable-protected. #### Bits 17:16 – CMD[1:0]: Command Writing the Command bits (CMD) triggers the slave operation as defined in Table 26-7. The CMD bits are strobe bits, and always read as zero. The operation is dependent on the slave interrupt flags, INTFLAG.DRDY and INT-FLAG.AMATCH, in addition to STATUS.DIR (See Table 26-7). All interrupt flags (INTFLAG.DRDY, INTFLAG.AMATCH and INTFLAG.PREC) are automatically cleared when a command is given. This bit is not enable-protected. Table 26-7. Command Description | CMD[1:0] | DIR | Action | | | | | | |----------|--------------------|--------------------------------------------------------------------------------|--|--|--|--|--| | 0x0 | X | (No action) | | | | | | | 0x1 | X | eserved) | | | | | | | | Used to complete a | Used to complete a transaction in response to a data interrupt (DRDY) | | | | | | | 0x2 | 0 (Master write) | Execute acknowledge action succeeded by waiting for any start (S/Sr) condition | | | | | | | | 1 (Master read) | Wait for any start (S/Sr) condition | | | | | | | | Used in response t | Used in response to an address interrupt (AMATCH) | | | | | | | | 0 (Master write) | Execute acknowledge action succeeded by reception of next byte | | | | | | | 0x3 | 1 (Master read) | Execute acknowledge action succeeded by slave data interrupt | | | | | | | UAU | Used in response t | Used in response to a data interrupt (DRDY) | | | | | | | | 0 (Master write) | Execute acknowledge action succeeded by reception of next byte | | | | | | | | 1 (Master read) | Execute a byte read operation followed by ACK/NACK reception | | | | | | # Bits 15:14 – AMODE[1:0]: Address Mode These bits set the addressing mode according to Table 26-8. Table 26-8. Address Mode Description | Value | Name | Description | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------| | 0x0 | MASK | The slave responds to the address written in ADDR.ADDR masked by the value in ADDR.ADDRMASK <sup>(1)</sup> . | | 0x1 | 2_ADDRS | The slave responds to the two unique addresses in ADDR.ADDR and ADDR.ADDRMASK. | | 0x2 | RANGE | The slave responds to the range of addresses between and including ADDR.ADDR and ADDR.ADDRMASK. ADDR.ADDR is the upper limit. | | 0x3 | - | Reserved. | Note: 1. See "SERCOM – Serial Communication Interface" on page 426 for additional information. These bits are not write-synchronized. ### Bits 13:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 10– AACKEN: Automatic Acknowledge Enable This bit enables the address to be automatically acknowledged if there is an address match. - 0: Automatic acknowledge is disabled. - 1: Automatic acknowledge is enabled. This bit is not write-synchronized. ## Bit 9 – GCMD: PMBus Group Command This bit enables PMBus group command support. When enabled, a STOP interrupt will be generated if the slave has been addressed since the last STOP condition on the bus. - 0: Group command is disabled. - 1: Group command is enabled. This bit is not write-synchronized. #### Bit 8 – SMEN: Smart Mode Enable This bit enables smart mode. When smart mode is enabled, acknowledge action is sent when DATA.DATA is read. - 0: Smart mode is disabled. - 1: Smart mode is enabled. This bit is not write-synchronized. #### Bits 7:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### 26.8.1.3 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|------|--------|------| | | ERROR | | | | | DRDY | AMATCH | PREC | | Access | R/W | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 2 – DRDY: Data Ready Interrupt Enable 0: The Data Ready interrupt is disabled. 1: The Data Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Data Ready bit, which disables the Data Ready interrupt. ## Bit 1 – AMATCH: Address Match Interrupt Enable 0: The Address Match interrupt is disabled. 1: The Address Match interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Address Match Interrupt Enable bit, which disables the Address Match interrupt. # Bit 0 – PREC: Stop Received Interrupt Enable 0: The Stop Received interrupt is disabled. 1: The Stop Received interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Stop Received bit, which disables the Stop Received interrupt. #### 26.8.1.4 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x16 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|------|--------|------| | | ERROR | | | | | DRDY | AMATCH | PREC | | Access | R/W | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 2 - DRDY: Data Ready Interrupt Enable 0: The Data Ready interrupt is disabled. 1: The Data Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Data Ready bit, which enables the Data Ready interrupt. ## Bit 1 – AMATCH: Address Match Interrupt Enable 0: The Address Match interrupt is disabled. 1: The Address Match interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Address Match Interrupt Enable bit, which enables the Address Match interrupt. # Bit 0 – PREC: Stop Received Interrupt Enable 0: The Stop Received interrupt is disabled. 1: The Stop Received interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Stop Received bit, which enables the Stop Received interrupt. #### 26.8.1.5 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x18 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|------|--------|------| | | ERROR | | | | | DRDY | AMATCH | PREC | | Access | R/W | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error This flag is cleared by writing a one to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. Errors that will set this flag are SEXTTOUT, LOWTOUT, COLL, and BUSERR.Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2 – DRDY: Data Ready This flag is set when a I<sup>2</sup>C slave byte transmission is successfully completed. The flag is cleared by hardware when either: - Writing to the DATA register. - Reading the DATA register with smart mode enabled. - Writing a valid command to the CMD register. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Data Ready interrupt flag. Optionally, the flag can be cleared manually by writing a one to INTFLAG.DRDY. ## Bit 1 – AMATCH: Address Match This flag is set when the I<sup>2</sup>C slave address match logic detects that a valid address has been received. The flag is cleared by hardware when CTRL.CMD is written. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Address Match interrupt flag. Optionally the flag can be cleared manually by writing a one to INTFLAG.AMATCH. When cleared, an ACK/NACK will be sent according to CTRLB.ACKACT. ## Bit 0 – PREC: Stop Received This flag is set when a stop condition is detected for a transaction being processed. A stop condition detected between a bus master and another slave will not set this flag. This flag is cleared by hardware after a command is issued on the next address match. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Stop Received interrupt flag. Optionally, the flag can be cleared manually by writing a one to INTFLAG.PREC. #### 26.8.1.6 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|---------|----|----|-----|--------|----------|--------| | | | | | | | HS | SEXTTOUT | | | Access | R | R | R | R | R | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CLKHOLD | LOWTOUT | | SR | DIR | RXNACK | COLL | BUSERR | | Access | R | R/W | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 10 – HS: High-speed This bit is set if the slave detects a START followed by a Master Code transmission. Writing a zero to this bit has no effect. Writing a one to this bit will clear the status. However, this flag is automatically cleared when a STOP is received. ### Bit 9 – SEXTTOUT: Slave SCL Low Extend Time-Out This bit is set if a slave SCL low extend time-out occurs. This bit is cleared automatically if responding to a new start condition with ACK or NACK (write 3 to CTRLB.CMD) or when INTFLAG.AMATCH is cleared. 0: No SCL low extend time-out has occurred. 1: SCL low extend time-out has occurred. Writing a zero to this bit has no effect. Writing a one to this bit will clear the status. #### Bit 8 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 7 – CLKHOLD: Clock Hold The slave Clock Hold bit (STATUS.CLKHOLD) is set when the slave is holding the SCL line low, stretching the I<sup>2</sup>C clock. Software should consider this bit a read-only status flag that is set when INTFLAG.DRDY or INT-FLAG.AMATCH is set. This bit is automatically cleared when the corresponding interrupt is also cleared. #### Bit 6 – LOWTOUT: SCL Low Time-out This bit is set if an SCL low time-out occurs. This bit is cleared automatically if responding to a new start condition with ACK or NACK (write 3 to CTRLB.CMD) or when INTFLAG.AMATCH is cleared. 0: No SCL low time-out has occurred. 1: SCL low time-out has occurred. Writing a zero to this bit has no effect. Writing a one to this bit will clear the status. #### Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 4 – SR: Repeated Start When INTFLAG.AMATCH is raised due to an address match, SR indicates a repeated start or start condition. - 0: Start condition on last address match - 1: Repeated start condition on last address match This flag is only valid while the INTFLAG.AMATCH flag is one. ### • Bit 3 - DIR: Read / Write Direction The Read/Write Direction (STATUS.DIR) bit stores the direction of the last address packet received from a master. - 0: Master write operation is in progress. - 1: Master read operation is in progress. # Bit 2 – RXNACK: Received Not Acknowledge This bit indicates whether the last data packet sent was acknowledged or not. - 0: Master responded with ACK. - 1: Master responded with NACK. # Bit 1 – COLL: Transmit Collision If set, the I<sup>2</sup>C slave was not able to transmit a high data or NACK bit, the I<sup>2</sup>C slave will immediately release the SDA and SCL lines and wait for the next packet addressed to it. This flag is intended for the SMBus address resolution protocol (ARP). A detected collision in non-ARP situations indicates that there has been a protocol violation, and should be treated as a bus error. Note that this status will not trigger any interrupt, and should be checked by software to verify that the data were sent correctly. This bit is cleared automatically if responding to an address match with an ACK or a NACK (writing 0x3 to CTRLB.CMD), or INTFLAG.AMATCH is cleared. - 0: No collision detected on last data byte sent. - 1: Collision detected on last data byte sent. Writing a zero to this bit has no effect. Writing a one to this bit will clear the status. ### Bit 0 – BUSERR: Bus Error The Bus Error bit (STATUS.BUSERR) indicates that an illegal bus condition has occurred on the bus, regardless of bus ownership. An illegal bus condition is detected if a protocol violating start, repeated start or stop is detected on the I<sup>2</sup>C bus lines. A start condition directly followed by a stop condition is one example of a protocol violation. If a time-out occurs during a frame, this is also considered a protocol violation, and will set STATUS.BUSERR. This bit is cleared automatically if responding to an address match with an ACK or a NACK (writing 0x3 to CTRLB.CMD) or INTFLAG.AMATCH is cleared. - 0: No bus error detected. - 1: Bus error detected. Writing a one to this bit will clear the status. Writing a zero to this bit has no effect. # 26.8.1.7 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|--------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNC-BUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. - 0: Enable synchronization is not busy. - 1: Enable synchronization is busy. # Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. - 0: SWRST synchronization is not busy. - 1: SWRST synchronization is busy. #### 26.8.1.8 Address Name: ADDR Offset: 0x24 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------------|-----|-----|-----|-----|---------------|-----|--------| | | | | | | | ADDRMASK[9:7] | | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | ADDRMASK[6:0] | | | | | | | | | Access | R/W R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TENBITEN | | | | | ADDR[9:7] | | | | Access | R/W | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADDR[6:0] | | | | | | | GENCEN | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:27 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 26:17 – ADDRMASK[9:0]: Address Mask The ADDRMASK bits acts as a second address match register, an address mask register or the lower limit of an address range, depending on the CTRLB.AMODE setting. ### Bit 16– Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 15– TENBITEN: Ten Bit Addressing Enable Writing a one to TENBITEN enables 10-bit address recognition. 0: 10-bit address recognition disabled. 1: 10-bit address recognition enabled. ### Bits 14:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 10:1 – ADDR[9:0]: Address The slave address (ADDR) bits contain the I<sup>2</sup>C slave address used by the slave address match logic to determine if a master has addressed the slave. When using 7-bit addressing, the slave address is represented by ADDR.ADDR[6:0]. When using 10-bit addressing (ADDR.TENBITEN=1), the slave address is represented by ADDR.ADDR[9:0] When the address match logic detects a match, INTFLAG.AMATCH is set and STATUS.DIR is updated to indicate whether it is a read or a write transaction. # Bit 0 – GENCEN: General Call Address Enable Writing a one to GENCEN enables general call address recognition. A general call address is an address of all zeroes with the direction bit written to zero (master write). - 0: General call address recognition disabled. - 1: General call address recognition enabled. #### 26.8.1.9 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|--| | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – DATA[7:0]: Data The slave data register I/O location (DATA.DATA) provides access to the master transmit and receive data buffers. Reading valid data or writing data to be transmitted can be successfully done only when SCL is held low by the slave (STATUS.CLKHOLD is set). An exception occurs when reading the last data byte after the stop condition has been received. Accessing DATA.DATA auto-triggers I<sup>2</sup>C bus operations. The operation performed depends on the state of CTRLB.ACKACT, CTRLB.SMEN and the type of access (read/write). Writing or reading DATA.DATA when not in smart mode does not require synchronization. # 26.8.2 I<sup>2</sup>C Master Register Description #### 26.8.2.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|--------|----------|---------------|-----|--------|--------| | | | LOWTOUT | INACTO | OUT[1:0] | SCLSM | | SPEE | D[1:0] | | Access | R | R/W | R/W | R/W | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | SEXTTOEN | MEXTTOEN | SDAHC | LD[1:0] | | | | PINOUT | | Access | R/W | R/W | R/W | R/W | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0]=101 | | ENABLE | SWRST | | Access | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 31 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 30 – LOWTOUT: SCL Low Time-Out This bit enables the SCL low time-out. If SCL is held low for 25ms-35ms, the master will release its clock hold, if enabled, and complete the current transaction. A stop condition will automatically be transmitted. INTFLAG.SB or INTFLAG.MB will be set as normal, but the clock hold will be released. The STATUS.LOWTOUT and STATUS.BUSERR status bits will be set. 0: Time-out disabled. 1: Time-out enabled. This bit is not synchronized. # Bits 29:28 – INACTOUT[1:0]: Inactive Time-Out If the inactive bus time-out is enabled and the bus is inactive for longer than the time-out setting, the bus state logic will be set to idle. An inactive bus arise when either an I<sup>2</sup>C master or slave is holding the SCL low. The available time-outs are given in Table 26-9. Enabling this option is necessary for SMBus compatibility, but can also be used in a non-SMBus set-up. Table 26-9. Inactive Timout | Value | Name | Description | |-------|-------|--------------------------------------| | 0x0 | DIS | Disabled | | 0x1 | 55US | 5-6 SCL cycle time-out (50-60μs) | | 0x2 | 105US | 10-11 SCL cycle time-out (100-110μs) | | 0x3 | 205US | 20-21 SCL cycle time-out (200-210µs) | Calculated time-out periods are based on a 100kHz baud rate. These bits are not synchronized. #### Bit 27- SCLSM: SCL Clock Stretch Mode This bit controls when SCL will be stretch for software interaction. 0: SCL stretch according to Figure 26-7. 1: SCL stretch only after ACK bit. This bit is not synchronized. #### Bit 26– Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 25:24 – SPEED[1:0]: Transfer Speed These bits define bus speed. Table 26-10. Transfer Speed | Value | Description | |-------|-------------------------------------------------------------------| | 0x0 | Standard-mode (Sm) up to 100 kHz and Fast-mode (Fm) up to 400 kHz | | 0x1 | Fast-mode Plus (Fm+) up to 1 MHz | | 0x2 | High-speed mode (Hs-mode) up to 3.4 MHz | | 0x3 | Reserved | These bits are not synchronized. #### Bit 23 – SEXTTOEN: Slave SCL Low Extend Time-Out This bit enables the slave SCL low extend time-out. If SCL is cumulatively held low for greater than 25ms from the initial START to a STOP, the slave will release its clock hold if enabled and reset the internal state machine. Any interrupts set at the time of time-out will remain set. If the address was recognized, PREC will be set when a STOP is received. 0: Time-out disabled 1: Time-out enabled This bit is not synchronized. ### Bit 22 – MEXTTOEN: Master SCL Low Extend Time-Out This bit enables the master SCL low extend time-out. If SCL is cumulatively held low for greater than 10ms from START-to-ACK, ACK-to-ACK, or ACK-to-STOP the master will release its clock hold if enabled, and complete the current transaction. A STOP will automatically be transmitted. SB or MB will be set as normal, but CLKHOLD will be release. The MEXTTOUT and BUSERR status bits will be set. 0: Time-out disabled 1: Time-out enabled This bit is not synchronized. ### Bits 21:20 – SDAHOLD[1:0]: SDA Hold Time These bits define the SDA hold time with respect to the negative edge of SCL. #### Table 26-11. SDA Hold Time | Value | Name | Description | |-------|-------|---------------------| | 0x0 | DIS | Disabled | | 0x1 | 75NS | 50-100ns hold time | | 0x2 | 450NS | 300-600ns hold time | | 0x3 | 600NS | 400-800ns hold time | These bits are not synchronized. #### Bits 19:17 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 16 – PINOUT: Pin Usage This bit set the pin usage to either two- or four-wire operation: 0: 4-wire operation disabled. 1: 4-wire operation enabled. This bit is not synchronized. #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 7 – RUNSTDBY: Run in Standby This bit defines the functionality in standby sleep mode. 0: GCLK\_SERCOMx\_CORE is disabled and the I<sup>2</sup>C master will not operate in standby sleep mode. 1: GCLK\_SERCOMx\_CORE is enabled in all sleep modes allowing the master to operate in standby sleep mode. This bit is not synchronized. ### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 4:2 - MODE[2:0]: Operating Mode These bits must be written to 0x5 to select the I<sup>2</sup>C master serial communication interface of the SERCOM. These bits are not synchronized. ### Bit 1 – ENABLE: Enable 0: The peripheral is disabled. 1: The peripheral is enabled. Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Enable Busy bit in the Synchronization. busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is not enable-protected. ### Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing a one to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. #### 26.8.2.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|--------|------|--------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ACKACT | CME | 0[1:0] | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | QCEN | SMEN | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:19 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 18 – ACKACT: Acknowledge Action The Acknowledge Action (ACKACT) bit defines the I<sup>2</sup>C master's acknowledge behavior after a data byte is received from the I<sup>2</sup>C slave. The acknowledge action is executed when a command is written to CTRLB.CMD, or if smart mode is enabled (CTRLB.SMEN is written to one), when DATA.DATA is read. 0: Send ACK. 1: Send NACK. This bit is not enable-protected. This bit is not write-synchronized. # Bits 17:16 – CMD[1:0]: Command Writing the Command bits (CMD) triggers the master operation as defined in Table 26-12. The CMD bits are strobe bits, and always read as zero. The acknowledge action is only valid in master read mode. In master write mode, a command will only result in a repeated start or stop condition. The CTRLB.ACKACT bit and the CMD bits can be written at the same time, and then the acknowledge action will be updated before the command is triggered. Commands can only be issued when the Slave on Bus interrupt flag (INTFLAG.SB) or Master on Bus interrupt flag (INTFLAG.MB) is one. If CMD 0x1 is issued, a repeated start will be issued followed by the transmission of the current address in ADDR.ADDR. If another address is desired, ADDR.ADDR must be written instead of the CMD bits. This will trigger a repeated start followed by transmission of the new address. Issuing a command will set STATUS.SYNCBUSY. Table 26-12. Command Description | CMD[1:0] | Direction | Action | |----------|-----------|------------------------------------------------------------------| | 0x0 | Х | (No action) | | 0x1 | X | Execute acknowledge action succeeded by repeated Start | | 0x2 | 0 (Write) | No operation | | UXZ | 1 (Read) | Execute acknowledge action succeeded by a byte read operation | | 0x3 | Х | Execute acknowledge action succeeded by issuing a stop condition | These bits are not enable-protected. #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 9 – QCEN: Quick Command Enable Setting the Quick Command Enable bit (QCEN) enables quick command. - 0: Quick Command is disabled. - 1: Quick Command is enabled. This bit is not write-synchronized. ### Bit 8 – SMEN: Smart Mode Enable This bit enables smart mode. When smart mode is enabled, acknowledge action is sent when DATA.DATA is read. - 0: Smart mode is disabled. - 1: Smart mode is enabled. This bit is not write-synchronized. #### Bits 7:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### 26.8.2.3 Baud Rate Name: BAUD Offset: 0x0C Reset: 0x0000 Property: Write-Protected, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|----------------|-----|-----|-------|---------|-----|-----|-----|--|--| | | HSBAUDLOW[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | HSBAL | JD[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | BAUDLOW[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | BAUD[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | # Bits 31:24 – HSBAUDLOW[7:0]: High Speed Master Baud Rate Low HSBAUDLOW not equal to 0 HSBAUDLOW indicates the SCL low time according to the following formula. $$HSBAUDLOW = f_{GCLK}T_{LOW} - 1$$ # **HSBAUDLOW** equal to 0 The HSBAUD register is used to time $T_{LOW_1}T_{HIGH_1}T_{SU;STO_1}T_{HD;STA}$ and $T_{SU;STA}$ . $T_{BUF}$ is timed by the BAUD register. # Bits 23:16 – HSBAUD[7:0]: High Speed Master Baud Rate The HSBAUD register indicates the SCL high time according to the following formula. When HSBAUDLOW is zero, $T_{LOW_i}$ , $T_{HIGH_i}$ , $T_{SU;STO_i}$ , $T_{HD;STA}$ and $T_{SU;STA}$ are derived using this formula. $T_{BUF}$ is timed by the BAUD register. $$BAUD = f_{GCLK}T_{HIGH} - 1$$ # Bits 15:8 – BAUDLOW[7:0]: Master Baud Rate Low If the Master Baud Rate Low bit group (BAUDLOW) has a non-zero value, the SCL low time will be described by the value written. For more information on how to calculate the frequency, see "SERCOM I2C – SERCOM Inter-Integrated Circuit" on page 505. # Bits 7:0 – BAUD[7:0]: Master Baud Rate The Master Baud Rate bit group (BAUD) is used to derive the SCL high time if BAUD.BAUDLOW is non-zero. If BAUD.BAUDLOW is zero, BAUD will be used to generate both high and low periods of the SCL. For more information on how to calculate the frequency, see "SERCOM I2C – SERCOM Inter-Integrated Circuit" on page 505. ### 26.8.2.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|---|-----|-----| | | ERROR | | | | | | SB | МВ | | Access | R/W | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. #### Bits 6:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 1 – SB: Slave on Bus Interrupt Enable 0: The Slave on Bus interrupt is disabled. 1: The Slave on Bus interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Slave on Bus Interrupt Enable bit, which disables the Slave on Bus interrupt. # Bit 0 – MB: Master on Bus Interrupt Enable 0: The Master on Bus interrupt is disabled. 1: The Master on Bus interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Master on Bus Interrupt Enable bit, which disables the Master on Bus interrupt. ### 26.8.2.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x16 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|---|-----|-----| | | ERROR | | | | | | SB | МВ | | Access | R/W | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 – ERROR: Error Interrupt Enable 0: Error interrupt is disabled. 1: Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. #### Bits 6:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 1 – SB: Slave on Bus Interrupt Enable 0: The Slave on Bus interrupt is disabled. 1: The Slave on Bus interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Slave on Bus Interrupt Enable bit, which enables the Slave on Bus interrupt. # Bit 0 – MB: Master on Bus Interrupt Enable 0: The Master on Bus interrupt is disabled. 1: The Master on Bus interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Master on Bus Interrupt Enable bit, which enables the Master on Bus interrupt. ### 26.8.2.6 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x18 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|---|-----|-----| | | ERROR | | | | | | SB | МВ | | Access | R/W | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– ERROR: Error This flag is cleared by writing a one to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. Errors that will set this flag are LENERR, SEXTTOUT, MEXTTOUT, LOWTOUT, ARBLOST, and BUSERR. Writing a zero to this bit has no effect. Writing a one to this bit will clear the flag. #### Bits 6:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – SB: Slave on Bus The Slave on Bus flag (SB) is set when a byte is successfully received in master read mode, i.e., no arbitration lost or bus error occurred during the operation. When this flag is set, the master forces the SCL line low, stretching the $I^2C$ clock period. The SCL line will be released and SB will be cleared on one of the following actions: - Writing to ADDR.ADDR - Writing to DATA.DATA - Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN) - Writing a valid command to CTRLB.CMD Writing a one to this bit location will clear the SB flag. The transaction will not continue or be terminated until one of the above actions is performed. Writing a zero to this bit has no effect. ### • Bit 0 - MB: Master on Bus The Master on Bus flag (MB) is set when a byte is transmitted in master write mode. The flag is set regardless of the occurrence of a bus error or an arbitration lost condition. MB is also set when arbitration is lost during sending of NACK in master read mode, and when issuing a start condition if the bus state is unknown. When this flag is set and arbitration is not lost, the master forces the SCL line low, stretching the I<sup>2</sup>C clock period. The SCL line will be released and MB will be cleared on one of the following actions: - Writing to ADDR.ADDR - Writing to DATA.DATA - Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN) - Writing a valid command to CTRLB.CMD If arbitration is lost, writing a one to this bit location will clear the MB flag. If arbitration is not lost, writing a one to this bit location will clear the MB flag. The transaction will not continue or be terminated until one of the above actions is performed. Writing a zero to this bit has no effect. #### 26.8.2.7 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|---------|-------|----------|----|--------|----------|----------| | | | | | | | LENERR | SEXTTOUT | MEXTTOUT | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CLKHOLD | LOWTOUT | BUSST | ATE[1:0] | | RXNACK | ARBLOST | BUSERR | | Access | R | R/W | R | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 10 – LENERR: Transaction Length Error This bit is set when automatic length is used for a DMA transaction and the slave sends a NACK before ADDR.LEN bytes have been written by the master. Writing a one to this bit location will clear STATUS.LENERR. This flag is automatically cleared when writing to the ADDR register. Writing a zero to this bit has no effect. This bit is not write-synchronized. ### Bit 9 – SEXTTOUT: Slave SCL Low Extend Time-Out This bit is set if a slave SCL low extend time-out occurs. Writing a one to this bit location will clear STATUS.SEXTTOUT. Normal use of the I<sup>2</sup>C interface does not require the STATUS.SEXTTOUT flag to be cleared by this method. This flag is automatically cleared when writing to the ADDR register. Writing a zero to this bit has no effect. This bit is not write-synchronized. ### Bit 8 – MEXTTOUT: Master SCL Low Extend Time-Out This bit is set if a master SCL low time-out occurs. Writing a one to this bit location will clear STATUS.MEXTTOUT. Normal use of the I<sup>2</sup>C interface does not require the STATUS.MEXTTOUT flag to be cleared by this method. This flag is automatically cleared when writing to the ADDR register. Writing a zero to this bit has no effect. This bit is not write-synchronized. # Bit 7 – CLKHOLD: Clock Hold The Master Clock Hold flag (STATUS.CLKHOLD) is set when the master is holding the SCL line low, stretching the I<sup>2</sup>C clock. Software should consider this bit a read-only status flag that is set when INTFLAG.SB or INT- FLAG.MB is set. When the corresponding interrupt flag is cleared and the next operation is given, this bit is automatically cleared. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is not write-synchronized. #### Bit 6 – LOWTOUT: SCL Low Time-Out This bit is set if an SCL low time-out occurs. Writing a one to this bit location will clear STATUS.LOWTOUT. Normal use of the I<sup>2</sup>C interface does not require the LOWTOUT flag to be cleared by this method. This flag is automatically cleared when writing to the ADDR register. Writing a zero to this bit has no effect. This bit is not write-synchronized. ### Bits 5:4 – BUSSTATE[1:0]: Bus State These bits indicate the current I<sup>2</sup>C bus state as defined in Table 26-13. After enabling the SERCOM as an I<sup>2</sup>C master, the bus state will be unknown. #### Table 26-13. Bus State | Value | Name | Description | |-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | Unknown | The bus state is unknown to the I <sup>2</sup> C master and will wait for a stop condition to be detected or wait to be forced into an idle state by software | | 0x1 | Idle | The bus state is waiting for a transaction to be initialized | | 0x2 | Owner | The I <sup>2</sup> C master is the current owner of the bus | | 0x3 | Busy | Some other I <sup>2</sup> C master owns the bus | When the master is disabled, the bus-state is unknown. When in the unknown state, writing 0x1 to BUSSTATE forces the bus state into the idle state. The bus state cannot be forced into any other state. Writing STATUS.BUSSTATE to idle will set STATUS.SYNCBUSY. ### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bit 2 – RXNACK: Received Not Acknowledge This bit indicates whether the last address or data packet sent was acknowledged or not. - 0: Slave responded with ACK. - 1: Slave responded with NACK. Writing a zero to this bit has no effect. Writing a one to this bit has no effect. This bit is not write-synchronized. ### Bit 1 – ARBLOST: Arbitration Lost The Arbitration Lost flag (STATUS.ARBLOST) is set if arbitration is lost while transmitting a high data bit or a NACK bit, or while issuing a start or repeated start condition on the bus. The Master on Bus interrupt flag (INT-FLAG.MB) will be set when STATUS.ARBLOST is set. Writing the ADDR.ADDR register will automatically clear STATUS.ARBLOST. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. This bit is not write-synchronized. #### Bit 0 – BUSERR: Bus Error The Bus Error bit (STATUS.BUSERR) indicates that an illegal bus condition has occurred on the bus, regardless of bus ownership. An illegal bus condition is detected if a protocol violating start, repeated start or stop is detected on the I<sup>2</sup>C bus lines. A start condition directly followed by a stop condition is one example of a protocol violation. If a time-out occurs during a frame, this is also considered a protocol violation, and will set BUSERR. If the I<sup>2</sup>C master is the bus owner at the time a bus error occurs, STATUS.ARBLOST and INTFLAG.MB will be set in addition to BUSERR. Writing the ADDR.ADDR register will automatically clear the BUSERR flag. Writing a zero to this bit has no effect. Writing a one to this bit will clear it. This bit is not write-synchronized. # 26.8.2.8 Syncbusy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | SYSOP | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 2– SYSOP: System Operation Synchronization Busy Writing CTRLB, STATUS.BUSSTATE, ADDR, or DATA when the SERCOM is enabled requires synchronization. When written, the SYNCBUSY.SYSOP bit will be set until synchronization is complete. - 0: System operation synchronization is not busy. - 1: System operation synchronization is busy. # Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNC-BUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. - 0: Enable synchronization is not busy. - 1: Enable synchronization is busy. # Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. - 0: SWRST synchronization is not busy. - 1: SWRST synchronization is busy. #### 26.8.2.9 Address Name: ADDR Offset: 0x24 Reset: 0x0000 Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|-----|-------|------|--------|-----|------------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | LEN | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TENBITEN | HS | LENEN | | | | ADDR[10:8] | | | Access | R/W | R/W | R/W | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADDF | R[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 23:16 – LEN[7:0]: Transaction Length For DMA operation, this field represents the data length of the transaction from 0 to 255 bytes. The transaction length enable (ADDR.LENEN) must be written to 1 for automatic transaction length to be used. After ADDR.LEN bytes have been transmitted or received, a NACK (for master reads) and STOP are automatically generated. # Bit 15 – TENBITEN: Ten Bit Addressing Enable This bit enables 10-bit addressing. This bit can be written simultaneously with ADDR to indicate a 10-bit or 7-bit address transmission. 0: 10-bit addressing disabled. 1: 10-bit addressing enabled. ### Bit 14 – HS: High Speed This bit enables High-speed mode for the current transfer from repeated START to STOP. This bit can be written simultaneously with ADDR for a high speed transfer. 0: High-speed transfer disabled. 1: High-speed transfer enabled. # Bit 13 – LENEN: Transfer Length Enable This bit enables automatic transfer length. - 0: Automatic transfer length disabled. - 1: Automatic transfer length enabled. #### Bits 12:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 10:0 – ADDR[10:0]: Address When ADDR is written, the consecutive operation will depend on the bus state: Unknown: INTFLAG.MB and STATUS.BUSERR are set, and the operation is terminated. Busy: The I<sup>2</sup>C master will await further operation until the bus becomes idle. Idle: The I<sup>2</sup>C master will issue a start condition followed by the address written in ADDR. If the address is acknowledged, SCL is forced and held low, and STATUS.CLKHOLD and INTFLAG.MB are set. Owner: A repeated start sequence will be performed. If the previous transaction was a read, the acknowledge action is sent before the repeated start bus condition is issued on the bus. Writing ADDR to issue a repeated start is performed while INTFLAG.MB or INTFLAG.SB is set. Regardless of winning or loosing arbitration, the entire address will be sent. If arbitration is lost, only ones are transmitted from the point of loosing arbitration and the rest of the address length. STATUS.BUSERR, STATUS.ARBLOST, INTFLAG.MB and INTFLAG.SB will be cleared when ADDR is written. The ADDR register can be read at any time without interfering with ongoing bus activity, as a read access does not trigger the master logic to perform any bus protocol related operations. The I<sup>2</sup>C master control logic uses bit 0 of ADDR as the bus protocol's read/write flag (R/W); 0 for write and 1 for read. ### Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:16 – LEN[7:0]: Transaction Length For DMA operation, this field represents the data length of the transaction from 0 to 255 bytes. The transaction length enable (ADDR.LENEN) must be written to 1 for automatic transaction length to be used. After ADDR.LEN bytes have been transmitted or received, a NACK (for master reads) and STOP are automatically generated. #### Bit 15 – TENBITEN: Ten Bit Addressing Enable This bit enables 10-bit addressing. This bit can be written simultaneously with ADDR to indicate a 10-bit or 7-bit address transmission. - 0: 10-bit addressing disabled. - 1: 10-bit addressing enabled. # Bit 14 – HS: High Speed This bit enables High-speed mode for the current transfer from repeated START to STOP. This bit can be written simultaneously with ADDR for a high speed transfer. - 0: .High-speed transfer disabled. - 1: High-speed transfer enabled. ### Bit 13 – LENEN: Transfer Length Enable This bit enables automatic transfer length. - 0: Automatic transfer length disabled. - 1: Automatic transfer length enabled. #### Bits 12:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 10:0 – ADDR[10:0]: Address When ADDR is written, the consecutive operation will depend on the bus state: Unknown: INTFLAG.MB and STATUS.BUSERR are set, and the operation is terminated. Busy: The I<sup>2</sup>C master will await further operation until the bus becomes idle. Idle: The I<sup>2</sup>C master will issue a start condition followed by the address written in ADDR. If the address is acknowledged, SCL is forced and held low, and STATUS.CLKHOLD and INTFLAG.MB are set. Owner: A repeated start sequence will be performed. If the previous transaction was a read, the acknowledge action is sent before the repeated start bus condition is issued on the bus. Writing ADDR to issue a repeated start is performed while INTFLAG.MB or INTFLAG.SB is set. Regardless of winning or loosing arbitration, the entire address will be sent. If arbitration is lost, only ones are transmitted from the point of loosing arbitration and the rest of the address length. STATUS.BUSERR, STATUS.ARBLOST, INTFLAG.MB and INTFLAG.SB will be cleared when ADDR is written. The ADDR register can be read at any time without interfering with ongoing bus activity, as a read access does not trigger the master logic to perform any bus protocol related operations. The I<sup>2</sup>C master control logic uses bit 0 of ADDR as the bus protocol's read/write flag (R/W); 0 for write and 1 for read. #### 26.8.2.10 Data Name: DATA Offset: 0x18 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|----------------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | <b>\</b> [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 7:0 – DATA[7:0]: Data The master data register I/O location (DATA) provides access to the master transmit and receive data buffers. Reading valid data or writing data to be transmitted can be successfully done only when SCL is held low by the master (STATUS.CLKHOLD is set). An exception occurs when reading the last data byte after the stop condition has been sent. Accessing DATA.DATA auto-triggers I<sup>2</sup>C bus operations. The operation performed depends on the state of CTRLB.ACKACT, CTRLB.SMEN and the type of access (read/write). Writing or reading DATA.DATA when not in smart mode does not require synchronization. # 26.8.2.11 Debug Control Name: DBGCTRL **Offset:** 0x30 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---------| | | | | | | | | | DBGSTOP | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 0 - DBGSTOP: Debug Stop Mode This bit controls functionality when the CPU is halted by an external debugger. 0: The baud-rate generator continues normal operation when the CPU is halted by an external debugger. 1: The baud-rate generator is halted when the CPU is halted by an external debugger. # 27. TC - Timer/Counter # 27.1 Overview The TC consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events, or it can be configured to count clock pulses. The counter, together with the compare/capture channels, can be configured to timestamp input events, allowing capture of frequency and pulse width. It can also perform waveform generation, such as frequency generation and pulse-width modulation (PWM). # 27.2 Features - Selectable configuration - 8-, 16- or 32-bit TC, with compare/capture channels - Waveform generation - Frequency generation - Single-slope pulse-width modulation - Input capture - Event capture - Frequency capture - Pulse-width capture - One input event - Interrupts/output events on: - Counter overflow/underflow - Compare match or capture - Internal prescaler - Can be used with DMA and to trigger DMA transactions # 27.3 Block Diagram Figure 27-1. Timer/Counter Block Diagram # 27.4 Signal Description | Signal Name | Туре | Description | |-------------|----------------|-----------------| | WO[1:0] | Digital output | Waveform output | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 27.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 27.5.1 I/O Lines Using the TC's I/O lines requires the I/O pins to be configured. Refer to "PORT" on page 373 for details. ### 27.5.2 Power Management The TC can continue to operate in any sleep mode where the selected source clock is running. The TC interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. # 27.5.3 Clocks The TC bus clock (CLK\_TCx\_APB, where x represents the specific TC instance number) can be enabled and disabled in the Power Manager, and the default state of CLK\_TCx\_APB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. The different TC instances are paired, even and odd, starting from TC0, and use the same generic clock, GCLK\_TCx. This means that the TC instances in a TC pair cannot be set up to use different GCLK\_TCx clocks. This generic clock is asynchronous to the user interface clock (CLK\_TCx\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 580 for further details. ### 27.5.4 DMA The DMA request lines (or line if only one request) are connected to the DMA Controller (DMAC). Using the TC DMA requests requires the DMA Controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details. # 27.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the TC interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 27.5.6 Events To use the TC event functionality, the corresponding events need to be configured in the event system. Refer to "EVSYS – Event System" on page 400 for details. # 27.5.7 Debug Operation When the CPU is halted in debug mode the TC will halt normal operation. The TC can be forced to continue operation during debugging. Refer to the Debug Control (DBGCTRL) register for details. ### 27.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: - Interrupt Flag register (INTFLAG) - Status register (STATUS) - Read Request register (READREQ) - Count register (COUNT), "Counter Value" on page 602 - Period register (PER), "Period Value" on page 605 - Compare/Capture Value registers (CCx), "Compare/Capture" on page 606 Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 27.5.9 Analog Connections Not applicable. # 27.6 Functional Description # 27.6.1 Principle of Operation The counter in the TC can be set to count on events from the Event System, or on the GCLK\_TCx frequency. The pulses from GCLK\_TCx will go through the prescaler, where it is possible to divide the frequency down. The value in the counter is passed to the compare/capture channels, where it can either be compared with user defined values or captured on a predefined event. The TC can be configured as an 8-, 16- or 32-bit counter. Which mode is chosen will determine the maximum range of the counter. The counter range combined with the operating frequency will determine the maximum time resolution achievable with the TC peripheral. The TC can be count up or down. By default, the counter will operate in a continuous mode and count up, where the counter will wrap to the zero when reaching the top value When one of the compare/capture channels is used in compare mode, the TC can be used for waveform generation. Upon a match between the counter and the value in one or more of the Compare/Capture Value registers (CCx), one or more output pins on the device can be set to toggle. The CCx registers and the counter can thereby be used in frequency generation and PWM generation. Capture mode can be used to automatically capture the period and pulse width of signals. ### 27.6.2 Basic Operation ### 27.6.2.1 Initialization The following register is enable-protected, meaning that it can only be written when the TC is disabled (CTRLA.ENABLE is zero): Control A register (CTRLA), except the Run Standby (RUNSTDBY), Enable (ENABLE) and Software Reset (SWRST) bits The following bits are enable-protected: Event Action bits in the Event Control register (EVCTRL.EVACT) Enable-protected bits in the CTRLA register can be written at the same time as CTRLA.ENABLE is written to one, but not at the same time as CTRLA.ENABLE is written to zero. Before the TC is enabled, it must be configured, as outlined by the following steps: - The TC bus clock (CLK TCx APB) must be enabled - The mode (8, 16 or 32 bits) of the TC must be selected in the TC Mode bit group in the Control A register (CTRLA.MODE). The default mode is 16 bits - One of the wavegen modes must be selected in the Waveform Generation Operation bit group in the Control A register (CTRLA.WAVEGEN) - If the GCLK\_TCx frequency used should be prescaled, this can be selected in the Prescaler bit group in the Control A register (CTRLA.PRESCALER) - If the prescaler is used, one of the presync modes must be chosen in the Prescaler and Counter Synchronization bit group in the Control A register (CTRLA.PRESYNC) - One-shot mode can be selected by writing a one to the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) - If the counter should count down from the top value, write a one to the Counter Direction bit in the Control B Set register (CTRLBSET.DIR) - If capture operations are to be used, the individual channels must be enabled for capture in the Capture Channel x Enable bit group in the Control C register (CTRLC.CPTEN) - The waveform output for individual channels can be inverted using the Waveform Output Invert Enable bit group in the Control C register (CTRLC.INVEN) ### 27.6.2.2 Enabling, Disabling and Resetting The TC is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The TC is disabled by writing a zero to CTRLA.ENABLE. The TC is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the TC, except DBGCTRL, will be reset to their initial state, and the TC will be disabled. Refer to the CTRLA register for details. The TC should be disabled before the TC is reset to avoid undefined behavior. ### 27.6.2.3 Prescaler Selection As seen in Figure 27-2, the GCLK\_TC clock is fed into the internal prescaler. Prescaler output intervals from 1 to 1/1024 are available. For a complete list of available prescaler outputs, see the register description for the Prescaler bit group in the Control A register (CTRLA.PRESCALER). The prescaler consists of a counter that counts to the selected prescaler value, whereupon the output of the prescaler toggles. When the prescaler is set to a value greater than one, it is necessary to choose whether the prescaler should reset its value to zero or continue counting from its current value on the occurrence of an overflow or underflow. It is also necessary to choose whether the TC counter should wrap around on the next GCLK\_TC clock pulse or the next prescaled clock pulse (CLK\_TC\_CNT of Figure 27-2). To do this, use the Prescaler and Counter Synchronization bit group in the Control A register (CTRLA.PRESYNC). If the counter is set to count events from the event system, these will not pass through the prescaler, as seen in Figure 27-2. Figure 27-2. Prescaler #### 27.6.2.4 TC Mode The counter mode is selected with the TC Mode bit group in the Control A register (CTRLA.MODE). By default, the counter is enabled in the 16-bit counter mode. Three counter modes are available: - COUNT8: The 8-bit TC has its own Period register (PER). This register is used to store the period value that can be used as the top value for waveform generation. - COUNT16: This is the default counter mode. There is no dedicated period register in this mode. - COUNT32: This mode is achieved by pairing two 16-bit TC peripherals. This pairing is explained in "Clocks" on page 570. The even-numbered TC instance will act as master to the odd-numbered TC peripheral, which will act as a slave. The slave status of the slave is indicated by reading the Slave bit in the Status register (STATUS.SLAVE). The registers of the slave will not reflect the registers of the 32-bit counter. Writing to any of the slave registers will not affect the 32-bit counter. Normal access to the slave COUNT and CCx registers is not allowed. #### 27.6.2.5 Counter Operations The counter can be set to count up or down. When the counter is counting up and the top value is reached, the counter will wrap around to zero on the next clock cycle. When counting down, the counter will wrap around to the top value when zero is reached. In one-shot mode, the counter will stop counting after a wraparound occurs. To set the counter to count down, write a one to the Direction bit in the Control B Set register (CTRLBSET.DIR). To count up, write a one to the Direction bit in the Control B Clear register (CTRLBCLR.DIR). Each time the counter reaches the top value or zero, it will set the Overflow Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF). It is also possible to generate an event on overflow or underflow when the Overflow/Underflow Event Output Enable bit in the Event Control register (EVCTRL.OVFEO) is one. The counter value can be read from the Counter Value register (COUNT) or a new value can be written to the COUNT register. Figure 27-3 gives an example of writing a new counter value. The COUNT value will always be zero when starting the TC, unless some other value has been written to it or if the TC has been previously reloaded at TOP value, because stopped while TC was counting down. Figure 27-3. Counter Operation ### **Stop Command** On the stop command, which can be evoked in the Command bit group in the Control B Set register (CTRLBSET.CMD), the counter will retain its current value. All waveforms are cleared. The counter stops counting, and the Stop bit in the Status register is set (STATUS.STOP). # **Retrigger Command and Event Action** Retriggering can be evoked either as a software command, using the Retrigger command in the Control B Set register (CTRLBSET.CMD), or as a retrigger event action, using the Event Action bit group in the Event Control register (EVCTRL.EVACT). When a retrigger is evoked while the counter is running, the counter will wrap to the top value or zero, depending on the counter direction.. When a retrigger is evoked with the counter stopped, the counter will continue counting from the value in the COUNT register. **Note:** When retrigger event action is configured and enabled as an event action, enabling the counter will not start the counter. The counter will start at the next incoming event and restart on any following event. ### **Count Event Action** When the count event action is configured, every new incoming event will make the counter increment or decrement, depending on the state of the direction bit (CTRLBSET.DIR). #### **Start Event Action** When the TC is configured with a start event action in the EVCTRL.EVACT bit group, enabling the TC does not make the counter start; the start is postponed until the next input event or software retrigger action. When the counter is running, an input event has not effect on the counter. ### 27.6.2.6 Compare Operations When using the TC with the Compare/Capture Value registers (CCx) configured for compare operation, the counter value is continuously compared to the values in the CCx registers. This can be used for timer or waveform operation. ### **Waveform Output Operations** The compare channels can be used for waveform generation on the corresponding I/O pins. To make the waveform visible on the connected pin, the following requirements must be fulfilled: - Choose a waveform generation operation - Optionally, invert the waveform output by writing the corresponding Waveform Output Invert Enable bit in the Control C register (CTRLC.INVx) - Enable the corresponding multiplexor in the PORT The counter value is continuously compared with each CCx available. When a compare match occurs, the Match or Capture Channel x interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.MCx) is set on the next zero-to-one transition of CLK\_TC\_CNT (see Figure 27-4). An interrupt and/or event can be generated on such a condition when INTENSET.MCx and/or EVCTRL.MCEOx is one. One of four configurations in the Waveform Generation Operation bit group in the Control A register (CTRLA.WAVEGEN) must be chosen to perform waveform generation. This will influence how the waveform is generated and impose restrictions on the top value. The four configurations are: - Normal frequency (NFRQ) - Match frequency (MFRQ) - Normal PWM (NPWM) - Match PWM (MPWM) When using NPWM or NFRQ, the top value is determined by the counter mode. In 8-bit mode, the Period register (PER) is used as the top value and the top value can be changed by writing to the PER register. In 16- and 32-bit mode, the top value is fixed to the maximum value of the counter. # **Frequency Operation** When NFRQ is used, the waveform output (WO[x]) toggles every time CCx and the counter are equal, and the interrupt flag corresponding to that channel will be set. Figure 27-4. Normal Frequency Operation When MFRQ is used, the value in CC0 will be used as the top value and WO[0] will toggle on every overflow/underflow. Figure 27-5. Match Frequency Operation # **PWM Operation** In PWM operation, the CCx registers control the duty cycle of the waveform generator output. Figure 27-6 shows how in count-up the WO[x] output is set at a start or compare match between the COUNT value and the top value and cleared on the compare match between the COUNT value and CCx register value. In count-down the WO[x] output is cleared at start or compare match between the COUNT value and the top value and set on the compare match between the COUNT value and CCx register value. Figure 27-6. Normal PWM Operation In match operation, Compare/Capture register CC0 is used as the top value, in this case a negative pulse will appear on WO[0] on every overflow/underflow. The following equation is used to calculate the exact period for a single-slope PWM ( $R_{PWM\ SS}$ ) waveform: $$R_{\text{PWM\_SS}} = \frac{\log(TOP + 1)}{\log(2)}$$ $$f_{\text{PWM\_SS}} = \frac{f_{\text{CLK\_TC}}}{N(TOP + 1)}$$ where N represent the prescaler divider used (1, 2, 4, 8, 16, 64, 256, 1024). # **Changing the Top Value** Changing the top value while the counter is running is possible. If a new top value is written when the counter value is close to zero and counting down, the counter can be reloaded with the previous top value, due to synchronization delays. If this happens, the counter will count one extra cycle before the new top value is used. Figure 27-7. Changing the Top Value when Counting Down When counting up a change from a top value that is lower relative to the old top value can make the counter miss this change if the counter value is larger than the new top value when the change occurred. This will make the counter count to the max value. An example of this can be seen in Figure 27-8. Figure 27-8. Changing the Top Value when Counting Up ### 27.6.2.7 Capture Operations To enable and use capture operations, the event line into the TC must be enabled using the TC Event Input bit in the Event Control register (EVCTRL.TCEI). The capture channels to be used must also be enabled in the Capture Channel x Enable bit group in the Control C register (CTRLC.CPTENx) before capture can be performed. ### **Event Capture Action** The compare/capture channels can be used as input capture channels to capture any event from the Event System and give them a timestamp. Because all capture channels use the same event line, only one capture channel should be enabled at a time when performing event capture. Figure 27-9 shows four capture events for one capture channel. Figure 27-9. Input Capture Timing When the Capture Interrupt flag is set and a new capture event is detected, there is nowhere to store the new timestamp. As a result, the Error Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.ERR) is set. ## **Period and Pulse-Width Capture Action** The TC can perform two input captures and restart the counter on one of the edges. This enables the TC to measure the pulse width and period. This can be used to characterize the frequency and duty cycle of an input signal: $$f = \frac{1}{T}$$ $$dutyCycle = \frac{t_p}{T}$$ When using PPW event action, the period (T) will be captured into CC0 and the pulse width $(t_p)$ in CC1. In PWP event action, the pulse width $(t_p)$ will be captured in CC0 and the period (T) in CC1. Selecting PWP (pulse-width, period) or PPW (period, pulse-width) in the Event Action bit group in the Event Control register (EVCTRL.EVACT) enables the TC to performs two capture actions, one on the rising edge and one on the falling edge. The TC Inverted Event Input in the Event Control register (EVCTRL.TCINV) is used to select whether the wraparound should occur on the rising edge or the falling edge. If EVCTRL.TCINV is written to one, the wraparound will happen on the falling edge. The event source to be captured must be an asynchronous event. To fully characterize the frequency and duty cycle of the input signal, activate capture on CC0 and CC1 by writing 0x3 to the Capture Channel x Enable bit group in the Control C register (CTRLC.CPTEN). When only one of these measurements is required, the second channel can be used for other purposes. The TC can detect capture overflow of the input capture channels. When the Capture Interrupt flag is set and a new capture event is detected, there is nowhere to store the new timestamp. As a result, INTFLAG.ERR is set. ### 27.6.3 Additional Features #### 27.6.3.1 One-Shot Operation When one-shot operation is enabled, the counter automatically stops on the next counter overflow or underflow condition. When the counter is stopped, STATUS.STOP is automatically set by hardware and the waveform outputs are set to zero. One-shot operation can be enabled by writing a one into the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) and disabled by writing a one to the One-Shot bit in the Control B Clear register (CTRLBCLR.ONESHOT). When enabled, it will count until an overflow or underflow occurs. The one-shot operation can be restarted with a retrigger command, a retrigger event or a start event. When the counter restarts its operation, the Stop bit in the Status register (STATUS.STOP) is automatically cleared by hardware. ## 27.6.4 DMA, Interrupts and Events Table 27-1. Module Request for TC | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |----------------------------------------|-------------------|--------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------| | Overflow /<br>Underflow | x | х | | x | Cleared on next clock cycle | | Channel<br>Compare Match<br>or Capture | x | x | | x <sup>1</sup> | For compare channel – Cleared on next clock cycle. For capture channel – cleared when CCx register is read | | Capture Overflow<br>Error | x | | | | | | Synchronization<br>Ready | x | | | | | | Start Counter | | | x | | | | Retrigger<br>Counter | | | х | | | | Increment /<br>Decrement<br>counter | | | х | | | | Simple Capture | | | x | | | | Period Capture | | | x | | | | Pulse Width<br>Capture | | | х | | | Note: 1. Two DMA requests lines are available, one for each compare/capture channel. ## 27.6.4.1 DMA Operation The TC can generate the following DMA requests: - Overflow (OVF): the request is set when an update condition (overflow, underflow) is detected. The request is cleared on next clock cycle. - Channel Match or Capture (MCx): for a compare channel, the request is set on each compare match detection and cleared on next clock cycle. For a capture channel, the request is set when valid data is present in CCx register, and cleared when CCx register is read. When using the TC with the DMA OVF request, the new value will be transferred to the register after the update condition. This means that the value is updated after the DMA and synchronization delay, and if the COUNT value has reached the new value before PER or CCx is updated, a match will not happen. When using the TC with the DMA MCx request and updating CCx with a value that is lower than the current COUNT when down-counting, or higher than the current COUNT when up-counting, this value could cause a new compare match before the counter overflows. This will trigger the next DMA transfer, update CCx again, and the previous value is disregarded from the output signal WO[x]. ### 27.6.4.2 Interrupts The TC has the following interrupt sources: - Overflow/Underflow: OVF. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Compare or Capture Channel: MCx. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Capture Overflow Error: ERR. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Synchronization Ready: SYNCRDY. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the TC is reset. See the INTFLAG register for details on how to clear interrupt flags. The TC has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 27.6.4.3 Events The TC can generate the following output events: - Overflow/Underflow (OVF) - Match or Capture (MC) Writing a one to an Event Output bit in the Event Control register (EVCTRL.MCEO) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. To enable one of the following event actions, write to the Event Action bit group (EVCTRL.EVACT). - Start the counter - Retrigger counter - Increment or decrement counter (depends on counter direction) - Capture event - Capture period - Capture pulse width Writing a one to the TC Event Input bit in the Event Control register (EVCTRL.TCEI) enables input events to the TC. Writing a zero to this bit disables input events to the TC. Refer to "EVSYS – Event System" on page 400 for details on configuring the Event System. ## 27.6.5 Sleep Mode Operation The TC can be configured to operate in any sleep mode. To be able to run in standby, the RUNSTDBY bit in the Control A register (CTRLA.RUNSTDBY) must be written to one. The TC can wake up the device using interrupts from any sleep mode or perform actions through the Event System. ## 27.6.6 Synchronization Due to the asynchronicity between CLK\_TCx\_APB and GCLK\_TCx some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. This can be accessed via the Synchronization Ready Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.SYNCRDY). If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST) - Enable bit in the Control A register (CTRLA.ENABLE) Write-synchronization is denoted by the Write-Synchronized property in the register description. The following registers need synchronization when written: - Control B Clear register (CTRLBCLR) - Control B Set register (CTRLBSET) - Control C register (CTRLC) - Count Value register (COUNT) - Period Value register (PERIOD) - Compare/Capture Value registers (CCx) Write-synchronization is denoted by the Write-Synchronized property in the register description. The following registers need synchronization when read: - Control B Clear register (CTRLBCLR) - Control B Set register (CTRLBSET) - Control C register (CTRLC) - Count Value register (COUNT) - Period Value register (PERIOD) - Compare/Capture Value registers (CCx) Read-synchronization is denoted by the Read-Synchronized property in the register description. # 27.7 Register Summary Table 27-2. Register Summary – 8-Bit Mode Registers | Offset | Name | Bit Pos. | | | | | | | | | |--------|--------------|----------|----------|---------|----------|-----------|----------|-----------|---------------|--------| | 0x00 | | 7:0 | | WAVE | BEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | PRESCS | SYNC[1:0] | RUNSTDBY | | PRESCALER[2:0 | ] | | 0x02 | DE 1 D D E 0 | 7:0 | | | | | | ADDR[4:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | CTRLBCLR | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x05 | CTRLBSET | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x09 | Reserved | | | | | | | | | | | 0x0A | EVCTRL | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | | | 0x0B | LVOTRE | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0F | STATUS | 7:0 | SYNCBUSY | | | SLAVE | STOP | | | | | 0x10 | COUNT | 7:0 | | | | COU | NT[7:0] | | | | | 0x11 | Reserved | | | | | | | | | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | PER | 7:0 | | | | PEF | R[7:0] | | | | | 0x15 | Reserved | | | | | | | | | | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | CC0 | 7:0 | | CC[7:0] | | | | | | | | 0x19 | CC1 | 7:0 | | | | CC | [7:0] | | 1 | | | 0x1A | Reserved | | | | | | | | | | | 0x1B | Reserved | | | | | | | | | | | 0x1C | Reserved | | | | | | | | | | | 0x1D | Reserved | | | | | | | | | | | 0x1E | Reserved | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | Table 27-3. Register Summary – 16-Bit Mode Registers | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|----------|----------|----------|-----------|----------|-----------|---------------|--------| | 0x00 | | 7:0 | | WAVE | GEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | PRESCS | SYNC[1:0] | RUNSTDBY | F | PRESCALER[2:0 | ] | | 0x02 | DEADDEO | 7:0 | | | | | | ADDR[4:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | CTRLBCLR | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x05 | CTRLBSET | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x09 | Reserved | | | | | | | | | | | 0x0A | EVCTRL | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | | | 0x0B | LVOTTE | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0F | STATUS | 7:0 | SYNCBUSY | | | SLAVE | STOP | | | | | 0x10 | COUNT | 7:0 | | | | COU | NT[7:0] | | | | | 0x11 | 000111 | 15:8 | | | | COUN | IT[15:8] | | | | | 0x12 | Reserved | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | 0x14 | Reserved | | | | | | | | | | | 0x15 | Reserved | | | | | | | | | | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | CC0 | 7:0 | | | | | [7:0] | | | | | 0x19 | | 15:8 | | CC[15:8] | | | | | | | | 0x1A | CC1 | 7:0 | CC[7:0] | | | | | | | | | 0x1B | | 15:8 | | | | CC[ | 15:8] | | | | | 0x1C | Reserved | | | | | | | | | | | 0x1D | Reserved | | | | | | | | | | | 0x1E | Reserved | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | Table 27-4. Register Summary – 32-Bit Mode Registers | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|-----------|-----------|----------|-----------|----------|-----------|---------------|--------| | 0x00 | OTDI A | 7:0 | | WAVEG | SEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | PRESCS | SYNC[1:0] | RUNSTDBY | F | PRESCALER[2:0 | ] | | 0x02 | DEADDEO | 7:0 | | | | | | ADDR[4:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | CTRLBCLR | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x05 | CTRLBSET | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x09 | Reserved | | | | | | | | | | | 0x0A | EVCTRL | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | | | 0x0B | EVCIRL | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0F | STATUS | 7:0 | SYNCBUSY | | | SLAVE | STOP | | | | | 0x10 | | 7:0 | | | | COUN | NT[7:0] | | | | | 0x11 | COUNT | 15:8 | | | | COUN | T[15:8] | | | | | 0x12 | COUNT | 23:16 | | | | COUN | Γ[23:16] | | | | | 0x13 | | 31:24 | | | | COUN | Γ[31:24] | | | | | 0x14 | Reserved | | | | | | | | | | | 0x15 | Reserved | | | | | | | | | | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | | 7:0 | | | | CC | [7:0] | | | | | 0x19 | CC0 | 15:8 | | | | CC[ | 15:8] | | | | | 0x1A | CCU | 23:16 | CC[23:16] | | | | | | | | | 0x1B | | 31:24 | CC[31:24] | | | | | | | | | 0x1C | | 7:0 | | | | CC | [7:0] | | | | | 0x1D | CC1 | 15:8 | | CC[15:8] | | | | | | | | 0x1E | 001 | 23:16 | | CC[23:16] | | | | | | | | 0x1F | | 31:24 | | | | CC[3 | 31:24] | | | | ## 27.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to the "Register Access Protection" on page 571 and the "PAC – Peripheral Access Controller" on page 36 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or Read-Synchronized property in each individual register description. Refer to "Synchronization" on page 580 for details. Some registers are enable-protected, meaning they can only be written when the TC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. #### 27.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00000 Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|-------|---------|-----------|----------|-------|---------------|-------| | | | | PRESCS | SYNC[1:0] | RUNSTDBY | | PRESCALER[2:0 | ] | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | WAVEG | EN[1:0] | | MODE | [1:0] | ENABLE | SWRST | | Access | R | R/W | R/W | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 13:12 – PRESCSYNC[1:0]: Prescaler and Counter Synchronization These bits select whether on start or retrigger event the counter should wrap around on the next GCLK\_TCx clock or the next prescaled GCLK\_TCx clock. It's also possible to reset the prescaler. The options are as shown in Table 27-5. These bits are not synchronized. Table 27-5. Prescaler and Counter Synchronization | Value | Name | Description | |-------|--------|--------------------------------------------------------------------------------| | 0x0 | GCLK | Reload or reset the counter on next generic clock | | 0x1 | PRESC | Reload or reset the counter on next prescaler clock | | 0x2 | RESYNC | Reload or reset the counter on next generic clock. Reset the prescaler counter | | 0x3 | - | Reserved | ### Bit 11 – RUNSTDBY: Run in Standby This bit is used to keep the TC running in standby mode: 0: The TC is halted in standby. 1: The TC continues to run in standby. This bit is not synchronized. ## Bits 10:8 – PRESCALER[2:0]: Prescaler These bits select the counter prescaler factor, as shown in Table 27-6. These bits are not synchronized. Table 27-6. Prescaler | Value | Name | Description | |-------|---------|-------------------------| | 0x0 | DIV1 | Prescaler: GCLK_TC | | 0x1 | DIV2 | Prescaler: GCLK_TC/2 | | 0x2 | DIV4 | Prescaler: GCLK_TC/4 | | 0x3 | DIV8 | Prescaler: GCLK_TC/8 | | 0x4 | DIV16 | Prescaler: GCLK_TC/16 | | 0x5 | DIV64 | Prescaler: GCLK_TC/64 | | 0x6 | DIV256 | Prescaler: GCLK_TC/256 | | 0x7 | DIV1024 | Prescaler: GCLK_TC/1024 | #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 6:5 – WAVEGEN[1:0]: Waveform Generation Operation These bits select the waveform generation operation. They affect the top value, as shown in "Waveform Output Operations" on page 574. It also controls whether frequency or PWM waveform generation should be used. How these modes differ can also be seen from "Waveform Output Operations" on page 574. These bits are not synchronized. Table 27-7. Waveform Generation Operation | Value | Name | Operation | Top Value | Waveform Output on Match | Waveform Output on Wraparound | |-------|------|------------------|-------------------------|-----------------------------------------------|-----------------------------------------------| | 0x0 | NFRQ | Normal frequency | PER <sup>(1)</sup> /Max | Toggle | No action | | 0x1 | MFRQ | Match frequency | CC0 | Toggle | No action | | 0x2 | NPWM | Normal PWM | PER <sup>(1)</sup> /Max | Clear when counting up Set when counting down | Set when counting up Clear when counting down | | 0x3 | MPWM | Match PWM | CC0 | Clear when counting up Set when counting down | Set when counting up Clear when counting down | Note: 1. This depends on the TC mode. In 8-bit mode, the top value is the Period Value register (PER). In 16- and 32-bit mode it is the maximum value. #### Bit 4 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 3:2 – MODE[1:0]: TC Mode These bits select the TC mode, as shown in Table 27-8. These bits are not synchronized. ### Table 27-8. TC Mode | Value | Name | Description | |-------|---------|------------------------| | 0x0 | COUNT16 | Counter in 16-bit mode | | 0x1 | COUNT8 | Counter in 8-bit mode | | 0x2 | COUNT32 | Counter in 32-bit mode | | 0x3 | - | Reserved | #### Bit 1 – ENABLE: Enable - 0: The peripheral is disabled. - 1: The peripheral is enabled. Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. #### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the TC, except DBGCTRL, to their initial state, and the TC will be disabled. Writing a one to CTRLA.SWRST will always take precedence; all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. ## 27.8.2 Read Request For a detailed description of this register and its use, refer to the "Synchronization" on page 580. Name: READREQ **Offset:** 0x02 **Reset:** 0x0000 **Property:** | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|-------|----|-----|-----|-----------|-----|-----| | | RREQ | RCONT | | | | | | | | Access | W | R/W | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ADDR[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 15 – RREQ: Read Request Writing a zero to this bit has no effect. This bit will always read as zero. Writing a one to this bit requests synchronization of the register pointed to by the Address bit group (READ-REQ.ADDR) and sets the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY). ### Bit 14 – RCONT: Read Continuously 0: Continuous synchronization is disabled. 1: Continuous synchronization is enabled. When continuous synchronization is enabled, the register pointed to by the Address bit group (READREQ.ADDR) will be synchronized automatically every time the register is updated. #### Bits 13:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 4:0 – ADDR[4:0]: Address These bits select the offset of the register that needs read synchronization. In the TC, only COUNT and CCx are available for read synchronization. ### 27.8.3 Control B Clear This register allows the user to change this register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set (CTRLBSET) register. Name: CTRLBCLR **Offset:** 0x04 **Reset:** 0x00 Property: Write-Protected, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|-------|---|---|---|---------|---|-----|---| | | CMD | [1:0] | | | | ONESHOT | | DIR | ] | | Access | R/W | R/W | R | R | R | R/W | R | R/W | _ | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 7:6 – CMD[1:0]: Command These bits are used for software control of retriggering and stopping the TC. When a command has been executed, the CMD bit group will read back as zero. The commands are executed on the next prescaled GCLK\_TC clock cycle. Writing a zero to one of these bits has no effect. Writing a one to one of these bits will clear the pending command. Table 27-9. Command | Value | Name | Description | |-------|-----------|-------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Force a start, restart or retrigger | | 0x2 | STOP | Force a stop | | 0x3 | - | Reserved | #### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 2 – ONESHOT: One-Shot This bit controls one-shot operation of the TC. When in one-shot mode, the TC will stop counting on the next over-flow/underflow condition or a stop command. 0: The TC will wrap around and continue counting on an overflow/underflow condition. 1: The TC will wrap around and stop on the next underflow/overflow condition. Writing a zero to this bit has no effect. Writing a one to this bit will disable one-shot operation. ### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bit 0 – DIR: Counter Direction This bit is used to change the direction of the counter. 0: The timer/counter is counting up (incrementing). 1: The timer/counter is counting down (decrementing).Writing a zero to this bit has no effect.Writing a one to this bit will make the counter count up. ### 27.8.4 Control B Set This register allows the user to change this register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set (CTRLBCLR) register. Name: CTRLBSET **Offset:** 0x05 **Reset:** 0x00 Property: Write-Protected, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|-------|---|---|---|---------|---|-----|--| | | CMD | [1:0] | | | | ONESHOT | | DIR | | | Access | R/W | R/W | R | R | R | R/W | R | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 7:6 – CMD[1:0]: Command These bits is used for software control of retriggering and stopping the TC. When a command has been executed, the CMD bit group will be read back as zero. The commands are executed on the next prescaled GCLK\_TC clock cycle. Writing a zero to one of these bits has no effect. Writing a one to one of these bits will set a command. #### Table 27-10. Command | Value | Name | Description | |-------|-----------|-------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Force a start, restart or retrigger | | 0x2 | STOP | Force a stop | | 0x3 | - | Reserved | #### Bits 5:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 2 – ONESHOT: One-Shot This bit controls one-shot operation of the TC. When active, the TC will stop counting on the next overflow/under-flow condition or a stop command. 0: The TC will wrap around and continue counting on an overflow/underflow condition. 1: The timer/counter will wrap around and stop on the next underflow/overflow condition. Writing a zero to this bit has no effect. Writing a one to this bit will enable one-shot operation. ### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bit 0 – DIR: Counter Direction This bit is used to change the direction of the counter. 0: The timer/counter is counting up (incrementing). 1: The timer/counter is counting down (decrementing).Writing a zero to this bit has no effectWriting a one to this bit will make the counter count down. #### 27.8.5 Control C Name: CTRLC Offset: 0x06 Reset: 0x00 Property: Write-Protected, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|--------|--------|---|---|--------|--------| | | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | Access | R | R | R/W | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 5:4 - CPTENx: Capture Channel x Enable These bits are used to select whether channel x is a capture or a compare channel. Writing a one to CPTENx enables capture on channel x. Writing a zero to CPTENx disables capture on channel x. ### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 1:0 – INVENx: Waveform Output x Invert Enable These bits are used to select inversion on the output of channel x. Writing a one to INVENx inverts the output from WO[x]. Writing a zero to INVENx disables inversion of the output from WO[x]. ## 27.8.6 Debug Control Name: DBGCTRL **Offset:** 0x08 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|--------| | | | | | | | | | DBGRUN | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 0 – DBGRUN: Debug Run Mode This bit is not affected by a software reset, and should not be changed by software while the TC is enabled. 0: The TC is halted when the device is halted in debug mode. 1: The TC continues normal operation when the device is halted in debug mode. #### 27.8.7 Event Control Name: EVCTRL Offset: 0x0A Reset: 0x0000 Property: Write-Protected, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|-------|-------|----|-----|------------|-------| | | | | MCEO1 | MCEO0 | | | | OVFEO | | Access | R | R | R/W | R/W | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TCEI | TCINV | | | EVACT[2:0] | | | Access | R | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 13:12 – MCEOx: Match or Capture Channel x Event Output Enable These bits control whether event match or capture on channel x is enabled or not and generated for every match or capture. - 0: Match/Capture event on channel x is disabled and will not be generated. - 1: Match/Capture event on channel x is enabled and will be generated for every compare/capture. These bits are not enable-protected. #### Bits 11:9 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 8 – OVFEO: Overflow/Underflow Event Output Enable This bit is used to enable the Overflow/Underflow event. When enabled an event will be generated when the counter overflows/underflows. - 0: Overflow/Underflow event is disabled and will not be generated. - 1: Overflow/Underflow event is enabled and will be generated for every counter overflow/underflow. This bit is not enable-protected. ### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 5 – TCEI: TC Event Input This bit is used to enable input events to the TC. - 0: Incoming events are disabled. - 1: Incoming events are enabled. This bit is not enable-protected. ## Bit 4 – TCINV: TC Inverted Event Input This bit inverts the input event source when used in PWP or PPW measurement. 0: Input event source is not inverted. 1: Input event source is inverted. This bit is not enable-protected. ### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 2:0 – EVACT[2:0]: Event Action These bits define the event action the TC will perform on an event, as shown in Table 27-11. ### Table 27-11. Event Action | Value | Name | Description | |-------|-----------|--------------------------------------------| | 0x0 | OFF | Event action disabled | | 0x1 | RETRIGGER | Start, restart or retrigger TC on event | | 0x2 | COUNT | Count on event | | 0x3 | START | Start TC on event | | 0x4 | - | Reserved | | 0x5 | PPW | Period captured in CC0, pulse width in CC1 | | 0x6 | PWP | Period captured in CC1, pulse width in CC0 | | 0x7 | - | Reserved | ## 27.8.8 Interrupt Enable Clear This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x0C **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|-----|-----|-----|---------|---|-----|-----|---| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | | Access | R | R/W | R/W | R/W | R/W | R | R/W | R/W | _ | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:4 – MCx: Match or Capture Channel x Interrupt Enable 0: The Match or Capture Channel x interrupt is disabled. 1: The Match or Capture Channel x interrupt is enabled. Writing a zero to MCx has no effect. Writing a one to MCx will clear the corresponding Match or Capture Channel x Interrupt Disable/Enable bit, which disables the Match or Capture Channel x interrupt. ### Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Disable/Enable bit, which disables the Synchronization Ready interrupt. #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 1 – ERR: Error Interrupt Enable 0: The Error interrupt is disabled. 1: The Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Disable/Enable bit, which disables the Error interrupt. ## Bit 0 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Disable/Enable bit, which disables the Overflow interrupt. ### 27.8.9 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x0D **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|-----|-----|---------|---|-----|-----|---| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | | Access | R | R | R/W | R/W | R/W | R | R/W | R/W | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:4 – MCx: Match or Capture Channel x Interrupt Enable 0: The Match or Capture Channel x interrupt is disabled. 1: The Match or Capture Channel x interrupt is enabled. Writing a zero to MCx has no effect. Writing a one to MCx will set the corresponding Match or Capture Channel x Interrupt Enable bit, which enables the Match or Capture Channel x interrupt. ## Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Disable/Enable bit, which enables the Synchronization Ready interrupt. #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 1 – ERR: Error Interrupt Enable 0: The Error interrupt is disabled. 1: The Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt bit, which enables the Error interrupt. ### Bit 0 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Enable bit, which enables the Overflow interrupt. ## 27.8.10 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x0E **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|---------|---|-----|-----| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | Access | R | R | R/W | R/W | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 5:4 – MCx: Match or Capture Channel x This flag is set on the next CLK\_TC\_CNT cycle after a match with the compare condition or once CCx register contain a valid capture value, and will generate an interrupt request if the corresponding Match or Capture Channel x Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.MCx) is one. Writing a zero to one of these bits has no effect. Writing a one to one of these bits will clear the corresponding Match or Capture Channel x interrupt flag In capture mode, this flag is automatically cleared when CCx register is read. ### Bit 3 – SYNCRDY: Synchronization Ready This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when the transition is caused by an enable or software reset, and will generate an interrupt request if the Synchronization Ready Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.SYNCRDY) is one. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready interrupt flag #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 1 – ERR: Error This flag is set if a new capture occurs on a channel when the corresponding Match or Capture Channel x interrupt flag is one, in which case there is nowhere to store the new capture. Writing a zero to this bit has no effect. Writing a one to this bit clears the Error interrupt flag. ### Bit 0 – OVF: Overflow This flag is set on the next CLK\_TC\_CNT cycle after an overflow condition occurs, and will generate an interrupt if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### 27.8.11 Status Name: STATUS Offset: 0x0F Reset: 0x08 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|-------|------|---|---|---| | | SYNCBUSY | | | SLAVE | STOP | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ### Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### Bits 6:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 4 – SLAVE: Slave This bit is set when the even-numbered master TC is set to run in 32-bit mode. The odd-numbered TC will be the slave. ## Bit 3 – STOP: Stop This bit is set when the TC is disabled, on a Stop command or on an overflow or underflow condition when the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) is one. - 0: Counter is running. - 1: Counter is stopped. #### Bits 2:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 27.8.12 Counter Value ## 27.8.12.1 8-Bit Mode Name: COUNT Offset: 0x10 Reset: 0x00 Property: Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|---------|-----|-----|-----| | | | | | COUN | IT[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 – COUNT[7:0]: Counter Value These bits contain the current counter value. ## 27.8.12.2 16-Bit Mode Name: COUNT Offset: 0x10 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-------------|-----|-----|------|---------|-----|-----|-----|--|--|--| | | COUNT[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | COUN | IT[7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bits 15:0 – COUNT[15:0]: Counter Value These bits contain the current counter value. ## 27.8.12.3 32-Bit Mode Name: COUNT Offset: 0x10 **Reset:** 0x00000000 Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------------|-----|-----|-------|----------|-----|-----|-----| | | COUNT[31:24] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | COUN | IT[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | COUNT | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | COUNT[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <sup>•</sup> Bits 31:0 – COUNT[31:0]: Counter Value These bits contain the current counter value. ## 27.8.13 Period Value The Period Value register is available only in 8-bit TC mode. It is not available in 16-bit and 32-bit TC modes. ## 27.8.13.1 8-Bit Mode Name: PER Offset: 0x14 Reset: 0xFF Property: Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-------|-----|-----|-----| | | | | | PER | [7:0] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## • Bits 7:0 – PER[7:0]: Period Value These bits contain the counter period value in 8-bitTC mode. ## 27.8.14 Compare/Capture ## 27.8.14.1 8-Bit Mode Name: CCx **Offset:** 0x18+i\*0x1 [i=0..3] Reset: 0x00 Property: Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-------|-----|-----|-----| | | | | | cc | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 – CC[7:0]: Compare/Capture Value These bits contain the compare/capture value in 8-bit TC mode. In frequency or PWM waveform match operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. ## 27.8.14.2 16-Bit Mode Name: CCx **Offset:** 0x18+i\*0x2 [i=0..3] **Reset:** 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-----|-----|-----|-------|-----|-----|-----| | | | | | CC[ | 15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CC[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 15:0 - CC[15:0]: Compare/Capture Value These bits contain the compare/capture value in 16-bit TC mode. In frequency or PWM waveform match operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. ## 27.8.14.3 32-Bit Mode Name: CCx **Offset:** 0x18+i\*0x4 [i=0..3] **Reset:** 0x00000000 Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------|-----|-----|------|-------|-----|-----|-----| | | CC[31:24] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CC[2 | 3:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CC[ | 15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CC[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:0 – CC[31:0]: Compare/Capture Value These bits contain the compare/capture value in 32-bit TC mode. In frequency or PWM waveform match operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. # 28. TCC - Timer/Counter for Control Applications ### 28.1 Overview The Timer/Counter for Control applications (TCC) consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events or clock pulses. The counter together with the compare/capture channels can be configured to time stamp input events, allowing capture of frequency and pulse-width. It can also perform waveform generation such as frequency generation and pulse-width modulation. Waveform extensions are intended for motor control, ballast, LED, H-bridge, power converters, and other types of power control applications. It enables low- and high-side output with optional dead-time insertion. It can also generate a synchronized bit pattern across the waveform output pins. The fault options enable fault protection for safe and deterministic handling, disabling and/or shut down of external drivers. The Timer/Counter Block diagram (Figure 28-2 on page 610) shows all the features in TCC but table below shows the configuration of each of the TCCs. Figure 28-1. TCC Configuration Summary | TCC# | Channels<br>(CC_NUM) | Waveform<br>Output<br>(WO_NUM) | Counter<br>size | Fault | Dithering | Output<br>matrix | Dead<br>Time<br>Insertion<br>(DTI) | SWAP | Pattern<br>generation | |------|----------------------|--------------------------------|-----------------|-------|-----------|------------------|------------------------------------|------|-----------------------| | 0 | 4 | 6 | 24-bit | X | X | X | X | X | Х | | 1 | 2 | 4 | 24-bit | X | X | | | | X | | 2 | 2 | 2 | 16-bit | X | | | | | | ### 28.2 Features - Up to four compare/capture channels (CC) with: - Double buffered period setting - Double buffered compare or capture channel - Circular buffer on period and compare channel registers - Waveform generation: - Frequency generation - Single-slope pulse-width modulation (PWM) - Dual-slope pulse-width modulation with half-cycle reload capability - Input capture: - Event capture - Frequency capture - Pulse-width capture - Waveform extensions: - Configurable distribution of compare channels outputs across port pins - Low- and high-side output with programmable dead-time insertion - Waveform swap option with double buffer support - Pattern generation with double buffer support - Dithering support - Fault protection for safe drivers disabling: - Two recoverable fault sources - Two non-recoverable fault sources - Debugger can be source of non-recoverable fault - Input event: - Two input events for counter - One input event for each channel - Output event: - Three output events (Count, Retrigger and Overflow) available for counter - One Compare Match/Input Capture event output for each channel - Interrupts: - Overflow and Retrigger interrupt - Compare Match/Input Capture interrupt - Interrupt on fault detection - Can be used with DMA and can trigger DMA transactions ## 28.3 Block Diagram Figure 28-2. Timer/Counter Block Diagram # 28.4 Signal Description | Pin Name | Туре | Description | |-------------------|----------------|-----------------------------------| | TCCx/WO[0] | Digital output | Compare channel 0 waveform output | | TCCx/WO[1] | Digital output | Compare channel 1 waveform output | | | | | | TCCx/WO[WO_NUM-1] | Digital output | Compare channel n waveform output | Refer to Table 5-1 in the "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## 28.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 28.5.1 I/O Lines Using the TCC's I/O lines requires the I/O pins to be configured. Refer to "PORT" on page 373 for details. ### 28.5.2 Power Management The TCC will continue to operate in any sleep mode where the selected source clock is running. The TCC's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 28.5.3 Clocks The TCC bus clock (CLK\_TCCx\_APB, where x represents the specific TCC instance number) can be enabled and disabled in the power manager, and the default state of CLK\_TCCx\_APB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. A generic clock (GCLK\_TCCx) is required to clock the TCC. This clock must be configured and enabled in the generic clock controller before using the TCC. Refer to "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the bus clock (CLK\_TCCx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 641 for further details. ### 28.5.4 DMA The DMA request lines are connected to the DMA Controller (DMAC). Using the TCC DMA requests, requires the DMA Controller to be configured first. Refer to "DMAC – Direct Memory Access Controller" on page 267 for details. ### 28.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the TCC interrupts requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 28.5.6 Events The events are connected to the Event System. Refer to "EVSYS – Event System" on page 400 for details on how to configure the Event System. ## 28.5.7 Debug Operation When the CPU is halted in debug mode the TCC will halt normal operation. The TCC can be forced to continue operation during debugging. Refer to DBGCTRL for details. ## 28.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: - Interrupt Flag register (INTFLAG) - Status register (STATUS) - Period and Period Buffer registers (PER, PERB) - Compare/Capture and Compare/Capture Buffer registers (CCx, CCBx) - Control Waveform and Control Waveform Buffer registers (WAVE, WAVEB) - Pattern Generation Value and Pattern Generation Value Buffer registers (PATT, PATTB) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply to accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 28.5.9 Analog Connections Not applicable. ## 28.6 Functional Description ### 28.6.1 Principle of Operation Each TCC instance has up to four compare/capture channels (CCx). The following definitions are used throughout the documentation: Figure 28-3. Timer/Counter Definitions | Name | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TOP | The counter reaches TOP when it becomes equal to the highest value in the count sequence. The TOP value can be equal to the period (PER) or the compare channel A (CCA) register setting. This is selected by the waveform generator mode. | | воттом | The counter reaches BOTTOM when it becomes zero | | MAX | The counter reaches maximum when it becomes all ones | | UPDATE | The timer/counter signals an update when it reaches BOTTOM or TOP, depending on the direction settings. | In general, the term "timer" is used when the timer/counter clock control is handled by an internal source, and the term "counter" is used when the clock control is handled externally (e.g. counting external events). When used for compare operations, the CC channels are referred to as "compare channels." When used for capture operations, the CC channels are referred to as "capture channels." The counter register (COUNT), period registers with buffer (PER and PERB), and compare and capture registers with buffers (CCx and CCxB) are 16 or 24-bit registers, depending on each TCC instance. Each buffer register has a buffer valid (BV) flag that indicates when the buffer contains a new value. During normal operation, the counter value is continuously compared to the Period (TOP) and to ZERO value to determine whether the counter has reached TOP or ZERO. The counter value is also compared to the CCx registers. These comparisons can be used to generate interrupt requests, request DMA transactions or generate events for the event system. The waveform generator modes use these comparisons to set the waveform period or pulse width. A prescaled generic clock (GCLK\_TCCx) and events from the event system can be used to control the counter. The event system is also used as a source to the input capture. The recoverable fault module extension enables event controlled waveforms by acting directly on the generated waveforms from TCC compare channels output. These events can restart, halt the timer/counter period or shorten the output pulse active time, or disable waveform output as long as the fault condition is present. This can typically be used for current sensing regulation or zero crossing and demagnetization retriggering. The MCE0 and MCE1 event sources are shared with the recoverable fault module. Only asynchronous events are used internally when fault unit extension is enabled. For further details on how to configure asynchronous events routing, refer to section "EVSYS – Event System" on page 400. By using digital filtering and/or input blanking, qualification options (as detailed in "Recoverable Faults" on page 629), recoverable fault sources can be filtered and/or windowed to avoid false triggering, for example from I/O pin glitches. In addition as shown in Figure 28-2 on page 610, six optional independent and successive units primarily intended for use with different types of motor control, ballast, LED, H-bridge, power converter, and other types of power switching applications, are implemented in some of TCC instances. The output matrix (OTMX) can distribute and route out the TCC waveform outputs across the port pins in different configurations, each optimized for different application types. The dead time insertion (DTI) unit splits the four lower OTMX outputs into two non-overlapping signals, the non-inverted low side (LS) and inverted high side (HS) of the waveform output with optional dead-time insertion between LS and HS switching. The swap (SWAP) unit can be used to swap the LS and HS pin outputs, and can be used for fast decay motor control. The pattern generation unit can be used to generate synchronized waveforms with constant logic level on TCC update conditions. This is for example useful for easy stepper motor and full bridge control. The non-recoverable fault module enables event controlled fault protection by acting directly on the generated waveforms from timer/counter compare channels output. When a non-recoverable fault condition is detected, the output waveforms are forced to a safe and pre-configured value that is safe for the application. This is typically used for instant and predictable shut down and disabling high current or voltage drives. The count event sources (TCE0 and TCE1) are shared with the non-recoverable fault extension. The events can be optionally filtered. If the filter options are not used, the non-recoverable faults provide an immediate asynchronous action on waveform output, even for cases where the clock is not present. For further details on how to configure asynchronous events routing, refer to section "EVSYS – Event System" on page 400. # 28.6.2 Basic Operation #### 28.6.2.1 Initialization The following registers are enable-protected, meaning that it can only be written when the TCC is disabled (CTRLA.ENABLE is zero): - Control A (CTRLA) register, except Run Standby (RUNSTDBY), Enable (ENABLE) and Software Reset (SWRST) bits - Recoverable Fault n Control register (FCTRLA and FCTRLB) - Waveform Extension Control register (WEXCTRL) - Drive Control register (DRVCTRL) - Event Control register Enable-protected bits in the CTRLA register can be written at the same time as CTRLA.ENABLE is written to one, but not at the same time as CTRLA.ENABLE is written to zero. Enable-protection is denoted by the Enable-Protected property in the register description. Before the TCC is enabled, it must be configured as outlined by the following steps: - Enable the TCC bus clock (CLK\_TCCx\_APB) first - If Capture mode is required, enable the channel in capture mode by writing a one to Capture Enable bit in Control A register (CTRLA.CAPTEN) Optionally, the following configurations can be set before or after enabling TCC: - Select PRESCALER setting in the Control A register (CTRLA.PRESCALER) - Select Prescaler Synchronization setting in Control A register (CTRLA.PRESCSYNC) - If down-counting operation must be enabled, write a one to the Counter Direction bit in the Control B Set register (CTRLBSET.DIR) - Select the Waveform Generation operation in WAVE register (WAVE.WAVEGEN) - Select the Waveform Output Polarity in the WAVE register (WAVE.POL) - The waveform output can be inverted for the individual channels using the Waveform Output Invert Enable bit group in the Driver register (DRVCTRL.INVEN) ## 28.6.2.2 Enabling, Disabling and Resetting The TCC is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The TCC is disabled by writing a zero to CTRLA.ENABLE. The TCC is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the TCC, except DBGCTRL, will be reset to their initial state, and the TCC will be disabled. Refer to CTRLA register for details. The TCC should be disabled before the TCC is reset to avoid undefined behavior. #### 28.6.2.3 Prescaler Selection The GCLK\_TCCx is fed into the internal prescaler. Prescaler output intervals from 1 to 1/1024 are available. For a complete list of available prescaler outputs, see the register description for the Prescaler bit group in the Control A register (CTRLA.PRESCALER). The prescaler consists of a counter that counts to the selected prescaler value, whereupon the output of the prescaler toggles. When the prescaler is set to a value greater than one, it is necessary to choose whether the prescaler should reset its value to zero or continue counting from its current value on the occurrence of an external re-trigger. It is also necessary to choose whether the TCC counter should wrap around on the next GCLK\_TCC clock pulse or the next prescaled clock pulse (CLK\_TCC\_CNT in Figure 28-4). To do this, use the Prescaler and Counter synchronization bit group in the Control A register (CTRLA.PRESYNC). If the counter is set to count events from the event system, these will not pass through the prescaler. Figure 28-4. Prescaler #### 28.6.2.4 Counter Operation Depending on the mode of operation, the counter is cleared, reloaded, incremented, or decremented at each TCC clock cycle (CLK\_TCC\_CNT). A counter clear or reload mark the end of current counter cycle and the start of a new one. The counter will count in the direction set by the direction (CTRLBSET.DIR or CTRLBCLR.DIR) bit for each clock until it reaches TOP or ZERO. A clear operation occurs when the TOP is reached while up-counting, the counter will be set to ZERO (cleared) on the next clock cycle. A reload operation occurs when the ZERO is reached while down-counting, the counter is reloaded with the period register (PER) value. The counter value is continuously compared with the period (PER) and ZERO value to determine if the counter has reached TOP or ZERO. Based on this comparison, the Overflow Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF) is set whenever the counter value matches with TOP / ZERO. This can be used to trigger an interrupt, a DMA request, or an event. If the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) is set, the compare match (with TOP/ZERO) will stop the counting operation. Up-counting is enabled by writing a one to the Direction bit in the Control B Clear register (CTRLBCLR.DIR). Down-counting is enabled by writing a one to the Direction bit in the Control B Set register (CTRLBSET.DIR). Figure 28-5. Counter Operation As shown in Figure 28-5, it is possible to change the counter value (by writing directly in the Count register) even when the counter is running. The write access has higher priority than count, clear, or reload. The direction of the counter can also be changed during normal operation. Due to asynchronous clock domains, the internal counter settings are written when the synchronization is complete. Normal operation must be used when using the counter as timer base for the capture channels. # **Stop Command and Event Action** A stop command can be issued from software by using TCC Command bits in Control B Set register (CTRLBSET.CMD = STOP) or when the stop event action is configured in the Input Event1 Action bits in Event Control register (EVCTRL.EVACT1 = STOP). When a stop is detected while the counter is running, the counter will maintain its current value. If waveform generation (WG) is used, all waveforms are set to a state defined in Non-Recoverable State x Output Enable bit and Non- Recoverable State x Output Value bit in the Driver Control register.(DRVCTRL.NRE and DRVCTRL.NRV) and the Stop bit in the Status register is set (STATUS.STOP). ## **Retrigger Command and Event Action** A retrigger command can be issued from software by using TCC Command bits in Control B Set register (CTRLBSET.CMD = RETRIGGER) or when the retrigger event action is configured in the Input Event0/1 Action bits in Event Control register (EVCTRL.EVACT1 = RETRIGGER). When the command is detected during counting operation, the counter will be reloaded or cleared, depending on the counting direction (CTRLSET.DIR or CTRLBCLR.DIR). The Retrigger bit will be set in the Interrupt Flag Status and Clear register (INTFLAG.TRG). It is also possible to generate an event by writing a one to the Retrigger Event Output Enable bit in the Event Control register (EVCTRL.TRGEO). If the retrigger command is detected when the counter is stopped, the counter will resume counting operation from the value in COUNT. **Note:** When re-trigger event action is enabled, enabling the counter will not start the counter. The counter will start on the next incoming event and restart on corresponding following event. #### **Start Event Action** The start action can be selected in the Event Control register (EVCTRL.EVACT0) and can be used to start the counting operation when stopped. As consequence, the event has no effect if the counter is already counting. When the module is enabled, the counter operation starts when the event is received or when a retrigger software command is applied. When retrigger or start event action is enabled, enabling counter will not start the counter. The counter will start on the next incoming event and restart on corresponding following event. If the event action is disabled, enabling counter will start the counter. #### **Count Event Action** The count action can be selected in the Event Control register (EVCTRL.EVACT0) and can be used to count external events (from pins for example). When an event is received, the counter is incremented or decremented, depending on direction settings (CTRLBSET.DIR or CTRLBCLR.DIR). ## **Direction Event Action** The direction event action can be selected in the Event Control register (EVCTRL.EVACT1). When this event is used, the asynchronous event path specified in the event system must be configured or selected. The direction event action can be used to control the direction of the counter operation, depending on external events level. When received, the event level overrides the Direction settings (CTRLBSET.DIR or CTRLBCLR.DIR) and the direction bit value is updated accordingly. ## **Increment Event Action** The increment event action can be selected in the Event Control register (EVCTRL.EVACT0) and can be used to change the counter state when an event is received. When the TCE0 event is received, the counter increments, whatever direction settings (CTRLBSET.DIR or CTRLBCLR.DIR) is. #### **Decrement Event Action** The decrement event action can be selected in the Event Control register (EVCTRL.EVACT1) and can be used to change the counter state when an event is received. When the TCE1 event is received, the counter decrements, whatever direction settings (CTRLBSET.DIR or CTRLBCLR.DIR) is. #### **Non-Recoverable Fault Event Action** Non-recoverable fault actions can be selected in the Event Control register (EVCTRL.EVACT0 or EVCTRL.EVACT1). When received, the counter will be stopped and compare channels outputs are overridden according to DRVCTRL register settings (Non-Recoverable State x Output Enable bits and Non-Recoverable State x Output Value bits). TCE0 and TCE1 must be configured as asynchronous events. #### 28.6.2.5 Compare Operations By default, Compare/Capture channel is configured for Compare operations. To perform capture operations, it must be re-configured. When using the TCC with the Compare/Capture Value registers (CCx) configured for compare operations, the counter value is continuously compared to the values in the CCx registers. This can be used for timer or for waveform operation. The compare buffer (CCBx) register provides double buffer capability. The double buffering synchronizes the update of the CCx register with the buffer value at the UPDATE condition. For further details, refer to "Double Buffering" on page 621. The synchronization prevents the occurrence of odd-length, non-symmetrical pulses and ensures glitch-free output. If Compare/Capture channel is not configured for capture operation Control A register), then compare operation will be enabled. ## **Waveform Output Generation Operations** The compare channels can be used for waveform generation on output port pins. To make the waveform visible on the connected pin, the following requirements must be fulfilled: - 1. Choose a waveform generation mode in the Waveform Control register (WAVE.WAVEGEN) - 2. Optionally invert the waveform output WO[x] by writing the corresponding Waveform Output Invert Enable bit in the Driver Control register (DRVCTRL.INVENx) - 3. Configure the PORT module to enable the peripheral function on the pin The counter value is continuously compared with each CCx value. When a compare match occurs, the Match or Capture Channel x bit in the Interrupt Flag Status and Clear register (INTFLAG.MCx) is set on the next zero-to-one transition of CLK\_TCC\_COUNT. If Match/Capture occurs, interrupt can be generated when INTENSET.MCX is set. If Compare/Match occurs, an event can be triggered when EVCTRL.MCEOx is set to one. Both interrupt and event can be generated simultaneously. The same condition generates a DMA request. Six waveform configurations are available through the Waveform Generation (WG) bit group in the Waveform Control register (WAVE.WAVEGEN): - Normal Frequency (NFRQ) - Match Frequency (MFRQ) - Single-slope PWM (NPWM) - Dual-slope, interrupt/event at Top (DSTOP) - Dual-slope, interrupt/event at ZERO (DSBOTTOM) - Dual-slope, interrupt/event at Top and ZERO (DSBOTH) - Dual-slope, critical interrupt/event at ZERO (DSCRITICAL) When using MFRQ, the top value is defined by the CC0 register value, for all other waveforms operation the top value is defined by Period (PER) register value. For dual slope waveform operations update time occurs when counter reaches the zero value. For all other waveforms generation modes, the update time occurs on counter wraparound, on overflow, underflow or retrigger. ## **Normal Frequency Generation** For normal frequency generation, the period time is controlled by the period register (PER). The waveform generation output (WO[x]) is toggled on each compare match between COUNT and CCx, and the corresponding Match or Capture Channel x will be set. Figure 28-6. Normal Frequency Operation # **Match Frequency Generation** For match frequency generation, the period time is controlled by CC0 instead of PER. WO[0] toggles on each update condition. Figure 28-7. Match Frequency Operation # **Single-Slope PWM Generation** For single-slope PWM generation, the period time is controlled by PER, while CCx control the duty cycle of the generated waveform output. When up-counting, WO[x] is set at start or compare match between the COUNT and TOP values, and cleared on compare match between COUNT and CCx register values. When down-counting, WO[x] is cleared at start or compare match between the COUNT and TOP values, and set on compare match between COUNT and CCx register values. Figure 28-8. Single-Slope PWM Operation The following equation calculates the exact resolution for a single-slope PWM (R<sub>PWM SS</sub>) waveform: $$R_{\text{PWM\_SS}} = \frac{\log(\text{TOP+1})}{\log(2)}$$ The PWM frequency depends on the Period register value (PER) and the peripheral clock frequency ( $f_{GCLK\_TCC}$ ), and can be calculated by the following equation: $$f_{\text{PWM\_SS}} = \frac{f_{\text{GCLK\_TCC}}}{N(\text{TOP+1})}$$ Where N represent the prescaler divider used (1, 2, 4, 8, 16, 64, 256, 1024). #### **Dual-Slope PWM Generation** For dual-slope PWM generation, the period (TOP) is controlled by PER, while CCx control the duty cycle of the generated waveform output. Figure 28-9 shows how the counter repeatedly counts from ZERO (BOTTOM) to PER and then from PER to ZERO. The waveform generator output is set on compare match when up-counting, and cleared on compare match when down-counting. An interrupt/event is generated on TOP and/or ZERO depend of Dual slope operation selected Table 28-1. In DSBOTH operation, a second update time occur on TOP. Figure 28-9. Dual-Slope Pulse Width Modulation Using dual-slope PWM results in a lower maximum operation frequency compared to single-slope PWM generation. The period (TOP) defines the PWM resolution. The minimum resolution is 1 bits (TOP=0x00000001). The following equation calculates the exact resolution for dual-slope PWM (R<sub>PWM\_DS</sub>): $$R_{\text{PWM\_DS}} = \frac{\log(\text{PER+1})}{\log(2)}$$ The PWM frequency depends on the period setting (TOP) and the peripheral clock frequency ( $f_{GCLK\_TCC}$ ), and can be calculated by the following equation: $$f_{\text{PWM\_DS}} = \frac{f_{\text{GCLK\_TCC}}}{2N \cdot PER}$$ N represents the prescaler divider used. The waveform generated will have a maximum frequency of half of the TCC clock frequency ( $f_{GCLK\ TCC}$ ) when TOP is set to one (0x00000001) and no prescaling is used. The pulse width ( $P_{PWM\_DS}$ ) depends on the compare channel (CCx) register value and the peripheral clock frequency ( $f_{GCLK\_TCC}$ ), and can be calculated by the following equation: $$P_{\text{PWM\_DS}} = \frac{2N \cdot (PER - CCx)}{f_{\text{GCLK\_TCC}}}$$ Where N represents the prescaler divider used. Note: In DSTOP, DSBOTTOM and DSBOTH operation, when TOP is lower than MAX/2 the CCx MSB bit defines the ramp (rising if CCx[MSB] is 0, or falling if CCx[MSB] is 1) on which the CCx Match interrupt or event is generated. ## **Dual-Slope Critical PWM Generation** Critical mode operation allows generation of non-aligned centered pulses. In this mode, the period time is controlled by PER, while CCx control the generated waveform output edge during up-counting and CC(x+CC\_NUM/2) control the generated waveform output edge during down-counting. Figure 28-10.Dual-Slope Critical Pulse Width Modulation (N=CC\_NUM) The table below shows the update counter and overflow event/interrupt generation conditions in different operation modes. Table 28-1. Counter Update and Overflow Event/Interrupt Conditions | Description | | Description | | | | | | | | | |-------------|------------------|-------------|----------|--------------------------------|---------------------------------|-------|---------------|--|--|--| | Name | Operation | Тор | Update | Output<br>Waveform<br>On Match | Output<br>Waveform<br>On Update | OVFIF | Event<br>Down | | | | | NFRQ | Normal Frequency | PER | TOP/ZERO | Toggle | Stable | TOP | ZERO | | | | | MFRQ | Match Frequency | CC0 | TOP/ZERO | Toggle | Stable | TOP | ZERO | | | | Table 28-1. Counter Update and Overflow Event/Interrupt Conditions (Continued) | Description | | Description | | | | | | | | | |-------------|------------------|-------------|------------|--------------------------------|---------------------------------|-------|----------------|--|--|--| | Name | Operation | Тор | Update | Output<br>Waveform<br>On Match | Output<br>Waveform<br>On Update | OVFIF | /Event<br>Down | | | | | NPWM | Single-slope PWM | PER | TOP/ZERO | | ' | TOP | ZERO | | | | | DSCRITICAL | Dual-slope PWM | PER | ZERO | | | - | ZERO | | | | | DSBOTTOM | Dual-slope PWM | PER | ZERO | See Table 28-2 | See Table 28-2 | | ZERO | | | | | DSBOTH | Dual-slope PWM | PER | TOP & ZERO | Т | | TOP | ZERO | | | | | DSTOP | Dual-slope PWM | PER | ZERO | | | TOP | _ | | | | ## **Output Polarity** The polarity (WAVE.POLx) is available in all waveform output generation. In single-slope and dual-slope PWM generation, it is possible to invert individually the pulse edge alignment on start or end of PWM cycle for each compare channels. Table 28-2 shows the waveform output set/clear conditions, depending on timer/counter settings, direction and polarity setting. Table 28-2. Waveform Generation Set/Clear Conditions | Waveform<br>Generation<br>operation | DIR | POLx | Waveform Generation Output Update | | | | |-------------------------------------|-----|------|---------------------------------------------|---------------------------------------------|--|--| | | | | Set | Clear | | | | | 0 | 0 | Timer/counter matches TOP | Timer/counter matches CCx | | | | Single-Slope PWM | | 1 | Timer/counter matches CC | Timer/counter matches TOP | | | | Single-Slope F WW | 1 | 0 | Timer/counter matches CC | Timer/counter matches ZERO | | | | | ' | 1 | Timer/counter matches ZERO | Timer/counter matches CC | | | | Dual-Slope PWM | X | 0 | Timer/counter matches CC when counting up | Timer/counter matches CC when counting down | | | | Dual-Glope FWIVI | X | 1 | Timer/counter matches CC when counting down | Timer/counter matches CC when counting up | | | In Normal and Match Frequency, the WAVE.POLx value represents the initial state of the waveform output. ## 28.6.2.6 Double Buffering The Pattern (PATT), Waveform (WAVE), Period (PER) and the Compare Channels (CCx) registers are all double buffered. Each buffer register has a Buffer Valid (PATTBV, WAVEBV, PERBV or CCBVx) bit in the STATUS register, which indicates that the buffer register contains a value that can be copied into the corresponding register. When double buffering is enabled by writing a one to the Lock Update bit in the Control B Clear register (CTRLBCLR.LUPD) and the PER and CCx are used for a compare operation, the Buffer Valid bit is set when data has been written to a buffer register and cleared on an update condition. This is shown for a compare register in Figure 28-11. Figure 28-11. Compare Channel Double Buffering As both the register (PATT/WAVE/PER/CCx) and corresponding buffer register (PATTB/WAVEB/PERB/CCBx) are available in the I/O register map, the double buffering feature is not mandatory. The double buffering is disabled by writing a one to CTRLSET.LUPD. This allows initialization and bypassing of the buffer register and the double buffering feature. Note: In normal frequency (NFRQ), match frequency (MFRQ) or PWM down-counting counter mode (CTRLBSET.DIR is one), PER is written at the same time as PERB is written if CTRLB.LUPD is zero or as soon as CTRLB.LUPD becomes zero. ## **Changing the Period** The counter period is changed by writing a new value to the Period register or the Period Buffer register. If double buffering is not used, any update of PER is effective after the synchronization delay. Figure 28-12.Unbuffered Single-Slope Up-Counting Operation Figure 28-13. Unbuffered Single-Slope Down-Counting Operation A counter wraparound can occur in any mode of operation when up-counting without buffering, as shown in Figure 28-12. This due to the fact that COUNT and TOP are continuously compared, and if a new value that is lower than the current COUNT is written to TOP, COUNT will wrap before a compare match happen. Figure 28-14. Unbuffered Dual-Slope Operation When double buffering is used, the buffer can be written at any time and the counter will still maintain correct operation. The period register is always updated on the update condition, as shown for dual-slope operation in Figure 28-15. This prevents wraparound and the generation of odd waveforms. Figure 28-15. Changing the Period Using Buffering # 28.6.2.7 Capture Operations To enable and use capture operations, the Match or Capture Channel x Event Input Enable (MCEIx) bit must be enabled in the Event Control register (EVCTRL.MCEIx). The capture channels to be used must also be enabled in the Capture Channel x Enable bit in the Control A register (CTRLA.CPTENx) before capture can be performed. ## **Event Capture Action** The capture channels can be used to capture the COUNT value upon reception of any event. Since there is one event line per capture channel, multiple capture operations can be enabled at the same time. Figure 28-16 shows four capture events for one capture channel. Figure 28-16.Input Capture Timing For input capture, the buffer register and the corresponding CCx act like a FIFO. When CCx is empty or read, any content in CCBx is transfered to CCx. The buffer valid flag is passed to set the CCx interrupt flag (IF) and generate the optional interrupt, event or DMA request. Figure 28-17. Capture Double Buffering When the Capture x (MCx) bit and the buffer valid flag are set and a new capture event is detected, there is nowhere to store the new timestamp. In that case the Error bit in the Interrupt Flag Status and Clear register (INTFLAG.ERR) is set. ## **Period and Pulse-Width Capture Action** The TCC can perform two input captures and restart the counter on one of the edges. This enables the TCC to measure the pulse-width and period. This can be used to characterize an input signal in frequency and duty cycle: $$f = \frac{1}{T} \qquad dutyCycle = \frac{tp}{T}$$ When using PPW (Period, Pulse-width) event action, period (TOP) will be captured into CC0 and pulse-width ( $t_p$ ) into CC1. In PWP (Pulse-width, Period) event action, pulse-width ( $t_p$ ) will be captured into CC0 and period (TOP) into CC1. Figure 28-18.PWP Capture Selecting PWP or PPW in the Event Action bit group in the Event Control register (EVCTRL.EVACT1) enables the TCC to perform two capture actions, one on the rising edge and one on the falling edge. The Timer/Counter Inverted Event 1 Input Enable bit in Event Control register (EVCTRL.TCEINV1) is used to select which event input edge the counter restarts operation. The event source to be captured must be an asynchronous event. For a period and width of the pulse of input signal in frequency and duty cycle, enable capture on CC0 and CC1 channels by writing a one to the Capture Channel x Enable bit in the Control A register (CTRLA.CPTENx). When only one of these measurements is required, the second channel can be used for other purposes. The TCC can detect capture overflow of the input capture channels. Capture overflow occurs when the Capture Interrupt Flag is set and a new capture event is detected, there is nowhere to store the new timestamp. In that case INTFLAG.ERR is set. Note: In dual-slope PWM operation, when TOP is lower than MAX/2 the CCx MSB captures the CTRLB.DIR state to identify the ramp (rising if CCx[MSB] is zero, or falling if CCx[MSB] is one) on which the Counter capture has been done. #### 28.6.3 Additional Features ## 28.6.3.1 One-Shot Operation When one-shot is enabled, the counter automatically stops on the next counter overflow or underflow condition. When the counter is stopped, STATUS.STOP is set and the waveform outputs are set to the value defined by the Non-Recoverable State x Output Enable (NREx) and Non-Recoverable State x Output Value (NRVx) bits in the Drive Control register (DRVCTRL.NREx and DRVCTRL.NRVx). One-shot operation can be enabled by writing a one to the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) and disabled by writing a one to the One-Shot bit in the Control B Clear register (CTRLBCLR.ONESHOT). When enabled, the TCC will count until an overflow or underflow occurs and stop counting. The one-shot operation can be restarted by using retrigger software command, a retrigger event or a start event. When the counter restarts its operation, the Stop bit in the Status register (STATUS.STOP) is cleared. ## 28.6.3.2 Circular Buffer The Period register (PER) and the compare channels register (CC0 to CC3) support circular buffer operation. When circular buffer operation is enabled, at each update condition, the (PER) or CCx values are copied into the corresponding buffer registers. Circular buffer are dedicated to RAMP2, RAMP2A, and DSBOTH operations. Figure 28-19. Circular Buffer on Channel 0 # 28.6.3.3 Dithering Operation The TCC supports dithering on Pulse-width or Period on a 16, 32 or 64 PWM cycles frame. Dithering consists in adding some extra clocks cycles in a frame of several PWM cycles, improving the accuracy of the average output pulses width or period. The extra clock cycles are added on some of the compare match signals, one at a time, through a "blue noise" process that minimizes the flickering on the resulting dither patterns. Dithering makes possible to improve the accuracy of the average output pulse width or period. Dithering is enabled by writing the corresponding configuration in the Enhanced Resolution bits in CTRLA register (CTRLA.RESOLUTION): - DITH4 enable dithering every 16 PWM frames - DITH5 enable dithering every 32 PWM frames - DITH6 enable dithering every 64 PWM frames The DITHERCY bits of COUNT, PER and CCx define the number of extra cycles to add into the frame (DITHERCY bits from the respective COUNT, PER or CCx registers). The remaining bits of COUNT, PER, CCx define the compare value itself. The pseudo code, giving the extra cycles insertion regarding the cycle is: ``` int extra_cycle(resolution, dithercy, cycle) { int MASK; int value switch (resolution) { DITH4: MASK = 0x0f; DITH5: MASK = 0x1f; DITH6: MASK = 0x3f; } value = cycle * dithercy; if (((MASK & value) + dithercy) > MASK) return 1; return 0; } ``` # 1.7.3.3.1: Dithering on Period Writing DITHERCY in PER will lead to an average PWM period configured by the following formula: If DITH4 mode is enabled, the last 4 significant bits from PER/CCx or COUNT register corresponds to the DITHERCY value, Rest of the bits corresponds to PER/CCx or COUNT value. The PWM resolution can be calculated using the following formulas. DITH4 mode: $$PwmPeriod = \frac{DITHERCY}{16} + PER$$ DITH5 mode: $$PwmPeriod = \frac{DITHERCY}{32} + PER$$ DITH6 mode: $$PwmPeriod = \frac{DITHERCY}{64} + PER$$ # 1.7.3.3.2: Dithering on Pulse Width Writing DITHERCY in CCx will lead to an average PWM pulse width configured by the following formula: DITH4 mode: $$PwmPulseWidth = \frac{DITHERCY}{16} + CCx$$ DITH5 mode: $$PwmPulseWidth = \frac{DITHERCY}{32} + CCx$$ DITH6 mode: $$PwmPulseWidth = \frac{DITHERCY}{64} + CCx$$ # 28.6.3.4 Ramp Operations Three ramp operations are supported and all require the timer/counter running in single-slope PWM generation. #### **RAMP1 Operation** This is the default PWM operation, described in "Single-Slope PWM Generation" on page 618. # **RAMP2 Operation** These operations are dedicated for PFC, Half-Brige and Push-Pull SMPS topologies, where two consecutive timer/counter cycles are interleaved, as shown in Figure 28-20. In cycle A, odd channels output are disabled, and in cycle B, even channels output are disabled. The ramp index changes after each update, but can be software modified using the the Ramp index command bits in Control B Set register (CTRLBSET.IDXCMD). ## Standard RAMP2 (RAMP2) Operation Ramp A and B periods are controlled through PER register value. Period register value can have different values on each ramp by enabling the circular buffer option (CIPEREN). This mode allows use of a two channels TCC to generate two output signals, or one output signal with another CC channel enabled in capture mode. Figure 28-20.RAMP2 Standard Operation # Alternate RAMP2 (RAMP2A) Operation Alternate RAMP2 operation is similar to RAMP2 with the difference that CC0 controls both WO[0]/WO[1] waveforms when the corresponding circular buffer option is enabled. The waveform polarity is the same on both outputs, and the channel 1 can be used in capture mode. Figure 28-21.RAMP2 Alternate Operation #### 28.6.3.5 Recoverable Faults Recoverable faults can restart or halt the timer/counter. Two faults, called Fault A and Fault B, can trigger recoverable fault actions on compare channels CC0 and CC1 from the timer/counter. The compare channels outputs can be clamped to inactive state as long as the fault condition is present, or from the first valid fault condition detection and until the end of the timer/counter cycle. ## **Fault Inputs** The first two channel input events (MC0 and TCCxMC1) can be used as Fault A and Fault B inputs respectively. Event system channel connected to these fault inputs must be configured as asynchronous. In two ramp (RAMP2, RAMP2A) operation. ## **Fault Filtering** Three filtering types are available. The recoverable faults can use all three filters independently or various filter combinations. - Input filtering: By default, the event detection is asynchronous. When the event occurs, the fault system will immediately and asynchronously performs the selected fault action on the compare channel output, including system power modes where the clock is not available. To avoid false fault detection on external events (e.g. a glitch on I/O port) a digital filter can be enabled and set in FILTERVAL bits in the corresponding recoverable Fault Control n register (FCTRLn.FILTERVAL). In this case, the event will be delayed by the FILTERVAL value clock cycles. If the event width is less than the FILTERVAL, then the event will be discarded. - Fault blanking: Provides a way to disable fault input just after a selected waveform output edge to prevent false fault triggering because of signal bouncing on fault signal, as shown in Figure 28-22. Blanking can be enabled by writing the edge triggering configuration to the Faultn Blanking Mode bits in the Recoverable FaultnConfiguration register (FCTRLn.BLANK), and the number of clock cycles to blank is written to the Faultn Blanking Time bits in the Recoverable Faultn Configuration register (FCTRLn.BLANKVAL). The maximum blanking time is: 256 / $(96 \times 10^6)$ = 2.66us for 96MHz peripheral clock frequency (GCLK\_TCCx) 256 / $(1x10^6)$ = 256us for 1MHz peripheral clock frequency (GCLK\_TCCx) Figure 28-22. Fault Blanking in RAMP1 Operation with Inverted Polarity Fault Qualification can be enabled using Faultn Qualification bit in Recoverable Faultn Configuration register (FCTRLn.QUAL). When the recoverable fault qualification is enabled (FCTRLn.QUAL), the fault input is disabled all the time the corresponding channel output has an inactive level, as shown in Figure 2823. Figure 28-23. Fault Qualification in RAMP1 Operation Cycle A B B Count "clear" update "match" "Fault input enabled" "Fault input disabled" "Fault Input Qual Fault B Input Qual Fault B Input Qual Figure 28-24. Fault Qualification in RAMP2 Operation with Inverted Polarity #### **Fault Actions** Fault Input B Different fault actions can be configured individually for Fault A and Fault B. Most fault actions are not mutually exclusive; hence two or more actions can be enabled at the same time to achieve a result that is a combination of fault actions. Keep action can be enabled using Faultn Keeper bit in Recoverable Faultn Configuration register (FCTRLn.KEEP). When the keep action (FCTRLn.KEEP) is enabled, the corresponding channel output will be clamped to zero when the fault condition is present. The clamp will be released on the start of the first cycle after the fault condition is no longer present, as shown in Figure 28-25. Figure 28-25. Waveform Generation with Fault Qualification and Keep Action • Restart action can be enabled using Faultn Restart bit in Recoverable Faultn Configuration register (FCTRLn.RESTART). When the restart action (FCTRLn.RESTART) is enabled, the timer/counter will be restarted when the corresponding fault condition is present. The ongoing cycle is stopped and the timer/counter starts a new cycle, as shown in Figure 28-26. When the new cycle starts, the compare outputs will be clamped to inactive level as long as the fault condition is present. Note that in RAMP2 operation, when a new timer/counter cycle starts, the cycle index will change automatically, as shown in Figure 28-27. Fault A and Fault B are qualified only during the cycle A and cycle B respectively, i.e. the faultA and faultB is disabled during cycle B or cycle A respectively. Figure 28-26. Waveform Generation in RAMP1 Mode with Restart Action Figure 28-27. Waveform Generation in RAMP2 Mode with Restart Action - Capture action: Several capture actions can be selected using Faultn Capture Action bits in Faultn Control register (FCTRLn.CAPTURE). When one of the capture operations (FCTRLn.CAPTURE) is selected, the counter value is captured when the fault occurs. Several capture operations are available: - CAPT is equivalent to a standard capture operation, for further details refer to "Capture Operations" on page 624 - CAPTMIN allows to get the minimum time stamped value, with notification through event or interrupt on each new local minimum captured value detection. - CAPTMAX allows to get the maximum time stamped value, with notification through event or IT on each new local maximum captured value, as shown in Figure 28-28. - LOCMIN notifies through event or IT a local minimum captured value is detected. - LOCMAX notifies through event or IT a local maximum captured value is detected. - DERIVO notifies through event or IT when a local extremum captured value is detected, as shown in Figure 28-29. In CAPT mode, on each filtered faultn, dedicated CCx channel capture counter value and an interrupt is generated. In other mode interrupt is only generated on a extremum captured value. In CAPT operation, capture is performed on each capture event. MCx interrupt flag is set on each new capture. In CAPTMIN and CAPTMAX operation, capture is performed only when a new lower (for CAPTMIN) and new higher (for CAPTMAX) value is detected. MCx interrupt flag is set on each new capture. In LOCMIN and LOCMAX operation, capture is performed on each capture event. MCx interrupt flag is set only when the captured value is lower (for LOCMIN) and higher (for LOCMAX) values respectively than the previous captured value. DERIV0 is equivalent to a OR function of (LOCMIN, LOCMAX). In CAPTMIN and CAPTMAX operation CCx keeps the extremum values respectively, as show in Figure 28-28, while in LOCMIN, LOCMAX or DERIVO operations, CCx follow the counter value at fault time, as show in Figure 28-29. Figure 28-28.Capture Action "CAPTMAX" Figure 28-29. Capture Action "DERIVO" • Hardware halt action can be configured using Faultn Halt mode bits in Recoverable Faultn configuration register (FCTRLn.HALT = HW). When hardware halt action is enabled (FCTRLn.HALT = HW), the timer/counter is halted and the cycle is extended as long as the corresponding fault is present. Figure 28-30 shows an example where restart and hardware halt actions are enabled for Fault A. The compare channel 0 output is clamped to inactive level as long as the timer/counter is halted. The timer/counter resumes the counting operation as soon as the fault condition is no longer present. If the restart action is enabled, the timer/counter is halted as long as the fault condition is present and restarted when the fault condition is no longer present, as shown in Figure 28-31. Note that in RAMP2 and RAMP2A operations, when a new timer/counter cycle starts, the cycle index will automatically change. Figure 28-30. Waveform Generation with Halt and Restart Actions Figure 28-31. Waveform Generation with Fault Qualification, Halt and Restart Actions The software halt action can be configured using Faultn Halt mode bits in Recoverable Faultn configuration register (FCTRLn.HALT = SWHALT). Software halt action is similar to hardware halt action with one exception. To restart the timer/counter, the corresponding fault condition should no longer be present and the corresponding FAULTn bit in STATUS register must be cleared. Figure 28-32. Waveform Generation with Software Halt, Fault Qualification, Keep and Restart Actions ## 28.6.3.6 Non Recoverable Faults The non-recoverable fault action will force all the compare outputs to a pre-defined level programmed into the Driver Control register (DRVCTRL.NRE and DRVCTRL.NRV). The non recoverable fault input (EV0 and EV1) actions are enabled in Event Control register (EVCTRL.EVACT0 and EVCTRL.EVACT1). To avoid false fault detection on external events (e.g. a glitch on an I/O port) a digital filter can be enabled using Non-Recoverable Fault Input x Filter Value bits in the Driver Control register (DRVCTRL.FILTERVALn). In this case, the event detection is synchronous, and event action is delayed by the selected digital filter value clock cycles. #### 28.6.3.7 Waveform Extension Figure 28-33 shows a schematic diagram of action of the four optional units following the recoverable fault stage, on a port pin pair. The DTI and SWAP units can be seen as a four port pair slices: - Slice 0 DTI0 / SWAP0 acting on port pins (WO[0], WO[WO\_NUM/2 +0]) - Slice 1 DTI1 / SWAP1 acting on port pins (WO[1], WO[WO NUM/2 +1]) And more generally: Slice n DTIx / SWAPx acting on port pins (WO[x], WO[WO\_NUM/2 +x]) Figure 28-33. Waveform Extension Stage Details The output matrix (OTMX) unit distributes compare channels, according to the selectable configurations, as shown in Table 28-3. Table 28-3. Output Matrix Channel Pin Routing Configuration | Value | | OTMX[x] | | | | | | | | |-------|-----|---------|-----|-----|-----|-----|-----|-----|--| | 0x0 | CC3 | CC2 | CC1 | CC0 | CC3 | CC2 | CC1 | CC0 | | | 0x1 | CC1 | CC0 | CC1 | CC0 | CC1 | CC0 | CC1 | CC0 | | | 0x2 | CC0 | | 0x3 | CC1 CC0 | | - Configuration 0x0 is default configuration. The channel location is the default one and channels are distributed on outputs modulo the number of channels. Channel 0 is routed to the Output matrix output OTMX[0], Channel 1 to OTMX[1]. If there are more outputs than channels, then channel 0 is duplicated to the Output matrix output OTMX[CC NUM], channel 1 to OTMX[CC NUM+1] and so on. - Configuration 0x1 distributes the channels on output modulo half the number of channels, this gives the lower channels twice the number of output locations than the default configuration. This provides for example, control of the four transistors of a full bridge using only two compare channels. Using pattern generation, some of these four outputs can be overwritten by a constant level, enabling flexible drive of a full bridge in all quadrant configurations. - Configuration 0x2 distributes the compare channel 0 (CC0) to all port pins. With pattern generation, this configuration can control a stepper motor. - Configuration 0x3 distributes the compare channel CC0 to first output and the channel CC1 to all other outputs. Together with pattern generation and the fault extension this configuration can control up to seven LED strings, with a boost stage. An example of 4 compare channels on 4 outputs:. | Value | OTMX[3] | OTMX[2] | OTMX[1] | OTMX[0] | |-------|---------|---------|---------|---------| | 0x0 | CC3 | CC2 | CC1 | CC0 | | 0x1 | CC1 | CC0 | CC1 | CC0 | | 0x2 | CC0 | CC0 | CC0 | CC0 | | 0x3 | CC1 | CC1 | CC1 | CC0 | The dead-time insertion (DTI) unit generates OFF time with the non-inverted low side (LS) and inverted high side (HS) of the WG output forced at low level. This OFF time is called dead time, and dead-time insertion ensures that the LS and HS will never switch simultaneously. The DTI stage consists of four equal dead-time insertion generators; one for each of the first four compare channels. Figure 28-34 shows the block diagram of one DTI generator. The four channels have a common register which controls the dead time and is independent of high side and low side setting. Figure 28-34.Dead-Time Generator Block Diagram As shown in Figure 28-34, the 8-bit dead-time counter is decremented by one for each peripheral clock cycle, until it reaches zero. A nonzero counter value will force both the low side and high side outputs into their OFF state. When the output matrix (OTMX) output changes, the dead-time counter is reloaded according to the edge of the input. When the output changes from low to high (positive edge) it initiates counter reload of the DTLS register, and when the output changes from high to low (negative edge) reload the DTHS register. Figure 28-35.Dead-Time Generator Timing Diagram The pattern generator unit produces a synchronized bit pattern across the port pins it is connected to. The pattern generation features are primarily intended for handling the commutation sequence in brushless DC motor (BLDC), stepper motor and full bridge control. A block diagram of the pattern generator is shown in Figure 28-36. Figure 28-36.Pattern Generator Block Diagram As with other double buffered timer/counter registers, the register update is synchronized to the UPDATE condition set by the timer/counter waveform generation operation. If the synchronization is not required by the application, the software can simply access directly the PATT.PGE, PATT.PGV bits registers. # 28.6.4 DMA, Interrupts and Events Table 28-4. Module request for TCC | Condition | Interrupt<br>request | Event<br>output | Event input | DMA request | DMA request is cleared | |----------------------------------|----------------------|-----------------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------| | Overflow / Underflow | X | X | | X <sup>(1)</sup> | Cleared when PER/PERB, CCx/CCBx, PATT/PATTB or WAVE/WAVEB register is written. | | Channel Compare Match or Capture | X | X | X <sup>(2)</sup> | X | For compare channel: Cleared when CCBx register is written. For capture channel: Cleared when CCx register is read. | | Retrigger | Х | Х | | | | | Count | Х | Х | | | | | Capture Overflow Error | Х | | | | | | Synchronization Ready | X | | | | | | Debug Fault State | X | | | | | | Recoverable Faults | Х | | | | | | Non-Recoverable Faults | X | | | | | | TCCx Event 0 input | | | X <sup>(3)</sup> | | | | TCCx Event 1 input | | | X <sup>(4)</sup> | | | Notes: 1. DMA request set on overflow, underflow or retrigger conditions. - 2. Can perform capture or generate recoverable fault on an event input. - 3. Can retrigger counter / control counter direction / stop the counter / decrement the counter / perform period and pulse width capture / generate non-recoverable fault on an event input. - 4. Can retrigger counter / increment or decrement counter depending on direction / start the counter / increment or decrement counter based on direction / increment counter regardless of direction / generate non-recoverable fault on an event input. ## 28.6.4.1 DMA Operation The TCC generates the following DMA requests: - Overflow (OVF): the request is set when an update condition (overflow, underflow or re-trigger) is detected. - Compare Match or Capture (MCx): for a compare channel, the request is set on each compare match detection. For a capture channel, the request is set when valid data is present in CCx register, and cleared when CCx register is read. #### **28.6.4.2 Interrupts** The TCC has the following interrupt sources: - Overflow/Underflow: OVF. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Retrigger: TRG. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Count: CNT. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. For further details, refer to EVCTRL.CNTSEL description. - Capture Overflow Error: ERR. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Debug Fault State: DFS. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Recoverable Faults: FAULTn. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Non-recoverable Faults: FAULTx. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Compare Match or Capture Channel: MCx. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the TCC is reset. See the INTFLAG for details on how to clear interrupt flags. The TCC has one common interrupt request line for all the interrupt sources. Refer to "Processor And Architecture" on page 28 for details. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Processor And Architecture" on page 28 for details. #### 28.6.4.3 Events The TCC can generate the following output events: - Overflow/Underflow: OVF - Trigger: TRG - Counter: CNT. For further details, refer to EVCTRL.CNTSEL description. - Compare Match or Capture on compare/capture channels: MCx Writing a one to an Event Output bit in the Event Control Register (EVCTRL.xxEO) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. Refer to "EVSYS – Event System" on page 400 for details on configuring the event system. The TCC can take the following actions on a channel input event (MCx): - Capture event - Generate a recoverable fault The TCC can take the following actions on counter event 1 (TCCx EV1): - Counter retrigger - Counter direction control - Stop the counter - Decrement the counter on event - Period and pulse width capture - Non-recoverable fault The TCC can take the following actions on counter event 0 (TCCx EV0): - Counter retrigger - Count on event (increment or decrement, depending on counter direction) - Counter start. Start counting on the event rising edge. Further events will not restart the counter; it keeps on counting using prescaled GCLK TCCx, until it reaches TOP or Zero depending on the direction. - Counter increment on event. This will increment the counter irrespective of the counter direction. - Count during active state of an asynchronous event (increment or decrement, depending on counter direction). In this case, the counter will be incremented or decremented on each cycle of the prescaled clock, as long as the event is active. - Non-recoverable fault The counter Event Actions are available in Event Control register (EVCTRL.EVACT0 and EVCTRL.EVACT1). For further details, refer to EVCTRL register description. Writing a one to an Event Input bit in the Event Control register (EVCTRL.MCEIx or EVCTRL.TCEIx) enables the corresponding action on input event. Writing a zero to this bit disables the corresponding action on input event. Note that if several events are connected to the TCC, the enabled action will apply for each the incoming event. Refer to "EVSYS – Event System" on page 400 for details on how to configure the event system. # 28.6.5 Sleep Mode Operation The TCC can be configured to operate in any sleep mode. To be able to run in standby the RUNSTDBY bit (CTRLA.RUNSTDBY) must be written to one. The TCC can wake up the device using interrupts from any sleep mode or performs internal actions through the event system. # 28.6.6 Synchronization Due to the asynchronicity between CLK\_TCCx\_APB and GCLK\_TCCx some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When a register requiring synchronization is accessed, the corresponding synchronization bit is set in Synchronization Busy register (SYNCBUSY) and cleared when the synchronization is complete. An access to a register with synchronization busy bit set, will trigger an hardware interrupt. The following bits need synchronization when written: Software Reset and Enable bits in Control A register (CTRLA.SWRST and CTRLA.ENABLE) Write-synchronization is denoted by the Write-Synchronized property in the register description. The following registers require synchronization when written: - Control B Clear and Control B Set registers (CTRLBCLR and CTRLBSET) - Status register (STATUS) - Pattern and Pattern Buffer registers (PATT and PATTB) - Waveform and Waveform Buffer registers (WAVE and WAVEB) - Count Value register (COUNT) - Period Value and Period Buffer Value registers (PER and PERB) - Compare/Capture Value and Compare/Capture Buffer Value registers (CCx and CCBx) Write-synchronization is denoted by the Write-Synchronized property in the register description. # 28.7 Register Summary Table 28-5. Register Summary | | | Bit | | | | | | | | | |--------|----------|-------|---------|----------|----------------------|-------------|----------------|---------|---------------|--------| | Offset | Name | Pos. | | | | | | | | | | 0x00 | | 7:0 | | RESOLU | JTION[1:0] | | | | ENABLE | SWRST | | 0x01 | OTDL A | 15:8 | | ALOCK | ALOCK PRESCSYNC[1:0] | | | F | PRESCALER[2:0 | ] | | 0x02 | CTRLA | 23:16 | | | | | | | | | | 0x03 | | 31:24 | | | | | CPTEN3 | CPTEN2 | CPTEN1 | CPTEN0 | | 0x04 | CTRLBCLR | 7:0 | | CMD[2:0] | | IDXCI | MD[1:0] | ONESHOT | LUPD | DIR | | 0x05 | CTRLBSET | 7:0 | | CMD[2:0] | | IDXCI | MD[1:0] | ONESHOT | LUPD | DIR | | 0x06 | Reserved | | | | | | | | | | | 0x07 | Reserved | | | | | | | | | | | 0x08 | | 7:0 | PER | WAVE | PATT | COUNT | STATUS | CTRLB | ENABLE | SWRST | | 0x09 | SYNCBUSY | 15:8 | | | | | CC3 | CC2 | CC1 | CC0 | | 0x0A | STROBOST | 23:16 | | CCB3 | CCB2 | CCB1 | CCB0 | PERB | WAVEB | PATTB | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | RESTART | BLAN | NK[1:0] | QUAL | KEEP | | SRC | [1:0] | | 0x0D | FCTRLA | 15:8 | | | CAPTURE[2:0] | | CHSE | L[1:0] | HALT | Γ[1:0] | | 0x0E | TOTALA | 23:16 | | | | | VAL[7:0] | | | | | 0x0F | | 31:24 | | | | | FILTERVAL[3:0] | | | | | 0x10 | | 7:0 | RESTART | BLAN | NK[1:0] | QUAL | KEEP | | SRC | [1:0] | | 0x11 | ECTDL D | 15:8 | | | CAPTURE[2:0] | | CHSE | L[1:0] | HALT | Γ[1:0] | | 0x12 | FCTRLB | 23:16 | | | | BLANK | VAL[7:0] | | | | | 0x13 | | 31:24 | | | | | | FILTER\ | /AL[3:0] | | | 0x14 | | 7:0 | | | | | | | OTM | X[1:0] | | 0x15 | WEXCTRL | 15:8 | | | | | DTIEN3 | DTIEN2 | DTIEN1 | DTIEN0 | | 0x16 | WEXCINE | 23:16 | | | | DTL | S[7:0] | | | | | 0x17 | | 31:24 | | | | DTH | HS[7:0] | | | | | 0x18 | | 7:0 | NRE7 | NRE6 | NRE5 | NRE4 | NRE3 | NRE2 | NRE1 | NRE0 | | 0x19 | DRVCTRL | 15:8 | NRV7 | NRV6 | NRV5 | NRV4 | NRV3 | NRV2 | NRV1 | NRV0 | | 0x1A | | 23:16 | INVEN7 | INVEN6 | INVEN5 | INVEN4 | INVEN3 | INVEN2 | INVEN1 | INVEN0 | | 0x1B | | 31:24 | | FILTER' | VAL1[3:0] | | | FILTERV | AL0[3:0] | | | 0x1C | Reserved | | | | | | | | | | | 0x1D | Reserved | | | | | | | | | | | 0x1E | DBGCTRL | 7:0 | | | | | | FDDBD | | DBGRUN | | 0x1F | Reserved | | | | | | | | | | | 0x20 | | 7:0 | CNTS | EL[1:0] | | EVACT1[2:0] | | | EVACT0[2:0] | | | 0x21 | EVCTRL | 15:8 | TCEI1 | TCEI0 | TCINV1 | TCINV0 | | CNTEO | TRGEO | OVFEO | | 0x22 | | 23:16 | | | | | MCEI3 | MCEI2 | MCEI1 | MCEI0 | | 0x23 | | 31:24 | | | | | MCEO3 | MCEO2 | MCEO1 | MCEO0 | | 0x24 | | 7:0 | | | | | ERR | CNT | TRG | OVF | | 0x25 | INTENCLR | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | 0x26 | | 23:16 | | | | | MC3 | MC2 | MC1 | MC0 | | 0x27 | | 31:24 | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | | |--------|----------|-------------|--------|--------------|------------|--------|----------|----------|--------------|----------|--|--| | 0x28 | | 7:0 | | | | | ERR | CNT | TRG | OVF | | | | 0x29 | | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | | | 0x2A | INTENSET | 23:16 | | | | | MC3 | MC2 | MC1 | MC0 | | | | 0x2B | | 31:24 | | | | | | | | | | | | 0x2C | | 7:0 | | | | | ERR | CNT | TRG | OVF | | | | 0x2D | | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | | | 0x2E | INTFLAG | 23:16 | | | - | - | MC3 | MC2 | MC1 | MC0 | | | | 0x2F | | 31:24 | | | | | | | | | | | | 0x30 | | 7:0 | PERBV | WAVEBV | PATTBV | SLAVE | DFS | | IDX | STOP | | | | 0x31 | | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | FAULT1IN | FAULT0IN | FAULTBIN | FAULTAIN | | | | 0x31 | STATUS | 23:16 | TAOLIT | TAULIU | TAOLIB | TAULIA | CCBV3 | CCBV2 | CCBV1 | CCBV0 | | | | | | 31:24 | | | | | CCBV3 | CCBV2 | | | | | | 0x33 | | | | | | 0011 | | CIVIP2 | CMP1 | CMP0 | | | | 0x34 | | 7:0 | | | | | NT[7:0] | | | | | | | 0x35 | COUNT | 15:8 | | COUNT[15:8] | | | | | | | | | | 0x36 | | 23:16 | | COUNT[23:16] | | | | | | | | | | 0x37 | | 31:24 | D057 | DOEA | DOES | DOE4 | DOES | DOES | DOE4 | DOES | | | | 0x38 | PATT | 7:0 | PGE7 | PGE6 | PGE5 | PGE4 | PGE3 | PGE2 | PGE1 | PGE0 | | | | 0x39 | D | 15:8 | PGV7 | PGV6 | PGV5 | PGV4 | PGV3 | PGV2 | PGV1 | PGV0 | | | | 0x3A | Reserved | | | | | | | | | | | | | 0x3B | Reserved | | | | | | | | | | | | | 0x3C | | 7:0 | | | | | | | WAVEGEN[2:0] | | | | | 0x3D | WAVE | 15:8 | | | | | CICCEN3 | CICCEN2 | CICCEN1 | CICCEN0 | | | | 0x3E | | 23:16 | | | | | POL3 | POL2 | POL1 | POL0 | | | | 0x3F | | 31:24 | | | | | SWAP3 | SWAP2 | SWAP1 | SWAP0 | | | | 0x40 | | 7:0 | | | | | R[7:0] | | | | | | | 0x41 | PER | 15:8 | | | | | [15:8] | | | | | | | 0x42 | | 23:16 | | | PER[23:16] | | | | | | | | | 0x43 | | 31:24 | | | | | | | | | | | | 0x44 | | 7:0 | | | | | [7:0] | | | | | | | 0x45 | CC0 | 15:8 | | | | | 15:8] | | | | | | | 0x46 | | 23:16 | | | | CC[2 | 23:16] | | | | | | | 0x47 | | 31:24 | | | | | | | | | | | | 0x48 | | 7:0 | | | | | [7:0] | | | | | | | 0x49 | CC1 | 15:8 | | | | | 15:8] | | | | | | | 0x4A | | 23:16 | | | | CC[2 | 23:16] | | | | | | | 0x4B | | 31:24 | | | | | | | | | | | | 0x4C | | 7:0 | | | | | [7:0] | | | | | | | 0x4D | CC2 | 15:8 | | | | | 15:8] | | | | | | | 0x4E | | 23:16 | | | | CC[2 | 23:16] | | | | | | | 0x4F | | 31:24 | | | | | | | | | | | | 0x50 | | 7:0 | | | | | [7:0] | | | | | | | 0x51 | CC3 | 15:8 | | | | | 15:8] | | | | | | | 0x52 | | 23:16 | | | | CC[2 | 23:16] | | | | | | | 0x53 | | 31:24 | | | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | |------------------|----------|-------------|----------|-------------|-------|---------|----------|----------|---------------|----------| | 0x54<br><br>0x63 | Reserved | | | | | | | | | | | 0x64 | PATTB | 7:0 | PGEB7 | PGEB6 | PGEB5 | PGEB4 | PGEB3 | PGEB2 | PGEB1 | PGEB0 | | 0x65 | PALIB | 15:8 | PGVB7 | PGVB6 | PGVB5 | PGVB4 | PGVB3 | PGVB2 | PGVB1 | PGVB0 | | 0x66 | Reserved | | | | | | | | | | | 0x67 | Reserved | | | | | | | | | | | 0x68 | | 7:0 | CIPERENB | | RAMF | PB[1:0] | | | WAVEGENB[2:0] | | | 0x69 | MAN (ED | 15:8 | | | | | CICCENB3 | CICCENB2 | CICCENB1 | CICCENB0 | | 0x6A | WAVEB | 23:16 | | | | | POLB3 | POLB2 | POLB1 | POLB0 | | 0x6B | | 31:24 | | | | | SWAPB3 | SWAPB2 | SWAPB1 | SWAPB0 | | 0x6C | | 7:0 | | | | PERI | B[7:0] | | | | | 0x6D | 0500 | 15:8 | | PERB[15:8] | | | | | | | | 0x6E | PERB | 23:16 | | PERB[23:16] | | | | | | | | 0x6F | | 31:24 | | | | | | | | | | 0x70 | | 7:0 | | CCB[7:0] | | | | | | | | 0x71 | CCB0 | 15:8 | | | | CCB | [15:8] | | | | | 0x72 | ССВО | 23:16 | | | | CCB[ | 23:16] | | | | | 0x73 | | 31:24 | | | | | | | | | | 0x74 | | 7:0 | | | | CCE | 3[7:0] | | | | | 0x75 | CCB1 | 15:8 | | | | ССВ | [15:8] | | | | | 0x76 | CODI | 23:16 | | | | CCB[ | 23:16] | | | | | 0x77 | | 31:24 | | | | | | | | | | 0x78 | | 7:0 | | | | CCE | 3[7:0] | | | | | 0x79 | CCB2 | 15:8 | | | | ССВ | [15:8] | | | | | 0x7A | 0002 | 23:16 | | CCB[23:16] | | | | | | | | 0x7B | | 31:24 | | | | | | | | | | 0x7C | | 7:0 | | | | | 3[7:0] | | | | | 0x7D | CCB3 | 15:8 | | | | | [15:8] | | | | | 0x7E | 2 320 | 23:16 | | | | CCB[ | 23:16] | | | | | 0x7F | | 31:24 | | | | | | | | | # 28.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to the "Register Access Protection" on page 611 and the PAC chapter for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or Read-Synchronized property in each individual register description. Refer to the "Synchronization" on page 641 for details. Some registers are enable-protected, meaning they can only be written when the TCC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. #### 28.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----|--------|-----------|----------|----------|--------|----------------|--------|--| | | | | | | CPTEN3 | CPTEN2 | CPTEN1 | CPTEN0 | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | ALOCK | PRESCS | YNC[1:0] | RUNSTDBY | | PRESCALER[2:0] | | | | Access | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESOLU | TION[1:0] | | | | ENABLE | SWRST | | | Access | R | R/W | R/W | R | R | R | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 27:24 – CPTENx [x=3..0]: Capture Channel x Enable These bits are used to select the capture or compare operation on channel x. The number of available channels depend on the TCC instance. Writing a one to CAPTENx enables capture on channel x. Writing a zero to CAPTENx disables capture on channel x. These bits are not synchronized. ### Bits 23:15 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 14 – ALOCK: Auto Lock When this bit is set, Lock Update (LUPD) is set to one on each overflow/underflow or re-trigger event. 0: The LUPD bit is not affected on overflow/underflow, and re-trigger event. 1: The LUPD bit is set on each overflow/underflow or re-trigger event. This bit is not synchronized. # Bits 13:12 – PRESCSYNC[1:0]: Prescaler and Counter Synchronization Selection These bits select if on retrigger event, the Counter should be cleared or reloaded on the next GCLK\_TCCx clock or on the next prescaled GCLK\_TCCx clock. It also makes possible to reset the prescaler on retrigger event, as shown in the following table. These bits are not synchronized. Table 28-6. Prescaler and Counter Synchronization Selection | PRESCSYNC[1:0] | Name | Description | |----------------|--------|------------------------------------------------------------------| | 0x0 | GCLK | Reload or reset counter on next GCLK | | 0x1 | PRESC | Reload or reset counter on next prescaler clock | | 0x2 | RESYNC | Reload or reset counter on next GCLK and reset prescaler counter | | 0x3 | | Reserved | # Bit 11 – RUNSTDBY: Run in Standby This bit is used to keep the TCC running in standby mode: 0: The TCC is halted in standby. 1: The TCC continues to run in standby. This bit is not synchronized. # Bits 10:8 – PRESCALER[2:0]: Prescaler These bits select the Counter prescaler factor as shown in the following table. These bits are not synchronized. Table 28-7. Prescaler | PRESCALER[2:0] | Name | Description | |----------------|---------|----------------| | 0x0 | DIV1 | No division | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV64 | Divide by 64 | | 0x6 | DIV256 | Divide by 256 | | 0x7 | DIV1024 | Divide by 1024 | #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 6:5 – RESOLUTION[1:0]: Enhanced Resolution These bits increase the TCC resolution by enabling the dithering options, according to the following table. These bits are not synchronized. Table 28-8. Enhanced Resolution | RESOLUTION[1:0] | Name | Description | |-----------------|-------|---------------------------------------| | 0x0 | NONE | Dithering is disabled | | 0x1 | DITH4 | Dithering is done every 16 PWM frames | | 0x2 | DITH5 | Dithering is done every 32 PWM frames | | 0x3 | DITH6 | Dithering is done every 64 PWM frames | #### Bits 4:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – ENABLE: Enable - 0: The peripheral is disabled. - 1: The peripheral is enabled. Due to synchronization there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the ENABLE bit in the SYNCBUSY register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. #### Bit 0 – SWRST: Software Reset - 0: There is no reset operation ongoing. - 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the TCC, except DBGCTRL, to their initial state, and the TCC will be disabled. Writing a one to CTRLA.SWRST will always take precedence; all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. ### 28.8.2 Control B Clear This register allows the user to change the below mentioned functionalities without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set (CTRLBSET) register. Name: CTRLBCLR **Offset:** 0x04 **Reset:** 0x00 **Property:** Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|----------|-----|-------|---------|---------|------|-----|---| | | | CMD[2:0] | | IDXCM | 1D[1:0] | ONESHOT | LUPD | DIR | | | Access | R/W - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 7:5 – CMD[2:0]: TCC Command These bits can be used for software control of re-triggering and stop commands of the TCC. When a command has been executed, the CMD bit field will read back zero. The commands are executed on the next prescaled GCLK\_TCC clock cycle. Writing a zero to this bit group has no effect. Writing a valid value to these bits will clear the corresponding pending command. Table 28-9. TCC Command | CMD[2:0] | Name | Description | |----------|-----------|-------------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Clear start, restart or retrigger | | 0x2 | STOP | Force stop | | 0x3 | UPDATE | Force update of double buffered registers | | 0x4 | READSYNC | Force COUNT read synchronization | | 0x5-0x7 | | Reserved | ## Bits 4:3 – IDXCMD[1:0]: Ramp Index Command These bits can be used to force cycle A and cycle B changes in RAMP2 and RAMP2A operation, according to the following table. On timer/counter update condition, the command is executed, the IDX flag in STATUS register is updated and the IDXCMD command is cleared. Writing a zero to this field has no effect. Writing a valid value to this field will clear the pending command. Table 28-10. Ramp Index Command | IDXCMD[1:0] | Name | Description | |-------------|---------|--------------------------------------------------------| | 0x0 | DISABLE | Command disabled: Index toggles between cycles A and B | | IDXCMD[1:0] | Name | Description | |-------------|-------|------------------------------------------------------------------| | 0x1 | SET | Set index: cycle B will be forced in the next cycle | | 0x2 | CLEAR | Clear index: cycle A will be forced in the next cycle | | 0x3 | HOLD | Hold index: the next cycle will be the same as the current cycle | #### Bit 2 – ONESHOT: One-Shot This bit controls one-shot operation of the TCC. When one-shot operation is enabled, the TCC will stop counting on the next overflow/underflow condition or on a stop command. 0: The TCC will update the counter value on overflow/underflow condition and continues operation. 1: The TCC will stop counting on the next underflow/overflow condition. Writing a zero to this bit has no effect Writing a one to this bit will disable the one-shot operation. ## Bit 1 – LUPD: Lock Update This bit controls the update operation of the TCC buffered registers. When this bit is set, no update of the buffered registers is performed, even though an UPDATE condition has occurred. Locking the update ensures that all buffers registers are valid before an update is performed. This bit has no effect when input capture operation is enabled. 1: The CCBx, PERB, PGVB, PGEB, and SWAPBx buffer registers value are not copied into the corresponding CCx, PER, PGV, PGE and SWAPx registers. 0: The CCBx, PERB, PGVB, PGEB, and SWAPBx buffer registers value are copied into the corresponding CCx, PER, PGV, PGE and SWAPx registers on counter update condition. ### Bit 0 – DIR: Counter Direction This bit is used to change the direction of the counter. 0: The timer/counter is counting up (incrementing). 1: The timer/counter is counting down (decrementing). Writing a zero to this bit has no effect Writing a one to this bit will make the counter count up. ### 28.8.3 Control B Set This register allows the user to change the below mentioned functionalities without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Clear (CTRLBCLR) register. Name: CTRLBSET **Offset:** 0x05 **Reset:** 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----------|-----|-------|---------|---------|------|-----| | | | CMD[2:0] | | IDXCN | MD[1:0] | ONESHOT | LUPD | DIR | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:5 – CMD[2:0]: TCC Command These bits can be used for software control of re-triggering and stop commands of the TCC. When a command has been executed, the CMD field will be read back as zero. The commands are executed on the next prescaled GCLK\_TCC clock cycle. Writing a zero to this bit group has no effect Writing a valid value into this bit group will set the associated command, as shown in the table below. Table 28-11. TCC Command | CMD[2:0] | Name | Description | |----------|-----------|-------------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Clear start, restart or retrigger | | 0x2 | STOP | Force stop | | 0x3 | UPDATE | Force update of double buffered registers | | 0x4 | READSYNC | Force COUNT read synchronization | | 0x5-0x7 | | Reserved | # Bits 4:3 – IDXCMD[1:0]: Ramp Index Command These bits can be used to force cycle A and cycle B changes in RAMP2 and RAMP2A operation, according to the table below. On timer/counter update condition, the command is executed, the IDX flag in STATUS register is updated and the IDXCMD command is cleared. Writing a zero to this field has no effect. Writing a valid value into this field will set a command. Table 28-12. Ramp Index Command | IDXCMD[1:0] | Name | Description | |-------------|---------|--------------------------------------------------------| | 0x0 | DISABLE | Command disabled: Index toggles between cycles A and B | | IDXCMD[1:0] | Name | Description | |-------------|-------|------------------------------------------------------------------| | 0x1 | SET | Set index: cycle B will be forced in the next cycle | | 0x2 | CLEAR | Clear index: cycle A will be forced in the next cycle | | 0x3 | HOLD | Hold index: the next cycle will be the same as the current cycle | #### Bit 2 – ONESHOT: One-Shot This bit controls one-shot operation of the TCC. When in one-shot operation, the TCC will stop counting on the next overflow/underflow condition or a stop command. 0: The TCC will count continuously. 1: The TCC will stop counting on the next underflow/overflow condition. Writing a zero to this bit has no effect. Writing a one to this bit will enable the one-shot operation. ### Bit 1 – LUPD: Lock Update This bit controls the update operation of the TCC buffered registers. When this bit is set, no update of the buffered registers is performed, even though an UPDATE condition has occurred. Locking the update can be used to ensure that all buffer registers are loaded with the desired values, before an update is performed. After all the buffer registers are loaded correctly, the buffered registers can be unlocked. This bit has no effect when input capture operation is enabled. - 1: The CCBx, PERB, PGVB, PGEB, and SWAPBx buffer registers value are not copied into CCx, PER, PGV, PGE and SWAPx registers. - 0: The CCBx, PERB, PGVB, PGEB, and SWAPBx buffer registers value are copied into CCx, PER, PGV, PGE and SWAPx registers on timer Overflow/underflow or retrigger condition. ### Bit 0 – DIR: Counter Direction This bit is used to change the direction of the counter. - 0: The timer/counter is counting up (incrementing). - 1: The timer/counter is counting down (decrementing). Writing a zero to this bit has no effect Writing a one to this bit will make the counter count down. ## 28.8.4 Synchronization Busy Name: SYNCBUSY Offset: 0x08 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|------|------|-------|--------|-------|--------|-------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | CCB3 | CCB2 | CCB1 | CCB0 | PERB | WAVEB | PATTB | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CC3 | CC2 | CC1 | CC0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PER | WAVE | PATT | COUNT | STATUS | CTRLB | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### • Bits 31:23 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 22:19 – CCBx [x=3..0]: Compare Channel Buffer x Busy This bit is cleared when the synchronization of Compare/Capture Channel x Buffer register between the clock domains is complete. This bit is set when the synchronization of Compare/Capture Channel x Buffer register between clock domains is started. CCBx bit is available only for existing Compare/Capture Channels. For details on CC channels number, refer to each TCC feature list. This bit is set when the synchronization of CCBx register between clock domains is started. # Bit 18 – PERB: Period Buffer Busy This bit is cleared when the synchronization of PERB register between the clock domains is complete. This bit is set when the synchronization of PERB register between clock domains is started. ### Bit 17 – WAVEB: Wave Buffer Busy This bit is cleared when the synchronization of WAVEB register between the clock domains is complete. This bit is set when the synchronization of WAVEB register between clock domains is started. ## Bit 16 – PATTB: Pattern Buffer Busy This bit is cleared when the synchronization of PATTB register between the clock domains is complete. This bit is set when the synchronization of PATTB register between clock domains is started. #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 11:8 – CCx [x=3..0]: Compare Channel x Busy This bit is cleared when the synchronization of Compare/Capture Channel x register between the clock domains is complete. This bit is set when the synchronization of Compare/Capture Channel x register between clock domains is started. CCx bit is available only for existing Compare/Capture Channels. For details on CC channels number, refer to each TCC feature list. This bit is set when the synchronization of CCx register between clock domains is started. ### Bit 7 – PER: Period busy This bit is cleared when the synchronization of PER register between the clock domains is complete. This bit is set when the synchronization of PER register between clock domains is started. ### Bit 6 – WAVE: Wave Busy This bit is cleared when the synchronization of WAVE register between the clock domains is complete. This bit is set when the synchronization of WAVE register between clock domains is started. ## Bit 5 – PATT: Pattern Busy This bit is cleared when the synchronization of PATT register between the clock domains is complete. This bit is set when the synchronization of PATT register between clock domains is started. ## Bit 4 – COUNT: Count Busy This bit is cleared when the synchronization of COUNT register between the clock domains is complete. This bit is set when the synchronization of COUNT register between clock domains is started. #### Bit 3 – STATUS: Status Busy This bit is cleared when the synchronization of STATUS register between the clock domains is complete. This bit is set when the synchronization of STATUS register between clock domains is started. # Bit 2 – CTRLB: Ctrlb Busy This bit is cleared when the synchronization of CTRLB register between the clock domains is complete. This bit is set when the synchronization of CTRLB register between clock domains is started. ## Bit 1 – ENABLE: Enable Busy This bit is cleared when the synchronization of ENABLE register bit between the clock domains is complete. This bit is set when the synchronization of ENABLE register bit between clock domains is started. #### Bit 0 – SWRST: Swrst Busy This bit is cleared when the synchronization of SWRST register bit between the clock domains is complete. This bit is set when the synchronization of SWRST register bit between clock domains is started. # 28.8.5 Recoverable Fault A Configuration Name: FCTRLA Offset: 0x0C **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|------|--------------|-------|------------|---------|-----------|-------| | | | | | | | FILTER\ | /AL[3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | BLANK | /AL[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CAPTURE[2:0] | | CHSEL[1:0] | | HALT[1:0] | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESTART | BLAN | K[1:0] | QUAL | KEEP | | SRC | [1:0] | | Access | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 27:24 – FILTERVAL[3:0]: Fault A Filter Value These bits define the filter value applied on MCEx (x=0,1) event input line. The value must be set to zero when MCEx event is used as synchronous event. ## Bits 23:16 – BLANKVAL[7:0]: Fault A Blanking Time These bits are used to ignore potential glitches after selectable waveform edge is detected. The edge selection is available in BLANK bits (FCTRLA.BLANK). When enabled, the fault input source is internally disabled during BLANKVAL\* prescaled GCLK\_TCC periods after the detection of the waveform edge. ### Bit 15 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 14:12 – CAPTURE[2:0]: Fault A Capture Action These bits select the capture and Fault A interrupt/event conditions, as defined in the table below. Table 28-13. Fault A Capture Action | CAPTURE[2:0] | Name | Description | |--------------|---------|-------------------------------------| | 0x0 | DISABLE | No capture | | 0x1 | CAPT | Capture on fault | | 0x2 | CAPTMIN | Minimum capture | | 0x3 | CAPTMAX | Maximum capture | | 0x4 | LOCMIN | Minimum local detection | | 0x5 | LOCMAX | Maximum local detection | | 0x6 | DERIV0 | Minimum and maximum local detection | | 0x7 | | Reserved | # Bits 11:10 – CHSEL[1:0]: Fault A Capture Channel These bits select the channel for capture operation triggered by recoverable Fault A, as defined in the table below. Table 28-14. Fault A Capture Channel | CHSEL[1:0] | Name | Description | |------------|------|-----------------------------------| | 0x0 | CC0 | Capture value stored in channel 0 | | 0x1 | CC1 | Capture value stored in channel 1 | | 0x2 | CC2 | Capture value stored in channel 2 | | 0x3 | CC3 | Capture value stored in channel 3 | ## Bits 9:8 – HALT[1:0]: Fault A Halt Mode These bits select the halt action for recoverable Fault A as defined in the table below. Table 28-15. Fault A Halt Mode | HALT[1:0] | Name | Description | |-----------|---------|-----------------------| | 0x0 | DISABLE | Halt action disabled | | 0x1 | HW | Hardware halt action | | 0x2 | SW | Software halt action | | 0x3 | NR | Non-recoverable fault | # • Bit 7 – RESTART: Fault A Restart Setting this bit enables restart action for Fault A. - 0: Fault A restart action is disabled. - 1: Fault A restart action is enabled. ## Bits 6:5 – BLANK[1:0]: Fault A Blanking Mode These bits, select the blanking start point for recoverable Fault A as defined in the table below. ### Table 28-16. Fault A Blanking Mode | BLANK[1:0] | Name | Description | |------------|------|-----------------------------------------------------------| | 0x0 | NONE | No Blanking applied | | 0x1 | RISE | Blanking applied from rising edge of the output waveform | | 0x2 | FALL | Blanking applied from falling edge of the output waveform | | 0x3 | вотн | Blanking applied from each toggle of the output waveform | ## • Bit 4 - QUAL: Fault A Qualification Setting this bit, enables the recoverable Fault A input qualification. - 0: The recoverable Fault A input is not disabled on CMPx value condition. - 1: The recoverable Fault A input is disabled when output signal is at inactive level (CMPx == 0). # Bit 3 – KEEP: Fault A Keeper Setting this bit enables the Fault A keep action. - 0: The Fault A state is released as soon as the recoverable Fault A is released. - 1: The Fault A state is released at the end of TCC cycle. #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 1:0 – SRC[1:0]: Fault A Source These bits select the TCC event input for recoverable Fault A, as defined in the table below. Event system channel connected to MCEx event input, must be configured to route the event asynchronously, when used as a recoverable Fault A input. Table 28-17. Fault A Source | SRC[1:0] | Name | Description | |----------|----------|------------------------------------------------------------------| | 0x0 | DISABLE | Fault input disabled | | 0x1 | ENABLE | MCEx (x=0,1) event input | | 0x2 | INVERT | Inverted MCEx (x=0,1) event input | | 0x3 | ALTFAULT | Alternate fault (A or B) state at the end of the previous period | # 28.8.6 Recoverable Fault B Configuration Name: FCTRLB Offset: 0x10 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|---------|------------|--------------|-------|----------------|---------|-----|-----------|--| | | | | | | FILTERVAL[3:0] | | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | BLANK | /AL[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CAPTURE[2:0] | | CHSE | :L[1:0] | HAL | HALT[1:0] | | | Access | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESTART | BLANK[1:0] | | QUAL | KEEP | | SRC | [1:0] | | | Access | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 27:24 – FILTERVAL[3:0]: Fault B Filter Value These bits define the filter value applied on MCEx (x=0,1) event input line. The value must be set to zero when MCEx event is used as synchronous event. ## Bits 23:16 – BLANKVAL[7:0]: Fault B Blanking Time These bits are used to ignore potential glitches after selectable waveform edge is detected. The edge selection is available in BLANK bits (FCTRLB.BLANK). When enabled, the fault input source is internally disabled during BLANKVAL\* prescaled GCLK\_TCC periods after the detection of the edge. # Bit 15 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bits 14:12 – CAPTURE[2:0]: Fault B Capture Action These bits select the capture and Fault B interrupt/event conditions, as defined in table below. Table 28-18. Fault B Capture Action | CAPTURE[2:0] | Name | Description | |--------------|---------|-------------------------------------| | 0x0 | DISABLE | No capture | | 0x1 | CAPT | Capture on fault | | 0x2 | CAPTMIN | Minimum capture | | 0x3 | CAPTMAX | Maximum capture | | 0x4 | LOCMIN | Minimum local detection | | 0x5 | LOCMAX | Maximum local detection | | 0x6 | DERIV0 | Minimum and maximum local detection | | 0x7 | | Reserved | # Bits 11:10 – CHSEL[1:0]: Fault B Capture Channel These bits select the channel for capture operation triggered by recoverable Fault B, as defined in the table below. Table 28-19. Fault B Capture Channel | CHSEL[1:0] | Name | Description | |------------|------|-----------------------------------| | 0x0 | CC0 | Capture value stored in channel 0 | | 0x1 | CC1 | Capture value stored in channel 1 | | 0x2 | CC2 | Capture value stored in channel 2 | | 0x3 | CC3 | Capture value stored in channel 3 | ## Bits 9:8 – HALT[1:0]: Fault B Halt Mode These bits select the halt action for recoverable Fault B as defined in the table below. Table 28-20. Fault B Halt Mode | HALT[1:0] | Name | Description | |-----------|---------|-----------------------| | 0x0 | DISABLE | Halt action disabled | | 0x1 | HW | Hardware halt action | | 0x2 | SW | Software halt action | | 0x3 | NR | Non-recoverable fault | # • Bit 7 – RESTART: Fault B Restart Setting this bit enables restart action for Fault B. - 0: Fault B restart action is disabled. - 1: Fault B restart action is enabled. # Bits 6:5 – BLANK[1:0]: Fault B Blanking Mode These bits, select the blanking start point for recoverable Fault B as defined in the table below. ### Table 28-21. Fault B Blanking Mode | BLANK[1:0] | Name | Description | |------------|------|-----------------------------------------------------------| | 0x0 | NONE | No Blanking applied | | 0x1 | RISE | Blanking applied from rising edge of the output waveform | | 0x2 | FALL | Blanking applied from falling edge of the output waveform | | 0x3 | вотн | Blanking applied from each toggle of the output waveform | ## Bit 4 – QUAL: Fault B Qualification Setting this bit, enables the recoverable Fault B input qualification. - 0: The recoverable Fault B input is not disabled on CMPx value condition. - 1: The recoverable Fault B input is disabled when output signal is at inactive level (CMPx == 0). ## • Bit 3 – KEEP: Fault B Keeper Setting this bit enables the Fault B keep action. - 0: The Fault B state is released as soon as the recoverable Fault B is released. - 1: The Fault B state is released at the end of TCC cycle. #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 1:0 – SRC[1:0]: Fault B Source These bits select the TCC event input for recoverable Fault B, as defined in the table below. Event system channel connected to MCEx event input, must be configured to route the event asynchronously, when used as a recoverable Fault B input. Table 28-22. Fault B Source | SRC[1:0] | Name | Description | |----------|----------|------------------------------------------------------------------| | 0x0 | DISABLE | Fault input disabled | | 0x1 | ENABLE | MCEx (x=0,1) event input | | 0x2 | INVERT | Inverted MCEx (x=0,1) event input | | 0x3 | ALTFAULT | Alternate fault (A or B) state at the end of the previous period | # 28.8.7 Waveform Extension Configuration Name: WEXCTRL Offset: 0x14 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------|-----|-----|------|--------|--------|--------|--------|--| | | DTHS[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | DTLS | S[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | DTIEN3 | DTIEN2 | DTIEN1 | DTIEN0 | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | OTMX[1:0] | | | | | | X[1:0] | | | | Access | R | R | R | R | R | R | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:24 – DTHS[7:0]: Dead-time High Side Outputs Value This register holds the number of GCLK\_TCC clock cycles for the dead-time high side. ### Bits 23:16 – DTLS[7:0]: Dead-time Low Side Outputs Value This register holds the number of GCLK\_TCC clock cycles for the dead-time low side. # • Bits 15:12 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 11:8 – DTIENx [x=3..0]: Dead-time Insertion Generator x Enable Setting any of these bits enables the dead-time insertion generator for the corresponding output matrix. This will override the output matrix [x] and [x+WO\_NUM/2], with the low side and high side waveform respectively. 0: No dead-time insertion override. 1: Dead time insertion override on signal outputs[x] and [x+WO\_NUM/2], from matrix outputs[x] signal. ### Bits 7:2 – Reserved • Bits 1:0 – OTMX[1:0]: Output Matrix These bits define the matrix routing of the TCC waveform generation outputs to the port pins, according to Table 28-3. ### 28.8.8 Driver Control Name: DRVCTRL Offset: 0x18 **Reset:** 0x00000000 Property: Enable-Protected, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|--------|-----------------|--------|--------|--------|-----------------|--------|--------|--|--| | | | FILTERVAL1[3:0] | | | | FILTERVAL0[3:0] | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | INVEN7 | INVEN6 | INVEN5 | INVEN4 | INVEN3 | INVEN2 | INVEN1 | INVEN0 | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | NRV7 | NRV6 | NRV5 | NRV4 | NRV3 | NRV2 | NRV1 | NRV0 | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | NRE7 | NRE6 | NRE5 | NRE4 | NRE3 | NRE2 | NRE1 | NRE0 | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 31:28 – FILTERVAL1[3:0]: Non-Recoverable Fault Input 1 Filter Value These bits define the filter value applied on TCEx event input line. This value must be 0 when TCEx event input line is configured as asynchronous event. ### Bits 27:24 – FILTERVAL0[3:0]: Non-Recoverable Fault Input 0 Filter Value These bits define the filter value applied on TCEx event input line. This value must be 0 when TCEx event input line is configured as asynchronous event. ## Bits 23:16 – INVENx [x=7..0]: Output Waveform x Inversion These bits are used to select inversion on the output of channel x. Writing a one to INVENx inverts output from WO[x]. Writing a zero to INVENx disables inversion of output from WO[x]. These bits define the value of the enabled override outputs, under non-recoverable fault condition. # Bits 15:8 – NRVx [x=7..0]: Non-Recoverable State x Output Value These bits define the value of the enabled override outputs, under non-recoverable fault condition. ### Bits 7:0 – NREx [x=7..0]: Non-Recoverable State x Output Enable These bits enable the override of individual outputs by NRVx value, under non-recoverable fault condition. - 0: Non-recoverable fault tri-state the output. - 1: Non-recoverable faults set the output to NRVx level. # 28.8.9 Debug Control Name: DBGCTRL **Offset:** 0x1E **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-------|---|--------| | | | | | | | FDDBD | | DBGRUN | | Access | R | R | R | R | R | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 2 – FDDBD: Fault Detection on Debug Break Detection This bit is not affected by software reset and should not be changed by software while the TCC is enabled. By default this bit is zero, the on-chip debug (OCD) fault protection is enabled. OCD break request from the OCD system will trigger non-recoverable fault. When this bit is set, OCD fault protection is disabled and OCD break request will not trigger a fault. 0: No faults are generated when TCC is halted in debug mode. 1: A non recoverable fault is generated and DFS flag is set when TCC is halted in debug mode. #### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 0 – DBGRUN: Debug Running Mode This bit is not affected by software reset and should not be changed by software while the TCC is enabled. 0: The TCC is halted when the device is halted in debug mode. 1: The TCC continues normal operation when the device is halted in debug mode. #### 28.8.10 Event Control Name: EVCTRL Offset: 0x20 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|-------------------------|--------|--------|-------|-------|-------------|-------| | | | | | | MCEO3 | MCEO2 | MCEO1 | MCEO0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MCEI3 | MCEI2 | MCEI1 | MCEI0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TCEI1 | TCEI0 | TCINV1 | TCINV0 | | CNTEO | TRGEO | OVFEO | | Access | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CNTS | CNTSEL[1:0] EVACT1[2:0] | | | | | EVACT0[2:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 27:24 – MCEOx [x=3..0]: Match or Capture Channel x Event Output Enable These bits control if the Match/capture event on channel x is enabled and will be generated for every match or capture. - 0: Match/capture x event is disabled and will not be generated. - 1: Match/capture x event is enabled and will be generated for every compare/capture on channel x. ### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 19:16 – MCEIx [x=3..0]: Match or Capture Channel x Event Input Enable These bits indicate if the Match/capture x incoming event is enabled These bits are used to enable match or capture input events to the CCx channel of TCC. - 0: Incoming events are disabled. - 1: Incoming events are enabled. ### • Bits 15:14 – TCEIx [x=1..0]: Timer/counter Event x Input Enable This bit is used to enable input event x to the TCC. 0: Incoming event x is disabled. 1: Incoming event x is enabled. ### Bits 13:12 – TCINVx [x=1..0]: Inverted Event x Input Enable This bit inverts the event x input. 0: Input event source x is not inverted. 1: Input event source x is inverted. #### Bit 11 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 10 – CNTEO: Timer/counter Output Event Enable This bit is used to enable the counter cycle event. When enabled, an event will be generated on begin or end of counter cycle depending of CNTSEL[1:0] settings. 0: Counter cycle output event is disabled and will not be generated. 1: Counter cycle output event is enabled and will be generated depend of CNTSEL[1:0] value. ## Bit 9 – TRGEO: Retrigger Output Event Enable This bit is used to enable the counter retrigger event. When enabled, an event will be generated when the counter retriggers operation. 0: Counter retrigger event is disabled and will not be generated. 1: Counter retrigger event is enabled and will be generated for every counter retrigger. ## Bit 8 – OVFEO: Overflow/Underflow Output Event Enable This bit is used to enable the overflow/underflow event. When enabled, an event will be generated when the counter reaches the TOP or the ZERO value. 0: Overflow/underflow counter event is disabled and will not be generated. 1: Overflow/underflow counter event is enabled and will be generated for every counter overflow/underflow. ### Bits 7:6 – CNTSEL[1:0]: Timer/counter Output Event Mode These bits define on which part of the counter cycle the counter event output is generated. Table 28-23. Timer/counter Output Event Mode | CNTSEL[1:0] | Name | Description | |-------------|----------|-------------------------------------------------------------------------------------------------| | 0x0 | START | An interrupt/event is generated when a new counter cycle starts | | 0x1 | END | An interrupt/event is generated when a counter cycle ends | | 0x2 | BETWEEN | An interrupt/event is generated when a counter cycle ends, except for the first and last cycles | | 0x3 | BOUNDARY | An interrupt/event is generated when a new counter cycle starts or a counter cycle ends | ## Bits 5:3 – EVACT1[2:0]: Timer/counter Input Event1 Action These bits define the action the TCC will perform on TCCx EV1 event input, as shown in the table below. Table 28-24. Timer/counter Input Event1 Action | EVACT1[2:0] | Name | Description | |-------------|-----------|---------------------------------------------------------------------------------| | 0x0 | OFF | Event action disabled | | 0x1 | RETRIGGER | Re-trigger counter on event | | 0x2 | DIR | Direction control | | 0x3 | STOP | Stop counter on event | | 0x4 | DEC | Decrement counter on event | | 0x5 | PPW | Period capture value in CC0 register, pulse width capture value in CC1 register | | 0x6 | PWP | Period capture value in CC1 register, pulse width capture value in CC0 register | | 0x7 | FAULT | Non-recoverable fault | • Bits 2:0 – EVACT0[2:0]: Timer/counter Input Event0 Action These bits define the action the TCC will perform on TCCx EV0 event input 0, as shown in the table below. Table 28-25. Timer/counter Input Event0 Action | EVACT0[2:0] | Name | Description | |-------------|-----------|-----------------------------------------------| | 0x0 | OFF | Event action disabled | | 0x1 | RETRIGGER | Start, restart or re-trigger counter on event | | 0x2 | COUNTEV | Count on event | | 0x3 | START | Start counter on event | | 0x4 | INC | Increment counter on event | | 0x5 | COUNT | Count on active state of asynchronous event | | 0x6 | | Reserved | | 0x7 | FAULT | Non-recoverable fault | # 28.8.11 Interrupt Enable Clear This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register. Name: INTENCLR Offset: 0x24 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|-----|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | Access | R/W | R/W | R/W | R/W | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ERR | CNT | TRG | OVF | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 19:16 – MCx [x=3..0]: Match or Capture Channel x Interrupt Enable 0: The Match or Capture Channel x interrupt is disabled. 1: The Match or Capture Channel x interrupt is enabled. Writing a zero to MCx has no effect. Writing a one to MCx will clear the corresponding Match or Capture Channel x Interrupt Disable/Enable bit, which disables the Match or Capture Channel x interrupt. ### Bit 15 – FAULT1: Non-Recoverable Fault 1 Interrupt Enable 0: The Non-Recoverable Fault 1 interrupt is disabled. 1: The Non-Recoverable Fault 1 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Non-Recoverable Fault 1 Interrupt Disable/Enable bit, which disables the Non-Recoverable Fault 1 interrupt. ### Bit 14 – FAULT0: Non-Recoverable Fault 0 Interrupt Enable 0: The Non-Recoverable Fault 0 interrupt is disabled. 1: The Non-Recoverable Fault 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Non-Recoverable Fault 0 Interrupt Disable/Enable bit, which disables the Non-Recoverable Fault 0 interrupt. ### Bit 13 – FAULTB: Recoverable Fault B Interrupt Enable 0: The Recoverable Fault B interrupt is disabled. 1: The Recoverable Fault B interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Recoverable Fault B Interrupt Disable/Enable bit, which disables the Recoverable Fault B interrupt. ## Bit 12 – FAULTA: Recoverable Fault A Interrupt Enable 0: The Recoverable Fault A interrupt is disabled. 1: The Recoverable Fault A interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Recoverable Fault A Interrupt Disable/Enable bit, which disables the Recoverable Fault A interrupt. ### Bit 11 – DFS: Non-Recoverable Debug Fault Interrupt Enable 0: The Debug Fault State interrupt is disabled. 1: The Debug Fault State interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Debug Fault State Interrupt Disable/Enable bit, which disables the Debug Fault State interrupt. ### Bits 10:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 3 – ERR: Error Interrupt Enable 0: The Error interrupt is disabled. 1: The Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Error Interrupt Disable/Enable bit, which disables the Error interrupt. #### Bit 2 – CNT: Counter Interrupt Enable 0: The Counter interrupt is disabled. 1: The Counter interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Counter Interrupt Disable/Enable bit, which disables the Counter interrupt. #### Bit 1 – TRG: Retrigger Interrupt Enable 0: The Retrigger interrupt is disabled. 1: The Retrigger interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Retrigger Interrupt Disable/Enable bit, which disables the Retrigger interrupt. # Bit 0 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Disable/Enable bit, which disables the Overflow interrupt. # 28.8.12 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET Offset: 0x28 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|-----|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | Access | R/W | R/W | R/W | R/W | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ERR | CNT | TRG | OVF | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 19:16 – MCx [x=3..0]: Match or Capture Channel x Interrupt Enable 0: The Match or Capture Channel x interrupt is disabled. 1: The Match or Capture Channel x interrupt is enabled. Writing a zero to MCx has no effect. Writing a one to MCx will set the corresponding Match or Capture Channel x Interrupt Disable/Enable bit, which enables the Match or Capture Channel x interrupt. ### Bit 15 – FAULT1: Non-Recoverable Fault 1 Interrupt Enable 0: The Non-Recoverable Fault 1 interrupt is disabled. 1: The Non-Recoverable Fault 1 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Non-Recoverable Fault 1 Interrupt Disable/Enable bit, which enables the Non-Recoverable Fault 1 interrupt. ### Bit 14 – FAULT0: Non-Recoverable Fault 0 Interrupt Enable 0: The Non-Recoverable Fault 0 interrupt is disabled. 1: The Non-Recoverable Fault 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Non-Recoverable Fault 0 Interrupt Disable/Enable bit, which enables the Non-Recoverable Fault 0 interrupt. ## Bit 13 – FAULTB: Recoverable Fault B Interrupt Enable 0: The Recoverable Fault B interrupt is disabled. 1: The Recoverable Fault B interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Recoverable Fault B Interrupt Disable/Enable bit, which enables the Recoverable Fault B interrupt. ## Bit 12 – FAULTA: Recoverable Fault A Interrupt Enable 0: The Recoverable Fault A interrupt is disabled. 1: The Recoverable Fault A interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Recoverable Fault A Interrupt Disable/Enable bit, which enables the Recoverable Fault A interrupt. ### Bit 11 – DFS: Non-Recoverable Debug Fault Interrupt Enable 0: The Debug Fault State interrupt is disabled. 1: The Debug Fault State interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Debug Fault State Interrupt Disable/Enable bit, which enables the Debug Fault State interrupt. ### Bits 10:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 3 – ERR: Error Interrupt Enable 0: The Error interrupt is disabled. 1: The Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Error Interrupt Disable/Enable bit, which enables the Error interrupt. #### Bit 2 – CNT: Counter Interrupt Enable 0: The Counter interrupt is disabled. 1: The Counter interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Retrigger Interrupt Disable/Enable bit, which enables the Counter interrupt. ### Bit 1 – TRG: Retrigger Interrupt Enable 0: The Retrigger interrupt is disabled. 1: The Retrigger interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Retrigger Interrupt Disable/Enable bit, which enables the Retrigger interrupt. # Bit 0 – OVF: Overflow Interrupt Enable 0: The Overflow interrupt is disabled. 1: The Overflow interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Disable/Enable bit, which enables the Overflow interrupt. # 28.8.13 Interrupt Flag Status and Clear Name: INTFLAG **Reset:** 0x00000000 0x2C Property: - Offset: | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|-----|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | | | | | Access | R/W | R/W | R/W | R/W | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ERR | CNT | TRG | OVF | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 19:16 – MCx [x=3..0]: Match or Capture x This flag is set on the next CLK\_TCC\_COUNT cycle after a match with the compare condition or once CCx register contain a valid capture value. Writing a zero to one of these bits has no effect. Writing a one to one of these bits will clear the corresponding Match or Capture Channel x interrupt flag In Capture operation, this flag is automatically cleared when CCx register is read. # • Bit 15 - FAULT1: Non-Recoverable Fault 1 This flag is set on the next CLK\_TCC\_COUNT cycle after a Non-Recoverable Fault 1 occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Non-Recoverable Fault 1 interrupt flag. ## Bit 14 – FAULT0: Non-Recoverable Fault 0 This flag is set on the next CLK\_TCC\_COUNT cycle after a Non-Recoverable Fault 0 occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Non-Recoverable Fault 0 interrupt flag. #### Bit 13 – FAULTB: Recoverable Fault B This flag is set on the next CLK\_TCC\_COUNT cycle after a Recoverable Fault B occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Recoverable Fault B interrupt flag. ### Bit 12 – FAULTA: Recoverable Fault A This flag is set on the next CLK\_TCC\_COUNT cycle after a Recoverable Fault A occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Recoverable Fault A interrupt flag. ## • Bit 11 - DFS: Non-Recoverable Debug Fault This flag is set on the next CLK\_TCC\_COUNT cycle after an Debug Fault State occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Debug Fault State interrupt flag. #### Bits 10:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 3 – ERR: Error This flag is set if a new capture occurs on a channel when the corresponding Match or Capture Channel x interrupt flag is one. In which case there is nowhere to store the new capture. Writing a zero to this bit has no effect. Writing a one to this bit clears the Error interrupt flag. #### Bit 2 – CNT: Counter This flag is set on the next CLK\_TCC\_COUNT cycle after a counter event occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the CNT interrupt flag. ### Bit 1 – TRG: Retrigger This flag is set on the next CLK\_TCC\_COUNT cycle after a counter retrigger occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Retrigger interrupt flag. ## Bit 0 – OVF: Overflow This flag is set on the next CLK\_TCC\_COUNT cycle after an overflow condition occurs. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### 28.8.14 Status Name: STATUS Offset: 0x30 **Reset:** 0x00000001 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|----------|----------|----------|----------| | | | | | | CMP3 | CMP2 | CMP1 | CMP0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CCBV3 | CCBV2 | CCBV1 | CCBV0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | FAULT1IN | FAULT0IN | FAULTBIN | FAULTAIN | | Access | R/W | R/W | R/W | R/W | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PERBV | WAVEBV | PATTBV | SLAVE | DFS | | IDX | STOP | | Access | R/W | R/W | R/W | R | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 27:24 - CMPx [x=3..0]: Compare Channel x Value This bit reflects the channel x output compare value. 0: Channel compare output value is 0. 1: Channel compare output value is 1. #### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 19:16 - CCBVx [x=3..0]: Compare Channel x Buffer Valid For a compare channel, the bit is set when a new value is written to the corresponding CCBx register. The bit is cleared by writing a one to the corresponding location or automatically cleared on an UPDATE condition. For a capture channel, the bit is set when a valid capture value is stored in the CCBx register. The bit is automatically cleared when the CCx register is read. #### Bit 15 – FAULT1: Non-Recoverable Fault 1 State This bit is set by hardware as soon as non-recoverable Fault 1 condition occurs. This bit is cleared by writing a one to this bit and when the corresponding FAULT1IN status bit is low. Once this bit is clear, the timer/counter will restart from the last COUNT value. To restart the timer/counter from BOTTOM, the timer/counter restart command must be executed before clearing the corresponding FAULT1 bit. For further details on timer/counter commands, refer to available commands description (CTRLBSET.CMD). #### Bit 14 – FAULT0: Non-Recoverable Fault 0 State This bit is set by hardware as soon as non-recoverable Fault 0 condition occurs. This bit is cleared by writing a one to this bit and when the corresponding FAULT0IN status bit is low. Once this bit is clear, the timer/counter will restart from the last COUNT value. To restart the timer/counter from BOTTOM, the timer/counter restart command must be executed before clearing the corresponding FAULT0 bit. For further details on timer/counter commands, refer to available commands description (CTRLBSET.CMD). ### Bit 13 – FAULTB: Recoverable Fault B State This bit is set by hardware as soon as recoverable Fault B condition occurs. This bit is cleared by hardware when Fault B action is resumed, or by writing a one to this bit when the corresponding FAULTBIN bit is low. If software halt command is enabled (FCTRLB.HALT=SW), clearing this bit release the timer/counter. #### Bit 12 – FAULTA: Recoverable Fault A State This bit is set by hardware as soon as recoverable Fault A condition occurs. This bit is cleared by hardware when Fault A action is resumed, or by writing a one to this bit when the corresponding FAULTAIN bit is low. If software halt command is enabled (FCTRLA.HALT=SW), clearing this bit release the timer/counter. #### Bit 11 – FAULT1IN: Non-Recoverable Fault1 Input This bit is set while an active Non-Recoverable Fault 1 input is present. ## Bit 10 – FAULT0IN: Non-Recoverable Fault0 Input This bit is set while an active Non-Recoverable Fault 0 input is present. # Bit 9 – FAULTBIN: Recoverable Fault B Input This bit is set while an active Recoverable Fault B input is present. ### Bit 8 – FAULTAIN: Recoverable Fault A Input This bit is set while an active Recoverable Fault A input is present. ## Bit 7 – PERBV: Period Buffer Valid This bit is set when a new value is written to the PERB register. This bit is automatically cleared by hardware on UPDATE condition or by writing a one to this bit. ## Bit 6 – WAVEBV: Wave Buffer Valid This bit is set when a new value is written to the WAVEB register. This bit is automatically cleared by hardware on UPDATE condition or by writing a one to this bit. #### Bit 5 – PATTBV: Pattern Buffer Valid This bit is set when a new value is written to the PATTB register. This bit is automatically cleared by hardware on UPDATE condition or by writing a one to this bit. ### Bit 4 – SLAVE: Slave Tis bit is set when TCC is set in Slave mode. This bit follows the CTRLA.MSYNC bit state. ## Bit 3 – DFS: Non-Recoverable Debug Fault State This bit is set by hardware in debug mode when DBGCTRL.FDDBD bit is set. The bit is cleared by writing a one to this bit and when the TCC is not in debug mode. When the bit is set, the counter is halted and the waveforms state depend on DRVCTRL.NRE and DRVCTRL.NRV registers. #### Bit 2 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ### Bit 1 – IDX: Ramp In RAMP2 and RAMP2A operation, the bit is cleared during the cycle A and set during the cycle B. In RAMP1 operation, the bit is always read zero. For details on ramp operations, refer to "Ramp Operations" on page 628. ## • Bit 0 - STOP: Stop This bit is set when the TCC is disabled, on a STOP command or on an UPDATE condition when One-Shot operation mode is enabled (CTRLBSET.ONESHOT = 1). This bit is clear on the next incoming counter increment or decrement. - 0: Counter is running. - 1: Counter is stopped. ## 28.8.15 Count Mode: DITH4 Name: COUNT Offset: 0x34 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|--------------|------|---------|------|---------|-----|-----|-----|--| | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | COUNT[19:12] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | COUN | T[11:4] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | COUN | IT[3:0] | | | | | | | | Access | R/W | R/W | R/W | R/W | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 23:4 – COUNT[19:0]: Counter Value These bits hold the value of the counter register. The number of bits in this field corresponds to the size of the counter. # Bits 3:0 – Reserved Mode: DITH5 Name: COUNT Offset: 0x34 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|-----|-----|------|----------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | COUN | Γ[18:11] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | COUN | T[10:3] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | COUNT[2:0] | | | | | | | | | Access | R/W | R/W | R/W | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:5 – COUNT[18:0]: Counter Value These bits hold the value of the counter register. The number of bits in this field corresponds to the size of the counter. ## Bits 4:0 – Reserved Mode: DITH6 Name: COUNT Offset: 0x34 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|--------------|---------|-----|------|---------|-----|-----|-----|--| | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | COUNT[17:10] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | COUN | IT[9:2] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | COUN | IT[1:0] | | | | | | | | | Access | R/W | R/W | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:6 – COUNT[17:0]: Counter Value These bits hold the value of the counter register. The number of bits in this field corresponds to the size of the counter. ## Bits 5:0 – Reserved # 28.8.16 Pattern Name: PATT Offset: 0x38 Reset: 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|------|------|------|------|------|------|------| | | PGV7 | PGV6 | PGV5 | PGV4 | PGV3 | PGV2 | PGV1 | PGV0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PGE7 | PGE6 | PGE5 | PGE4 | PGE3 | PGE2 | PGE1 | PGE0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - Bits 15:8 PGVx [x=7..0]: Pattern Generator x Output Value This register holds the values of pattern for each waveform output. - Bits 7:0 PGEx [x=7..0]: Pattern Generator x Output Enable This register holds the enables of pattern generation for each waveform output. A bit position at one, overrides the corresponding SWAP output with the corresponding PGVx value. ### 28.8.17 Waveform Control Name: WAVE Offset: 0x3C **Reset:** 0x00000000 Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|----|-----------|-----|---------|--------------|---------|---------| | | | | | | SWAP3 | SWAP2 | SWAP1 | SWAP0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | POL3 | POL2 | POL1 | POL0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CICCEN3 | CICCEN2 | CICCEN1 | CICCEN0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CIPEREN | | RAMP[1:0] | | | WAVEGEN[2:0] | | | | Access | R/W | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### • Bits 27:24 – SWAPx [x=3..0]: Swap DTI Output Pair x Setting these bits enables output swap of DTI outputs [x] and [x+WO\_NUM/2]. Note the DTIxEN settings will not affect the swap operation. ## Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 19:16 - POLx [x=3..0]: Channel x Polarity Setting these bits enable the output polarity in single-slope and dual-slope PWM operations. In single-slope PWM waveform generation: - 0: Compare output is initialized to ~DIR and set to DIR when TCC counter matches CCx value - 1: Compare output is initialized to DIR and set to $\sim$ DIR when TCC counter matches CCx value. In dual-slope PWM waveform generation: 0: Compare output is set to ~DIR when TCC counter matches CCx value 1: Compare output is set to DIR when TCC counter matches CCx value. #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 11:8 - CICCENx [x=3..0]: Circular Channel x Enable Setting these bits enable the compare circular buffer option on channel. When the bit is set, CCx register value is copied-back into the CCx register on UPDATE condition. # Bit 7 – CIPEREN: Circular period Enable Setting these bits enable the period circular buffer option. When the bit field is set, the PER register value is copied-back into the PERB register on UPDATE condition. #### Bit 6 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 5:4 – RAMP[1:0]: Ramp Mode These bits select Ramp operation (RAMP), as shown in the table below. These bits are not synchronized. Table 28-26. Ramp Mode | RAMP[1:0] | Name | Description | |-----------|--------|-----------------------------| | 0x0 | RAMP1 | RAMP1 operation | | 0x1 | RAMP2A | Alternative RAMP2 operation | | 0x2 | RAMP2 | RAMP2 operation | | 0x3 | | Reserved | #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 2:0 – WAVEGEN[2:0]: Waveform Generation These bits select the waveform generation operation, as shown in the table below. The settings impact the top value and select the frequency/PWM mode. These bits are not synchronized. Table 28-27. Waveform Generation | WAVEGEN[2:0] | Name | Description | |--------------|------------|---------------------| | 0x0 | NFRQ | Normal frequency | | 0x1 | MFRQ | Match frequency | | 0x2 | NPWM | Normal PWM | | 0x3 | | Reserved | | 0x4 | DSCRITICAL | Dual-slope critical | | WAVEGEN[2:0] | Name | Description | |--------------|----------|--------------------------------------------------------------------------| | 0x5 | DSBOTTOM | Dual-slope with interrupt/event condition when COUNT reaches ZERO | | 0x6 | DSBOTH | Dual-slope with interrupt/event condition when COUNT reaches ZERO or TOP | | 0x7 | DSTOP | Dual-slope with interrupt/event condition when COUNT reaches TOP | #### 28.8.18 Period Mode: DITH4 Name: PER Offset: 0x40 **Reset:** 0x00FFFFF Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----------|-----|-----|------|--------|---------------|-----|-----|--| | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | PER[ | 19:12] | | | | | | Access | R/W | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | PER | [11:4] | | | | | | Access | R/W | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PER[3:0] | | | | | DITHERCY[3:0] | | | | | Access | R/W | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | # Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:4 – PER[19:0]: Period Value These bits hold the value of the period buffer register. The value is copied to PER register on UPDATE condition. The number of bits in this field corresponds to the size of the counter. # • Bits 3:0 - DITHERCY[3:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM period each number of frames as specified in Table 28-8 on page 648. Mode: DITH5 Name: PER Offset: 0x40 **Reset:** 0x00FFFFF Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|----------|-----|------|---------------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PER[ | 18:11] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PER | [10:3] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PER[2:0] | | | DITHERCY[4:0] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:5 – PER[18:0]: Period Value These bits hold the value of the period buffer register. The value is copied to PER register on UPDATE condition. The number of bits in this field corresponds to the size of the counter. # • Bits 4:0 – DITHERCY[4:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM period each number of frames as specified in Table 28-8 on page 648. Mode: DITH6 Name: PER Offset: 0x40 **Reset:** 0x00FFFFF Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|-----|-----|-----|--------|---------|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | PER[17:10] | | | | | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PER | [9:2] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PER[1:0] | | | | DITHER | CY[5:0] | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:6 – PER[17:0]: Period Value These bits hold the value of the period buffer register. The value is copied to PER register on UPDATE condition. The number of bits in this field corresponds to the size of the counter. # • Bits 5:0 – DITHERCY[5:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM period each number of frames as specified in Table 28-8 on page 648. # 28.8.19 Compare and Capture Mode: DITH4 Name: CCn **Offset:** 0x44+n\*0x4 [n=0..3] **Reset**: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------|-----|-------|-----|---------------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CC[19:12] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CC[ | 11:4] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CCI | [3:0] | | DITHERCY[3:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:4 – CC[19:0]: Channel Compare/Capture Value These bits hold the value of the Channel x compare/capture register. The number of bits in this field corresponds to the size of the counter. # • Bits 3:0 – DITHERCY[3:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM pulse width each number of frames as specified in Table 28-8 on page 648. Mode: DITH5 Name: CCn **Offset:** 0x44+n\*0x4 [n=0..3] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------|-----|-----|-----|---------------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CC[18:11] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CC[ | 10:3] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CC[2:0] | | | | DITHERCY[4:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:5 - CC[18:0]: Channel Compare/Capture Value These bits hold the value of the Channel x compare/capture register. The number of bits in this field corresponds to the size of the counter. # • Bits 4:0 – DITHERCY[4:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM pulse width each number of frames as specified in Table 28-8 on page 648. Mode: DITH6 Name: CCn **Offset:** 0x44+n\*0x4 [n=0..3] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------|-------|---------------|-----|-------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CC[17:10] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CCI | [9:2] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | СС | [1:0] | DITHERCY[5:0] | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:6 - CC[17:0]: Channel Compare/Capture Value These bits hold the value of the Channel x compare/capture register. The number of bits in this field corresponds to the size of the counter. # Bits 5:0 – DITHERCY[5:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM pulse width each number of frames as specified in Table 28-8 on page 648. # 28.8.20 Pattern Buffer Name: PATTB Offset: 0x64 Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | PGVB7 | PGVB6 | PGVB5 | PGVB4 | PGVB3 | PGVB2 | PGVB1 | PGVB0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PGEB7 | PGEB6 | PGEB5 | PGEB4 | PGEB3 | PGEB2 | PGEB1 | PGEB0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:8 – PGVBx [x=7..0]: Pattern Generator x Output Enable These bits represent the PGV buffers. When the double buffering is enable, PGVB bits value is copied to the PGV bits on an UPDATE condition. # Bits 7:0 – PGEBx [x=7..0]: Pattern Generator x Output Enable Buffer These bits represent the PGE buffers. When the double buffering is enable, PGEB bits value is copied to the PGE bits on an UPDATE condition. ## 28.8.21 Waveform Control Buffer Name: WAVEB Offset: 0x68 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----|------------|-----|----------|----------|---------------|----------| | | | | | | SWAPB3 | SWAPB2 | SWAPB1 | SWAPB0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | POLB3 | POLB2 | POLB1 | POLB0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CICCENB3 | CICCENB2 | CICCENB1 | CICCENB0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CIPERENB | | RAMPB[1:0] | | | | WAVEGENB[2:0] | | | Access | R/W | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:28 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 27:24 – SWAPBx [x=3..0]: Swap DTI Output Pair x Buffer These bits represent the SWAP buffers. When the double buffering is enable, SWAPB bits value is copied to the SWAP bits on an UPDATE condition. ## Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 19:16 – POLBx [x=3..0]: Channel x Polarity Buffer These bits represent the POL buffers. When the double buffering is enable, POLB bits value is copied to the POL bits on an UPDATE condition. #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:8 – CICCENBx [x=3..0]: Circular Channel x Enable Buffer These bits represent the CICCEN buffers. When the double buffering is enable, CICCENB bits value is copied to the CICCEN bits on an UPDATE condition. #### • Bit 7 - CIPERENB: Circular Period Enable Buffer This bit represents the CIPEREN buffer. When the double buffering is enable, CIPERENB bit value is copied to the CIPEREN bit on an UPDATE condition. #### Bit 6 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 5:4 – RAMPB[1:0]: Ramp Mode Buffer These bits represent the RAMP buffers. When the double buffering is enable, RAMPB bits value is copied to the RAMP bits on an UPDATE condition. Table 28-28. Ramp Mode Buffer | RAMPB[1:0] | Name | Description | |------------|--------|-----------------------------| | 0x0 | RAMP1 | RAMP1 operation | | 0x1 | RAMP2A | Alternative RAMP2 operation | | 0x2 | RAMP2 | RAMP2 operation | | 0x3 | | Reserved | #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 2:0 – WAVEGENB[2:0]: Waveform Generation Buffer These bits represent the WAVEGEN buffers. When the double buffering is enable, WAVEGENB bits value is copied to the WAVEGEN bits on an UPDATE condition. Table 28-29. Waveform Generation Buffer | WAVEGENB[2:0] | Name | Description | |---------------|------------|--------------------------------------------------------------------------| | 0x0 | NFRQ | Normal frequency | | 0x1 | MFRQ | Match frequency | | 0x2 | NPWM | Normal PWM | | 0x3 | | Reserved | | 0x4 | DSCRITICAL | Dual-slope critical | | 0x5 | DSBOTTOM | Dual-slope with interrupt/event condition when COUNT reaches ZERO | | 0x6 | DSBOTH | Dual-slope with interrupt/event condition when COUNT reaches ZERO or TOP | | 0x7 | DSTOP | Dual-slope with interrupt/event condition when COUNT reaches TOP | # 28.8.22 Period Buffer Mode: DITH4 Name: PERB Offset: 0x6C **Reset:** 0x00FFFFF Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|------|--------|------|---------|--------|----------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PERB | [19:12] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PERE | 3[11:4] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PERE | 3[3:0] | | | DITHER | CYB[3:0] | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 23:4 – PERB[19:0]: Period Buffer Value These bits hold the value of the period register. The number of bits in this field corresponds to the size of the counter. # • Bits 3:0 – DITHERCYB[3:0]: Dithering Buffer Cycle Number These bits represent the PER.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the PER.DITHERCY bits on an UPDATE condition. Mode: DITH5 Name: PERB Offset: 0x6C **Reset:** 0x00FFFFF Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----------|-----|----------------|---------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PERB | [18:11] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PERE | 8[10:3] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PERB[2:0] | | DITHERCYB[4:0] | | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:5 - PERB[18:0]: Period Buffer Value These bits hold the value of the period register. The number of bits in this field corresponds to the size of the counter. # • Bits 4:0 – DITHERCYB[4:0]: Dithering Buffer Cycle Number These bits represent the PER.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the PER.DITHERCY bits on an UPDATE condition. Mode: DITH6 Name: PERB Offset: 0x6C **Reset:** 0x00FFFFF Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|--------|----------------|------|---------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PERB | [17:10] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PERI | 3[9:2] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PER | B[1:0] | DITHERCYB[5:0] | | | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:6 - PERB[17:0]: Period Buffer Value These bits hold the value of the period register. The number of bits in this field corresponds to the size of the counter. # • Bits 5:0 – DITHERCYB[5:0]: Dithering Buffer Cycle Number These bits represent the PER.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the PER.DITHERCY bits on an UPDATE condition. # 28.8.23 Compare and Capture Buffer Mode: DITH4 Name: CCBn **Offset:** 0x70+n\*0x4 [n=0..3] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|-------|--------|------|--------|--------|----------|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CCB[ | 19:12] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CCB | [11:4] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CCE | B[3:0] | | | DITHER | CYB[3:0] | | | Access | R/W | | 17/44 | 17/44 | 17/44 | 1000 | | | | | # • Bits 31:24 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 23:4 – CCB[19:0]: Channel Compare/Capture Buffer Value These bits hold the value of the channel x compare/capture buffer register. The register serves as the buffer for the associated compare or capture registers (CCx). Accessing this register using the CPU or DMA will affect the corresponding CCBVx status bit. The number of bits in this field corresponds to the size of the counter. # • Bits 3:0 – DITHERCYB[3:0]: Dithering Buffer Cycle Number These bits represent the CCx.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the CCx.DITHERCY bits on an UPDATE condition. Mode: DITH5 Name: CCBn **Offset:** 0x70+n\*0x4 [n=0..3] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|----------|-----|------|--------|---------------|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CCB[ | 18:11] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CCB | [10:3] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CCB[2:0] | | | [ | DITHERCYB[4:0 | ] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:5 - CCB[18:0]: Channel Compare/Capture Buffer Value These bits hold the value of the channel x compare/capture buffer register. The register serves as the buffer for the associated compare or capture registers (CCx). Accessing this register using the CPU or DMA will affect the corresponding CCBVx status bit. The number of bits in this field corresponds to the size of the counter. #### Bits 4:0 – DITHERCYB[4:0]: Dithering Buffer Cycle Number These bits represent the CCx.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the CCx.DITHERCY bits on an UPDATE condition. Mode: DITH6 Name: CCBn **Offset:** 0x70+n\*0x4 [n=0..3] **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|--------|----------------|------|--------|-----|-----|-----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CCB[ | 17:10] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CCE | B[9:2] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCE | 3[1:0] | DITHERCYB[5:0] | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:24 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 23:6 - CCB[17:0]: Channel Compare/Capture Buffer Value These bits hold the value of the channel x compare/capture buffer register. The register serves as the buffer for the associated compare or capture registers (CCx). Accessing this register using the CPU or DMA will affect the corresponding CCBVx status bit. The number of bits in this field corresponds to the size of the counter. ## Bits 5:0 – DITHERCYB[5:0]: Dithering Buffer Cycle Number These bits represent the CCx.DITHERCY bits buffer. When the double buffering is enable, DITHERCYB bits value is copied to the CCx.DITHERCY bits on an UPDATE condition. # 29. USB - Universal Serial Bus ## 29.1 Overview The Universal Serial Bus interface (USB) module complies with the Universal Serial Bus (USB) 2.1 specification supporting both device and embedded host modes. The USB device mode supports 8 endpoint addresses. All endpoint addresses have one input and one output endpoint, for a total of 16 endpoints. Each endpoint is fully configurable in any of the four transfer types: control, interrupt, bulk or isochronous. The USB host mode supports up to 8 pipes. The maximum data payload size is selectable up to 1023 bytes. Internal SRAM is used to keep the configuration and data buffer for each endpoint. The memory locations used for the endpoint configurations and data buffers is fully configurable. The amount of memory allocated is dynamic according to the number of endpoints in use, and the configuration of these. The USB module has a built-in Direct Memory Access (DMA) and will read/write data from/to the system RAM when a USB transaction takes place. No CPU or DMA Controller resources are required. To maximize throughput, an endpoint can be configured for ping-pong operation. When this is done the input and output endpoint with the same address are used in the same direction. The CPU or DMA Controller can then read/write one data buffer while the USB module writes/reads from the other buffer. This gives double buffered communication. Multi-packet transfer enables a data payload exceeding the maximum packet size of an endpoint to be transferred as multiple packets without any software intervention. This reduces the number of interrupts and software intervention needed for USB transfers. For low power operation the USB module can put the microcontroller in any sleep mode when the USB bus is idle and a suspend condition is given. Upon bus resume the USB module can wake the microcontroller from any sleep mode. # 29.2 Features - Compatible with the USB 2.1 specification - USB Embedded Host and Device mode - Supports full (12Mbit/s) and low (1.5Mbit/s) speed communication - Supports Link Power Management (LPM-L1) protocol - On-chip transceivers with built-in pull-ups and pull-downs - On-Chip USB serial resistors - 1kHz SOF clock available on external pin - Device mode - Supports 8 IN endpoints and 8 OUT endpoints - No endpoint size limitations - Built-in DMA with multi-packet and dual bank for all endpoints - Supports feedback endpoint - Supports crystal less clock - Host mode - Supports 8 physical pipes - No pipe size limitations - Supports multiplexed virtual pipe on one physical pipe to allow an unlimited USB tree - Built-in DMA with multi-packet support and dual bank for all pipes - Supports feedback endpoint - Supports the USB 2.0 Phase-locked SOFs feature # 29.3 USB Block Diagram AHB Master USB 2.0 NVIC USB 2.0 Core System clock domain USB clock domain Figure 29-1. LS/FS Implementation: USB Block Diagram # 29.4 Signal Description | Pin Name | Pin Description | Туре | |----------|---------------------------------------|--------------| | DM | Data -: Differential Data Line - Port | Input/Output | | DP | Data +: Differential Data Line + Port | Input/Output | | SOF 1kHZ | SOF Output | Output | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped to one of several pins. # 29.5 Product Dependencies In order to use this peripheral module, other parts of the system must be configured correctly, as described below. # 29.5.1 I/O Lines The USB pins may be multiplexed with the I/O lines Controller. The user must first configure the I/O Controller to assign the USB pins to their peripheral functions. A 1kHz SOF clock is available on external pin. The user must first configure the I/O Controller to assign the 1kHz SOF clock to the peripheral function. The SOF clock is available for device and host. #### 29.5.2 Power Management The USB will continue to operate in any sleep mode where the selected source clock is running. The USB's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. Refer to the "PM – Power Manager" on page 112 for details on the different sleep modes. #### 29.5.3 Clocks The USB bus clock (CLK\_USB\_AHB) can be enabled and disabled in the Power Manager, and the default state of CLK\_USB\_AHB can be found in the Peripheral Clock Masking section in "PM – Power Manager" on page 112. A generic clock (GCLK\_USB) is required to clock the USB. This clock must be configured and enabled in the Generic Clock Controller before using the USB. Refer to "GCLK – Generic Clock Controller" on page 90 for further details. This generic clock is asynchronous to the bus clock (CLK\_USB\_AHB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 96 for further details. The USB module requires a GCLK\_USB of 48 MHz $\pm$ 0.25% clock for low speed and full speed operation. To follow the USB data rate at 12Mbit/s in full-speed mode, the CLK\_USB\_AHB clock should be at minimum 8MHz. Clock recovery is achieved by a digital phase-locked loop in the USB module, which complies with the USB jitter specifications. If crystal-less operation is used in USB device mode, please refer to "USB Clock Recovery Mode" on page 152. #### 29.5.4 DMA The USB has a built-in Direct Memory Access (DMA) and will read/write data from/to the system RAM when a USB transaction takes place. No CPU or DMA Controller resources are required. ## 29.5.5 Interrupts The interrupt request lines are connected to the interrupt controller. Using the USB interrupts requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 29.5.6 Events Not Applicable #### 29.5.7 Debug Operation When the CPU is halted in debug mode the USB continues normal operation. If the USB is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. ## 29.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following registers: - Device Interrupt Flag (INTFLAG) register - Endpoint Interrupt Flag (EPINTFLAG) register - Host Interrupt Flag (INTFLAG) register - Pipe Interrupt Flag (PINTFLAG) register Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply to accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. # 29.5.9 Analog Connections Not applicable. #### 29.5.10 Calibration The output drivers for the DP/DM USB line interface can be tuned with calibration values from the production test. The calibration values must be loaded from the NVM Software Calibration Area into the USB Pad Calibration register (PADCAL) by software, before enabling the USB, to achieve the specified accuracy. Refer to "NVM Software Calibration Area Mapping" on page 26 for further details. For details on Pad Calibration, refer to Pad Calibration register PADCAL. # 29.6 Functional Description ## 29.6.1 USB General Operation #### 29.6.1.1 Initialization After a hardware reset, the USB is disabled. The user should first enable the USB (CTRLA.ENABLE) in either device mode or host mode (CTRLA.MODE). Figure 29-2. General States After a hardware reset, the USB is in the idle state. In this state: - The module is disabled. The USB Enable bit in the Control A register (CTRLA.ENABLE) is reset. - The module clock is stopped in order to minimize power consumption. - The USB pad is in suspend mode. - The internal states and registers of the device and host are reset. Before using the USB, the Pad Calibration register (PADCAL) must be loaded with production calibration values from the NVM Software Calibration Area. Refer to "NVM Software Calibration Area Mapping" on page 26 for further details. The USB is enabled by writing a one to CTRLA.ENABLE. The USB is disabled by writing a zero to CTRLA.ENABLE. The USB is reset by writing a one to the Software Reset bit in CTRLA (CTRLA.SWRST). All registers in the USB will be reset to their initial state, and the USB will be disabled. Refer to the CTRLA register for details. The user can configure pads and speed before enabling the USB by writing to the Operating Mode bit in the Control A register (CTRLA.MODE) and the Speed Configuration field in the Control B register (CTRLB.SPDCONF). These values are taken into account once the USB has been enabled by writing a one to CTRLA.ENABLE. After writing a one to CTRLA.ENABLE, the USB enters device or host mode (according to CTRLA.MODE). Please refer Figure 29-2. The USB can be disabled at any time by writing a zero to CTRLA.ENABLE. Refer to "USB Device Operations" on page 707 for the basic operation of the device mode. Refer to "Host Operations" on page 716 for the basic operation of the host mode. #### 29.6.2 USB Device Operations This section gives an overview of the USB module device operation during normal transactions. For more details on general USB and USB protocol, please refer to the Universal Serial Bus specification revision 2.1. #### 29.6.2.1 Initialization To attach the USB device to start the USB communications from the USB host, a zero should be written to the Detach bit in the Device Control B register (CTRLB.DETACH). To detach the device from the USB host, a one must be written to the CTRLB.DETACH. After the device is attached, the host will request the USB device descriptor using the default device address zero. On successful transmission, it will send a USB reset. After that, it sends an address to be configured for the device. All further transactions will be directed to this device address. This address should be configured in the Device Address field in the Device Address register (DADD.DADD) and the Address Enable bit in DADD (DADD.ADDEN) should be written to one to accept the communications directed to this address. DADD.ADDEN is automatically cleared on receiving a USB reset. # 29.6.2.2 Endpoint Configuration Endpoint data can be placed anywhere in the device RAM. The USB controller accesses these endpoints directly through the AHB master (built-in DMA) with the help of the endpoint descriptors. The base address of the endpoint descriptors needs to be written in the Descriptor Address register (DESCADD) by the user. Please refer the Endpoint Descriptor structure in "Endpoint Descriptor structure" on page 761. Before using an endpoint, the user should configure the direction and type of the endpoint in Type of Endpoint field in the Device Endpoint Configuration register (EPCFG.EPTYPE0/1). The endpoint descriptor registers should be initialized to known values before using the endpoint, so that the USB controller does not read the random values from the RAM. The Endpoint Size field in the Packet Size register (PCKSIZE.SIZE) should be configured as per the size reported to the host for that endpoint. The Address of Data Buffer register (ADDR) should be set to the data buffer used for endpoint transfers. The Ram Access Interrupt bit in Device Interrupt Flag register (INTFLAG.RAMACER) is set when a RAM access underflow error occurs during IN data stage. When an endpoint is disabled, the following registers are cleared for that endpoint: - Device Endpoint Interrupt Enable Clear/Set (EPINTENCLR/SET) register - Device Endpoint Interrupt Flag (EPINTFLAG) register - Transmit Stall 0 bit in the Endpoint Status register (EPSTATUS.STALLRQ0) - Transmit Stall 1 bit in the Endpoint Status register (EPSTATUS.STALLRQ1) # 29.6.2.3 Multi-Packet Transfers Multi-packet transfer enables a data payload exceeding the endpoint maximum transfer size to be transferred as multiple packets without software intervention. This reduces the number of interrupts and software intervention required to manage higher level USB transfers. Multi-packet transfer is identical to the IN and OUT transactions described below unless otherwise noted in this section. The application software provides the size and address of the RAM buffer to be proceeded by the USB module for a specific endpoint, and the USB module will split the buffer in the required USB data transfers without any software intervention. Figure 29-3. Multi-Packet Feature - Reduction of CPU Overhead #### 29.6.2.4 USB Reset The USB bus reset is initiated by a connected host and managed by hardware. During USB reset the following registers are cleared: - Device Endpoint Configuration (EPCFG) register except for Endpoint 0 - Device Frame Number (FNUM) register - Device Address (DADD) register - Device Endpoint Interrupt Enable Clear/Set (EPINTENCLR/SET) register - Device Endpoint Interrupt Flag (EPINTFLAG) register - Transmit Stall 0 bit in the Endpoint Status register (EPSTATUS.STALLRQ0) - Transmit Stall 1 bit in the Endpoint Status register (EPSTATUS.STALLRQ1) - Endpoint Interrupt Summary (EPINTSMRY) register - Upstream resume bit in the Control B register (CTRLB.UPRSM) At the end of the reset process, the End of Reset bit is set in the Interrupt Flag register (INTFLAG.EORST). #### 29.6.2.5 Start-of-Frame When a Start-of-Frame (SOF) token is detected, the frame number from the token is stored in the Frame Number field in the Device Frame Number register (FNUM.FNUM) and the Start-of-Frame interrupt bit in the Device Interrupt Flag register (INTFLAG.SOF) is set. If there is a CRC or bit-stuff error, the Frame Number Error status flag (FNUM.FNCERR) in the FNUM register is set. ## 29.6.2.6 Management of SETUP Transactions When a SETUP token is detected and the device address of the token packet does not match DADD.DADD the packet is discarded and the USB module returns to idle and waits for the next token packet. When the address matches, the USB module checks if the endpoint is enabled in EPCFG. If the addressed endpoint is disabled, the packet is discarded and the USB module returns to idle and waits for the next token packet. When the endpoint is enabled, the USB module then checks on the EPCFG of the addressed endpoint. If the EPCFG.EPTYPE0 is not set to control, the USB module returns to idle and waits for the next token packet. When the EPCFG.EPTYPE0 matches, the USB module then fetches the Data Buffer Address (ADDR) from the addressed endpoint's descriptor and waits for a DATA0 packet. If a PID error or any other PID than DATA0 is detected, the USB module returns to idle and waits for the next token packet. When the data PID matches and if Received Setup Complete interrupt bit in the Device Endpoint Interrupt Flag register (EPINTFLAG.RXSTP) is equal to zero, ignoring the Bank 0 Ready bit in the Device Endpoint Status register (EPSTATUS.BK0RDY), the incoming data is written to the data buffer pointed to by the Data Buffer Address (ADDR). If the number of received data bytes exceeds the endpoint's maximum data payload size as specified by the PCKSIZE.SIZE, the remainders of the received data bytes are discarded. The packet will still be checked for bit-stuff and CRC errors. Software must never report a endpoint size to the host that is greater than the value configured in PCKSIZE.SIZE. If a bit-stuff or CRC error is detected in the packet, the USB module returns to idle and waits for the next token packet. If data is successfully received, an ACK handshake is returned to the host, and the number of received data bytes, excluding the CRC, is written to the Byte Count (PCKSIZE.BYTE\_COUNT). If the number of received data bytes is the maximum data payload specified by PCKSIZE.SIZE, no CRC data is written to the data buffer. If the number of received data bytes is the maximum data payload specified by PCKSIZE.SIZE minus one, only the first CRC data is written to the data buffer. If the number of received data is equal or less than the data payload specified by PCKSIZE.SIZE minus two, both CRC data bytes are written to the data buffer. Finally the EPSTATUS is updated. Data Toggle OUT bit (EPSTATUS.DTGLOUT), the Data Toggle IN bit (EPSTATUS.DTGLIN), the current bank bit (EPSTATUS.CURRBK) and the Bank Ready 0 bit (EPSTATUS.BK0RDY) are set. Bank Ready 1 bit (EPSTATUS.BK1RDY) and the Stall Bank 0/1 bit (EPSTATUS.STALLQR0/1) are cleared on receiving the SETUP request. The RXSTP bit is set and triggers an interrupt if the Received Setup Interrupt Enable bit is set in Endpoint Interrupt Enable Set/Clear register (EPINTENSET/CLR.RXSTP). #### 29.6.2.7 Management of OUT Transactions Memory Map HOST I/O Register USB I/O Registers Internal RAM **BULK OUT BULK OUT BULK OUT** EPT 2 EPT 3 FPT 1 **USB Module DESCADD USB** Endpoints **Descriptor Table** A T A T **ENDPOINT 1 DATA ENDPOINT 3 DATA USB Buffers** DP DM **ENDPOINT 2 DATA** time Figure 29-4. OUT Transfer: Data Packet Host to USB Device When a OUT token is detected and the device address of the token packet does not match DADD.DADD, the packet is discarded and the USB module returns to idle and waits for the next token packet. If the address matches, the USB module checks if the endpoint number received is enabled in the EPCFG of the addressed endpoint. If the addressed endpoint is disabled, the packet is discarded and the USB module returns to idle and waits for the next token packet. When the endpoint is enabled, the USB module then checks the Endpoint Configuration register (EPCFG) of the addressed output endpoint. If the type of the endpoint (EPCFG.EPTYPE0) is not set to OUT, the USB module returns to idle and waits for the next token packet. The USB module then fetches the Data Buffer Address (ADDR) from the addressed endpoint's descriptor, and waits for a DATA0 or DATA1 packet. If a PID error or any other PID than DATA0 or DATA1 is detected, the USB module returns to idle and waits for the next token packet. If EPSTATUS.STALLRQ0 in EPSTATUS is set, the incoming data is discarded. If the endpoint is not isochronous, a STALL handshake is returned to the host and the Transmit Stall Bank 0 interrupt bit in EPINTFLAG (EPINTFLAG.STALL0) is set. For isochronous endpoints, data from both a DATA0 and DATA1 packet will be accepted. For other endpoint types the PID is checked against EPSTATUS.DTGLOUT. If a PID mismatch occurs, the incoming data is discarded, and an ACK handshake is returned to the host. If EPSTATUS.BK0RDY is set, the incoming data is discarded, the bit Transmit Fail 0 interrupt bit in EPINTFLAG (EPINTFLAG.TRFAIL0) and the status bit STATUS\_BK.ERRORFLOW are set. If the endpoint is not isochronous, a NAK handshake is returned to the host. The incoming data is written to the data buffer pointed to by the Data Buffer Address (ADDR). If the number of received data bytes exceeds the maximum data payload specified as PCKSIZE.SIZE, the remainders of the received data bytes are discarded. The packet will still be checked for bit-stuff and CRC errors. If a bit-stuff or CRC error is detected in the packet, the USB module returns to idle and waits for the next token packet. If the endpoint is isochronous and a bit-stuff or CRC error in the incoming data, the number of received data bytes, excluding CRC, is written to PCKSIZE.BYTE\_COUNT. Finally the EPINTFLAG.TRFAIL0 and CRC Error bit in the Device Bank Status register (STATUS\_BK.CRCERR) is set for the addressed endpoint. If data was successfully received, an ACK handshake is returned to the host if the endpoint is not isochronous, and the number of received data bytes, excluding CRC, is written to PCKSIZE.BYTE\_COUNT. If the number of received data bytes is the maximum data payload specified by PCKSIZE.SIZE no CRC data bytes are written to the data buffer. If the number of received data bytes is the maximum data payload specified by PCKSIZE.SIZE minus one, only the first CRC data byte is written to the data buffer If the number of received data is equal or less than the data payload specified by PCKSIZE.SIZE minus two, both CRC data bytes are written to the data buffer. Finally in EPSTATUS for the addressed output endpoint, EPSTATUS.BK0RDY is set and EPSTATUS.DTGLOUT is toggled if the endpoint is not isochronous. The flag Transmit Complete 0 interrupt bit in EPINTFLAG (EPINTFLAG.TRCPT0) is set for the addressed endpoint. ## 29.6.2.8 Multi-Packet Transfers for OUT Endpoint The number of data bytes received is stored in endpoint PCKSIZE.BYTE\_COUNT as for normal operation. Since PCKSIZE.BYTE\_COUNT is updated after each transaction, it must be set to zero when setting up a new transfer. The total number of bytes to be received must be written to PCKSIZE.MULTI\_PACKET\_SIZE. This value must be a multiple of PCKSIZE.SIZE, otherwise excess data may be written to SRAM locations used by other parts of the application. EPSTATUS.DTGLOUT management for non-isochronous packets and EPINTFLAG.BK1RDY/BK0RDY management are as for normal operation. If a maximum payload size packet is received, PCKSIZE.BYTE\_COUNT will be incremented by PCKSIZE.SIZE after the transaction has completed, and EPSTATUS.DTGLOUT will be toggled if the endpoint is not isochronous. If the updated PCKSIZE.BYTE\_COUNT is equal to PCKSIZE.MULTI\_PACKET\_SIZE (i.e. the last transaction), EPSTATUS.BK1RDY/BK0RDY, and EPINTFLAG.TRCPT0/TRCPT1 will be set. #### 29.6.2.9 Management of IN Transactions Memory Map HOST I/O Register CPU USB I/O Registers Internal RAM **ENDPOINT 2 DATA** USB Module **DESCADD** EPT 2 EPT 3 EPT 1 **USB** Endpoints Descriptor Table **ENDPOINT 3 DATA** USB Buffers DP DM **ENDPOINT 1 DATA** 0 K E N Figure 29-5. IN Transfer: Data Packet USB Device to Host After Request from Host When a IN token is detected and if the device address of the token packet does not match DADD.DADD, the packet is discarded and the USB module returns to idle and waits for the next token packet. When the address matches, the USB module checks if the endpoint received is enabled in the EPCFG of the addressed endpoint and if not the packet is discarded and the USB module returns to idle and waits for the next token packet. When the endpoint is enabled, the USB module then checks on the EPCFG of the addressed input endpoint. If the EPCFG.EPTYPE1 is not set to IN, the USB module returns to idle and waits for the next token packet. If EPSTATUS.STALLRQ1 in EPSTATUS is set, and the endpoint is not isochronous, a STALL handshake is returned to the host and EPINTFLAG.STALL1 is set. If EPSTATUS.BK1RDY is cleared, the flag EPINTFLAG.TRFAIL1 is set. If the endpoint is not isochronous, a NAK handshake is returned to the host. The USB module then fetches the Data Buffer Address (ADDR) from the addressed endpoint's descriptor. The data pointed to by the Data Buffer Address (ADDR) is sent to the host in a DATA0 packet if the endpoint is isochronous. For non-isochronous endpoints a DATA0 or DATA1 packet is sent depending on the state of EPSTATUS.DTGLIN. When the number of data bytes specified in endpoint PCKSIZE.BYTE COUNT is sent, the CRC is appended and sent to the host. For isochronous endpoints, EPSTATUS.BK1RDY is cleared and EPINTFLAG.TRCPT1 is set. For all non-isochronous endpoints the USB module waits for an ACK handshake from the host. If an ACK handshake is not received within 16 bit times, the USB module returns to idle and waits for the next token packet. If an ACK handshake is successfully received EPSTATUS.BK1RDY is cleared, EPINTFLAG.TRCPT1 is set and EPSTATUS.DTGLIN is toggled. #### Figure 29-6. #### 29.6.2.10 Multi-Packet Transfers for IN Endpoint The total number of data bytes to be sent is written to PCKSIZE.BYTE\_COUNT as for normal operation. The Multi-packet size register (PCKSIZE.MULTI\_PACKET\_SIZE) is used to store the number of bytes that are sent, and must be written to zero when setting up a new transfer. When an IN token is received, PCKSIZE.BYTE\_COUNT and PCKSIZE.MULTI\_PACKET\_SIZE are fetched. If PCKSIZE.BYTE\_COUNT minus PCKSIZE.MULTI\_PACKET\_SIZE is less than the endpoint PCKSIZE.SIZE, endpoint BYTE\_COUNT minus endpoint PCKSIZE.MULTI\_PACKET\_SIZE bytes are transmitted, otherwise PCKSIZE.SIZE number of bytes are transmitted. If endpoint PCKSIZE.BYTE\_COUNT is a multiple of PCKSIZE.SIZE, the last packet sent will be zero-length if the AUTOZLP bit is set. If a maximum payload size packet was sent (i.e. not the last transaction), MULTI\_PACKET\_SIZE will be incremented by the PCKSIZE.SIZE. If the endpoint is not isochronous the EPSTATUS.DTLGIN bit will be toggled when the transaction has completed. If a short packet was sent (i.e. the last transaction), MULTI\_PACKET\_SIZE is incremented by the data payload. EPSTATUS.BK0/1RDY will be cleared and EPINTFLAG.TRCPT0/1 will be set. #### 29.6.2.11 Ping-Pong Operation When an endpoint is configured for ping-pong operation, it uses both the input and output data buffers (banks) for a given endpoint in a single direction. The direction is selected by enabling one of the IN or OUT direction in EPCFG.EPTYPE0/1 and configuring the opposite direction in EPCFG.EPTYPE1/0 as Dual Bank. When ping-pong operation is enabled for an endpoint, the endpoint in the opposite direction must be configured as dual bank. The data buffer, data address pointer and byte counter from the enabled endpoint are used as Bank 0, while the matching registers from the disabled endpoint are used as Bank 1. Figure 29-7. Ping-Pong Overview The Bank Select flag in EPSTATUS.CURBK indicates which bank data will be used in the next transaction, and is updated after each transaction. According to EPSTATUS.CURBK, EPINTFLAG.TRCPT0 or EPINTFLAG.TRFAIL0 or EPINTFLAG.TRCPT1 or EPINTFLAG.TRFAIL1 in EPINTFLAG and Data Buffer 0/1 ready (EPSTATUS.BK0RDY and EPSTATUS.BK1RDY) are set. The EPSTATUS.DTGLOUT and EPSTATUS.DTGLIN are updated for the enabled endpoint direction only. #### 29.6.2.12 Feedback Operation Feedback endpoints are endpoints with same address but in different direction. This is usually used in explicit feedback mechanism in USB Audio, where a feedback endpoint is associated to one or more isochronous data endpoints to which it provides feedback service. The feedback endpoint always has the opposite direction from the data endpoint. The feedback endpoint always has the opposite direction from the data endpoint(s). The feedback endpoint has the same endpoint number as the first (lower) data endpoint. A feedback endpoint can be created by configuring an endpoint with different endpoint size (PCKSIZE.SIZE) and different endpoint type (EPCFG.EPTYPE0/1) for the IN and OUT direction. Example Configuration for Feedback Operation: Endpoint n / IN: EPCFG.EPTYPE1 = Interrupt IN, PCKSIZE.SIZE = 64. Endpoint n / OUT: EPCFG.EPTYPE0= Isochronous OUT, PCKSIZE.SIZE = 512. # 29.6.2.13 Suspend State and Pad Behavior Figure 29-8 illustrates the behavior of the USB pad in device mode. Figure 29-8. Pad Behavior In Idle state, the pad is in low power consumption mode. In Active state, the pad is active. Figure 29-9 illustrates the pad events leading to a PAD state change. Figure 29-9. Pad Events The Suspend Interrupt bit in the Device Interrupt Flag register (INTFLAG.SUSPEND) is set when a USB Suspend state has been detected on the USB bus. The USB pad is then automatically put in the Idle state. The detection of a non-idle state sets the Wake Up Interrupt bit in INTFLAG(INTFLAG.WAKEUP) and wakes the USB pad. The pad goes to the Idle state if the USB module is disabled or if CTRLB.DETACH is written to one. It returns to the Active state when CTRLA.ENABLE is written to one and CTRLB.DETACH is written to zero. # 29.6.2.14 Remote Wakeup The remote wakeup request (also known as upstream resume) is the only request the device may send on its own initiative. This should be preceded by a DEVICE\_REMOTE\_WAKEUP request from the host. First, the USB must have detected a "Suspend" state on the bus, i.e. the remote wakeup request can only be sent after INTFLAG.SUSPEND has been set. The user may then write a one to the Remote Wakeup bit in CTRLB(CTRLB.UPRSM) to send an Upstream Resume to the host initiating the wakeup. This will automatically be done by the controller after 5 ms of inactivity on the USB bus. When the controller sends the Upstream Resume INTFLAG.WAKEUP is set and INTFLAG.SUSPEND is cleared. The CTRLB.UPRSM is cleared at the end of the transmitting Upstream Resume. In case of a rebroadcast resume initiated by the host, the End of Resume bit in INTFLAG(INTFLAG.EORSM) flag is set when the rebroadcast resume is completed. In the case where the CTRLB.UPRSM bit is set while a host initiated downstream resume is already started, the CTRLB.UPRSM is cleared and the upstream resume request is ignored. ## 29.6.2.15 Link Power Management L1 (LPM-L1) Suspend State Entry and Exit as Device The LPM Handshake bit in CTRLB.LPMHDSK should be configured to accept the LPM transaction. When a LPM transaction is received on any enabled endpoint n and a handshake has been sent in response by the controller according to CTRLB.LPMHDSK, the Device Link Power Manager (EXTREG) register is updated in the bank 0 of the addressed endpoint's descriptor. It contains information such as the Best Effort Service Latency (BESL), the Remote Wake bit (bRemoteWake), and the Link State parameter (bLinkState). If the LPM transaction was positively acknowledged (ACK handshake), USB sets the Link Power Management Interrupt bit in INTFLAG(INTFLAG.LPMSUSP) bit which indicates that the USB transceiver is suspended, reducing power consumption. This suspend occurs 9 microseconds after the LPM transaction according to the specification. To further reduce consumption, it is recommended to stop the USB clock while the device is suspended. The MCU can also enter in one of the available sleep modes if the wakeup time latency of the selected sleep mode complies with the host latency constraint (see the BESL parameter in EXTREG). Recovering from this LPM-L1 suspend state is exactly the same as the Suspend state (see Section "Suspend State and Pad Behavior" on page 713) except that the remote wakeup duration initiated by USB is shorter to comply with the Link Power Management specification. If the LPM transaction is responded with a NYET, the Link Power Management Not Yet Interrupt Flag INTFLAG(INTFLAG.LPMNYET) is set. This generates an interrupt if the Link Power Management Not Yet Interrupt Enable bit in INTENCLR/SET (INTENCLR/SET.LPMNYET) is set. If the LPM transaction is responded with a STALL or no handshake, no flag is set, and the transaction is ignored. # 29.6.2.16 USB Device Interrupt The WAKEUP is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. #### 29.6.3 Host Operations This section gives an overview of the USB module Host operation during normal transactions. For more details on general USB and USB protocol, refer to Universal Serial Bus Specification revision 2.1. #### 29.6.3.1 Device Detection and Disconnection Prior to device detection the software must set the VBUS is OK bit in CTRLB (CTRLB.VBUSOK) register when the VBUS is available. This notifies the USB host that USB operations can be started. When the bit CTRLB.VBUSOK is zero and even if the USB HOST is configured and enabled, host operation is halted. Setting the bit CTRLB.VBUSOK will allow host operation when the USB is configured. The Device detection is managed by the software using the Line State field in the Host Status (STATUS.LINESTATE) register. The device connection is detected by the host controller when DP or DM is pulled high, depending of the speed of the device. The device disconnection is detected by the host controller when both DP and DM are pulled down using the STATUS.LINESTATE registers. The Device Connection Interrupt bit in INTFLAG (INTFLAG.DCONN) is set if a device connection is detected. The Device Disconnection Interrupt bit in INTFLAG (INTFLAG.DDISC) is set if a device disconnection is detected. #### 29.6.3.2 Host Terminology In host mode, the term pipe is used instead of endpoint. A host pipe corresponds to a device endpoint, refer to "Universal Serial Bus Specification revision 2.1." for more information. #### 29.6.3.3 USB Reset The USB sends a USB reset signal when the user writes a one to the USB Reset bit in CTRLB (CTRLB.BUSRESET). When the USB reset has been sent, the USB Reset Sent Interrupt bit in the INTFLAG (INTFLAG.RST) is set and all pipes will be disabled. If the bus was previously in a suspended state (Start of Frame Generation Enable bit in CTRLB (CTRLB.SOFE) is zero) the USB will switch it to the Resume state, causing the bus to asynchronously set the Host Wakeup Interrupt flag (INTFLAG.WAKEUP). The CTRLB.SOFE bit will be set in order to generate SOFs immediately after the USB reset. During USB reset the following registers are cleared: - All Host Pipe Configuration register (PCFG) - Host Frame Number register (FNUM) - Interval for the Bulk-Out/Ping transaction register (BINTERVAL) - Host Start-of-Frame Control register (HSOFC) - Pipe Interrupt Enable Clear/Set register (PINTENCLR/SET) - Pipe Interrupt Flag register (PINTFLAG) - Pipe Freeze bit in Pipe Status register (PSTATUS.FREEZE) After the reset the user should check the Speed Status field in the Status register (STATUS.SPEED) to find out the current speed according to the capability of the peripheral. ## 29.6.3.4 Pipe Configuration Pipe data can be placed anywhere in the RAM. The USB controller accesses these pipes directly through the AHB master (built-in DMA) with the help of the pipe descriptors. The base address of the pipe descriptors needs to be written in the Descriptor Address register (DESCADD) by the user. Please refer the Pipe Descriptor structure in "Pipe Descriptor Structure" on page 793. Before using a pipe, the user should configure the direction and type of the pipe in Type of Pipe field in the Host Pipe Configuration register (PCFG.PTYPE). The pipe descriptor registers should be initialized to known values before using the pipe, so that the USB controller does not read the random values from the RAM. The Pipe Size field in the Packet Size register (PCKSIZE.SIZE) should be configured as per the size reported by the device for the endpoint associated with this pipe. The Address of Data Buffer register (ADDR) should be set to the data buffer used for pipe transfers. The Pipe Bank bit in PCFG (PCFG.BK) should be set to one if dual banking is desired. Dual bank is not supported for Control pipes. The Ram Access Interrupt bit in Host Interrupt Flag register (INTFLAG.RAMACER) is set when a RAM access underflow error occurs during an OUT stage. When a pipe is disabled, the following registers are cleared for that pipe: - Interval for the Bulk-Out/Ping transaction register (BINTERVAL) - Pipe Interrupt Enable Clear/Set register (PINTENCLR/SET) - Pipe Interrupt Flag register (PINTFLAG) - Pipe Freeze bit in Pipe Status register (PSTATUS.FREEZE) # 29.6.3.5 Pipe Activation A disabled pipe is inactive, and will be reset along with its context registers (pipe registers for the pipe n). Pipes are enabled by writing Type of the Pipe in PCFG (PCFG.PTYPE) to a value different than 0x0 (disabled). When a pipe is enabled, the Pipe Freeze bit in Pipe Status register (PSTATUS.FREEZE) is set. This allow the user to complete the configuration of the pipe, without starting a USB transfer. When starting an enumeration, the user retrieves the device descriptor by sending an GET\_DESCRIPTOR USB request. This descriptor contains the maximal packet size of the device default control endpoint (bMaxPacketSize0) which the user should use to reconfigure the size of the default control pipe. ## 29.6.3.6 Pipe Address Setup Once the device has answered the first host requests with the default device address 0, the host assigns a new address to the device. The host controller has to send a USB reset to the device and a SET\_ADDRESS(addr) SETUP request with the new address to be used by the device. Once this SETUP transaction is complete, the user writes the new address to the Pipe Device Address field in the Host Control Pipe register (CTRL\_PIPE.PDADDR) in Pipe descriptor. All following requests by this pipe will be performed using this new address. # 29.6.3.7 Suspend and Wakeup Writing CTRLB.SOFE to zero when in host mode will cause the USB to cease sending Start-of-Frames on the USB bus and enter the Suspend state. The USB device will enter the Suspend state 3ms later. Before entering suspend by writing CTRLB.SOFE to zero, the user must freeze the active pipes by setting their PSTATUS.FREEZE bit. Any current on-going pipe will complete its transaction, and then all pipes will be inactive. The user should wait at least 1 complete frame before entering the suspend mode to avoid any data loss. The device can awaken the host by sending an Upstream Resume (Remote Wakeup feature). When the host detects a non-idle state on the USB bus, it sets the INTFLAG.WAKEUP. If the non-idle bus state corresponds to an Upstream Resume (K state), the Upstream Resume Received Interrupt bit in INTFLAG (INTFLAG.UPRSM) is set and the user must generate a Downstream Resume within 1 ms and for at least 20 ms. It is required to first write a one to the Send USB Resume bit in CTRLB (CTRLB.RESUME) to respond to the upstream resume with a downstream resume. Alternatively, the host can resume from a suspend state by sending a Downstream Resume on the USB bus (CTRLB.RESUME set to 1). In both cases, when the downstream resume is completed, the CTRLB.SOFE bit is automatically set and the host enters again the active state. #### 29.6.3.8 Phase-locked SOFs To support the Synchronous Endpoints capability, the period of the emitted Start-of-Frame is maintained while the USB connection is not in the active state. This does not apply for the disconnected/connected/reset states. It applies for active/idle/suspend/resume states. The period of Start-of-Frame will be 1ms when the USB connection is in active state and an integer number of milli-seconds across idle/suspend/resume states. To ensure the Synchronous Endpoints capability, the GCLK\_USB clock must be kept running. If the GCLK\_USB is interrupted, the period of the emitted Start-of-Frame will be erratic. #### 29.6.3.9 Management of Control Pipes A control transaction is composed of three stages: - SETUP - Data (IN or OUT) - Status (IN or OUT) The user has to change the pipe token according to each stage using the Pipe Token field in PCFG (PCFG.PTOKEN). For control pipes only, the token is assigned a specific initial data toggle sequence: SETUP: Data0IN: Data1OUT: Data1 #### 29.6.3.10 Management of IN Pipes IN packets are sent by the USB device controller upon IN request reception from the host. All the received data from the device to the host will be stored in the bank provided the bank is empty. The pipe and its descriptor in RAM must be configured. The host indicates it is able to receive data from the device by clearing the Bank 0/1 Ready bit in PSTATUS (PSTATUS.BK0/1RDY), which means that the memory for the bank is available for new USB transfer. The USB will perform IN requests as long as the pipe is not frozen by the user. The generation of IN requests starts when the pipe is unfrozen (PSTATUS.PFREEZE is set to zero). When the current bank is full, the Transmit Complete 0/1 bit in PINTFLAG (PINTFLAG.TRCPT0/1) will be set and trigger an interrupt if enabled and the PSTATUS.BK0/1RDY bit will be set. PINTFLAG.TRCPT0/1 must be cleared by software to acknowledge the interrupt. This is done by writing a one to the PINTFLAG.TRCPT0/1 of the addressed pipe. The user reads the PCKSIZE.BYTE\_COUNT to know how many bytes should be read. To free the bank the user must read the IN data from the address ADDR in the pipe descriptor and clear the PKSTATUS.BK0/1RDY bit. When the IN pipe is composed of multiple banks, a successful IN transaction will switch to the next bank. Another IN request will be performed by the host as long as the PSTATUS.BK0/1RDY bit for that bank is set. The PINTFLAG.TRCPT0/1 and PSTATUS.BK0/1RDY will be updated accordingly. The user can follow the current bank looking at Current Bank bit in PSTATUS (PSTATUS.CURBK) and by looking at Data Toggle for IN pipe bit in PSTATUS (PSTATUS.DTGLIN). When the pipe is configured as single bank (Pipe Bank bit in PCFG (PCFG.BK) is 0), only PINTFLAG.TRCPT0 and PSTATUS.BK0 are used. When the pipe is configured as dual bank (PCFG.BK is 1), both PINTFLAG.TRCPT0/1 and PSTATUS.BK0/1 are used. #### 29.6.3.11 Management of OUT Pipes OUT packets are sent by the host. All the data stored in the bank will be sent to the device provided the bank is filled. The pipe and its descriptor in RAM must be configured. The host can send data to the device by writing to the data bank 0 in single bank or the data bank 0/1 in dual bank. The generation of OUT packet starts when the pipe is unfrozen (PSTATUS.PFREEZE is zero). The user writes the OUT data to the data buffer pointer by ADDR in the pipe descriptor and allows the USB to send the data by writing a one to the PSTATUS.BK0/1RDY. This will also cause a switch to the next bank if the OUT pipe is part of a dual bank configuration. PINTFLAGn.TRCPT0/1 must be cleared before setting PSTATUS.BK0/1RDY to avoid missing an PINTFLAGn.TRCPT0/1 event. #### 29.6.3.12 Alternate Pipe The user has the possibility to run sequentially several logical pipes on the same physical pipe. It allows addressing of any device endpoint of any attached device on the bus. Before switching pipe, the user should save the pipe context (Pipe registers and descriptor for pipe n). After switching pipe, the user should restore the pipe context (Pipe registers and descriptor for pipe n) and in particular PCFG, and PSTATUS. #### 29.6.3.13 Data Flow Error This error exists only for isochronous and interrupt pipes for both IN and OUT directions. It sets the Transmit Fail bit in PINTFLAG (PINTFLAG.TRFAIL), which triggers an interrupt if the Transmit Fail bit in PINTENCLR/SET(PINTENCLR/SET.TRFAIL) is set. The user must check the Pipe Interrupt Summary register (PINTSMRY) to find out the pipe which triggered the interrupt. Then the user must check the origin of the interrupt's bank by looking at the Pipe Bank Status register (STATUS\_BK) for each bank. If the Error Flow bit in the STATUS\_BK (STATUS\_BK.ERRORFLOW) is set then the user is able to determine the origin of the data flow error. As the user knows that the endpoint is an IN or OUT the error flow can be deduced as OUT underflow or as an IN overflow. An underflow can occur during an OUT stage if the host attempts to send data from an empty bank. If a new transaction is successful, the relevant bank descriptor STATUS BK.ERRORFLOW will be cleared. An overflow can occur during an IN stage if the device tries to send a packet while the bank is full. Typically this occurs when a CPU is not fast enough. The packet data is not written to the bank and is lost. If a new transaction is successful, the relevant bank descriptor STATUS\_BK.ERRORFLOW will be cleared. #### 29.6.3.14 CRC Error This error exists only for isochronous IN pipes. It sets the PINTFLAG.TRFAIL, which triggers an interrupt if PINTENCLR/SET.TRFAIL is set. The user must check the PINTSMRY to find out the pipe which triggered the interrupt. Then the user must check the origin of the interrupt's bank by looking at the bank descriptor STATUS\_BK for each bank and if the CRC error bit in STATUS\_BK (STATUS\_BK.CRCERR) is set then the user is able to determine the origin of the CRC error. A CRC error can occur during the IN stage if the USB detects a corrupted packet. The IN packet will remain stored in the bank and PINTFLAG.TRCPT0/1 will be set. #### 29.6.3.15 PERR Error This error exists for all pipes. It sets the PINTFLAG.PERR Interrupt, which triggers an interrupt if PINTFLAG.PERR is set. The user must check the PINTSMRY register to find out the pipe which can cause an interrupt. A PERR error occurs if one of the error field in the STATUS\_PIPE register in the Host pipe descriptor is set and the Error Count field in STATUS\_PIPE (STATUS\_PIPE.ERCNT) exceeds the maximum allowed number of Pipe error(s) as defined in Pipe Error Max Number field in CTRL\_PIPE (CTRL\_PIPE.PERMAX). Refer to section STATUS\_PIPE. If one of the error field in the STATUS\_PIPE register from the Host Pipe Descriptor is set and the STATUS\_PIPE.ERCNT is less than the CTRL PIPE.PERMAX, the STATUS PIPE.ERCNT is incremented. ## 29.6.3.16 Link Power Management L1 (LPM-L1) Suspend State Entry and Exit as Host. An EXTENDED LPM transaction can be transmitted by any enabled pipe. The PCFGn.PTYPE should be set to EXTENDED. Other fields as PCFG.PTOKEN, PCFG.BK PCKSIZE.SIZE are irrelevant in this configuration. The user should also set the EXTREG.VARIABLE in the descriptor as described in EXTREG. When the pipe is configured and enabled, an EXTENDED TOKEN followed by a LPM TOKEN are transmitted. The device responds with a valid HANDSHAKE, corrupted HANDSHAKE or no HANDSHAKE (TIME-OUT). If the valid HANDSHAKE is an ACK, the host will immediately proceed to L1 SLEEP and the PINTFLAG.TRCT0 is set. The minimum duration of the L1 SLEEP state will be the TL1RetryAndResidency as defined in the reference document "ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". When entering the L1 SLEEP state, the CTRLB.SOFE is cleared, avoiding Start-of-Frame generation. If the valid HANDSHAKE is a NYET PINTFLAG.TRFAIL is set. If the valid HANDSHAKE is a STALL the PINTFLAG.STALL is set. If there is no HANDSHAKE or corrupted HANDSHAKE, the EXTENDED/LPM pair of TOKENS will be transmitted again until reaching the maximum number of retries as defined by the CTRL\_PIPE.PERMAX in the pipe descriptor. If the last retry returns no valid HANDSHAKE, the PINTFLAGn.PERR is set, and the STATUS\_BK is updated in the pipe descriptor. All LPM transactions, should they end up with a ACK, a NYET, a STALL or a PERR, will set the PSTATUS.PFREEZE bit, freezing the pipe before a succeeding operation. The user should unfreeze the pipe to start a new LPM transaction. To exit the L1 STATE, the user initiate a DOWNSTREAM RESUME by setting the bit CTRLB.RESUME or a L1 RESUME by setting the Send L1 Resume bit in CTRLB (CTRLB.L1RESUME). In the case of a L1 RESUME, the K STATE duration is given by the BESL bit field in the EXTREG.VARIABLE field. See EXTREG. When the host is in the L1 SLEEP state after a successful LPM transmitted, the device can initiate an UPSTREAM RESUME. This will set the Upstream Resume Interrupt bit in INTFLAG (INTFLAG.UPRSM). The host should proceed then to a L1 RESUME as described above. After resuming from the L1 SLEEP state, the bit CTRLB.SOFE is set, allowing Start-of-Frame generation. # **29.6.3.17 Host Interrupt** The WAKEUP is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. # 29.7 Register Summary The register mapping depends on the Operating Mode field in the Control A register (CTRLA.MODE). The register summary is detailed below. # 29.7.1 Common Device Host Summary Table 29-1. Common Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|-----------|-------------|----------------|-------------------------|--|--------|--------------|---------|--------|-------| | 0x00 | CTRLA | 7:0 | MODE | | | | | RUNSTBY | ENABLE | SWRST | | 0x01 | Reserved | | | | | | | | | | | 0x02 | SYNCBUSY | 7:0 | | | | | | | ENABLE | SWRST | | 0x03 | QOSCTRL | 7:0 | | DQOS[1:0] CQOS[1:0] | | | | | S[1:0] | | | 0x0D | FSMSTATUS | 7:0 | | | | | FSMSTATE[6:0 | ] | | | | 0x24 | | 7:0 | | | | DESCA | DD[7:0] | | | | | 0x25 | DESCADD | 15:8 | | | | DESCAD | D[15:8] | | | | | 0x26 | DESCADO | 23:16 | | | | DESCAD | D[23:16] | | | | | 0x27 | | 31:24 | DESCADD[31:24] | | | | | | | | | 0x28 | PADCAL | 7:0 | TRANS | TRANSN[1:0] TRANSP[4:0] | | | | | | | | 0x29 | FADUAL | 15:8 | | TRIM[2:0] TRANSN[4:2] | | | | | | | # 29.7.2 Device Summary Table 29-2. General Device Registers Summary | | | Bit | | | | | | | | | |--------|----------|------|---------|----------|-----------|--------|-----------|----------|---------|---------| | Offset | Name | Pos. | | | | | | | | | | 0x04 | Reserved | | | | | | | | | | | 0x05 | Reserved | | | | | | | | | | | 0x06 | Reserved | | | | | | | | | | | 0x07 | Reserved | | | | | | | | | | | 0x08 | OTDI D | 7:0 | | | | NREPLY | SPDCC | DNF[1:0] | UPRSM | DETACH | | 0x09 | CTRLB | 15:8 | | | | | LPMHD | OSK[1:0] | GNAK | | | 0x0A | DADD | | ADDEN | | | 1 | DADD[6:0] | | | 1 | | 0x0B | Reserved | | | | | | | | | | | 0x0C | STATUS | 7:0 | LINESTA | ATE[1:0] | | | SPEE | ED[1:0] | | | | 0x0E | Reserved | | | | | | | | | | | 0x0F | Reserved | | | | | | | | | | | 0x10 | FNUM | 7:0 | | | FNUM[4:0] | | | | | | | 0x11 | FINUIVI | 15:8 | FNCERR | | | | FNUN | И[10:5] | | | | 0x12 | Reserved | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | 0x15 | INTENCER | 15:8 | | | | | | | LPMSUSP | LPMNYET | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | |--------|-------------|-------------|-------------|-------|-------|--------|--------|-----|---------|---------|--| | 0x18 | INTENOCT | 7:0 | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | | 0x19 | INTENSET | 15:8 | | | | | | | LPMSUSP | LPMNYET | | | 0x1A | Reserved | | | | | | | | | | | | 0x1B | Reserved | | | | | | | | | | | | 0x1C | INITELAC | 7:0 | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | | 0x1D | INTFLAG | 15:8 | | | | | | | LPMSUSP | LPMNYET | | | 0x1E | Reserved | | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | | | 0x20 | EDINTOMOV | 7:0 | | 1 | | EPIN | T[7:0] | | 1 | | | | 0x21 | - EPINTSMRY | 15:8 | EPINT[15:8] | | | | | | | | | | 0x22 | Reserved | | | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | | Table 29-3. Device endpoint Register n | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|-------------|-------------|--------|--------|--------------|----------|---------|---------|-------------|---------| | 0x1m0 | EPCFGx | 7:0 | | | EPTYPE1[1:0] | | | | EPTYPE0[1:0 | ] | | 0x1m1 | Reserved | | | | | | | | | | | 0x1m2 | Reserved | | | | | | | | | | | 0x1m3 | Reserved | | | | | | | | | | | 0x1m4 | EPSTATUSCLR | 7:0 | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | 0x1m5 | EPSTATUSSET | 7:0 | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | 0x1m6 | EPSTATUS | 7:0 | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | 0x1m7 | EPINTFLAG | 7:0 | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | 0x1m8 | EPINTENCLR | 7:0 | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | 0x1m9 | EPINTENSET | 7:0 | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | 0x1mA | Reserved | | | | | | | | | | | 0x1mB | Reserved | | | | | | | | | | Table 29-4. Device endpoint n Descriptor Bank 0 | Offset<br>0x n0 +<br>index | Name | Bit<br>Pos. | | | | | | | | | | | | |----------------------------|-----------|-------------|------------------------|----------|-----------|---|----------|---------------|-------------------|--------|--|--|--| | 0x00 | | 7:0 | ADD[7:0] | | | | | | | | | | | | 0x01 | ADDR | 15:8 | ADD[15:8] | | | | | | | | | | | | 0x02 | ADDR | 23:16 | ADD[ | | | | 3:16] | | | | | | | | 0x03 | | 31:24 | ADD | | | | 1:24] | | | | | | | | 0x04 | | 7:0 | BYTE_C | | | | UNT[7:0] | | | | | | | | 0x05 | DOMO!ZE | 15:8 | MULTI_PACKET_SIZE[1:0] | | | | BYTE | _COUNT[1: | 3:8] | | | | | | 0x06 | PCKSIZE | 23:16 | | | | | | KET_SIZE[9:2] | | | | | | | 0x07 | - | 31:24 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PA | ACKET_SIZE[13:10] | ] | | | | | 0x08 | EXTREG | 7:0 | V | 'ARIABLE | [3:0] | | | S | SUBPID[3:0] | | | | | | 0x09 | - | 15:8 | | | | ١ | /ARIABLE | [10:4] | | | | | | | 0x0A | STATUS_BK | 7:0 | | | | | | | ERRORFLOW | CRCERR | | | | | 0x0B | Reserved | 7:0 | | | | | | | | | | | | | 0x0C | Reserved | 7:0 | | | | | | | | | | | | | 0x0D | Reserved | 7:0 | | | | | | | | | | | | | 0x0E | Reserved | 7:0 | | | | | | | | | | | | | 0x0F | Reserved | 7:0 | | | | | | | | | | | | Table 29-5. Device endpoint n Descriptor Bank 1 | Offset<br>0x n0 +<br>0x10 +<br>index | Name | Bit<br>Pos. | | | | | | | | | |--------------------------------------|------------------|-------------|-----------------|-------------|-----------|-----------|------------|------------|------------------|--------| | 0x00 | | 7:0 | | | | AD | D[7:0] | | | | | 0x01 | ADDR | 15:8 | | | | ADI | D[15:8] | | | | | 0x02 | ADDR | 23:16 | | | | ADD | [23:16] | | | | | 0x03 | | 31:24 | | | | ADD | [31:24] | | | | | 0x04 | | 7:0 | BYTE_COUNT[7:0] | | | | | | | | | 0x05 | DOKOI <b>7</b> E | 15:8 | MULTI_PACKE | T_SIZE[1:0] | | | BYTE | _COUNT[13: | 8] | | | 0x06 | PCKSIZE | 23:16 | | | 1 | MULTI_PAC | KET_SIZE[9 | :2] | | | | 0x07 | - | 31:24 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PA | CKET_SIZE[13:10] | | | 0x08 | Reserved | 7:0 | | | | | | | | | | 0x09 | Reserved | 15:8 | | | | | | | | | | 0x0A | STATUS_BK | 7:0 | | | | | | | ERRORFLOW | CRCERR | | 0x0B | Reserved | 7:0 | | | | | | | | | | 0x0C | Reserved | 7:0 | | | | | | | | | | 0x0D | Reserved | 7:0 | | | | | | | | | | 0x0E | Reserved | 7:0 | | | | | | | | | | 0x0F | Reserved | 7:0 | | | | | | | | | # 29.7.3 Host Summary Table 29-6. General Host Registers Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|------------|-------------|---------|---------|-----------|--------|-----------|---------|----------|-------| | 0x04 | Reserved | | | | | | | | | | | 0x05 | Reserved | | | | | | | | | | | 0x06 | Reserved | | | | | | | | | | | 0x07 | Reserved | | | | | | | | | | | 0x08 | CTRLB | 7:0 | | TSTK | TSTJ | | SPDCO | NF[1:0] | RESUME | | | 0x09 | CIRLD | 15:8 | | | | | L1RESUME | VBUSOK | BUSRESET | SOFE | | 0x0A | HSOFC | 7:0 | FLENCE | | | | | FLEN | IC[3:0] | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | STATUS | 7:0 | LINESTA | TE[1:0] | | | SPEE | D[1:0] | | | | 0x0E | Reserved | | | | | | | | | | | 0x0F | Reserved | | | | | | | | | | | 0x10 | FNUM | 7:0 | | | FNUM[4:0] | | | | | | | 0x11 | FINUIVI | 15:8 | | | | | FNUM | 1[10:5] | | | | 0x12 | FLENHIGH | 7:0 | | | | FLENI | HIGH[7:0] | | | | | 0x14 | INTENCLR | 7:0 | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | 0x15 | INTLINGER | 15:8 | | | | | | | DDISC | DCONN | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | - INTENSET | 7:0 | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | 0x19 | INTENDET | 15:8 | | | | | | | DDISC | DCONN | | 0x1A | Reserved | | | | | | | | | | | 0x1B | Reserved | | | | | | | | | | | 0x1C | INTFLAG | 7:0 | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | 0x1D | IIVII EAG | 15:8 | | | | | | | DDISC | DCONN | | 0x1E | Reserved | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | | 0x20 | - PINTSMRY | 7:0 | | | | PIN | NT[7:0] | | | | | 0x21 | THATOMICI | 15:8 | | | | PIN | T[15:8] | | | | | 0x22 | Reserved | | | | | | | | | | | 0x23 | | | | | | | | | | | Table 29-7. Host pipe Register n | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|------------|-------------|--------|--------|-------|------------|--------|--------|--------|---------| | 0x1m0 | PCFGn | 7:0 | | | | PTYPE[2:0] | 1 | ВК | PTOKI | EN[1:0] | | 0x1m1 | Reserved | | | | | | | | | | | 0x1m2 | Reserved | | | | | | | | | | | 0x1m3 | BINTERVAL | 7:0 | | | | BINTERVA | L[7:0] | | | | | 0x1m4 | PSTATUSCLR | 7:0 | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | | 0x1m5 | PSTATUSSET | 7:0 | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | | 0x1m6 | PSTATUS | 7:0 | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | | 0x1m7 | PINTFLAG | 7:0 | | | STALL | TXSTP | PERR | TRFAIL | TRCPT1 | TRCPT0 | | 0x1m8 | PINTENCLR | 7:0 | | | STALL | TXSTP | PERR | TRFAIL | TRCPT1 | TRCPT0 | | 0x1m9 | PINTENSET | 7:0 | | | STALL | TXSTP | PERR | TRFAIL | TRCPT1 | TRCPT0 | | 0x1mA | Reserved | | | | | | | | | | | 0x1mB | Reserved | | | | | | | | | | Table 29-8. Host pipe n Descriptor Bank 0 | Offset<br>0x n0 +<br>index | Name | Bit<br>Pos. | | | | | | | | | | | |----------------------------|------------|-------------|------------------------|----------|--------------------|------------------------|-----------|-------------|-----------------|--------|--|--| | 0x00 | | 7:0 | | | | AD | ADD[7:0] | | | | | | | 0x01 | ADDD | 15:8 | | | | ADE | 0[15:8] | | | | | | | 0x02 | ADDR | 23:16 | | | | ADD | [23:16] | | | | | | | 0x03 | | 31:24 | | | | ADD | [31:24] | | | | | | | 0x04 | | 7:0 | BYTE <u>.</u> | | | BYTE_C | OUNT[7:0] | | | | | | | 0x05 | | 15:8 | MULTI_PACKET_SIZE[1:0] | | | | BYTE_ | COUNT[13:8] | | | | | | 0x06 | PCKSIZE | 23:16 | | | | MULTI_PACKET_SIZE[9:2] | | | | | | | | 0x07 | | 31:24 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PAC | KET_SIZE[13:10] | | | | | 0x08 | | 7:0 | | VARIABLE | E[3:0] SUBPID[3:0] | | | | | | | | | 0x09 | EXTREG | 15:8 | | | | VARIABLE[10:4] | | | | | | | | 0x0A | STATUS_BK | 7:0 | | | | | | | ERRORFLOW | CRCERR | | | | 0x0B | | 15:8 | | | | | | | | | | | | 0x0C | CTDL DIDE | 7:0 | | | | | PDADDR[6 | i:0] | | | | | | 0x0D | CTRL_PIPE | 15:8 | | PEPMAX | [3:0] | | | PEF | PNUM[3:0] | | | | | 0x0E | STATUS_PIP | 7:0 | ERCNT[2:0] | | | CRC16ER | TOUTER | PIDER | DAPIDER | DTGLER | | | | 0x0F | E | 15:8 | | | | | | | | | | | Table 29-9. Host pipe n Descriptor Bank 1 | Offset<br>0x n0<br>+0x10<br>+index | Name | Bit<br>Pos. | | | | | | | | | |------------------------------------|---------------|-------------|-----------------------|------------|-----------|------------|--------------|------------|------------------|--------| | 0x00 | | 7:0 | | | | ADD | [7:0] | | | | | 0x01 | ADDR | 15:8 | | | | ADD[ | 15:8] | | | | | 0x02 | ADDR | 23:16 | | | | ADD[2 | 23:16] | | | | | 0x03 | - | 31:24 | | | | ADD[3 | 31:24] | | | | | 0x04 | | 7:0 | | | | BYTE_CC | OUNT[7:0] | | | | | 0x05 | DOMOIZE | 15:8 | MULTI_PACKET_SIZE[1:0 | | | | BYTE_C | OUNT[13:8] | | | | 0x06 | PCKSIZE | 23:16 | | | 1 | MULTI_PACK | ET_SIZE[9:2] | | | | | 0x07 | - | 31:24 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PA | CKET_SIZE[13:10] | | | 0x08 | | 7:0 | | | | | | | | | | 0x09 | | 15:8 | | | | | | | | | | 0x0A | STATUS_BK | 7:0 | | | | | | | ERRORFLOW | CRCERR | | 0x0B | | 15:8 | | | | | | | | | | 0x0C | | 7:0 | | | | | | | | | | 0x0D | | 15:8 | | | | | | | | | | 0x0E | OTATILO DISS | 7:0 | | ERCNT[2:0] | | CRC16ER | TOUTER | PIDER | DAPIDER | DTGLER | | 0x0F | - STATUS_PIPE | 15:8 | | | | | | | | | # 29.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by Write-Protected property in each individual register description. Please refer to the "Register Access Protection" on page 704 section and the "PAC – Peripheral Access Controller" on page 36 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Refer to "Synchronization" on page 96 for details. Some registers are enable-protected, meaning they can only be written when the USB is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. ## 29.8.1 Common Device Host Registers #### 29.8.1.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x0000 Property: Write-Protected, Write-Synchronised | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|---|---|---|---|---------|--------|-------| | | MODE | | | | | RUNSTBY | ENABLE | SWRST | | Access | R/W | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7– MODE: Operating Mode This bit defines the operating mode of the USB. 0: USB Device mode 1: USB Host mode #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – RUNSDTBY: Run in Standby Mode 0: USB clock is stopped in standby mode. 1: USB clock is running in standby mode This bit is Enable-Protected. #### Bit 1 – ENABLE: Enable 0: The peripheral is disabled or being disabled. 1: The peripheral is enabled or being enabled. Due to synchronization there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the Synchronization status enable bit in the synchronization register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is Write-Synchronized #### Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the USB, to their initial state, and the USB will be disabled. Writing a one to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is Write-Synchronized. # 29.8.1.2 Synchronization Busy Name: SYNCBUSY **Offset:** 0x02 **Reset:** 0x0000 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|---|--------|-------|--| | | | | | | | | ENABLE | SWRST | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 1 – ENABLE: Synchronization Enable status bit This bit is cleared when the synchronization of ENABLE register between the clock domains is complete. This bit is set when the synchronization of ENABLE register between clock domains is started. # Bit 0 – SWRST: Synchronization Software Reset status bit This bit is cleared when the synchronization of SWRST register between the clock domains is complete. This bit is set when the synchronization of SWRST register between clock domains is started. # 29.8.1.3 QOS Control Name: QOSCTRL **Offset:** 0x03 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|------|--------|-----|--------| | | | | | | DQOS | S[1:0] | CQO | S[1:0] | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 3:2 –DQOS[1:0]: Data Quality of Service These bits define the memory priority access during the endpoint or pipe read/write data operation.Refer to "SRAM Quality of Service" on page 34. # Bits 1:0 – CQOS[1:0]: Configuration Quality of Service These bits define the memory priority access during the endpoint or pipe read/write configuration operation. Refer to "SRAM Quality of Service" on page 34. # 29.8.1.4 Finite State Machine Status Name: FSMSTATUS Offset: 0x0D Reset: 0xXXXX Property: Read only | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---------------|---|---|---| | | | | | | FSMSTATE[6:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | # Bits 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 6:0 – FSMSTATE[6:0]: Fine State Machine Status These bits indicate the state of the finite state machine of the USB controller. | FSMSTATE[6:0] | Description | |---------------|----------------------------------------------------------------------------| | 0x01 | OFF (L3). Corresponds to the powered-off, disconnected, and disabled state | | 0x02 | ON (L0). Corresponds to the Idle and Active states | | 0x04 | SUSPEND (L2) | | 0x08 | SLEEP (L1) | | 0x10 | DNRESUME. Down Stream Resume. | | 0x20 | UPRESUME. Up Stream Resume. | | 0x40 | RESET. USB lines Reset. | | Others | Reserved | # 29.8.1.5 Descriptor Address Name: DESCADD Offset: 0x24 **Reset:** 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|-----------|-----|-----|-----| | +3 | | | | DESCAD | DD[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | +2 | | | | DESCAD | D[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | +1 | | | | DESCA | DD[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | | | DESCA | DD[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:0 – DESCADD[31:0]: Descriptor Address Value These bits define the base address of the main USB descriptor in RAM. The two least significant bits must be written to zero. #### 29.8.1.6 Pad Calibration Name: PADCAL Offset: 0x28 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-------|---------|-----------|-----|-----|-------------|-------------|-----| | | | | TRIM[2:0] | | | | TRANSN[4:2] | | | Access | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TRANS | SN[1:0] | | | | TRANSP[4:0] | | | | Access | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The Pad Calibration values must be loaded from the NVM Software Calibration Area into the USB Pad Calibration register by software, before enabling the USB, to achieve the specified accuracy. Refer to "NVM Software Calibration Area Mapping" on page 26 for further details. #### Bit 15 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 14:12 – TRIM: Trim bits for DP/DM These bits calibrate the matching of rise/fall of DP/DM. # Bit 11 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 10:6 – TRANSN: Trimmable Output Driver Impedance N These bits calibrate the NMOS output impedance of DP/DM drivers. #### Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 4:0 – TRANSP: Trimmable Output Driver Impedance P These bits calibrate the PMOS output impedance of DP/DM drivers. # 29.8.2 Device Registers - Common #### 29.8.2.1 Control B Name: CTRLB Offset: 0x08 Reset: 0x0001 **Property:** Write-Protected | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|--------|-------|---------|-------|--------| | | | | | | LPMH | D[1:0] | GNAK | | | Access | R | R | R | R | R/W | R/W | R/W | R/ | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NREPLY | SPDCO | NF[1:0] | UPRSM | DETACH | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 11:10 – LPMHDSK[1:0]: Link Power Management Handshake These bits select the Link Power Management Handshake configuration as shown in Table 29-10. #### Table 29-10. LPMHDSK Selection | LPMHDSK[1:0] | Description | |--------------|------------------------------------| | 0x0 | No handshake. LPM is not supported | | 0x1 | ACK | | 0x2 | NYET | | 0x3 | Reserved | #### Bit 9 – GNAK: Global NAK This bit configures the operating mode of the NAK. - 0: The handshake packet reports the status of the USB transaction - 1: A NAK handshake is answered for each USB transaction regardless of the current endpoint memory bank status This bit is not synchronized. #### Bits 8:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bit 4 – NREPLY: No reply excepted SETUP Token - 0: Disable the "NO\_REPLY" feature: Any transaction to endpoint 0 will be handled according to the USB2.0 standard. - 1: Enable the "NO REPLY" feature: Any transaction to endpoint 0 will be ignored except SETUP. This bit is cleared by hardware when receiving a SETUP packet. This bit has no effect for any other endpoint but endpoint 0. # • Bits 3:2 - : Speed Configuration These bits select the speed configuration as shown in Table 29-11. # Table 29-11. SPDCONF Selection | SPDCONF [1:0] | Description | |---------------|----------------| | 0x0 | FS: Full speed | | 0x1 | LS: Low Speed | | 0x2 | Reserved | | 0x3 | Reserved | # Bit 1 – UPRSM: Upstream Resume - 0: Writing a zero to this bit has no effect. - 1: Writing a one to this bit will generate an upstream resume to the host for a remote wakeup. This bit is cleared when the USB receives a USB reset or once the upstream resume has been sent. #### Bit 0 – DETACH: Detach - 0: The device is attached to the USB bus so that communications may occur. - 1: It is the default value at reset. The internal device pull-ups are disabled, removing the device from the USB bus. #### 29.8.2.2 Device Address Name: DADD Offset: 0x0A Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-----|-----|-----|-----------|-----|-----|-----| | | ADDEN | | | | DADD[6:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – ADDEN: Device Address Enable 0: Writing a zero will deactivate the DADD field (USB device address) and return the device to default address 0. 1: Writing a one will activate the DADD field (USB device address). This bit is cleared when a USB reset is received. #### Bits 6:0 – DADD: Device Address These bits define the device address. The DADD register is reset when a USB reset is received. #### 29.8.2.3 Status Name: STATUS Offset: 0x0C Reset: 0x0000 Property: - | Bit _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|----------|---|---|------|--------|---|---| | | LINEST | ATE[1:0] | | | SPEE | D[1:0] | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | # Bits 7:6 – LINESTATE[1:0]: USB Line State Status These bits define the current line state DP/DM as showed in Table 29-12. # Table 29-12. USB Line State Status | LINESTATE[1:0] | USB Line Status | |----------------|--------------------| | 0x0 | SE0/RESET | | 0x1 | FS-J or LS-K State | | 0x2 | FS-K or LS-J State | # Bits 5:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 3:2 – SPEED [1:0]: Speed Status These bits define the current speed used of the device # Table 29-13. Speed Status | SPEED[1:0] | SPEED STATUS | |------------|-----------------| | 0x0 | Low-speed mode | | 0x1 | Full-speed mode | | 0x2 | Reserved | | 0x3 | Reserved | #### Bits 1:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### 29.8.2.4 Device Frame Number Name: FNUM Offset: 0x10 Reset: 0x0000 Property: Read only | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|--------|----|-----------|------------|------------|----|---|---|--|--|--| | | FNCERR | | | FNUM[10:5] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | FNUM[4:0] | | MFNUM[2:0] | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | #### Bit 15 – FNCERR: Frame Number CRC Error This bit is cleared upon receiving a USB reset. This bit is set when a corrupted frame number (or micro-frame number) is received. This bit and the SOF (or MSOF) interrupt bit are updated at the same time. #### Bit 14 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # • Bits 13:3 - FNUM: Frame Number These bits are cleared upon receiving a USB reset. These bits are updated with the frame number information as provided from the last SOF packet even if a corrupted SOF is received. #### • Bits 2:0 – MFNUM: Micro Frame Number These bits are cleared upon receiving a USB reset or at the beginning of each Start-of-Frame (SOF interrupt). These bits are updated with the micro-frame number information as provided from the last MSOF packet even if a corrupted MSOF is received. #### 29.8.2.5 Device Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register. Name: INTENCLR **Offset:** 0x14 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-------|-----|---------|---------| | | | | | | | | LPMSUSP | LPMNYET | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 9 – LPMSUSP: Link Power Management Suspend Interrupt Enable 0: The Link Power Management Suspend interrupt is disabled. 1: The Link Power Management Suspend interrupt is enabled and an interrupt request will be generated when the Link Power Management Suspend interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Link Power Management Suspend Interrupt Enable bit and disable the corresponding interrupt request. #### Bit 8 – LPMNYET: Link Power Management Not Yet Interrupt Enable 0: The Link Power Management Not Yet interrupt is disabled. 1: The Link Power Management Not Yet interrupt is enabled and an interrupt request will be generated when the Link Power Management Not Yet interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Link Power Management Not Yet interrupt Enable bit and disable the corresponding interrupt request. #### Bit 7 – RAMACER: RAM Access Interrupt Enable 0: The RAM Access interrupt is disabled. 1: The RAM Access interrupt is enabled and an interrupt request will be generated when the RAM Access interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the RAM Access interrupt Enable bit and disable the corresponding interrupt request. # Bit 6 – UPRSM: Upstream Resume Interrupt Enable 0: The Upstream Resume interrupt is disabled. 1: The Upstream Resume interrupt is enabled and an interrupt request will be generated when the Upstream Resume interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Upstream Resume interrupt Enable bit and disable the corresponding interrupt request. #### Bit 5 – EORSM: End Of Resume Interrupt Enable 0: The End Of Resume interrupt is disabled. 1: The End Of Resume interrupt is enabled and an interrupt request will be generated when the End Of Resume interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the End Of Resume interrupt Enable bit and disable the corresponding interrupt request. ## Bit 4 – WAKEUP: Wake-Up Interrupt Enable 0: The Wake Up interrupt is disabled. 1: The Wake Up interrupt is enabled and an interrupt request will be generated when the Wake Up interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Wake Up interrupt Enable bit and disable the corresponding interrupt request. #### Bit 3 – EORST: End of Reset Interrupt Enable 0: The End of Reset interrupt is disabled. 1: The End of Reset interrupt is enabled and an interrupt request will be generated when the End of Reset interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the End of Reset interrupt Enable bit and disable the corresponding interrupt request. # • Bit 2 – SOF: Start-of-Frame Interrupt Enable 0: The Start-of-Frame interrupt is disabled. 1: The Start-of-Frame interrupt is enabled and an interrupt request will be generated when the Start-of-Frame interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Start-of-Frame interrupt Enable bit and disable the corresponding interrupt request. #### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### • Bit 0- SUSPEND: Suspend Interrupt Enable 0: The Suspend interrupt is disabled. 1: The Suspend interrupt is enabled and an interrupt request will be generated when the Suspend interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Suspend Interrupt Enable bit and disable the corresponding interrupt request. #### 29.8.2.6 Device Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET **Offset:** 0x18 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-------|-----|---------|---------| | | | | | | | | LPMSUSP | LPMNYET | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 9 – LPMSUSP: Link Power Management Suspend Interrupt Enable 0: The Link Power Management Suspend interrupt is disabled. 1: The Link Power Management Suspend interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Link Power Management Suspend Enable bit and enable the corresponding interrupt request. # Bit 8 – LPMNYET: Link Power Management Not Yet Interrupt Enable 0: The Link Power Management Not Yet interrupt is disabled. 1: The Link Power Management Not Yet interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Link Power Management Not Yet interrupt bit and enable the corresponding interrupt request. #### • Bit 7 – RAMACER: RAM Access Interrupt Enable 0: The RAM Access interrupt is disabled. 1: The RAM Access interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the RAM Access Enable bit and enable the corresponding interrupt request. #### Bit 6 – UPRSM: Upstream Resume Interrupt Enable 0: The Upstream Resume interrupt is disabled. 1: The Upstream Resume interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Upstream Resume Enable bit and enable the corresponding interrupt request. ## Bit 5 – EORSM: End Of Resume Interrupt Enable 0: The End Of Resume interrupt is disabled. 1: The End Of Resume interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the End Of Resume interrupt Enable bit and enable the corresponding interrupt request. # Bit 4 – WAKEUP: Wake-Up Interrupt Enable 0: The Wake Up interrupt is disabled. 1: The Wake Up interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Wake Up interrupt Enable bit and enable the corresponding interrupt request. ## Bit 3 – EORST: End of Reset Interrupt Enable 0: The End of Reset interrupt is disabled. 1: The End of Reset interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the End of Reset interrupt Enable bit and enable the corresponding interrupt request. #### Bit 2 – SOF: Start-of-Frame Interrupt Enable 0: The Start-of-Frame interrupt is disabled. 1: The Start-of-Frame interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Start-of-Frame interrupt Enable bit and enable the corresponding interrupt request. #### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 0 – SUSPEND: Suspend Interrupt Enable 0: The Suspend interrupt is disabled. 1: The Suspend interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Suspend interrupt Enable bit and enable the corresponding interrupt request. #### 29.8.2.7 Device Interrupt Flag Name: INTFLAG Offset: 0x01C 0x0000 Property: Reset: | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-------|-----|---------|---------| | | | | | | | | LPMSUSP | LPMNYET | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | EORSM | WAKEUP | EORST | SOF | | SUSPEND | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 9 – LPMSUSP: Link Power Management Suspend Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB module acknowledge a Link Power Management Transaction (ACK handshake) and has entered the Suspended state and will generate an interrupt if INTENCLR/SET.LPMSUSP is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the LPMSUSP Interrupt Flag. #### Bit 8 – LPMNYET: Link Power Management Not Yet Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB module acknowledges a Link Power Management Transaction (handshake is NYET) and will generate an interrupt if INTENCLR/SET.LPMNYET is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the LPMNYET Interrupt Flag. # Bit 7– RAMACER: RAM Access Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a RAM access underflow error occurs during IN data stage. This bit will generate an interrupt if INTENCLR/SET.RAMACER is one. Writing a zero to this bit has no effect. #### Bit 6 – UPRSM: Upstream Resume Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB sends a resume signal called "Upstream Resume" and will generate an interrupt if INTENCLR/SET.UPRSM is one. Writing a zero to this bit has no effect. # Bit 5 – EORSM: End Of Resume Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB detects a valid "End of Resume" signal initiated by the host and will generate an interrupt if INTENCLR/SET.EORSM is one. Writing a zero to this bit has no effect. #### Bit 4 – WAKEUP: Wake Up Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB is reactivated by a filtered non-idle signal from the lines and will generate an interrupt if INTENCLR/SET.WAKEUP is one. Writing a zero to this bit has no effect. # Bit 3 – EORST: End of Reset Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a USB "End of Reset" has been detected and will generate an interrupt if INTEN-CLR/SET.EORST is one. Writing a zero to this bit has no effect. #### Bit 2 – SOF: Start-of-Frame Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a USB "Start-of-Frame" has been detected (every 1 ms) and will generate an interrupt if INTENCLR/SET.SOF is one. The FNUM is updated. Writing a zero to this bit has no effect. #### Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 0 – SUSPEND: Suspend Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a USB "Suspend" idle state has been detected for 3 frame periods (J state for 3 ms) and will generate an interrupt if INTENCLR/SET.SUSPEND is one. Writing a zero to this bit has no effect. # 29.8.2.8 Endpoint Interrupt Summary Name: EPINTSMRY Offset: 0x20 **Reset:** 0x00000000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | |--------|-------------|----|----|------|--------|----|---|---|--|--|--|--| | +1 | EPINT[15:8] | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | +0 | | | | EPIN | T[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 15:0 – EPINT[15:0]: EndPoint Interrupt Summary Register The flag EPINT[n] is set when an interrupt is triggered by the EndPoint n. See "Device EndPoint Interrupt Flag" on page 755 register in the device EndPoint section. This bit will be cleared when no interrupts are pending for EndPoint n. # 29.8.3 Device Registers - Endpoint # 29.8.3.1 Device Endpoint Configuration register n Name: EPCFGx **Offset:** $0x100 + (n \times 0x20)$ Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|-------------|-----|---|-----|-------------|-----| | | | | ETYPE1[2:0] | | | | ETYPE0[2:0] | | | Access | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bits 6:4 – EPTYPE1[2:0]: Type of the Endpoint for IN direction These bits contains the endpoint type for IN direction. Table 29-14. Type of Endpoint | EPTYPE1[2:0] | Description | |--------------|------------------------------------------------------------------------------------------------------------| | 0x0 | Bank1 is disabled | | 0x1 | Bank1 is enabled and configured as Control IN | | 0x2 | Bank1 is enabled and configured as Isochronous IN | | 0x3 | Bank1 is enabled and configured as Bulk IN | | 0x4 | Bank1 is enabled and configured as Interrupt IN | | 0x5 | Bank1 is enabled and configured as Dual-Bank OUT (EndPoint type is the same as the one defined in EPTYPE0) | | 0x6-0x7 | Reserved | Upon receiving a USB reset EPCFGn.EPTYPE1 is cleared except for endpoint 0 which is unchanged. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. • Bits 2:0 – EPTYPE0[2:0]: Type of the Endpoint for OUT direction These bits contains the endpoint type for OUT direction. Table 29-15. Type of Endpoint | EPTYPE0[2:0] | Description | |--------------|-----------------------------------------------------------------------------------------------------------| | 0x0 | Bank0 is disabled | | 0x1 | Bank0 is enabled and configured as Control SETUP / Control OUT | | 0x2 | Bank0 is enabled and configured as Isochronous OUT | | 0x3 | Bank0 is enabled and configured as Bulk OUT | | 0x4 | Bank0 is enabled and configured as Interrupt OUT | | 0x5 | Bank0 is enabled and configured as Dual Bank IN (EndPoint type is the same as the one defined in EPTYPE1) | | 0x6-0x7 | Reserved | Upon receiving a USB reset EPCFGn.EPTYPE0 is cleared except for endpoint 0 which is unchanged. # 29.8.3.2 EndPoint Status Clear Register n Name: EPSTATUSCLR Offset: 0x104 + (x \* 0x20) Reset: 0x00 **Property:** Write-Protected | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|----------|----------|-----|-------|--------|---------| | | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – BK1RDY: Bank 1 Ready Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.BK1RDY bit. # Bit 6 – BK0RDY: Bank 0 Ready Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.BK0RDY bit. # Bit 5 – STALLRQ1:STALL bank 1 Request Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.STALLRQ1 bit. #### Bit 4 – STALLRQ0:STALL bank 0 Request Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.STALLRQ0 bit. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 2 – CURBK: Current Bank Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.CURBK bit. ## Bit 1 – DTGLIN: Data Toggle IN Writing a zero to this bit has no effect. Writing a one to this bit will clear EPSTATUS.DTGLIN bit. # Bit 0 – DTGLOUT: Data Toggle OUT Writing a zero to this bit has no effect. Writing a one to this bit will clear the EPSTATUS.DTGLOUT bit. #### 29.8.3.3 EndPoint Status Set n Name: EPSTATUSSET **Offset:** $0x105 + (n \times 0x20)$ Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | . 1 | 0 | | |--------|--------|--------|----------|----------|---|-------|--------|---------|--| | | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | | Access | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 7 – BK1RDY: Bank 1 Ready Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.BK1RDY bit. #### Bit 6 – BK0RDY: Bank 0 Ready Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.BK0RDY bit. # Bit 5 – STALLRQ1: STALL Request bank 1 Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.STALLRQ1 bit. #### Bit 4 – STALLRQ0: STALL Request bank 0 Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.STALLRQ0 bit. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 2 – CURBK: Current Bank Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.CURBK bit. ## Bit 1 – DTGLIN: Data Toggle IN Writing a zero to this bit has no effect. Writing a one to this bit will set EPSTATUS.DTGLIN bit. # Bit 0 – DTGLOUT: Data Toggle OUT Writing a zero to this bit has no effect. Writing a one to this bit will set the EPSTATUS.DTGLOUT bit. #### 29.8.3.4 EndPoint Status n Name: EPSTATUS **Offset:** $0x106 + (n \times 0x20)$ Reset: 0x00 **Property:** Write-Protected | ыт | / | . 6 | 5 | 4 | 3 | . 2 | 1 | 0 | |--------|--------|--------|----------|----------|---|-------|--------|---------| | | BK1RDY | BK0RDY | STALLRQ1 | STALLRQ0 | | CURBK | DTGLIN | DTGLOUT | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7 – BK1RDY: Bank 1 is ready 0: The bank number 1 is not ready: For IN direction Endpoints, the bank is not yet filled in. For Control/OUT direction Endpoints, the bank is empty. 1: The bank number 1 is ready: For IN direction Endpoints, the bank is filled in. For Control/OUT direction Endpoints, the bank is full. Writing a one to the bit EPSTATUSCLR.BK1RDY will clear this bit. Writing a one to the bit EPSTATUSSET.BK1RDY will set this bit. #### Bit 6 – BK0RDY: Bank 0 is ready 0: The bank number 0 is not ready: For IN direction Endpoints, the bank is not yet filled in. For Control/OUT direction Endpoints, the bank is empty. 1: The bank number 0 is ready: For IN direction Endpoints, the bank is filled in. For Control/OUT direction Endpoints, the bank is full. Writing a one to the bit EPSTATUSCLR.BK0RDY will clear this bit. Writing a one to the bit EPSTATUSSET.BK0RDY will set this bit. #### Bit 5 – STALLRQ1: STALL bank 1 request 0: Disable STALLRQ1 feature. 1: Enable STALLRQ1 feature: a STALL handshake will be sent to the host in regards to bank1. Writing a zero to the bit EPSTATUSCLR.STALLRQ1 will clear this bit. Writing a one to the bit EPSTATUSSET.STALLRQ1 will set this bit. This bit is cleared by hardware when receiving a SETUP packet. #### Bit 4 – STALLRQ0: STALL bank 0 request 0: Disable STALLRQ0 feature. 1: Enable STALLRQ0 feature: a STALL handshake will be sent to the host in regards to bank0. Writing a zero to the bit EPSTATUSCLR.STALLRQ0 will clear this bit. Writing a one to the bit EPSTATUSSET.STALLRQ0 will set this bit. This bit is cleared by hardware when receiving a SETUP packet. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 2 – CURBK: Current Bank 0: The bank0 is the bank that will be used in the next single/multi USB packet. 1: The bank1 is the bank that will be used in the next single/multi USB packet. Writing a zero to the bit EPSTATUSCLR.CURBK will clear this bit. Writing a one to the bit EPSTATUSSET.CURBK will set this bit. # Bit 1 – DTGLIN: Data Toggle IN Sequence 0: The PID of the next expected IN transaction will be zero: data 0.1: The PID of the next expected IN transaction will be one: data 1.Writing a zero to the bit EPSTATUSCLR.DTGLINCLR will clear this bit.Writing a one to the bit EPSTATUSSET.DTGLINSET will set this bit. # Bit 0 – DTGLOUT: Data Toggle OUT Sequence 0: The PID of the next expected OUT transaction will be zero: data 0.1: The PID of the next expected OUR transaction will be one: data 1.Writing a zero to the bit EPSTATUSCLR.DTGLOUTCLR will clear this bit.Writing a one to the bit EPSTATUSSET.DTGLOUTSET will set this bit. #### 29.8.3.5 Device EndPoint Interrupt Flag Name: EPINTFLAG **Offset:** $0x107 + (n \times 0x20)$ Reset: 0x00 Property: - | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|--------|--------|-------|---------|---------|--------|--------|--| | | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | | Access | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # Bit 6 – STALL1: Transmit Stall 1 Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transmit Stall occurs and will generate an interrupt if EPINTENCLR/SET.STALL1 is one. EPINTFLAG.STALL1 is set for a single bank IN endpoint or double bank IN/OUT endpoint when current bank is "1". Writing a zero to this bit has no effect. Writing a one to this bit clears the STALL1 Interrupt Flag. ## Bit 5 – STALL0: Transmit Stall 0 Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transmit Stall occurs and will generate an interrupt if EPINTENCLR/SET.STALL0 is one. EPINTFLAG.STALL0 is set for a single bank OUT endpoint or double bank IN/OUT endpoint when current bank is "0". Writing a zero to this bit has no effect. Writing a one to this bit clears the STALLO Interrupt Flag. #### Bit 4 – RXSTP: Received Setup Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Received Setup occurs and will generate an interrupt if EPINTENCLR/SET.RXSTP is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the RXSTP Interrupt Flag. # Bit 3 – TRFAIL1: Transfer Fail 1 Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a transfer fail occurs and will generate an interrupt if EPINTENCLR/SET.TRFAIL1 is one. EPINTFLAG.TRFAIL1 is set for a single bank IN endpoint or double bank IN/OUT endpoint when current bank is "1". Writing a zero to this bit has no effect. Writing a one to this bit clears the TRFAIL1 Interrupt Flag. #### Bit 2 – TRFAIL0: Transfer Fail 0 Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a transfer fail occurs and will generate an interrupt if EPINTENCLR/SET.TRFAIL0 is one. EPINTFLAG.TRFAIL0 is set for a single bank OUT endpoint or double bank IN/OUT endpoint when current bank is "0". Writing a zero to this bit has no effect. Writing a one to this bit clears the TRFAIL0 Interrupt Flag. #### Bit 1 – TRCPT1: Transfer Complete 1 interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer Complete occurs and will generate an interrupt if EPINTENCLR/SET.TRCPT1 is one. EPINTFLAG.TRCPT1 is set for a single bank IN endpoint or double bank IN/OUT endpoint when current bank is "1". Writing a zero to this bit has no effect. Writing a one to this bit clears the TRCPT1 Interrupt Flag. #### Bit 0 – TRCPT0: Transfer Complete 0 interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer complete occurs and will generate an interrupt if EPINTENCLR/SET.TRCPT0 is one. EPINTFLAG.TRCPT0 is set for a single bank OUT endpoint or double bank IN/OUT endpoint when current bank is "0". Writing a zero to this bit has no effect. Writing a one to this bit clears the TRCPT0 Interrupt Flag. ## 29.8.3.6 Device EndPoint Interrupt Enable Name: EPINTENCLR **Offset:** $0x108 + (n \times 0x20)$ Reset: 0x00 Property: Write-Protected This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Endpoint Interrupt Enable Set (EPINTENSET) register. This register is cleared by USB reset or when EPEN[n] is zero. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|--------|--------|-------|---------|---------|--------|--------| | | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 6 – STALL1: Transmit STALL 1 Interrupt Enable 0: The Transmit Stall 1 interrupt is disabled. 1: The Transmit Stall 1 interrupt is enabled and an interrupt request will be generated when the Transmit Stall 1 Interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transmit Stall 1 Interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 5 - STALL0: Transmit STALL 0 Interrupt Enable 0: The Transmit Stall 0 interrupt is disabled. 1: The Transmit Stall 0 interrupt is enabled and an interrupt request will be generated when the Transmit Stall 0 Interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transmit Stall 0 Interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 4 - RXSTP: Received Setup Interrupt Enable 0: The Received Setup interrupt is disabled. 1: The Received Setup interrupt is enabled and an interrupt request will be generated when the Received Setup Interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Received Setup Interrupt Enable bit and disable the corresponding interrupt request. #### Bit 3 – TRFAIL1: Transfer Fail 1 Interrupt Enable 0: The Transfer Fail 1 interrupt is disabled. 1: The Transfer Fail 1 interrupt is enabled and an interrupt request will be generated when the Transfer Fail 1 Interrupt Flag is set. The user should look into the descriptor table status located in ram to be informed about the error condition : ERRORFLOW, CRC. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Fail 1 Interrupt Enable bit and disable the corresponding interrupt request. ## Bit 2 – TRFAIL0: Transfer Fail 0 Interrupt Enable 0: The Transfer Fail bank 0 interrupt is disabled. 1: The Transfer Fail bank 0 interrupt is enabled and an interrupt request will be generated when the Transfer Fail 0 Interrupt Flag is set. The user should look into the descriptor table status located in ram to be informed about the error condition : ERRORFLOW, CRC. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Fail 0 Interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 1 – TRCPT1: Transfer Complete 1 Interrupt Enable 0: The Transfer Complete 1 interrupt is disabled. 1: The Transfer Complete 1 interrupt is enabled and an interrupt request will be generated when the Transfer Complete 1 Interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Complete 1 Interrupt Enable bit and disable the corresponding interrupt request. ## Bit 0 – TRCPT0: Transfer Complete 0 interrupt Enable 0: The Transfer Complete bank 0 interrupt is disabled. 1: The Transfer Complete bank 0 interrupt is enabled and an interrupt request will be generated when the Transfer Complete 0 Interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Complete 0 interrupt Enable bit and disable the corresponding interrupt request. #### 29.8.3.7 Device Interrupt EndPoint Set Name: EPINTENSET **Offset:** $0x109 + (n \times 0x20)$ **Reset:** 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|--------|--------|-------|---------|---------|--------|--------| | | | STALL1 | STALL0 | RXSTP | TRFAIL1 | TRFAIL0 | TRCPT1 | TRCPT0 | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Endpoint Interrupt Enable Set (EPINTENCLR) register. This register is cleared by USB reset or when EPEN[n] is zero. ## Bits 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 6 – STALL1: Transmit Stall 1 Interrupt Enable 0: The Transmit Stall 1 interrupt is disabled. 1: The Transmit Stall 1 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transmit bank 1 Stall interrupt. ## Bit 5 – STALL0: Transmit Stall 0 Interrupt Enable 0: The Transmit Stall 0 interrupt is disabled. 1: The Transmit Stall 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transmit bank 0 Stall interrupt. ## Bit 4 – RXSTP: Received Setup Interrupt Enable 0: The Received Setup interrupt is disabled. 1: The Received Setup interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Received Setup interrupt. ## Bit 3 – TRFAIL1: Transfer Fail bank 1 Interrupt Enable 0: The Transfer Fail interrupt is disabled. 1: The Transfer Fail interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Fail interrupt. ## Bit 3 – TRFAIL0: Transfer Fail bank 0 Interrupt Enable 0: The Transfer Fail interrupt is disabled. 1: The Transfer Fail interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Fail interrupt. ## • Bit 1 – TRCPT1: Transfer Complete bank 1 interrupt Enable 0: The Transfer Complete bank 1 interrupt is disabled. 1: The Transfer Complete bank 1 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Complete 0 interrupt. ## • Bit 0 – TRCPT0: Transfer Complete bank 0 interrupt Enable 0: The Transfer Complete bank 0 interrupt is disabled. 1: The Transfer Complete bank 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Complete 1 interrupt. ## 29.8.4 Device Registers - Endpoint RAM ## 29.8.4.1 Endpoint Descriptor structure # **Data Buffers** ## 29.8.4.2 Address of Data Buffer Name: ADDR **Offset:** 0x00 & 0x10 **Reset:** 0xxxxxxxx Property: NA | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|---------|-----|-----|-----| | +3 | | | | ADDR | [31:24] | | | | | Access | R/W | Reset | X | Χ | Χ | Χ | Х | X | Χ | Χ | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | +2 | | | | ADDR | [23:16] | | | | | Access | R/W | Reset | Х | Χ | Χ | Χ | X | Χ | Χ | Х | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | +1 | | | | ADDR | R[15:8] | | | | | Access | R/W | Reset | X | X | X | X | Χ | Χ | Χ | Χ | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | | | ADDI | R[7:0] | | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | Reset | Χ | X | X | X | X | X | X | X | # • Bits 31:0 – ADDR[31:0]: Data Pointer Address Value These bits define the data pointer address as an absolute word address in RAM. The two least significant bits must be zero to ensure the start address is 32-bit aligned. #### 29.8.4.3 Packet Size Name: PCKSIZE **Offset:** 0x04 & 0x14 Reset: 0xxxxxxxxx Property: NA | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|------------|--------------|-----------|------------|------------------|-------------|----------------|-----|--| | +3 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PACKE | ET_SIZE[13:10] | | | | Access | R/W | | Reset | Χ | Χ | Χ | X | X | Χ | X | X | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | +2 | | | | MULTI_PACK | ET_SIZE[9:2] | | | | | | Access | R/W | | Reset | Χ | X | Χ | Χ | X | Χ | Χ | Х | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | +1 | MULTI_PACK | ET_SIZE[1:0] | | | BYTE-COUNT[13:8] | | | | | | Access | R/W | | Reset | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | +0 | | | | BYTE_CC | OUNT[7:0] | | | | | | Access | R/W | | Reset | X | X | Χ | X | X | X | X | Χ | | # Bit 31 – AUTO\_ZLP: Automatic Zero Length Packet This bit defines the automatic Zero Length Packet mode of the endpoint. 0: Automatic Zero Length Packet is disabled. When enabled, the USB module will manage the ZLP handshake by hardware. This bit is for IN endpoints only. When disabled the handshake should be managed by firmware. ## Bits 30:28 – SIZE: Endpoint size These bits contains the maximum packet size of the endpoint. <sup>1:</sup> Automatic Zero Length Packet is enabled. #### Table 29-16. Endpoint Size | SIZE[2:0] | Description | |-----------|-------------------------| | 0x0 | 8 Byte | | 0x1 | 16 Byte | | 0x2 | 32 Byte | | 0x3 | 64 Byte | | 0x4 | 128 Byte <sup>(1)</sup> | | 0x5 | 256 Byte (1) | | 0x6 | 512 Byte (1) | | 0x7 | 1023 Byte (1) | <sup>1.</sup> for Isochronous endpoints only. ## Bits 27:14 – MULTI\_PACKET\_SIZE: Multiple Packet Size These bits define the 14-bit value that is used for multi-packet transfers. For IN endpoints, MULTI\_PACKET\_SIZE holds the total number of bytes sent. MULTI\_PACKET\_SIZE should be written to zero when setting up a new transfer. For OUT endpoints, MULTI\_PACKET\_SIZE holds the total data size for the complete transfer. This value must be a multiple of the maximum packet size. ## Bits 13:0 – BYTE\_COUNT: Byte Count These bits define the 14-bit value that is used for the byte count. For IN endpoints, BYTE\_COUNT holds the number of bytes to be sent in the next IN transaction. For OUT endpoint or SETUP endpoints, BYTE\_COUNT holds the number of bytes received upon the last OUT or SETUP transaction. ## 29.8.4.4 Extended Register Name: EXTREG Offset: 0x08 Reset: 0xxxxxxxx Property: NA | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|--------|----------|-----|----------------|------|---------|-----| | +1 | | | | | VARIABLE[10:4] | | | | | Access | R | R/W | Reset | Χ | Χ | Χ | Χ | Χ | Χ | Χ | X | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | VARIAE | BLE[3:0] | | | SUBP | ID[3:0] | | | Access | R/W | Reset | X | X | X | X | X | X | X | X | #### Bits 15 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 14:4 – VARIABLE: VARIABLE These bits define the VARIABLE field of a received extended token. These bits are updated when the USB has answered by an handshake token ACK to a LPM transaction. See Section 2.1.1 Protocol Extension Token in the reference document "ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". To support the USB2.0 Link Power Management addition the VARIABLE field should be read as described below. Table 29-17. VARIABLE bit fields for LPM application | VARIABLES | Description | |----------------|-----------------| | VARIABLE[3:0] | bLinkState (1) | | VARIABLE[7:4] | BESL (2) | | VARIABLE[8] | bRemoteWake (1) | | VARIABLE[10:9] | Reserved | <sup>(1)</sup> for a definition of LPM Token bRemoteWake and bLinkState fields, refer to "Table 2-3 in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". ## • Bits 3:0 – SUBPID: SUBPID These bits define the SUBPID field of a received extended token. These bits are updated when the USB has answered by an handshake token ACK to a LPM transaction. See Section 2.1.1 Protocol Extension Token in the reference document "ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". <sup>(2)</sup> for a definition of LPM Token BESL field, refer to "Table 2-3 in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum" and "Table X-X1 in Errata for ECN USB 2.0 Link Power Management. #### 29.8.4.5 Device Status Bank Name: STATUS\_BK Offset: 0x0A & 0x1A Reset: 0xxxxxxxxx Property: NA | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|----------|--------| | +0 | | | | | | | ERROFLOW | CRCERR | | Access | R/W | Reset | X | X | X | X | X | X | X | X | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 1 – ERROFLOW: Error Flow Status This bit defines the Error Flow Status. 0: No Error Flow detected. 1: A Error Flow has been detected. This bit is set when a Error Flow has been detected during transfer from/towards this bank. For OUT transfer, a NAK handshake has been sent. For Isochronous OUT transfer, an overrun condition has occurred. For IN transfer, this bit is not valid. EPSTATUS.TRFAIL0 and EPSTATUS.TRFAIL1 should reflect the flow errors. #### Bit 0 – CRCERR: CRC Error This bit defines the CRC Error Status. 0: No CRC Error. 1: CRC Error detected. This bit is set when a CRC error has been detected in an isochronous OUT endpoint bank. ## 29.8.5 Host Registers - Common #### 29.8.5.1 Control B Name: CTRLB Offset: 0x08 Reset: 0x0000 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|----------|---------|----------|------| | | | | | | L1RESUME | VBUSOK | BUSRESET | SOFE | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | SPDCO | NF[1:0] | RESUME | | | Access | R | R | R | R | R/W | R/W | R/W | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 11 – L1RESUME: Send USB L1 Resume Writing 0 to this bit has no effect. 1: Generates a USB L1 Resume on the USB bus. This bit should only be set when the Start-of-Frame generation is enabled (SOFE bit set). The duration of the USB L1 Resume is defined by the EXTREG.VARIABLE[7:4] bits field also known as BESL (See LPM ECN). See also "Extended Register" on page 797. This bit is cleared when the USB L1 Resume has been sent or when a USB reset is requested. #### Bit 10 – VBUSOK: VBUS is OK 0: The USB module is notified that the VBUS on the USB line is not powered. 1: The USB module is notified that the VBUS on the USB line is powered. This notifies the USB HOST that USB operations can be started. When this bit is zero and even if the USB HOST is configured and enabled, HOST operation is halted. Setting this bit will allow HOST operation when the USB is configured and enabled. ## Bit 9 – BUSRESET: Send USB Reset 0: Reset generation is disabled. It is written to zero when the USB reset is completed or when a device disconnection is detected. Writing zero has no effect. 1: Generates a USB Reset on the USB bus. ## Bit 8 – SOFE: Start-of-Frame Generation Enable 0: The SOF generation is disabled and the USB bus is in suspend state. 1: Generates SOF on the USB bus in full speed and keep it alive in low speed mode. This bit is automatically set at the end of a USB reset (INTFLAG.RST) or at the end of a downstream resume (INTFLAG.DNRSM) or at the end of L1 resume. ## Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. Bits 3:2 – SPDCONF: Speed Configuration for Host These bits select the host speed configuration as shown below #### Table 29-18. SPDCONF Selection | SPDCONF[1:0] | Description | |--------------|----------------------------| | 0x0 | Low and Full Speed capable | | 0x1 | Reserved | | 0x2 | Reserved | | 0x3 | Reserved | ## Bit 1 – RESUME: Send USB Resume Writing 0 to this bit has no effect. 1: Generates a USB Resume on the USB bus. This bit is cleared when the USB Resume has been sent or when a USB reset is requested. ## Bit 0 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## 29.8.5.2 Host Start-of-Frame Control Register Name: HSOFC Offset: 0x0A Reset: 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|---|---|---|-----|------|--------|-----| | | FLENCE | | | | | FLEN | C[3:0] | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | During a very short period just before transmitting a Start-of-Frame, this register is locked. Thus, after writing, it is recommended to check the register value, and write this register again if necessary. This register is cleared upon a USB reset. # • Bit 7 – FLENCE: Frame Length Control Enable When this bit is '1' the time between Start-of Frames can be tuned by up to ±0.06% using FLENC[3:0]. Note: In Low Speed mode, FLENCE must be '0'. Table 29-19. Internal Frame Length Down-Counter | Value | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------| | 0 | Start-of-Frame is generated every 1ms | | 1 | Start-of-Frame generation depends on the signed value of FLENC[3:0]. USB Start-of-Frame period equals 1ms + (FLENC[3:0]/12000)ms | ## Bits 3:0 – FLENC: Frame Length Control These bits define the signed value of the 4-bit FLENC that is added to the Internal Frame Length when FLENCE is '1'. The internal Frame length is the top value of the frame counter when FLENCE is zero. ## 29.8.5.3 Status Register Name: STATUS Offset: 0x0C Reset: 0x0000 Property: Read only | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|----------|---|---|------|--------|---|---| | | LINESTA | ATE[1:0] | | | SPEE | D[1:0] | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:6 – LINESTATE: USB Line State Status These bits define the current line state DP/DM. #### Table 29-20. Line State | LINESTATE[1:0] | USB Line Status | |----------------|--------------------| | 0x0 | SE0/RESET | | 0x1 | FS-J or LS-K State | | 0x2 | FS-K or LS-J State | ## Bits 5:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 3:2 - SPEED[1:0]: Speed Status These bits define the current speed used by the host. Table 29-21. Speed Status | SPEED[1:0] | Speed Status | |------------|-----------------| | 0x0 | Full-speed mode | | 0x1 | Reserved | | 0x2 | Low-speed mode | | 0x3 | Reserved | ## Bits 1:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 29.8.5.4 Host Frame Number Register Name: FNUM Offset: 0x10 Reset: 0x0000 **Property:** Write-Protected Property: | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----------|-----|------|--------|-----|-----| | | | | | | FNUM | [10:5] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FNUM[4:0] | | | | | | | Access | R/W | R/W | R/W | R/W | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 15:14 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bits 13:3 – FNUM: Frame Number These bits contains the current SOF number. These bits can be written by software to initialize a new frame number value. In this case, at the next SOF, the FNUM field takes its new value. As the FNUM register lies across two consecutive byte addresses, writing byte-wise (8-bits) to the FNUM register may produce incorrect frame number generation. It is recommended to write FNUM register word-wise (32-bits) or half-word-wise (16-bits). #### Bits 2:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 29.8.5.5 Host Frame Length Register Name: FLENHIGH Offset: 0x12 Reset: 0x0000 Property: Read-Only | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|--------|---------|---|---|---| | | | | | FLENHI | GH[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bits 7:0 – FLENHIGH: Frame Length These bits contains the 8 high-order bits of the internal frame counter. Table 29-22. Counter description versus speed Table 29-23. Counter Description vs. Speed | Host Register<br>STATUS.SPEED | Description | |-------------------------------|--------------------------------------------------------------------------------------------------| | Full Speed | With a USB clock running at 12MHz, counter length is 12000 to ensure a SOF generation every 1 ms | ## 29.8.5.6 Host Interrupt Enable Register Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register. Name: INTENCLR **Offset:** 0x14 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-----|------|-------|-------| | | | | | | | | DDISC | DCONN | | Access | R/ | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 9 – DDISC: Device Disconnection Interrupt Enable 0: The Device Disconnection interrupt is disabled. 1: The Device Disconnection interrupt is enabled and an interrupt request will be generated when the Device Disconnection interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Device Disconnection interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 8 – DCONN: Device Connection Interrupt Enable 0: The Device Connection interrupt is disabled. 1: The Device Connection interrupt is enabled and an interrupt request will be generated when the Device Connection interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Device Connection interrupt Enable bit and disable the corresponding interrupt request. ## Bit 7 – RAMACER: RAM Access Interrupt Enable 0: The RAM Access interrupt is disabled. 1: The RAM Access interrupt is enabled and an interrupt request will be generated when the RAM Access interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the RAM Access interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 6 - UPRSM: Upstream Resume from Device Interrupt Enable 0: The Upstream Resume interrupt is disabled. 1: The Upstream Resume interrupt is enabled and an interrupt request will be generated when the Upstream Resume interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Upstream Resume interrupt Enable bit and disable the corresponding interrupt request. ## Bit 5 – DNRSM: Down Resume Interrupt Enable 0: The Down Resume interrupt is disabled. 1: The Down Resume interrupt is enabled and an interrupt request will be generated when the Down Resume interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Down Resume interrupt Enable bit and disable the corresponding interrupt request. #### Bit 4 – WAKEUP: Wake Up Interrupt Enable 0: The Wake Up interrupt is disabled. 1: The Wake Up interrupt is enabled and an interrupt request will be generated when the Wake Up interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Wake Up interrupt Enable bit and disable the corresponding interrupt request. ## Bit 3 – RST: BUS Reset Interrupt Enable 0: The Bus Reset interrupt is disabled. 1: The Bus Reset interrupt is enabled and an interrupt request will be generated when the Bus Reset interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Bus Reset interrupt Enable bit and disable the corresponding interrupt request. ## Bit 2 – HSOF: Host Start-of-Frame Interrupt Enable 0: The Host Start-of-Frame interrupt is disabled. 1: The Host Start-of-Frame interrupt is enabled and an interrupt request will be generated when the Host Start-of-Frame interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Host Start-of-Frame interrupt Enable bit and disable the corresponding interrupt request. #### Bits 1:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 29.8.5.7 Host Interrupt Enable Register Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET **Offset:** 0x18 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-----|------|-------|-------| | | | | | | | | DDISC | DCONN | | Access | R/W | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 9 – DDISC: Device Disconnection Interrupt Enable 0: The Device Disconnection interrupt is disabled. 1: The Device Disconnection interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Device Disconnection interrupt bit and enable the DDSIC interrupt. ## Bit 8 – DCONN: Device Connection Interrupt Enable 0: The Device Connection interrupt is disabled. 1: The Device Connection interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Device Connection interrupt bit and enable the DCONN interrupt. ## Bit 7 – RAMACER: RAM Access Interrupt Enable 0: The RAM Access interrupt is disabled. 1: The RAM Access interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the RAM Access interrupt bit and enable the RAMACER interrupt. #### Bit 6 – UPRSM: Upstream Resume from the device Interrupt Enable 0: The Upstream Resume interrupt is disabled. 1: The Upstream Resume interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Upstream Resume interrupt bit and enable the UPRSM interrupt. ## Bit 5 – DNRSM: Down Resume Interrupt Enable 0: The Down Resume interrupt is disabled. 1: The Down Resume interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Down Resume interrupt Enable bit and enable the DNRSM interrupt. ## Bit 4 – WAKEUP: Wake Up Interrupt Enable 0: The WakeUp interrupt is disabled. 1: The WakeUp interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Wake Up interrupt Enable bit and enable the WAKEUP interrupt request. ## Bit 3 – RST: Bus Reset Interrupt Enable 0: The Bus Reset interrupt is disabled. 1: The Bus Reset interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Bus Reset interrupt Enable bit and enable the Bus RST interrupt. ## • Bit 2 – HSOF: Host Start-of-Frame Interrupt Enable 0: The Host Start-of-Frame interrupt is disabled. 1: The Host Start-of-Frame interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Host Start-of-Frame interrupt Enable bit and enable the HSOF interrupt. #### Bits 1:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 29.8.5.8 Host Interrupt Flag Register Name: INTFLAG **Offset:** 0x1C **Reset:** 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-------|--------|-----|------|-------|-------| | | | | | | | | DDISC | DCONN | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RAMACER | UPRSM | DNRSM | WAKEUP | RST | HSOF | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 9 – DDISC: Device Disconnection Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the device has been removed from the USB Bus and will generate an interrupt if INTEN-CLR/SET.DDISC is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DDISC Interrupt Flag. ## Bit 8 – DCONN: Device Connection Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a new device has been connected to the USB BUS and will generate an interrupt if INTEN-CLR/SET.DCONN is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DCONN Interrupt Flag. ## Bit 7 – RAMACER: RAM Access Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a RAM access error occurs during an OUT stage and will generate an interrupt if INTEN-CLR/SET.RAMACER is one. Writing a zero to this bit has no effect. #### Bit 6 – UPRSM: Upstream Resume from the Device Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB has received an Upstream Resume signal from the Device and will generate an interrupt if INTENCLR/SET.UPRSM is one. Writing a zero to this bit has no effect. ## Bit 5 – DNRSM: Down Resume Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when the USB has sent a Down Resume and will generate an interrupt if INTENCLR/SET.DRSM is one. Writing a zero to this bit has no effect. ## Bit 4 – WAKEUP: Wake Up Interrupt Flag This flag is cleared by writing a one. This flag is set when: - The host controller is in suspend mode (SOFE is zero) and an upstream resume from the device is detected. - The host controller is in suspend mode (SOFE is zero) and an device disconnection is detected. - The host controller is in operational state (VBUSOK is one) and an device connection is detected. In all cases it will generate an interrupt if INTENCLR/SET.WAKEUP is one. Writing a zero to this bit has no effect. ## Bit 3 – RST: Bus Reset Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Bus "Reset" has been sent to the Device and will generate an interrupt if INTEN-CLR/SET.RST is one. Writing a zero to this bit has no effect. ## Bit 2 – HSOF: Host Start-of-Frame Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a USB "Host Start-of-Frame" in Full Speed or a keep-alive in Low Speed has been sent (every 1 ms) and will generate an interrupt if INTENCLR/SET.HSOF is one. The value of the FNUM register is updated. Writing a zero to this bit has no effect. ## Bits 1:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 29.8.5.9 Pipe Interrupt Summary Register Name: PINTSMRY Offset: 0x20 **Reset:** 0x00000000 **Property:** Read-only | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|------|--------|----|---|---| | +1 | | | | PINT | [15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | | | PINT | [7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 15:0 – PINT: Pipe Interrupt Summary Register The flag PINT[n] is set when an interrupt is triggered by the pipe n. See "Host Pipe Interrupt Flag Register" on page 787 register in the Host Pipe Register section. This bit will be cleared when there are no interrupts pending for Pipe n. Writing to this bit has no effect. ## 29.8.6 Host Registers - Pipe ## 29.8.6.1 Host Pipe n Configuration Register Name: PCFGn **Offset:** $0x100 + (n \times 0x20)$ **Reset:** 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|------------|-----|-----|-------|---------| | | | | | PTYPE[2:0] | | вк | PTOKI | EN[1:0] | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:3 – PTYPE: Type of the Pipe These bits contains the pipe type. ## Table 29-24. Type of the Pipe | PTYPE[2:0] | Description | |------------|---------------------------------------------| | 0x0 | Pipe is disabled | | 0x1 | Pipe is enabled and configured as CONTROL | | 0x2 | Pipe is enabled and configured as ISO | | 0x3 | Pipe is enabled and configured as BULK | | 0x4 | Pipe is enabled and configured as INTERRUPT | | 0x5 | Pipe is enabled and configured as EXTENDED | | 0x06-0x7 | Reserved | Theses bits are cleared upon sending a USB reset. ## • Bit 2 – BK: Pipe Bank 0: A single bank is used for the pipe. 1: A dual bank is used for the pipe. This bit selects the number of banks for the pipe. For control endpoints writing a zero to this bit is required as only Bank0 is used for Setup/In/Out transactions. This bit is cleared when a USB reset is sent. ## Table 29-25. Bank | BK <sup>(1)</sup> | Description | |-------------------|----------------------| | 0x0 | Single-bank endpoint | | 0x1 | Dual-bank endpoint | 1. Bank field is ignored when PTYPE is configured as EXTENDED # • Bits 1:0 – PTOKEN: Pipe Token These bits contains the pipe token. ## Table 29-26. Pipe Token | PTOKEN[1:0] (1) | Description | |-----------------|-------------| | 0x0 | SETUP (2) | | 0x1 | IN | | 0x2 | OUT | | 0x3 | Reserved | <sup>1.</sup> PTOKEN field is ignored when PTYPE is configured as EXTENDED Theses bits are cleared upon sending a USB reset. <sup>2.</sup> Available only when PTYPE is configured as CONTROL ## 29.8.6.2 Interval for the Bulk-Out/Ping transaction Register Name: BINTERVAL **Offset:** $0x103 + (n \times 0x20)$ **Reset:** 0x0000 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|----------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | BINTERVAL[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 7:0 – BINTERVAL: BINTERVAL These bits contains the Ping/Bulk-out period. These bits are cleared when a USB reset is sent or when PEN[n] is zero. | BINTERVAL | Description | |-----------|----------------------------------------------------------------------------------------------| | =0 | Multiple consecutive OUT token is sent in the same frame until it is acked by the peripheral | | >0 | One OUT token is sent every BINTERVAL frame until it is acked by the peripheral | Depending from the type of pipe the desired period is defined as: ## Table 29-27. Pipe Type | PTYPE | Description | |-----------------|---------------------------------------------------------| | Interrupt | 1 ms to 255 ms | | Isochronous | 2^(Binterval) * 1 ms | | Bulk or control | 1 ms to 255 ms | | EXT LPM | bInterval ignored. Always 1 ms when a NYET is received. | ## 29.8.6.3 Pipe Status Clear Register n Name: PSTATUSCLR **Offset:** $0x104 + (n \times 0x20)$ **Reset**: 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | . 1 | 0 | | |--------|--------|--------|---|---------|---|-------|-----|------|---| | | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | Ì | | Access | RW1 | RW1 | R | RW1 | R | RW1 | R | RW1 | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bit 7 – BK1RDY: Bank 1 Ready Clear Writing a zero to this bit has no effect. Writing a one to this bit will clear PSTATUS.BK1RDY bit. ## Bit 6 – BK0RDY: Bank 0 Ready Clear Writing a zero to this bit has no effect. Writing a one to this bit will clear PSTATUS.BK0RDY bit. ## Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bit 4 – PFREEZE: Pipe Freeze Clear Writing a zero to this bit has no effect. Writing a one to this bit will clear PSTATUS.PFREEZE bit. ## Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 2 – CURBK: Current Bank Clear Writing a zero to this bit has no effect. Writing a one to this bit will clear PSTATUS.CURBK bit. ## Bit 1 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 0 – DTGL: Data Toggle Clear Writing a zero to this bit has no effect. Writing a one to this bit will clear PSTATUS.DTGL bit. ## 29.8.6.4 Pipe Status Set Register n Name: PSTATUSSET **Offset:** $0x105 + (n \times 0x20)$ **Reset**: 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------|--------|---|---------|---|-------|---|------|---| | | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | | | Access | RW1 | RW1 | R | RW1 | R | RW1 | R | RW1 | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bit 7– BK1RDY: Bank 1 Ready Set Writing a zero to this bit has no effect. Writing a one to this bit will set the bit PSTATUS.BK1RDY. ## Bit 6 – BK0RDY: Bank 0 Ready Set Writing a zero to this bit has no effect. Writing a one to this bit will set the bit PSTATUS.BK0RDY. ## Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bit 4 – PFREEZE: Pipe Freeze Set Writing a zero to this bit has no effect. Writing a one to this bit will set PSTATUS.PFREEZE bit. ## Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 2 – CURBK: Current Bank Set Writing a zero to this bit has no effect. Writing a one to this bit will set PSTATUS.CURBK bit. ## Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bit 0 - DTGL: Data Toggle Set Writing a zero to this bit has no effect. Writing a one to this bit will set PSTATUS.DTGL bit. ## 29.8.6.5 Pipe Status Register n Name: PSTATUS **Offset:** $0x106 + (n \times 0x20)$ **Reset:** 0x0000 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | . 1 | 0 | |--------|--------|--------|---|---------|---|-------|-----|------| | | BK1RDY | BK0RDY | | PFREEZE | | CURBK | | DTGL | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7– BK1RDY: Bank 1 is ready 0: The bank number 1 is not ready: For IN the bank is empty. For Control/OUT the bank is not yet fill in. 1: The bank number 1 is ready: For IN the bank is filled full. For Control/OUT the bank is filled in. Writing a one to the bit EPSTATUSCLR.BK1RDY will clear this bit. Writing a one to the bit EPSTATUSSET.BK1RDY will set this bit. This bank is not used for Control pipe. ## Bit 6 – BK0RDY: Bank 0 is ready 0: The bank number 0 is not ready: For IN the bank is not empty. For Control/OUT the bank is not yet fill in. 1: The bank number 0 is ready: For IN the bank is filled full. For Control/OUT the bank is filled in. Writing a one to the bit EPSTATUSCLR.BK0RDY will clear this bit. Writing a one to the bit EPSTATUSSET.BK0RDY will set this bit. This bank is the only one used for Control pipe. #### Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bit 4 – PFREEZE: Pipe Freeze 0: The Pipe operates in normal operation. 1: The Pipe is frozen and no additional requests will be sent to the device on this pipe address. Writing a one to the bit EPSTATUSCLR.PFREEZE will clear this bit. Writing a one to the bit EPSTATUSSET.PFREEZE will set this bit. - This bit is also set by the hardware: - When a STALL handshake has been received. - After a PIPE has been enabled (rising of bit PEN.N). - When an LPM transaction has completed whatever handshake is returned or the transaction was timed-out. - When a pipe transfer was completed with a pipe error. See "Host Pipe Interrupt Flag Register" on page 787. When PFREEZE bit is set while a transaction is in progress on the USB bus, this transaction will be properly completed. PFREEZE bit will be read as "1" only when the ongoing transaction will have been completed. #### Bit 3 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bit 2 – CURBK: Current Bank 0: The bank0 is the bank that will be used in the next single/multi USB packet. 1: The bank1 is the bank that will be used in the next single/multi USB packet. ## Bit 5 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## • Bit 0 - DTGL: Data Toggle Sequence 0: The PID of the next expected transaction will be zero: data 0. 1: The PID of the next expected transaction will be one: data 1. Writing a one to the bit EPSTATUSCLR.DTGL will clear this bit. Writing a one to the bit EPSTATUSSET.DTGL will set this bit. This bit is toggled automatically by hardware after a data transaction. This bit will reflect the data toggle in regards of the token type (IN/OUT/SETUP). ## 29.8.6.6 Host Pipe Interrupt Flag Register Name: PINTFLAG **Offset:** $0x107 + (n \times 0x20)$ **Reset:** 0x0000 Property: - #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 5 – STALL: STALL Received Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a stall occurs and will generate an interrupt if PINTENCLR/SET.STALL is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the STALL Interrupt Flag. ## Bit 4 – TXSTP: Transmitted Setup Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer Complete occurs and will generate an interrupt if PINTENCLR/SET.TXSTP is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the TXSTP Interrupt Flag. ## Bit 3 – PERR: Pipe Error Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a pipe error occurs and will generate an interrupt if PINTENCLR/SET.PERR is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the PERR Interrupt Flag. ## Bit 2 – TRFAIL: Transfer Fail Interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer Fail occurs and will generate an interrupt if PINTENCLR/SET.TRFAIL is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the TRFAIL Interrupt Flag. ## Bit 1 – TRCPT1: Transfer Complete 1 interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer Complete occurs and will generate an interrupt if PINTENCLR/SET.TRCPT1 is one. PINTFLAG.TRCPT1 is set for a double bank IN/OUT pipe when current bank is 1. Writing a zero to this bit has no effect. Writing a one to this bit clears the TRCPT1 Interrupt Flag. ## Bit 0 – TRCPT0: Transfer Complete 0 interrupt Flag This flag is cleared by writing a one to the flag. This flag is set when a Transfer complete occurs and will generate an interrupt if PINTENCLR/SET.TRCPT0 is one. PINTFLAG.TRCPT0 is set for a single bank IN/OUT pipe or a double bank IN/OUT pipe when current bank is 0. Writing a zero to this bit has no effect. Writing a one to this bit clears the TRCPT0 Interrupt Flag. ## 29.8.6.7 Host Pipe Interrupt Enable Register Name: PINTENCLR **Offset:** $0x108 + (n \times 0x20)$ **Reset:** 0x0000 Property: Write-Protected This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Pipe Interrupt Enable Set (PINTENSET) register. This register is cleared by USB reset or when PEN[n] is zero. #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 5 – STALL: Received Stall Interrupt Enable 0: The received Stall interrupt is disabled. 1: The received Stall interrupt is enabled and an interrupt request will be generated when the received Stall interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Received Stall interrupt Enable bit and disable the corresponding interrupt request. #### • Bit 4 – TXSTP: Transmitted Setup Interrupt Enable 0: The Transmitted Setup interrupt is disabled. 1: The Transmitted Setup interrupt is enabled and an interrupt request will be generated when the Transmitted Setup interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transmitted Setup interrupt Enable bit and disable the corresponding interrupt request. #### • Bit 3 – PERR: Pipe Error Interrupt Enable 0: The Pipe Error interrupt is disabled. 1: The Pipe Error interrupt is enabled and an interrupt request will be generated when the Pipe Error interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Pipe Error interrupt Enable bit and disable the corresponding interrupt request. ## • Bit 2 - TRFAIL: Transfer Fail Interrupt Enable 0: The Transfer Fail interrupt is disabled. 1: The Transfer Fail interrupt is enabled and an interrupt request will be generated when the Transfer Fail interrupt Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Fail interrupt Enable bit and disable the corresponding interrupt request. ## Bit 1 – TRCPT1: Transfer Complete Bank 1 interrupt Enable 0: The Transfer Complete Bank 1 interrupt is disabled. 1: The Transfer Complete Bank 1 interrupt is enabled and an interrupt request will be generated when the Transfer Complete interrupt Flag 1 is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Complete interrupt Enable bit 1 and disable the corresponding interrupt request. ## • Bit 0 - TRCPT0: Transfer Complete Bank 0 interrupt Enable 0: The Transfer Complete Bank 0 interrupt is disabled. 1: The Transfer Complete Bank 0 interrupt is enabled and an interrupt request will be generated when the Transfer Complete interrupt 0 Flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Transfer Complete interrupt Enable bit 0 and disable the corresponding interrupt request. ## 29.8.6.8 Host Interrupt Pipe Set Register Name: PINTENSET **Offset:** $0x109 + (n \times 0x20)$ **Reset**: 0x0000 Property: Write-Protected | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|-------|-------|------|--------|--------|--------|--| | | | | STALL | TXSTP | PERR | TRFAIL | TRCPT1 | TRCPT0 | | | Access | R | R | RW1 | RW1 | RW1 | RW1 | RW1 | RW1 | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Pipe Interrupt Enable Set (PINTENCLR) register. This register is cleared by USB reset or when PEN[n] is zero. #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 5 – STALL: Stall Interrupt Enable 0: The Stall interrupt is disabled. 1: The Stall interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Stall interrupt. ## Bit 4 – TXSTP: Transmitted Setup Interrupt Enable 0: The Transmitted Setup interrupt is disabled. 1: The Transmitted Setup interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transmitted Setup interrupt. ## Bit 3 – PERR: Pipe Error Interrupt Enable 0: The Pipe Error interrupt is disabled. 1: The Pipe Error interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Pipe Error interrupt. ## Bit 2 – TRFAIL: Transfer Fail Interrupt Enable 0: The Transfer Fail interrupt is disabled. 1: The Transfer Fail interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Fail interrupt. ## • Bit 1 – TRCPT1: Transfer Complete 1 interrupt Enable 0: The Transfer Complete 1 interrupt is disabled. 1: The Transfer Complete 1 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Complete interrupt Enable bit 1. ## • Bit 0 – TRCPT0: Transfer Complete 0 interrupt Enable 0: The Transfer Complete 0 interrupt is disabled. 1: The Transfer Complete 0 interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will enable the Transfer Complete interrupt Enable bit 0. ## 29.8.7 Host Registers - Pipe RAM ## 29.8.7.1 Pipe Descriptor Structure ## **Data Buffers** #### 29.8.7.2 Address of the Data Buffer Name: ADDR **Offset:** 0x00 & 0x10 **Reset:** 0xxxxxxxx Property: NA | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|---------|-----|-----|-----| | +3 | | | | ADDR | [31:24] | | | | | Access | R/W | Reset | X | X | X | X | X | X | X | X | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | +2 | | | | ADDR | [23:16] | | | | | Access | R/W | Reset | X | X | X | X | X | X | X | Х | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | +1 | | | | ADDF | R[15:8] | | | | | Access | R/W | Reset | X | X | X | X | X | X | X | Х | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | | | ADD | R[7:0] | | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | Reset | Х | X | X | X | X | X | X | Х | ## • Bits 31:0 - ADDR[31:0]: Data Pointer Address Value These bits define the data pointer address as an absolute double word address in RAM. The two least significant bits must be zero to ensure the descriptor is 32-bit aligned. #### 29.8.7.3 Packet Size Name: PCKSIZE **Offset:** 0x04 & 0x14 **Reset:** 0xxxxxxxx Property: NA | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|--------------|-----------|------------|--------------|-------------|---------------|-----| | +3 | AUTO_ZLP | | SIZE[2:0] | | | MULTI_PACKE | T_SIZE[13:10] | | | Access | R/W | Reset | X | X | X | Χ | Χ | X | X | Χ | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | +2 | | | | MULTI_PACK | ET_SIZE[9:2] | | | | | Access | R/W | Reset | Χ | Χ | Χ | Χ | X | X | Χ | X | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | +1 | MULTI_PACK | ET_SIZE[1:0] | | | BYTE-CO | UNT[13:8] | | | | Access | R/W | Reset | Х | Χ | Χ | Χ | X | X | Χ | X | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | | | BYTE_CO | UNT[7:0] | | | | | Access | R/W | Reset | Х | Χ | Χ | Χ | X | X | Χ | X | ## • Bit 31– AUTO\_ZLP: Automatic Zero Length Packet This bit defines the automatic Zero Length Packet mode of the pipe. 0: Automatic Zero Length Packet is disabled. 1: Automatic Zero Length Packet is enabled. When enabled, the USB module will manage the ZLP handshake by hardware. This bit is for OUT pipes only. When disabled the handshake should be managed by firmware. ## Bits 30:28 – SIZE: Pipe size These bits contains the size of the pipe. Theses bits are cleared upon sending a USB reset. #### Table 29-28. Pipe Size | SIZE[2:0] | Description | |-----------|---------------------------------------------------| | 0x0 | 8 Byte | | 0x1 | 16 Byte | | 0x2 | 32 Byte | | 0x3 | 64 Byte | | 0x4 | 128 Byte (1) | | 0x5 | 256 Byte (1) | | 0x6 | 512 Byte (1) | | 0x7 | 1024 Byte in HS mode (1) 1023 Byte in FS mode (1) | (1) for Isochronous pipe only. ## Bits 27:14 – MULTI\_PACKET\_SIZE: Multi Packet IN or OUT size These bits define the 14-bit value that is used for multi-packet transfers. For IN pipes, MULTI\_PACKET\_SIZE holds the total number of bytes sent. MULTI\_PACKET\_SIZE should be written to zero when setting up a new transfer. For OUT pipes, MULTI\_PACKET\_SIZE holds the total data size for the complete transfer. This value must be a multiple of the maximum packet size. ## Bits 13:0 – BYTE\_COUNT: Byte Count These bits define the 14-bit value that contains number of bytes sent in the last OUT or SETUP transaction for an OUT pipe, or of the number of bytes to be received in the next IN transaction for an input pipe. #### 29.8.7.4 Extended Register Name: EXTREG Offset: 0x08 Reset: 0xxxxxxxx Property: NA | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|--------|----------|-----|----------------|------|---------|-----| | +1 | | | | | VARIABLE[10:4] | | | | | Access | R | R/W | Reset | Χ | Χ | X | Χ | Χ | Χ | Χ | X | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | VARIAE | BLE[3:0] | | | SUBP | ID[3:0] | | | Access | R/W | Reset | X | X | X | X | X | X | X | X | #### Bits 15 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. #### Bits 14:4 – VARIABLE: Extended variable These bits define the VARIABLE field sent with extended token. See "Section 2.1.1 Protocol Extension Token in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum." To support the USB2.0 Link Power Management addition the VARIABLE field should be set as described below. Table 29-29. VARIABLE bit fields for LPM application | VARIABLE | Description | |----------------|------------------------| | VARIABLE[3:0] | bLinkState (1) | | VARIABLE[7:4] | BESL (See LPM ECN) (2) | | VARIABLE[8] | bRemoteWake (1) | | VARIABLE[10:9] | Reserved | for a definition of LPM Token bRemoteWake and bLinkState fields, refer to "Table 2-3 in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum" ## • Bits 3:0 - SUBPID: SUBPID These bits define the SUBPID field sent with extended token. See "Section 2.1.1 Protocol Extension Token in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". To support the USB2.0 Link Power Management addition the SUBPID field should be set as described in "Table 2.2 SubPID Types in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum". <sup>2.</sup> for a definition of LPM Token BESL field, refer to "Table 2-3 in the reference document ENGINEERING CHANGE NOTICE, USB 2.0 Link Power Management Addendum" and "Table X-X1 in Errata for ECN USB 2.0 Link Power Management. #### 29.8.7.5 Host Status Bank Name: STATUS\_BK Offset: 0x0A & 0x1A Reset: 0xxxxxxxxx Property: NA | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|----------|--------| | +0 | | | | | | | ERROFLOW | CRCERR | | Access | R/W | Reset | X | X | X | X | X | X | X | X | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – ERROFLOW: Error Flow Status This bit defines the Error Flow Status. 0: No Error Flow detected. 1: A Error Flow has been detected. This bit is set when a Error Flow has been detected during transfer from/towards this bank. For IN transfer, a NAK handshake has been received. For OUT transfer, a NAK handshake has been received. For Isochronous IN transfer, an overrun condition has occurred. For Isochronous OUT transfer, an underflow condition has occurred. #### Bit 0 – CRCERR: CRC Error This bit defines the CRC Error Status. 0: No CRC Error. 1: CRC Error detected. This bit is set when a CRC error has been detected in an isochronous IN endpoint bank. ## 29.8.7.6 Host Control Pipe Name: CTRL\_PIPE Offset: 0x0C Reset: 0xxxxxxxx Property: Write-Protected, Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|-----|------|-------------|-----|-------------|-----|-----|-----|--| | +1 | | PERM | AX[3:0] | | PEPNUM[3:0] | | | | | | Access | R | R/W | | Reset | X | Χ | Χ | Χ | Χ | Χ | Χ | X | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | +0 | | | PDADDR[6:0] | | | | | | | | Access | R/W | | Reset | X | X | X | X | X | X | X | X | | ## • Bits 15:12 – PERMAX: Pipe Error Max Number These bits define the maximum number of error for this Pipe before freezing the pipe automatically. ## Bits 11:8 – PEPNUM: Pipe EndPoint Number These bits define the number of endpoint for this Pipe. #### Bits 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 6:0 – PDADDR: Pipe Device Address These bits define the Device Address for this pipe. #### 29.8.7.7 Host Status Pipe Property: Write-Protected, Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|------------|-----|---------|--------|-------|---------|--------| | +1 | | | | | | | | | | Access | R | R/W | Reset | Χ | Χ | Χ | Χ | Χ | Χ | Χ | X | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | +0 | | ERCNT[2:0] | | CRC16ER | TOUTER | PIDER | DAPIDER | DTGLER | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | X | X | X | X | X | X | X | X | #### Bits 15:8 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 7:5 – ERCNT: Pipe Error Counter These bits define the number of errors detected on the pipe. #### Bit 4 – CRC16ER: CRC16 ERROR This bit defines the CRC16 Error Status. 0: No CRC 16 Error detected. 1: A CRC 16 error has been detected. This bit is set when a CRC 16 error has been detected during a IN transactions. #### Bit 3 – TOUTER: TIME OUT ERROR This bit defines the Time Out Error Status. 0: No Time Out Error detected. 1: A Time Out error has been detected. This bit is set when a Time Out error has been detected during a USB transaction. #### Bit 2 – PIDER: PID ERROR This bit defines the PID Error Status. 0: No PID Error detected. 1: A PID error has been detected. This bit is set when a PID error has been detected during a USB transaction. ## Bit 1 – DAPIDER: Data PID ERROR This bit defines the PID Error Status. 0: No Data PID Error detected. 1: A Data PID error has been detected. This bit is set when a Data PID error has been detected during a USB transaction. ## Bit 0 – DTGLER: Data Toggle Error This bit defines the Data Toggle Error Status. 0: No Data Toggle Error. 1: Data Toggle Error detected. This bit is set when a Data Toggle Error has been detected. ## 30. ADC – Analog-to-Digital Converter ## 30.1 Overview The Analog-to-Digital Converter (ADC) converts analog signals to digital values. The ADC has 12-bit resolution, and is capable of converting up to 350ksps. The input selection is flexible, and both differential and single-ended measurements can be performed. An optional gain stage is available to increase the dynamic range. In addition, several internal signal inputs are available. The ADC can provide both signed and unsigned results. ADC measurements can be started by either application software or an incoming event from another peripheral in the device. ADC measurements can be started with predictable timing, and without software intervention. Both internal and external reference voltages can be used. An integrated temperature sensor is available for use with the ADC. The bandgap voltage as well as the scaled I/O and core voltages can also be measured by the ADC. The ADC has a compare function for accurate monitoring of user-defined thresholds, with minimum software intervention required. The ADC may be configured for 8-, 10- or 12-bit results, reducing the conversion time. ADC conversion results are provided left- or right-adjusted, which eases calculation when the result is represented as a signed value. It is possible to use DMA to move ADC results directly to memory or peripherals when conversions are done. ## 30.2 Features - 8-. 10- or 12-bit resolution - Up to 350,000 samples per second (350ksps) - Differential and single-ended inputs - Up to 8 analog inputs - 12 positive and 6 negative, including internal and external - Four internal inputs - Bandgap - Temperature sensor - Scaled core supply - Scaled I/O supply - 1/2x to 16x gain - Single, continuous and pin-scan conversion options - Windowing monitor with selectable channel - Conversion range: - V<sub>ref</sub> [1v to V<sub>DDANA</sub> 0.6V] - ADCx \* GAIN [0V to -V<sub>ref</sub>] - Built-in internal reference and external reference options - Four bits for reference selection - Event-triggered conversion for accurate timing (one event input) - Optional DMA transfer of conversion result - Hardware gain and offset compensation - Averaging and oversampling with decimation to support, up to 16-bit result - Selectable sampling time ## 30.3 Block Diagram Figure 30-1. ADC Block Diagram ## 30.4 Signal Description | Signal Name | Туре | Description | |-------------------------|--------------|------------------------------| | VREFB | Analog input | External reference voltage B | | ADC[190] <sup>(1)</sup> | Analog input | Analog input channels | Note: 1. Refer to "Configuration Summary" on page 4 for details on exact number of analog input channels. Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## 30.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 30.5.1 I/O Lines Using the ADC's I/O lines requires the I/O pins to be configured using the port configuration (PORT). Refer to "PORT" on page 373 for details. #### 30.5.2 Power Management The ADC will continue to operate in any sleep mode where the selected source clock is running. The ADC's interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting the sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. ## 30.5.3 Clocks The ADC bus clock (CLK\_ADC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK ADC APB can be found in the Table 14-1. A generic clock (GCLK\_ADC) is required to clock the ADC. This clock must be configured and enabled in the Generic Clock Controller (GCLK) before using the ADC. Refer "GCLK – Generic Clock Controller" on page 90 for details. This generic clock is asynchronous to the bus clock (CLK\_ADC\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 813 for further details. #### 30.5.4 DMA The DMA request lines are connected to the DMA controller (DMAC). Using the ADC DMA requests, requires the DMA controller to be configured first. Refer ro "DMAC – Direct Memory Access Controller" on page 267 for details. #### 30.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using ADC interrupts requires the interrupt controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. #### 30.5.6 Events Events are connected to the Event System. Refer to "EVSYS - Event System" on page 400 for details. ## 30.5.7 Debug Operation When the CPU is halted in debug mode, the ADC will halt normal operation. The ADC can be forced to continue operation during debugging. Refer to the Debug Control register (DBGCTRL) for details. #### 30.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following register: Interrupt Flag Status and Clear register (INTFLAG) Write-protection is denoted by the Write-Protection property in the register description. When the CPU is halted in debug mode or the CPU reset is extended, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. #### 30.5.9 Analog Connections I/O-pins AIN0 to AIN19 as well as the VREFB reference voltage pin are analog inputs to the ADC. #### 30.5.10 Calibration The values BIAS\_CAL and LINEARITY\_CAL from the production test must be loaded from the NVM Software Calibration Area into the ADC Calibration register (CALIB) by software to achieve specified accuracy. Refer to "NVM Software Calibration Area Mapping" on page 26 for more details. ## 30.6 Functional Description ## 30.6.1 Principle of Operation By default, the ADC provides results with 12-bit resolution. 8-bit or 10-bit results can be selected in order to reduce the conversion time. The ADC has an oversampling with decimation option that can extend the resolution to 16 bits. The input values can be either internal (e.g., internal temperature sensor) or external (connected I/O pins). The user can also configure whether the conversion should be single-ended or differential. #### 30.6.2 Basic Operation #### 30.6.2.1 Initialization Before enabling the ADC, the asynchronous clock source must be selected and enabled, and the ADC reference must be configured. The first conversion after the reference is changed must not be used. All other configuration registers must be stable during the conversion. The source for GCLK\_ADC is selected and enabled in the System Controller (SYSCTRL). Refer to "SYSCTRL – System Controller" on page 143 for more details. When GCLK\_ADC is enabled, the ADC can be enabled by writing a one to the Enable bit in the Control Register A (CTRLA.ENABLE). #### 30.6.2.2 Enabling, Disabling and Reset The ADC is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The ADC is disabled by writing a zero to CTRLA.ENABLE. The ADC is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the ADC, except DBGCTRL, will be reset to their initial state, and the ADC will be disabled. Refer to the CTRLA register for details. The ADC must be disabled before it is reset. #### 30.6.2.3 Basic Operation In the most basic configuration, the ADC sample values from the configured internal or external sources (INPUTCTRL register). The rate of the conversion is dependent on the combination of the GCLK\_ADC frequency and the clock prescaler. To convert analog values to digital values, the ADC needs first to be initialized, as described in "Initialization" on page 805. Data conversion can be started either manually, by writing a one to the Start bit in the Software Trigger register (SWTRIG.START), or automatically, by configuring an automatic trigger to initiate the conversions. A free-running mode could be used to continuously convert an input channel. There is no need for a trigger to start the conversion. It will start automatically at the end of previous conversion. The automatic trigger can be configured to trigger on many different conditions. The result of the conversion is stored in the Result register (RESULT) as it becomes available, overwriting the result from the previous conversion. To avoid data loss if more than one channel is enabled, the conversion result must be read as it becomes available (INTFLAG.RESRDY). Failing to do so will result in an overrun error condition, indicated by the OVERRUN bit in the Interrupt Flag Status and Clear register (INTFLAG.OVERRUN). To use an interrupt handler, the corresponding bit in the Interrupt Enable Set register (INTENSET) must be written to one. #### 30.6.3 Prescaler The ADC is clocked by GCLK\_ADC. There is also a prescaler in the ADC to enable conversion at lower clock rates. Refer to CTRLB for details on prescaler settings. Figure 30-2. ADC Prescaler The propagation delay of an ADC measurement depends on the selected mode and is given by: Single-shot mode: $$PropagationDelay = \frac{1 + \frac{Resolution}{2} + DelayGain}{f_{CLK-ADC}}$$ Free-running mode: $$PropagationDelay = \frac{\frac{Resolution}{2} + DelayGain}{f_{CLK-ADC}}$$ Table 30-1. Delay Gain | | | Delay Gain (in CLK_ADC Period) | | | | | | |----------|----------------------|--------------------------------|-------------------|-------------------|-------------------|--|--| | | | Free-rur | Free-running mode | | shot mode | | | | Name | INTPUTCTRL.GAIN[3:0] | Differential Mode | Single-Ended Mode | Differential mode | Single-Ended mode | | | | 1X | 0x0 | 0 | 0 | 0 | 1 | | | | 2X | 0x1 | 0 | 1 | 0.5 | 1.5 | | | | 4X | 0x2 | 1 | 1 | 1 | 2 | | | | 8X | 0x3 | 1 | 2 | 1.5 | 2.5 | | | | 16X | 0x4 | 2 | 2 | 2 | 3 | | | | Reserved | 0x5 0xE | Reserved | Reserved | Reserved | Reserved | | | | DIV2 | 0xF | 0 | 1 | 0.5 | 1.5 | | | #### 30.6.4 ADC Resolution The ADC supports 8-bit, 10-bit and 12-bit resolutions. Resolution can be changed by writing the Resolution bit group in the Control B register (CTRLB.RESSEL). After a reset, the resolution is set to 12 bits by default. #### 30.6.5 Differential and Single-Ended Conversions The ADC has two conversion options: differential and single-ended. When measuring signals where the positive input is always at a higher voltage than the negative input, the single-ended conversion should be used in order to have full 12-bit resolution in the conversion, which has only positive values. The negative input must be connected to ground. This ground could be the internal GND, IOGND or an external ground connected to a pin. Refer to INPUTCTRL for selection details. If the positive input may go below the negative input, creating some negative results, the differential mode should be used in order to get correct results. The configuration of the conversion is done in the Differential Mode bit in the Control B register (CTRLB.DIFFMODE). These two types of conversion could be run in single mode or in free-running mode. When set up in free-running mode, an ADC input will continuously sample and do new conversions. The INTFLAG.RESRDY bit will be set at the end of each conversion. #### 30.6.5.1 Conversion Timing Figure 30-3 shows the ADC timing for a single conversion without gain. The writing of the ADC Start Conversion bit (SWTRIG.START) or Start Conversion Event In bit (EVCTRL.STARTEI) must occur at least one CLK\_ADC\_APB cycle before the CLK\_ADC cycle on which the conversion starts. The input channel is sampled in the first half CLK\_ADC period. The sampling time can be increased by using the Sampling Time Length bit group in the Sampling Time Control register (SAMPCTRL.SAMPLEN). Refer to Figure 30-4 for example on increased sampling time. Figure 30-3. ADC Timing for One Conversion in Differential Mode without Gain Figure 30-4. ADC Timing for One Conversion in Differential Mode without Gain, but with Increased Sampling Time Figure 30-5. ADC Timing for Free Running in Differential Mode without Gain Figure 30-6. ADC Timing for One Conversion in Single-Ended Mode without Gain Figure 30-7. ADC Timing for Free Running in Single-Ended Mode without Gain #### 30.6.6 Accumulation The result from multiple consecutive conversions can be accumulated. The number of samples to be accumulated is specified by writing to the Number of Samples to be Collected field in the Average Control register (AVGCTRL.SAMPLENUM) as described in Table 30-2. When accumulating more than 16 samples, the result will be too large for the 16-bit RESULT register. To avoid overflow, the result is shifted right automatically to fit within the 16 available bits. The number of automatic right shifts are specified in Table 30-2. Note that to be able to perform the accumulation of two or more samples, the Conversion Result Resolution field in the Control B register (CTRLB.RESSEL) must be written to one. Table 30-2. Accumulation | Number of<br>Accumulated Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result Precision | Number of Automatic<br>Right Shifts | Final Result<br>Precision | Automatic<br>Division Factor | |----------------------------------|-----------------------|----------------------------------|-------------------------------------|---------------------------|------------------------------| | 1 | 0x0 | 12 bits | 0 | 12 bits | 0 | | 2 | 0x1 | 13 bits | 0 | 13 bits | 0 | | 4 | 0x2 | 14 bits | 0 | 14 bits | 0 | | Number of<br>Accumulated Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result Precision | Number of Automatic<br>Right Shifts | Final Result<br>Precision | Automatic<br>Division Factor | |----------------------------------|-----------------------|----------------------------------|-------------------------------------|---------------------------|------------------------------| | 8 | 0x3 | 15 bits | 0 | 15 bits | 0 | | 16 | 0x4 | 16 bits | 0 | 16 bits | 0 | | 32 | 0x5 | 17 bits | 1 | 16 bits | 2 | | 64 | 0x6 | 18 bits | 2 | 16 bits | 4 | | 128 | 0x7 | 19 bits | 3 | 16 bits | 8 | | 256 | 0x8 | 20 bits | 4 | 16 bits | 16 | | 512 | 0x9 | 21 bits | 5 | 16 bits | 32 | | 1024 | 0xA | 22 bits | 6 | 16 bits | 64 | | Reserved | 0xB -0xF | 12 bits | | 12 bits | 0 | ## 30.6.7 Averaging Averaging is a feature that increases the sample accuracy, though at the cost of reduced sample rate. This feature is suitable when operating in noisy conditions. Averaging is done by accumulating *m* samples, as described in "Accumulation" on page 809, and divide the result by *m*. The averaged result is available in the RESULT register. The number of samples to be accumulated is specified by writing to AVGCTRL.SAMPLENUM as described in Table 30-3. The division is obtained by a combination of the automatic right shift described above, and an additional right shift that must be specified by writing to the Adjusting Result/Division Coefficient field in AVGCTRL (AVGCTRL.ADJRES) as described in Table 30-3. Note that to be able to perform the averaging of two or more samples, the Conversion Result Resolution field in the Control B register (CTRLB.RESSEL) must be written to one. Averaging AVGCTRL.SAMPLENUM samples will reduce the effective sample rate by $\frac{1}{\text{AVGCTRL.SAMPLENUM}}$ . When the required average is reached, the INTFLAG.RESRDY bit is set. Table 30-3. Averaging | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result<br>Precision | Number of<br>Automatic<br>Right Shifts | Division<br>Factor | AVGCTRL.<br>ADJRES | Total<br>Number<br>of Right<br>Shifts | Final<br>Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|-------------------------------------|----------------------------------------|--------------------|--------------------|---------------------------------------|------------------------------|---------------------------------| | 1 | 0x0 | 12 bits | 0 | 1 | 0x0 | | 12 bits | 0 | | 2 | 0x1 | 13 | 0 | 2 | 0x1 | 1 | 12 bits | 0 | | 4 | 0x2 | 14 | 0 | 4 | 0x2 | 2 | 12 bits | 0 | | 8 | 0x3 | 15 | 0 | 8 | 0x3 | 3 | 12 bits | 0 | | 16 | 0x4 | 16 | 0 | 16 | 0x4 | 4 | 12 bits | 0 | | 32 | 0x5 | 17 | 1 | 16 | 0x4 | 5 | 12 bits | 2 | | 64 | 0x6 | 18 | 2 | 16 | 0x4 | 6 | 12 bits | 4 | | 128 | 0x7 | 19 | 3 | 16 | 0x4 | 7 | 12 bits | 8 | | 256 | 0x8 | 20 | 4 | 16 | 0x4 | 8 | 12 bits | 16 | | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result<br>Precision | Number of<br>Automatic<br>Right Shifts | Division<br>Factor | AVGCTRL.<br>ADJRES | Total<br>Number<br>of Right<br>Shifts | Final<br>Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|-------------------------------------|----------------------------------------|--------------------|--------------------|---------------------------------------|------------------------------|---------------------------------| | 512 | 0x9 | 21 | 5 | 16 | 0x4 | 9 | 12 bits | 32 | | 1024 | 0xA | 22 | 6 | 16 | 0x4 | 10 | 12 bits | 64 | | Reserved | 0xB –0xF | | | | 0x0 | | 12 bits | 0 | ## 30.6.8 Oversampling and Decimation By using oversampling and decimation, the ADC resolution can be increased from 12 bits to up to 16 bits. To increase the resolution by n bits, $4^n$ samples must be accumulated. The result must then be shifted right by n bits. This right shift is a combination of the automatic right shift and the value written to AVGCTRL.ADJRES. To obtain the correct resolution, the ADJRES must be configured as described in the table below. This method will result in n bit extra LSB resolution. Table 30-4. Configuration Required for Oversampling and Decimation | Result<br>Resolution | Number of Samples to Average | AVGCTRL.SAMPLENUM[3:0] | Number of<br>Automatic Right<br>Shifts | AVGCTRL.ADJRES[2:0] | |----------------------|------------------------------|------------------------|----------------------------------------|---------------------| | 13 bits | 4 <sup>1</sup> = 4 | 0x2 | 0 | 0x1 | | 14 bits | 4 <sup>2</sup> = 16 | 0x4 | 0 | 0x2 | | 15 bits | 4 <sup>3</sup> = 64 | 0x6 | 2 | 0x1 | | 16 bits | 4 <sup>4</sup> = 256 | 0x8 | 4 | 0x0 | #### 30.6.9 Window Monitor The window monitor allows the conversion result to be compared to some predefined threshold values. Supported modes are selected by writing the Window Monitor Mode bit group in the Window Monitor Control register (WINCTRL.WINMODE[2:0]). Thresholds are given by writing the Window Monitor Lower Threshold register (WINLT) and Window Monitor Upper Threshold register (WINUT). If differential input is selected, the WINLT and WINUT are evaluated as signed values. Otherwise they are evaluated as unsigned values. Another important point is that the significant WINLT and WINUT bits are given by the precision selected in the Conversion Result Resolution bit group in the Control B register (CTRLB.RESSEL). This means that if 8-bit mode is selected, only the eight lower bits will be considered. In addition, in differential mode, the eighth bit will be considered as the sign bit even if the ninth bit is zero. The INTFLAG.WINMON interrupt flag will be set if the conversion result matches the window monitor condition. #### 30.6.10 Offset and Gain Correction Inherent gain and offset errors affect the absolute accuracy of the ADC. The offset error is defined as the deviation of the actual ADC's transfer function from an ideal straight line at zero input voltage. The offset error cancellation is handled by the Offset Correction register (OFFSETCORR). The offset correction value is subtracted from the converted data before writing the Result register (RESULT). The gain error is defined as the deviation of the last output step's midpoint from the ideal straight line, after compensating for offset error. The gain error cancellation is handled by the Gain Correction register (GAINCORR). To correct these two errors, the Digital Correction Logic Enabled bit in the Control B register (CTRLB.CORREN) must be written to one. Offset and gain error compensation results are both calculated according to: In single conversion, a latency of 13 GCLK\_ADC is added to the availability of the final result. Since the correction time is always less than the propagation delay, this latency appears in free-running mode only during the first conversion. After that, a new conversion will be initialized when a conversion completes. All other conversion results are available at the defined sampling rate. Figure 30-8. ADC Timing Correction Enabled ## 30.6.11 DMA, Interrupts and Events Table 30-5. Module Request for ADC | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |-----------------------|-------------------|--------------|-------------|-------------|------------------------------| | Result Ready | x | x | | x | When result register is read | | Overrun | x | | | | | | Window Monitor | x | x | | | | | Synchronization Ready | x | | | | | | Start Conversion | | | x | | | | ADC Flush | | | x | | | #### **30.6.11.1 DMA Operation** The ADC generates the following DMA request: Result Conversion Ready (RESRDY): the request is set when a conversion result is available and cleared when the RESULT register is read. When the averaging operation is enabled, the DMA request is set when the averaging is completed and result is available. #### 30.6.11.2 Interrupts The ADC has the following interrupt sources: - Result Conversion Ready: RESRDY. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Overrun: OVERRUN - Window Monitor: WINMON. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Synchronization Ready: SYNCRDY. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the peripheral is reset. An interrupt flag is cleared by writing a one to the corresponding bit in the INTFLAG register. Each peripheral can have one interrupt request line per interrupt source or one common interrupt request line for all the interrupt sources. This is device dependent. Refer to "Nested Vector Interrupt Controller" on page 29 for details. If the peripheral has one common interrupt request line for all the interrupt sources, the user must read the INTFLAG register to determine which interrupt condition is present. #### 30.6.11.3 Events The peripheral can generate the following output events: - Result Ready (RESRDY) - Window Monitor (WINMON) Output events must be enabled to be generated. Writing a one to an Event Output bit in the Event Control register (EVCTRL.xxEO) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. The events must be correctly routed in the Event System. Refer to "EVSYS – Event System" on page 400 for details. The peripheral can take the following actions on an input event: - ADC start conversion (START) - ADC conversion flush (FLUSH) Input events must be enabled for the corresponding action to be taken on any input event. Writing a one to an Event Input bit in the Event Control register (EVCTRL.xxEI) enables the corresponding action on the input event. Writing a zero to this bit disables the corresponding action on the input event. Note that if several events are connected to the peripheral, the enabled action will be taken on any of the incoming events. The events must be correctly routed in the Event System. Refer to "EVSYS – Event System" on page 400 for details. #### 30.6.12 Sleep Mode Operation The Run in Standby bit in the Control A register (CTRLA.RUNSTDBY) controls the behavior of the ADC during standby sleep mode. When the bit is zero, the ADC is disabled during sleep, but maintains its current configuration. When the bit is one, the ADC continues to operate during sleep. Note that when RUNSTDBY is zero, the analog blocks are powered off for the lowest power consumption. This necessitates a start-up time delay when the system returns from sleep. When RUNSTDBY is one, any enabled ADC interrupt source can wake up the CPU. While the CPU is sleeping, ADC conversion can only be triggered by events. ## 30.6.13 Synchronization Due to the asynchronicity between CLK\_ADC\_APB and GCLK\_ADC, some registers must be synchronized when accessed. A register can require: Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST) - Enable bit in the Control A register (CTRLA.ENABLE) The following registers need synchronization when written: - Control B (CTRLB) - Software Trigger (SWTRIG) - Window Monitor Control (WINCTRL) - Input Control (INPUTCTRL) - Window Upper/Lower Threshold (WINUT/WINLT) Write-synchronization is denoted by the Write-Synchronized property in the register description. The following registers need synchronization when read: - Software Trigger (SWTRIG) - Input Control (INPUTCTRL) - Result (RESULT) Read-synchronization is denoted by the Read-Synchronized property in the register description. ## 30.7 Register Summary Table 30-6. Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | | |------------------|-----------------------------------------|-------------|----------|---------|--------------|----------------------------|-----------|-------------|----------------|----------|--| | 0x00 | CTRLA | 7:0 | | | | | | RUNSTDBY | ENABLE | SWRST | | | 0x00 | REFCTRL | 7:0 | REFCOMP | | | | | | | OWNOT | | | | | | REFCOMP | | AD IDECIO.01 | REFSEL[3:0] SAMPLENUM[3:0] | | | | | | | 0x02 | AVGCTRL | 7:0 | | | ADJRES[2:0] | | CAMPI | | NUM[3.0] | | | | 0x03 | SAMPCTRL | 7:0 | | | DECO | E1 [4 0] | | EN[5:0] | LEETADI | DIFFMORE | | | 0x04 | CTRLB | 7:0 | | | RESSI | EL[1:0] | CORREN | FREERUN | LEFTADJ | DIFFMODE | | | 0x05 | | 15:8 | | | | | | | PRESCALER[2:0] | | | | 0x06 | Reserved | | | | | | | | | | | | 0x07 | Reserved | | | | | | | | | | | | 80x0 | WINCTRL | 7:0 | | | | | | | WINMODE[2:0] | | | | 0x09<br><br>0x0B | Reserved | | | | | | | | | | | | 0x0C | SWTRIG | 7:0 | | | | | | | START | FLUSH | | | 0x0D | | | | | | | | | | | | | <br>0x0F | Reserved | | | | | | | | | | | | 0x10 | | 7:0 | | | | | | MUXPOS[4:0] | | | | | 0x11 | INPUTCTRL | 15:8 | | | | MUXNEG[4:0] | | | | | | | 0x12 | INFOTCTRE | 23:16 | | INPUTOF | FSET[3:0] | | | INPUTS | CAN[3:0] | | | | 0x13 | | 31:24 | | | | | | GAIN | N[3:0] | | | | 0x14 | EVCTRL | 7:0 | | | WINMONEO | RESRDYEO | | | SYNCEI | STARTEI | | | 0x15 | Reserved | | | | | | | | | | | | 0x16 | INTENCLR | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | 0x17 | INTENSET | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | 0x18 | INTFLAG | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | 0x19 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | | 0x1A | DECLUT | 7:0 | | | | RESU | LT[7:0] | | | | | | 0x1B | RESULT | 15:8 | | | | RESUL | _T[15:8] | | | | | | 0x1C | WINLT | 7:0 | | | | WINL | .T[7:0] | | | | | | 0x1D | *************************************** | 15:8 | | | | WINL | T[15:8] | | | | | | 0x1E | Reserved | | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | | | 0x20 | WINUT | 7:0 | | | | | JT[7:0] | | | | | | 0x21 | | 15:8 | | | | WINU | T[15:8] | | | | | | 0x22 | Reserved | | | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | | | 0x24 | GAINCORR | 7:0 | | | | GAINC | DRR[7:0] | | | | | | 0x25 | S 1301 (1) | 15:8 | | | | | | GAINCO | RR[11:8] | | | | 0x26 | OFFSETCOR | 7:0 | | | | OFFSET | CORR[7:0] | | | | | | 0x27 | R | 15:8 | | | | | | OFFSETC | ORR[11:8] | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|---------|-------------|--------------------|--|--|--|--|---------------|--------|--| | 0x28 | CALIB | 7:0 | LINEARITY_CAL[7:0] | | | | | | | | | 0x29 | CALIB | 15:8 | | | | | | BIAS_CAL[2:0] | | | | 0x2A | DBGCTRL | 7:0 | | | | | | | DBGRUN | | ## 30.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 804 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Refer to "Synchronization" on page 813 for details. Some registers are enable-protected, meaning they can be written only when the ADC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. #### 30.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|----------|--------|-------| | | | | | | | RUNSTDBY | ENABLE | SWRST | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – RUNSTDBY: Run in Standby This bit indicates whether the ADC will continue running in standby sleep mode or not: 0: The ADC is halted during standby sleep mode. 1: The ADC continues normal operation during standby sleep mode. #### Bit 1 – ENABLE: Enable 0: The ADC is disabled. 1: The ADC is enabled. Due to synchronization, there is a delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. #### Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the ADC, except DBGCTRL, to their initial state, and the ADC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. #### 30.8.2 Reference Control Name: REFCTRL **Offset:** 0x01 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|---|---|-----|------|---------|-----| | | REFCOMP | | | | | REFS | EL[3:0] | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – REFCOMP: Reference Buffer Offset Compensation Enable The accuracy of the gain stage can be increased by enabling the reference buffer offset compensation. This will decrease the input impedance and thus increase the start-up time of the reference. - 0: Reference buffer offset compensation is disabled. - 1: Reference buffer offset compensation is enabled. #### Bits 6:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 3:0 - REFSEL[3:0]: Reference Selection These bits select the reference for the ADC according to Table 30-7. Table 30-7. Reference Selection | REFSEL[3:0] | Name | Description | |-------------|---------|-------------------------------------| | 0x0 | INT1V | 1.0V voltage reference | | 0x1 | INTVCC0 | 1/1.48 VDDANA | | 0x2 | INTVCC1 | 1/2 VDDANA (only for VDDANA > 2.0V) | | 0x3 | - | Reserved | | 0x4 | VREFB | External reference | | 0x5-0xF | - | Reserved | ## 30.8.3 Average Control Name: AVGCTRL **Offset:** 0x02 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|-------------|-----|-----|--------|----------|-----| | | | | ADJRES[2:0] | | | SAMPLE | NUM[3:0] | | | Access | R | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. # • Bits 6:4 – ADJRES[2:0]: Adjusting Result / Division Coefficient These bits define the division coefficient in 2<sup>n</sup> steps. # Bits 3:0 – SAMPLENUM[3:0]: Number of Samples to be Collected These bits define how many samples should be added together. The result will be available in the Result register (RESULT). Note: if the result width increases, CTRLB.RESSEL must be changed. Table 30-8. Number of Samples to be Collected | SAMPLENUM[3:0] | Name | Description | |----------------|------|--------------| | 0x0 | 1 | 1 sample | | 0x1 | 2 | 2 samples | | 0x2 | 4 | 4 samples | | 0x3 | 8 | 8 samples | | 0x4 | 16 | 16 samples | | 0x5 | 32 | 32 samples | | 0x6 | 64 | 64 samples | | 0x7 | 128 | 128 samples | | 0x8 | 256 | 256 samples | | 0x9 | 512 | 512 samples | | 0xA | 1024 | 1024 samples | | 0xB-0xF | | Reserved | ## 30.8.4 Sampling Time Control Name: SAMPCTRL **Offset:** 0x03 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|-------|---------|-----|-----| | | | | | | SAMPL | EN[5:0] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:0 – SAMPLEN[5:0]: Sampling Time Length These bits control the ADC sampling time in number of half CLK\_ADC cycles, depending of the prescaler value, thus controlling the ADC input impedance. Sampling time is set according to the equation: Sampling time = $$(SAMPLEN + 1) \cdot \left(\frac{CLK_{ADC}}{2}\right)$$ ## 30.8.5 Control B Name: CTRLB Offset: 0x04 Reset: 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|------|---------|--------|---------|---------------|----------| | | | | | | | F | PRESCALER[2:0 | )] | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESS | EL[1:0] | CORREN | FREERUN | LEFTADJ | DIFFMODE | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 10:8 – PRESCALER[2:0]: Prescaler Configuration These bits define the ADC clock relative to the peripheral clock according to Table 30-9. Table 30-9. Prescaler Configuration | PRESCALER[2:0] | Name | Description | |----------------|--------|---------------------------------| | 0x0 | DIV4 | Peripheral clock divided by 4 | | 0x1 | DIV8 | Peripheral clock divided by 8 | | 0x2 | DIV16 | Peripheral clock divided by 16 | | 0x3 | DIV32 | Peripheral clock divided by 32 | | 0x4 | DIV64 | Peripheral clock divided by 64 | | 0x5 | DIV128 | Peripheral clock divided by 128 | | 0x6 | DIV256 | Peripheral clock divided by 256 | | 0x7 | DIV512 | Peripheral clock divided by 512 | ## Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 5:4 – RESSEL[1:0]: Conversion Result Resolution These bits define whether the ADC completes the conversion at 12-, 10- or 8-bit result resolution. Table 30-10. Conversion Result Resolution | RESSEL[1:0] | Name | Description | |-------------|-------|---------------------------| | 0x0 | 12BIT | 12-bit result | | 0x1 | 16BIT | For averaging mode output | | 0x2 | 10BIT | 10-bit result | | 0x3 | 8BIT | 8-bit result | ## • Bit 3 - CORREN: Digital Correction Logic Enabled - 0: Disable the digital result correction. - 1: Enable the digital result correction. The ADC conversion result in the RESULT register is then corrected for gain and offset based on the values in the GAINCAL and OFFSETCAL registers. Conversion time will be increased by X cycles according to the value in the Offset Correction Value bit group in the Offset Correction register. #### Bit 2 – FREERUN: Free Running Mode - 0: The ADC run is single conversion mode. - 1: The ADC is in free running mode and a new conversion will be initiated when a previous conversion completes. #### Bit 1 – LEFTADJ: Left-Adjusted Result - 0: The ADC conversion result is right-adjusted in the RESULT register. - 1: The ADC conversion result is left-adjusted in the RESULT register. The high byte of the 12-bit result will be present in the upper part of the result register. Writing this bit to zero (default) will right-adjust the value in the RESULT register. ## • Bit 0 - DIFFMODE: Differential Mode - 0: The ADC is running in singled-ended mode. - 1: The ADC is running in differential mode. In this mode, the voltage difference between the MUXPOS and MUX-NEG inputs will be converted by the ADC. ## 30.8.6 Window Monitor Control Name: WINCTRL **Offset:** 0x08 **Reset:** 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|-----|--------------|-----| | | | | | | | | WINMODE[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 2:0 – WINMODE[2:0]: Window Monitor Mode These bits enable and define the window monitor mode. Table 30-11 shows the mode selections. **Table 30-11. Window Monitor Mode** | WINMODE[2:0] | Name | Description | |--------------|---------|-----------------------------------| | 0x0 | DISABLE | No window mode (default) | | 0x1 | MODE1 | Mode 1: RESULT > WINLT | | 0x2 | MODE2 | Mode 2: RESULT < WINUT | | 0x3 | MODE3 | Mode 3: WINLT < RESULT < WINUT | | 0x4 | MODE4 | Mode 4: !(WINLT < RESULT < WINUT) | | 0x5-0x7 | | Reserved | ## 30.8.7 Software Trigger Name: SWTRIG Offset: 0x0C Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | START | FLUSH | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – START: ADC Start Conversion 0: The ADC will not start a conversion. 1: The ADC will start a conversion. The bit is cleared by hardware when the conversion has started. Setting this bit when it is already set has no effect. Writing this bit to zero will have no effect. ## Bit 0 – FLUSH: ADC Conversion Flush 0: No flush action. 1: The ADC pipeline will be flushed. A flush will restart the ADC clock on the next peripheral clock edge, and all conversions in progress will be aborted and lost. This bit is cleared until the ADC has been flushed. After the flush, the ADC will resume where it left off; i.e., if a conversion was pending, the ADC will start a new conversion. Writing this bit to zero will have no effect. ## 30.8.8 Input Control Name: INPUTCTRL Offset: 0x10 **Reset:** 0x00000000 **Property:** Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|---------|-----------|-----|-----|-------------|----------------|-----| | | | | | | | GAIN | <b>\</b> [3:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | INPUTOF | FSET[3:0] | | | INPUTS | CAN[3:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | MUXNEG[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | MUXPOS[4:0] | | | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bits 31:28 - Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bits 27:24 - GAIN[3:0]: Gain Factor Selection These bits set the gain factor of the ADC gain stage according to the values shown in Table 30-12. **Table 30-12. Gain Factor Selection** | GAIN[3:0] | Name | Description | |-----------|------|-------------| | 0x0 | 1X | 1x | | 0x1 | 2X | 2x | | 0x2 | 4X | 4x | | 0x3 | 8X | 8x | | GAIN[3:0] | Name | Description | |-----------|------|-------------| | 0x4 | 16X | 16x | | 0x5-0xE | | Reserved | | 0xF | DIV2 | 1/2x | #### Bits 23:20 – INPUTOFFSET[3:0]: Positive Mux Setting Offset The pin scan is enabled when INPUTSCAN != 0. Writing these bits to a value other than zero causes the first conversion triggered to be converted using a positive input equal to MUXPOS + INPUTOFFSET. Setting this register to zero causes the first conversion to use a positive input equal to MUXPOS. After a conversion, the INPUTOFFSET register will be incremented by one, causing the next conversion to be done with the positive input equal to MUXPOS + INPUTOFFSET. The sum of MUXPOS and INPUTOFFSET gives the input that is actually converted. #### Bits 19:16 – INPUTSCAN[3:0]: Number of Input Channels Included in Scan This register gives the number of input sources included in the pin scan. The number of input sources included is INPUTSCAN + 1. The input channels included are in the range from MUXPOS + INPUTOFFSET to MUXPOS + INPUTOFFSET + INPUTSCAN. The range of the scan mode must not exceed the number of input channels available on the device. #### Bits 15:13 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 12:8 – MUXNEG[4:0]: Negative Mux Input Selection These bits define the Mux selection for the negative ADC input. Table 30-13 shows the possible input selections. Table 30-13. Negative Mux Input Selection | Value | Name | Description | |-----------|-------|-----------------------------| | 0x00 | PIN0 | Reserved | | 0x01 | PIN1 | Reserved | | 0x02 | PIN2 | Reserved | | 0x03 | PIN3 | Reserved | | 0x04 | PIN4 | ADC AIN4 pin <sup>(1)</sup> | | 0x05 | PIN5 | ADC AIN5 pin <sup>(1)</sup> | | 0x06 | PIN6 | ADC AIN6 pin | | 0x07 | PIN7 | ADC AIN7 pin | | 0x08-0x17 | - | Reserved | | 0x18 | GND | Internal ground | | 0x19 | IOGND | I/O ground | | 0x1A-0x1F | - | Reserved | Note: 1. Only available in SAM R21G. #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 4:0 – MUXPOS[4:0]: Positive Mux Input Selection These bits define the Mux selection for the positive ADC input. Table 30-14 shows the possible input selections. If the internal bandgap voltage or temperature sensor input channel is selected, then the Sampling Time Length bit group in the SamplingControl register must be written. Table 30-14. Positive Mux Input Selection | MUXPOS[4:0] | Group configuration | Description | |-------------|---------------------|------------------------------| | 0x00 | | Reserved | | 0x01 | | Reserved | | 0x02 | | Reserved | | 0x03 | | Reserved | | 0x04 | PIN4 | ADC AIN4 pin <sup>(1)</sup> | | 0x05 | PIN5 | ADC AIN5 pin <sup>(1)</sup> | | 0x06 | PIN6 | ADC AIN6 pin | | 0x07 | PIN7 | ADC AIN7 pin | | 0x08 | | Reserved | | 0x09 | | Reserved | | 0x0A | PIN10 | ADC AIN10 pin <sup>(1)</sup> | | 0x0B | PIN11 | ADC AIN11 pin <sup>(1)</sup> | | 0x0C | | Reserved | | 0x0D | | Reserved | | 0x0E | | Reserved | | 0x0F | | Reserved | | 0x10 | PIN16 | ADC AIN16 pin | | 0x11 | PIN17 | ADC AIN17 pin | | 0x12-0x17 | | Reserved | | 0x18 | TEMP | Temperature reference | | 0x19 | BANDGAP | Bandgap voltage | | 0x1A | SCALEDCOREVCC | 1/4 scaled core supply | | 0x1B | SCALEDIOVCC | 1/4 scaled I/O supply | | 0x1C-0x1F | | Reserved | Note: 1. Only available in SAM R21G. #### 30.8.9 Event Control Name: EVCTRL Offset: 0x14 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|----------|----------|---|---|--------|---------| | | | | WINMONEO | RESRDYEO | | | SYNCEI | STARTEI | | Access | R | R | R/W | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 5 – WINMONEO: Window Monitor Event Out This bit indicates whether the Window Monitor event output is enabled or not and an output event will be generated when the window monitor detects something. - 0: Window Monitor event output is disabled and an event will not be generated. - 1: Window Monitor event output is enabled and an event will be generated. ### Bit 4 – RESRDYEO: Result Ready Event Out This bit indicates whether the Result Ready event output is enabled or not and an output event will be generated when the conversion result is available. - 0: Result Ready event output is disabled and an event will not be generated. - 1: Result Ready event output is enabled and an event will be generated. #### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 1 – SYNCEI: Synchronization Event In - 0: A flush and new conversion will not be triggered on any incoming event. - 1: A flush and new conversion will be triggered on any incoming event. #### Bit 0 – STARTEI: Start Conversion Event In - 0: A new conversion will not be triggered on any incoming event. - 1: A new conversion will be triggered on any incoming event. ## 30.8.10 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x16 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---------|--------|---------|--------|---| | | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and the corresponding interrupt request. #### Bit 2 – WINMON: Window Monitor Interrupt Enable 0: The window monitor interrupt is disabled. 1: The window monitor interrupt is enabled, and an interrupt request will be generated when the Window Monitor interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Window Monitor Interrupt Enable bit and the corresponding interrupt request. # Bit 1 – OVERRUN: Overrun Interrupt Enable 0: The Overrun interrupt is disabled. 1: The Overrun interrupt is enabled, and an interrupt request will be generated when the Overrun interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Interrupt Enable bit and the corresponding interrupt request. ### Bit 0 – RESRDY: Result Ready Interrupt Enable 0: The Result Ready interrupt is disabled. 1: The Result Ready interrupt is enabled, and an interrupt request will be generated when the Result Ready interrupt flag is set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Result Ready Interrupt Enable bit and the corresponding interrupt request. ## 30.8.11 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x17 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---------|--------|---------|--------|---| | | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable 0: The Synchronization Ready interrupt is disabled. 1: The Synchronization Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit, which enables the Synchronization Ready interrupt. ## Bit 2 – WINMON: Window Monitor Interrupt Enable 0: The Window Monitor interrupt is disabled. 1: The Window Monitor interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Window Monitor Interrupt bit and enable the Window Monitor interrupt. #### Bit 1 – OVERRUN: Overrun Interrupt Enable 0: The Overrun interrupt is disabled. 1: The Overrun interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Overrun Interrupt bit and enable the Overrun interrupt. # • Bit 0 - RESRDY: Result Ready Interrupt Enable 0: The Result Ready interrupt is disabled. 1: The Result Ready interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Result Ready Interrupt bit and enable the Result Ready interrupt. # 30.8.12 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x18 **Reset:** 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------|---|---|---|---|---------|--------|---------|--------|---| | | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:4 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 3 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a one-to-zero transition of the Synchronization Busy bit in the Status register (STATUS.SYNC-BUSY), except when caused by an enable or software reset, and will generate an interrupt request if INTENCLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bit 2 – WINMON: Window Monitor This flag is cleared by writing a one to the flag or by reading the RESULT register. This flag is set on the next GCLK\_ADC cycle after a match with the window monitor condition, and an interrupt request will be generated if INTENCLR/SET.WINMON is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Window Monitor interrupt flag. # • Bit 1 - OVERRUN: Overrun This flag is cleared by writing a one to the flag. This flag is set if RESULT is written before the previous value has been read by CPU, and an interrupt request will be generated if INTENCLR/SET.OVERRUN is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overrun interrupt flag. #### Bit 0 – RESRDY: Result Ready This flag is cleared by writing a one to the flag or by reading the RESULT register. This flag is set when the conversion result is available, and an interrupt will be generated if INTEN-CLR/SET.RESRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Result Ready interrupt flag. # 30.8.13 Status Name: STATUS Offset: 0x19 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ### Bits 6:0 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## 30.8.14 Result Name: RESULT Offset: 0x1A Reset: 0x0000 Property: Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | |--------|--------------|----|----|----|----|----|---|---|--|--|--|--| | | RESULT[15:8] | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | RESULT[7:0] | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 15:0 – RESULT[15:0]: Result Conversion Value These bits will hold up to a 16-bit ADC result, depending on the configuration. In single-ended without averaging mode, the ADC conversion will produce a 12-bit result, which can be left- or right-shifted, depending on the setting of CTRLB.LEFTADJ. If the result is left-adjusted (CTRLB.LEFTADJ), the high byte of the result will be in bit position [15:8], while the remaining 4 bits of the result will be placed in bit locations [7:4]. This can be used only if an 8-bit result is required; i.e., one can read only the high byte of the entire 16-bit register. If the result is not left-adjusted (CTRLB.LEFTADJ) and no oversampling is used, the result will be available in bit locations [11:0], and the result is then 12 bits long. If oversampling is used, the result will be located in bit locations [15:0], depending on the settings of the Average Control register (AVGCTRL). # 30.8.15 Window Monitor Lower Threshold Name: WINLT Offset: 0x1C Reset: 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | WINLT[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WINLT[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 15:0 – WINLT[15:0]: Window Lower Threshold If the window monitor is enabled, these bits define the lower threshold value. # 30.8.16 Window Monitor Upper Threshold Name: WINUT Offset: 0x20 Reset: 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | WINUT[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WINUT[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 15:0 – WINUT[15:0]: Window Upper Threshold If the window monitor is enabled, these bits define the upper threshold value. # 30.8.17 Gain Correction Name: GAINCORR **Offset:** 0x24 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|---------------|-----|-----|-----|-----|--------|-----------|-----|--|--| | | | | | | | GAINCO | PRR[11:8] | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | GAINCORR[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:0 – GAINCORR[11:0]: Gain Correction Value If the CTRLB.CORREN bit is one, these bits define how the ADC conversion result is compensated for gain error before being written to the result register. The gaincorrection is a fractional value, a 1-bit integer plusan 11-bit fraction, and therefore 1/2 <= GAINCORR < 2. GAINCORR values range from 0.100000000000 to 1.111111111111. # 30.8.18 Offset Correction Name: OFFSETCORR **Offset:** 0x26 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----------------|-----|-----|-----|-----|---------|-----------|-----|--|--| | | | | | | | OFFSETC | ORR[11:8] | | | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | OFFSETCORR[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ### Bits 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 11:0 – OFFSETCORR[11:0]: Offset Correction Value If the CTRLB.CORREN bit is one, these bits define how the ADC conversion result is compensated for offset error before being written to the Result register. This OFFSETCORR value is in two's complement format. # 30.8.19 Calibration Name: CALIB Offset: 0x28 Reset: 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|--------------------|-----|-----|-----|-----|-----|---------------|-----|--|--| | | | | | | | | BIAS_CAL[2:0] | | | | | Access | R | R | R | R | R | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | LINEARITY_CAL[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ### Bits 15:11 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 10:8 – BIAS\_CAL[2:0]: Bias Calibration Value This value from production test must be loaded from the NVM software calibration area into the CALIB register by software to achieve the specified accuracy. The value must be copied only, and must not be changed. # Bits 7:0 – LINEARITY\_CAL[7:0]: Linearity Calibration Value This value from production test must be loaded from the NVM software calibration area into the CALIB register by software to achieve the specified accuracy. The value must be copied only, and must not be changed. # 30.8.20 Debug Control Name: DBGCTRL **Offset:** 0x2A **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|--------| | | | | | | | | | DBGRUN | | Access | R | R | R | R | R | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:1 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bit 0 – DBGRUN: Debug Run 0: The ADC is halted during debug mode. 1: The ADC continues normal operation during debug mode. This bit can be changed only while the ADC is disabled. This bit should be written only while a conversion is not ongoing. # 31. AC – Analog Comparators # 31.1 Overview The Analog Comparator (AC) supports two individual comparators. Each comparator (COMP) compares the voltage levels on two inputs, and provides a digital output based on this comparison. Each comparator may be configured to generate interrupt requests and/or peripheral events upon several different combinations of input change. Hysteresis and propagation delay are two important properties of the comparators; dynamic behavior. Both parameters may be adjusted to achieve the optimal operation for each application. The input selection includes four shared analog port pins and several internal signals. Each comparator output state can also be output on a pin for use by external devices. The comparators are always grouped in pairs on each port. The AC module may implement one pair. These are called Comparator 0 (COMP0) and Comparator 1 (COMP1). They have identical behaviors, but separate control registers. The pair can be set in window mode to compare a signal to a voltage range instead of a single voltage level. # 31.2 Features - Two individual comparators - Selectable propagation delay versus current consumption - Selectable hysteresis - On/Off - Analog comparator outputs available on pins - Asynchronous or synchronous - Flexible input selection - Four pins selectable for positive or negative inputs - Ground (for zero crossing) - Bandgap reference voltage - 64-level programmable V<sub>DDANA</sub> scaler per comparator - Interrupt generation on: - · Rising or falling edge - Toggle - End of comparison - Window function interrupt generation on: - Signal above window - Signal inside window - Signal below window - Signal outside window - Event generation on: - Comparator output - Window function inside/outside window - Optional digital filter on comparator output - Low-power option - Single-shot support # 31.3 Block Diagram Figure 31-1. Analog Comparator Block Diagram # 31.4 Signal Description | Signal Name | Туре | Description | |-------------|----------------|--------------------| | AIN[30] | Analog input | Comparator inputs | | CMP[10] | Digital output | Comparator outputs | Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. # 31.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. # 31.5.1 I/O Lines Using the AC's I/O lines requires the I/O pins to be configured. Refer to the PORT chapter for details. Refer to "PORT" on page 373 for details. ### 31.5.2 Power Management The AC will continue to operate in any sleep mode where the selected source clock is running. The AC's interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to "PM – Power Manager" on page 112 for details on the different sleep modes. #### 31.5.3 Clocks The AC bus clock (CLK\_AC\_APB) can be enabled and disabled in the Power Manager, and the default state of the CLK AC APB can be found in the Peripheral Clock Masking section of "PM – Power Manager" on page 112. Two generic clocks (GCLK\_AC\_DIG and GCLK\_AC\_ANA) are used by the AC. The digital clock (GCLK\_AC\_DIG) is required to provide the sampling rate for the comparators, while the analog clock (GCLK\_AC\_ANA) is required for low-voltage operation (V<sub>DDANA</sub> < 2.5V) to ensure that the resistance of the analog input multiplexors remains low. These clocks must be configured and enabled in the Generic Clock Controller before using the peripheral. Refer to "GCLK – Generic Clock Controller" on page 90 for details. These generic clocks are asynchronous to the CLK\_AC\_APB clock. Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to "Synchronization" on page 853 for further details. ### 31.5.4 DMA Not applicable. ### 31.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the AC interrupts requires the Interrupt Controller to be configured first. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 31.5.6 Events The events are connected to the Event System. Using the events requires the Event System to be configured first. Refer to "EVSYS – Event System" on page 400 for details. ### 31.5.7 Debug Operation When the CPU is halted in debug mode, the peripheral continues normal operation. If the peripheral is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. #### 31.5.8 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Control B register (CTRLB) - Interrupt Flag register (INTFLAG) Write-protection is denoted by the Write-Protected property in the register description. Write-protection does not apply for accesses through an external debugger. Refer to "PAC – Peripheral Access Controller" on page 36 for details. ### 31.5.9 Analog Connections Each comparator has up to four I/O pins that can be used as analog inputs. Each pair of comparators shares the same four pins. These pins must be configured for analog operation before using them as comparator inputs. Any internal reference source, such as a bandgap reference voltage, must be configured and enabled prior to its use as a comparator input. ### 31.5.10 Other Dependencies Not applicable. # 31.6 Functional Description # 31.6.1 Principle of Operation Each comparator has one positive input and one negative input. Each positive input may be chosen from a selection of analog input pins. Each negative input may be chosen from a selection of analog input pins or internal inputs, such as a bandgap reference voltage. The digital output from the comparator is one when the difference between the positive and the negative input voltage is positive, and zero otherwise. The individual comparators can be used independently (normal mode) or grouped in pairs to generate a window comparison (window mode). ## 31.6.2 Basic Operation #### 31.6.2.1 Initialization Before enabling the AC, the input and output events must be configured in the Event Control register (EVCTRL). These settings cannot be changed while the AC is enabled. Each individual comparator must also be configured by its respective Comparator Control register (COMPCTRL0) before that comparator is enabled. These settings cannot be changed while the comparator is enabled. - Select the desired measurement mode with COMPCTRLx.SINGLE. See "Starting a Comparison" on page 845 for more details - Select the desired hysteresis with COMPCTRLx.HYST. See "Input Hysteresis" on page 849 for more details - Select the comparator speed versus power with COMPCTRLx.SPEED. See "Propagation Delay vs. Power Consumption" on page 849 for more details - Select the interrupt source with COMPCTRLx.INTSEL - Select the positive and negative input sources with the COMPCTRLx.MUXPOS and COMPCTRLx.MUXNEG bits. See section "Selecting Comparator Inputs" on page 847 for more details - Select the filtering option with COMPCTRLx.FLEN # 31.6.2.2 Enabling, Disabling and Resetting The AC is enabled by writing a one to the Enable bit in the Control A register (CTRLA.ENABLE). The individual comparators must be also enabled by writing a one to the Enable bit in the Comparator x Control registers (COMPCTRLx.ENABLE). The AC is disabled by writing a zero to CTRLA.ENABLE. This will also disable the individual comparators, but will not clear their COMPCTRLx.ENABLE bits. The AC is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the AC, except DEBUG, will be reset to their initial state, and the AC will be disabled. Refer to the CTRLA register for details. # 31.6.2.3 Starting a Comparison Each comparator channel can be in one of two different measurement modes, determined by the Single bit in the Comparator x Control register (COMPCTRLx.SINGLE): - Continuous measurement - Single-shot After being enabled, a start-up delay is required before the result of the comparison is ready. This start-up time is measured automatically to account for environmental changes, such as temperature or voltage supply level, and is specified in "Electrical Characteristics" on page 1055. During the start-up time, the COMP output is not available. If the supply voltage is below 2.5V, the start-up time is also dependent on the voltage doubler. If the supply voltage is guaranteed to be above 2.5V, the voltage doubler can be disabled by writing the Low-Power Mux bit in the Control A register (CTRLA.LPMUX) to one. The comparator can be configured to generate interrupts when the output toggles, when the output changes from zero to one (rising edge), when the output changes from one to zero (falling edge) or at the end of the comparison. An end-of-comparison interrupt can be used with the single-shot mode to chain further events in the system, regardless of the state of the comparator outputs. The interrupt mode is set by the Interrupt Selection bit group in the Comparator Control register (COMPCTRLx.INTSEL). Events are generated using the comparator output state, regardless of whether the interrupt is enabled or not. ### **Continuous Measurement** Continuous measurement is selected by writing COMPCTRLx.SINGLE to zero. In continuous mode, the comparator is continuously enabled and performing comparisons. This ensures that the result of the latest comparison is always available in the Current State bit in the Status A register (STATUSA.STATEx). After the start-up time has passed, a comparison is done and STATUSA is updated. The Comparator x Ready bit in the Status B register (STATUSB.READYx) is set, and the appropriate peripheral events and interrupts are also generated. New comparisons are performed continuously until the COMPCTRLx.ENABLE bit is written to zero. The start-up time applies only to the first comparison. In continuous operation, edge detection of the comparator output for interrupts is done by comparing the current and previous sample. The sampling rate is the GCLK\_AC\_DIG frequency. An example of continuous measurement is shown in Figure 31-2. Figure 31-2. Continuous Measurement Example For low-power operation, comparisons can be performed during sleep modes without a clock. The comparator is enabled continuously, and changes in the state of the comparator are detected asynchronously. When a toggle occurs, the Power Manager will start GCLK\_AC\_DIG to register the appropriate peripheral events and interrupts. The GCLK\_AC\_DIG clock is then disabled again automatically, unless configured to wake up the system from sleep. #### Single-Shot Single-shot operation is selected by writing COMPCTRLx.SINGLE to one. During single-shot operation, the comparator is normally idle. The user starts a single comparison by writing a one to the respective Start Comparison bit in the write-only Control B register (CTRLB.STARTx). The comparator is enabled, and after the start-up time has passed, a single comparison is done and STATUSA is updated. Appropriate peripheral events and interrupts are also generated. No new comparisons will be performed. Writing a one to CTRLB.STARTx also clears the Comparator x Ready bit in the Status B register (STATUSB.READYx). STATUSB.READYx is set automatically by hardware when the single comparison has completed. To remove the need for polling, an additional means of starting the comparison is also available. A read of the Status C register (STATUSC) will start a comparison on all comparators currently configured for single-shot operation. The read will stall the bus until all enabled comparators are ready. If a comparator is already busy with a comparison, the read will stall until the current comparison is compete, and a new comparison will not be started. A single-shot measurement can also be triggered by the Event System. Writing a one to the Comparator x Event Input bit in the Event Control Register (EVCTRL.COMPEIx) enables triggering on incoming peripheral events. Each comparator can be triggered independently by separate events. Event-triggered operation is similar to user-triggered operation; the difference is that a peripheral event from another hardware module causes the hardware to automatically start the comparison and clear STATUSB.READYx. To detect an edge of the comparator output in single-shot operation for the purpose of interrupts, the result of the current measurement is compared with the result of the previous measurement (one sampling period earlier). An example of single-shot operation is shown in Figure 31-3. Figure 31-3. Single-Shot Example For low-power operation, event-triggered measurements can be performed during sleep modes. When the event occurs, the Power Manager will start GCLK\_AC\_DIG. The comparator is enabled, and after the startup time has passed, a comparison is done and appropriate peripheral events and interrupts are also generated. The comparator and GCLK\_AC\_DIG are then disabled again automatically, unless configured to wake up the system from sleep. ## 31.6.3 Selecting Comparator Inputs Each comparator has one positive and one negative input. The positive input is fed from an external input pin (AINx). The negative input can be fed either from an external input pin (AINx) or from one of the several internal reference voltage sources common to all comparators. The user selects the input source as follows: - The positive input is selected by the Positive Input MUX Select bit group in the Comparator Control register (COMPCTRLx.MUXPOS) - The negative input is selected by the Negative Input MUX Select bit group in the Comparator Control register (COMPCTRLx.MUXNEG) In the case of using an external I/O pin, the selected pin must be configured for analog usage in the PORT Controller by disabling the digital input and output. The switching of the analog input multiplexors is controlled to minimize crosstalk between the channels. The input selection must be changed only while the individual comparator is disabled. # 31.6.4 Window Operation Each comparator pair can be configured to work together in window mode. In this mode, a voltage range is defined, and the comparators give information about whether an input signal is within this range or not. Window mode is enabled by the Window Enable x bit in the Window Control register (WINCTRL.WENx). Both comparators in a pair must have the same measurement mode setting in their respective Comparator Control Registers (COMPCTRLx.SINGLE). To physically configure the pair of comparators for window mode, the same I/O pin should be chosen for each comparator's positive input to create the shared input signal. The negative inputs define the range for the window. In Figure 31-4, COMP0 defines the upper limit and COMP1 defines the lower limit of the window, as shown but the window will also work in the opposite configuration with COMP0 lower and COMP1 higher. The current state of the window function is available in the Window x State bit group of the Status register (STATUS.WSTATEx). Window mode can be configured to generate interrupts when the input voltage changes to below the window, when the input voltage changes into the window or when the input voltage changes outside the window. The interrupt selections are set by the Window Interrupt Selection bit group in the Window Control register (WINCTRL.WINTSELx[1:0]). Events are generated using the inside/outside state of the window, regardless of whether the interrupt is enabled or not. Note that the individual comparator outputs, interrupts and events continue to function normally during window mode. When the comparators are configured for window mode and single-shot mode, measurements are performed simultaneously on both comparators. Writing a one to either Start Comparison bit in the Control B register (CTRLB.STARTx) starts a measurement. Likewise either peripheral event can start a measurement. Figure 31-4. Comparators in Window Mode # 31.6.5 Voltage Doubler The AC contains a voltage doubler that can reduce the resistance of the analog multiplexors when the supply voltage is below 2.5V. The voltage doubler is normally switched on/off automatically based on the supply level. When enabling the comparators, additional start-up time is required for the voltage doubler to settle. If the supply voltage is guaranteed to be above 2.5V, the voltage doubler can be disabled by writing the Low-Power Mux bit in the Control A register (CTRLA.LPMUX) to one. Disabling the voltage doubler saves power and reduces the start-up time. # 31.6.6 VDDANA Scaler The $V_{DDANA}$ scaler generates a reference voltage that is a fraction of the device's supply voltage, with 64 levels. One independent voltage channel is dedicated for each comparator. The scaler is enabled when a comparator's Negative Input Mux bit group in its Comparator Control register (COMPCTRLx.MUXNEG) is set to five and the comparator is enabled. The voltage of each channel is selected by the Value bit group in the Scaler x registers (SCALERx.VALUE[5:0]). Figure 31-5. VDDANA Scaler # 31.6.7 Input Hysteresis Application software can selectively enable/disable hysteresis for the comparison. Applying hysteresis will help prevent constant toggling of the output, which can be caused by noise when the input signals are close to each other. Hysteresis is enabled for each comparator individually by the Hysteresis Mode bit in the Comparator x Control register (COMPCTRLx.HYST). Hysteresis is available only in continuous mode (COMPCTRLx.SINGLE=0). # 31.6.8 Propagation Delay vs. Power Consumption It is possible to trade off comparison speed for power efficiency to get the shortest possible propagation delay or the lowest power consumption. The speed setting is configured for each comparator individually by the Speed bit group in the Comparator x Control register (COMPCTRLx.SPEED). The Speed bits select the amount of bias current provided to the comparator, and as such will also affect the start-up time. # 31.6.9 Filtering The output of the comparators can be digitally filtered to reduce noise using a simple digital filter. The filtering is determined by the Filter Length bits in the Comparator Control x register (COMPCTRLx.FLEN), and is independent for each comparator. Filtering is selectable from none, 3-bit majority (N=3) or 5-bit majority (N=5) functions. Any change in the comparator output is considered valid only if N/2+1 out of the last N samples agree. The filter sampling rate is the CLK AC frequency scaled by the prescaler setting in the Control A register (CTRLA.PRESCALER). Note that filtering creates an additional delay of N-1 sampling cycles from when a comparison is started until the comparator output is validated. For continuous mode, the first valid output will occur when the required number of filter samples is taken. Subsequent outputs will be generated every cycle based on the current sample plus the previous N-1 samples, as shown in Figure 31-6. For single-shot mode, the comparison completes after the Nth filter sample, as shown in Figure 31-7. Figure 31-6. Continuous Mode Filtering Figure 31-7. Single-Shot Filtering During sleep modes, filtering is supported only for single-shot measurements. Filtering must be disabled if continuous measurements will be done during sleep modes, or the resulting interrupt/event may be generated incorrectly. # 31.6.10 Comparator Output The output of each comparator can be routed to an I/O pin by setting the Output bit group in the Comparator Control x register (COMPCTRLx.OUT). This allows the comparator to be used by external circuitry. Either the raw, non-synchronized output of the comparator or the CLK\_AC-synchronized version, including filtering, can be used as the I/O signal source. The output appears on the corresponding CMP[x] pin. # 31.6.11 Offset Compensation The Swap bit in the Comparator Control registers (COMPCTRLx.SWAP) controls switching of the input signals to a comparator's positive and negative terminals. When the comparator terminals are swapped, the output signal from the comparator is also inverted, as shown in Figure 31-8. This allows the user to measure or compensate for the comparator input offset voltage. As part of the input selection, COMPCTRLx.SWAP can be changed only while the comparator is disabled. Figure 31-8. Input Swapping for Offset Compensation # 31.7 Additional Features ## 31.7.1 DMA Operation Not applicable. ## 31.7.2 Interrupts The peripheral has the following interrupt sources: - Comparator (COMPx): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - Window (WINx): this is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. Comparator interrupts are generated based on the conditions selected by the Interrupt Selection bit group in the Comparator Control registers (COMPCTRLx.INTSEL). Window interrupts are generated based on the conditions selected by the Window Interrupt Selection bit group in the Window Control register (WINCTRL.WINTSEL[1:0]). Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the peripheral is reset. An interrupt flag is cleared by writing a one to the corresponding bit in the INTFLAG register. Each peripheral can have one interrupt request line per interrupt source or one common interrupt request line for all the interrupt sources. If the peripheral has one common interrupt request line for all the interrupt sources, the user must read the INTFLAG register to determine which interrupt condition is present. For details on clearing interrupt flags, refer to the INTFLAG register description. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to "Nested Vector Interrupt Controller" on page 29 for details. ### 31.7.3 Events The peripheral can generate the following output events: - Comparator: COMPEO0, COMPEO1(EVCTRL) - Window: WINEO0(EVCTRL) Output events must be enabled to be generated. Writing a one to an Event Output bit in the Event Control register (EVCTRL.COMPEOx) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. The events must be correctly routed in the Event System. Refer to "EVSYS – Event System" on page 400 for details. The peripheral can take the following actions on an input event: - Single-shot measurement - Single-shot measurement in window mode Input events must be enabled for the corresponding action to be taken on any input event. Writing a one to an Event Input bit in the Event Control register (EVCTRL.COMPEIx) enables the corresponding action on input event. Writing a zero to a bit disables the corresponding action on input event. Note that if several events are connected to the peripheral, the enabled action will be taken on any of the incoming events. The events must be correctly routed in the Event System. Refer to "EVSYS – Event System" on page 400 for details. When EVCTRL.COMPEIx is one, the event will start a comparison on COMPx after the start-up time delay. In normal mode, each comparator responds to its corresponding input event independently. For a pair of comparators in window mode, either comparator event will trigger a comparison on both comparators simultaneously. ## 31.7.4 Sleep Mode Operation The Run in Standby bit in the Control A register (CTRLA.RUNSTDBY) controls the behavior of the AC during standby sleep mode. When the bit is zero, the comparator pair is disabled during sleep, but maintains its current configuration. When the bit is one, the comparator pair continues to operate during sleep. Note that when RUNSTDBY is zero, the analog blocks are powered off for the lowest power consumption. This necessitates a start-up time delay when the system returns from sleep. When RUNSTDBY is one, any enabled AC interrupt source can wake up the CPU. While the CPU is sleeping, single-shot comparisons are only triggerable by events. The AC can also be used during sleep modes where the clock used by the AC is disabled, provided that the AC is still powered (not in shutdown). In this case, the behavior is slightly different and depends on the measurement mode, as listed in Table 31-1. Table 31-1. Sleep Mode Operation | COMPCTRLx.MODE | RUNSTDBY=0 | RUNSTDBY=1 | |-----------------|----------------|--------------------------------------------------------------------------| | 0 (Continuous) | COMPx disabled | GCLK_AC_DIG stopped, COMPx enabled | | 1 (Single-shot) | COMPx disabled | GCLK_AC_DIG stopped, COMPx enabled only when triggered by an input event | ## 31.7.4.1 Continuous Measurement during Sleep When a comparator is enabled in continuous measurement mode and GCLK\_AC\_DIG is disabled during sleep, the comparator will remain continuously enabled and will function asynchronously. The current state of the comparator is asynchronously monitored for changes. If an edge matching the interrupt condition is found, GCLK\_AC\_DIG is started to register the interrupt condition and generate events. If the interrupt is enabled in the Interrupt Enable registers (INTENCLR/SET), the AC can wake up the device; otherwise GCLK\_AC\_DIG is disabled until the next edge detection. Filtering is not possible with this configuration. Figure 31-9. Continuous Mode SleepWalking ## 31.7.4.2 Single-Shot Measurement during Sleep For low-power operation, event-triggered measurements can be performed during sleep modes. When the event occurs, the Power Manager will start GCLK\_AC\_DIG. The comparator is enabled, and after the start-up time has passed, a comparison is done, with filtering if desired, and the appropriate peripheral events and interrupts are also generated, as shown in Figure 31-10 The comparator and GCLK\_AC\_DIG are then disabled again automatically, unless configured to wake the system from sleep. Filtering is allowed with this configuration. Figure 31-10.Single-Shot SleepWalking # 31.7.5 Synchronization Due to the asynchronicity between CLK\_MODULE\_APB and GCLK\_MODULE, some registers must be synchronized when accessed. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits need synchronization when written: - Software Reset bit in Control A register (CTRLA.SWRST) - Enable bit in Control A register (CTRLA.ENABLE) - Enable bit in Comparator Control register (COMPCTRLn.ENABLE) The following register need synchronization when written: Window Control register (WINCTRL) Refer to the Synchronization chapter for further details. # 31.8 Register Summary Table 31-2. Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |----------|------------|-------------|----------|-------|---------|----------|------|----------|-------------|---------| | 0x00 | CTRLA | 7:0 | LPMUX | | | | | RUNSTDBY | ENABLE | SWRST | | 0x01 | CTRLB | 7:0 | | | | | | | START1 | START0 | | 0x02 | EVCTRL | 7:0 | | | | WINEO0 | | | COMPEO1 | COMPEO0 | | 0x03 | LVOINE | 15:8 | | | | | | | COMPEI1 | COMPEI0 | | 0x04 | INTENCLR | 7:0 | | | | WIN0 | | | COMP1 | COMP0 | | 0x05 | INTENSET | 7:0 | | | | WIN0 | | | COMP1 | COMP0 | | 0x06 | INTFLAG | 7:0 | | | | WIN0 | | | COMP1 | COMP0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | STATUSA | 7:0 | | | WSTAT | TE0[1:0] | | | STATE1 | STATE0 | | 0x09 | STATUSB | 7:0 | SYNCBUSY | | | | | | READY1 | READY0 | | 0x0A | STATUSC | 7:0 | | | WSTAT | TE0[1:0] | | | STATE1 | STATE0 | | 0x0B | Reserved | | | | | | | | | | | 0x0C | WINCTRL | 7:0 | | | | | | WINTSI | EL0[1:0] | WEN0 | | 0x0D | _ | | | | | | | | | | | <br>0x0F | Reserved | | | | | | | | | | | 0x10 | | 7:0 | | INTSE | EL[1:0] | | SPEE | ED[1:0] | SINGLE | ENABLE | | 0x11 | COMPOTELO | 15:8 | SWAP | | MUXP | OS[1:0] | | | MUXNEG[2:0] | | | 0x12 | COMPCTRL0 | 23:16 | | | | | HYST | | OUT | [1:0] | | 0x13 | | 31:24 | | | | | | | FLEN[2:0] | | | 0x14 | | 7:0 | | INTSE | EL[1:0] | | SPEE | ED[1:0] | SINGLE | ENABLE | | 0x15 | OOMPOTDI 4 | 15:8 | SWAP | | MUXP | OS[1:0] | | | MUXNEG[2:0] | | | 0x16 | COMPCTRL1 | 23:16 | | | | | HYST | | OUT | [1:0] | | 0x17 | | 31:24 | | | | | | | FLEN[2:0] | | | 0x18 | | | | | | | | | | | | <br>0x1F | Reserved | | | | | | | | | | | 0x20 | SCALER0 | 7:0 | | | | | VALU | JE[5:0] | | | | 0x21 | SCALER1 | 7:0 | | | | | VALU | JE[5:0] | | | # 31.9 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Refer to "Register Access Protection" on page 844 for details. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Refer to "Synchronization" on page 853 for details. Some registers are enable-protected, meaning they can be written only when the AC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. #### 31.9.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|----------|--------|-------| | | LPMUX | | | | | RUNSTDBY | ENABLE | SWRST | | Access | R/W | R | R | R | R | R/W | R/W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 – LPMUX: Low-Power Mux 0: The analog input muxes have low resistance, but consume more power at lower voltages (e.g., are driven by the voltage doubler). 1: The analog input muxes have high resistance, but consume less power at lower voltages (e.g., the voltage doubler is disabled). This bit is not synchronized #### Bits 6:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 2 – RUNSTDBY: Run in Standby This bit controls the behavior of the comparators during standby sleep mode. 0: The comparator pair is disabled during sleep. 1: The comparator pair continues to operate during sleep. This bit is not synchronized ## Bit 1 – ENABLE: Enable 0: The AC is disabled. 1: The AC is enabled. Each comparator must also be enabled individually by the Enable bit in the Comparator Control register (COMPCTRLn.ENABLE). Due to synchronization, there is delay from updating the register until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately after being written. STATUS.SYNCBUSY is set. STATUS.SYNCBUSY is cleared when the peripheral is enabled/disabled. ## Bit 0 – SWRST: Software Reset 0: There is no reset operation ongoing. 1: The reset operation is ongoing. Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the AC to their initial state, and the AC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. # 31.9.2 Control B Name: CTRLB Offset: 0x01 Reset: 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|---|--------|--------|---| | | | | | | | | START1 | START0 | | | Access | R | R | R | R | R | R | W | W | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 7:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 1:0 – STARTx [x=1..0]: Comparator x Start Comparison Writing a zero to this field has no effect. Writing a one to STARTx starts a single-shot comparison on COMPx if both the Single-Shot and Enable bits in the Comparator x Control Register are one (COMPCTRLx.SINGLE and COMPCTRLx.ENABLE). If comparator x is not implemented, or if it is not enabled in single-shot mode, writing a one has no effect. This bit always reads as zero. #### 31.9.3 Event Control Name: EVCTRL Offset: 0x02 Reset: 0x0000 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|--------|----|----|---------|---------| | | | | | | | | COMPEI1 | COMPEI0 | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WINEO0 | | | COMPEO1 | COMPEO0 | | Access | R | R | R | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:10 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 9:8 – COMPEIx [x=1..0]: Comparator x Event Input Note that several actions can be enabled for incoming events. If several events are connected to the peripheral, the enabled action will be taken for any of the incoming events. There is no way to tell which of the incoming events caused the action. These bits indicate whether a comparison will start or not on any incoming event. - 0: Comparison will not start on any incoming event. - 1: Comparison will start on any incoming event. #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bit 4 – WINEO: Window x Event Output Enable These bits indicate whether the window x function can generate a peripheral event or not. - 0: Window x Event is disabled. - 1: Window x Event is enabled. # Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 1:0 – COMPEOx [x=1..0]: Comparator x Event Output Enable These bits indicate whether the comparator x output can generate a peripheral event or not. - 0: COMPx event generation is disabled. - 1: COMPx event generation is enabled. # 31.9.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x04 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|---|---|-------|-------| | | | | | WIN0 | | | COMP1 | COMP0 | | Access | R | R | R | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 4 – WIN: Window x Interrupt Enable Reading this bit returns the state of the Window x interrupt enable. 0: The Window x interrupt is disabled. 1: The Window x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit disables the Window x interrupt. #### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 1:0 – COMPx [x=1..0]: Comparator x Interrupt Enable Reading this bit returns the state of the Comparator x interrupt enable. 0: The Comparator x interrupt is disabled. 1: The Comparator x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit disables the Comparator x interrupt. # 31.9.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET **Offset:** 0x05 **Reset:** 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|------|---|---|-------|-------|---| | | | | | WIN0 | | | COMP1 | COMP0 | | | Access | R | R | R | R/W | R | R | R/W | R/W | • | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bit 4 – WIN: Window x Interrupt Enable Reading this bit returns the state of the Window x interrupt enable. 0: The Window x interrupt is disabled. 1: The Window x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit enables the Window x interrupt. #### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 1:0 – COMPx [x=1..0]: Comparator x Interrupt Enable Reading this bit returns the state of the Comparator x interrupt enable. 0: The Comparator x interrupt is disabled. 1: The Comparator x interrupt is enabled. Writing a zero to this bit has no effect. Writing a one to this bit will set the Ready interrupt bit and enable the Ready interrupt. # 31.9.6 Interrupt Flag Status and Clear Name: INTFLAG **Offset:** 0x06 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|---|---|-------|-------| | | | | | WIN0 | | | COMP1 | COMP0 | | Access | R | R | R | R/W | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### Bit 4 – WIN: Window x This flag is set according to the Window x Interrupt Selection bit group in the WINCTRL register (WINCTRL.WINTSELx) and will generate an interrupt if INTENCLR/SET.WINx is also one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Window x interrupt flag. ### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ### Bits 1:0 – COMPx [x=1..0]: Comparator x Reading this bit returns the status of the Comparator x interrupt flag. If comparator x is not implemented, COMPx always reads as zero. This flag is set according to the Interrupt Selection bit group in the Comparator x Control register (COMPCTRLx.INTSEL) and will generate an interrupt if INTENCLR/SET.COMPx is also one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Comparator x interrupt flag. ## 31.9.7 Status A Name: STATUSA **Offset:** 0x08 **Reset:** 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------|---|---|--------------|---|---|---|--------|--------|---| | | | | WSTATE0[1:0] | | | | STATE1 | STATE0 | | | Access | R | R | R | R | R | R | R | R | - | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 5:4 – WSTATE0[1:0]: Window 0 Current State These bits show the current state of the signal if the window 0 mode is enabled, according to Table 31-3. If the window 0 function is not implemented, WSTATE0 always reads as zero. Table 31-3. Window 0 Current State | WSTATE0[1:0] | Name | Description | |--------------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | #### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 1:0 – STATEx [x=1..0]: Comparator x Current State This bit shows the current state of the output signal from COMPx. STATEx is valid only when STATUSB.READYx is one. # 31.9.8 Status B Name: STATUSB **Offset:** 0x09 **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|--------|--------| | | SYNCBUSY | | | | | | READY1 | READY0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ### Bits 6:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 1:0 – READYx [x=1..0]: Comparator x Ready This bit is cleared when the comparator x output is not ready. This bit is set when the comparator x output is ready. If comparator x is not implemented, READYx always reads as zero. #### 31.9.9 Status C STATUSC is a copy of STATUSA (see STATUSA register), with the additional feature of automatically starting single-shot comparisons. A read of STATUSC will start a comparison on all comparators currently configured for single-shot operation. The read will stall the bus until all enabled comparators are ready. If a comparator is already busy with a comparison, the read will stall until the current comparison is compete, and a new comparison will not be started. Name: STATUSC **Offset:** 0x0A **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|-------|---------|---|---|--------|--------|--| | | | | WSTAT | E0[1:0] | | | STATE1 | STATE0 | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # Bits 5:4 – WSTATE0[1:0]: Window 0 Current State These bits show the current state of the signal if the window 0 mode is enabled. If the window 0 function is not implemented, WSTATE0 always reads as zero. Table 31-4. Window 0 Current State | WSTATE0[1:0] | Name | Description | |--------------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | #### Bits 3:2 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. # • Bits 1:0 – STATEx [x=1..0]: Comparator x Current State This bit shows the current state of the output signal from COMPx. If comparator x is not implemented, STATEx always reads as zero. STATEx is only valid when STATUSB.READYx is one. ## 31.9.10 Window Control Name: WINCTRL **Offset:** 0x0C **Reset:** 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|--------|----------|------| | | | | | | | WINTSI | EL0[1:0] | WEN0 | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:3 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 2:1 – WINTSEL0[1:0]: Window 0 Interrupt Selection These bits configure the interrupt mode for the comparator window 0 mode. Table 31-5. Window 0 Interrupt Selection | WINTSEL0[1:0] | Name | Description | |---------------|---------|------------------------------------| | 0x0 | ABOVE | Interrupt on signal above window | | 0x1 | INSIDE | Interrupt on signal inside window | | 0x2 | BELOW | Interrupt on signal below window | | 0x3 | OUTSIDE | Interrupt on signal outside window | #### Bit 0 – WEN0: Window 0 Mode Enable 0: Window mode is disabled for comparators 0 and 1. 1: Window mode is enabled for comparators 0 and 1. ## 31.9.11 Comparator Control n The configuration of comparator n is protected while comparator n is enabled (COMPCTRLn.ENABLE=1). Changes to the other bits in COMPCTRLn can only occur when COMPCTRLn.ENABLE is zero. Name: COMPCTRLn **Offset:** 0x10+n\*0x4 [n=0..1] **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|-------|---------|---------|------|--------|-------------|--------| | | | | | | | | FLEN[2:0] | | | Access | R | R | R | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | HYST | | OUT | [1:0] | | Access | R | R | R | R | R/W | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | SWAP | | MUXPO | OS[1:0] | | | MUXNEG[2:0] | | | Access | R/W | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | INTSE | EL[1:0] | | SPEE | D[1:0] | SINGLE | ENABLE | | Access | R | R/W | R/W | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bits 31:27 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. #### • Bits 26:24 - FLEN[2:0]: Filter Length These bits configure the filtering for comparator n. COMPCTRLn.FLEN can only be written while COMPCTRLn.ENABLE is zero. These bits are not synchronized. Table 31-6. Filter Length | FLEN[2:0] | Name | Description | |-----------|------|--------------| | 0x0 | OFF | No filtering | | FLEN[2:0] | Name | Description | |-----------|------|----------------------------------| | 0x1 | MAJ3 | 3-bit majority function (2 of 3) | | 0x2 | MAJ5 | 5-bit majority function (3 of 5) | | 0x3-0x7 | | Reserved | #### Bits 23:20 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## • Bit 19 - HYST: Hysteresis Enable This bit indicates the hysteresis mode of comparator n. Hysteresis is available only for continuous mode (COMPCTRLn.SINGLE=0). COMPCTRLn.HYST can be written only while COMPCTRLn.ENABLE is zero. - 0: Hysteresis is disabled. - 1: Hysteresis is enabled. This bit is not synchronized #### Bit 18 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 17:16 – OUT[1:0]: Output These bits configure the output selection for comparator n. COMPCTRLn.OUT can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. Table 31-7. Output | OUT[1:0] | Name | Description | |----------|-------|---------------------------------------------------------------------------------------| | 0x0 | OFF | The output of COMPn is not routed to the COMPn I/O port | | 0x1 | ASYNC | The asynchronous output of COMPn is routed to the COMPn I/O port | | 0x2 | SYNC | The synchronous output (including filtering) of COMPn is routed to the COMPn I/O port | | 0x3 | | Reserved | ## Bit 15 – SWAP: Swap Inputs and Invert This bit swaps the positive and negative inputs to COMPn and inverts the output. This function can be used for off-set cancellation. COMPCTRLn.SWAP can be written only while COMPCTRLn.ENABLE is zero. - 0: The output of MUXPOS connects to the positive input, and the output of MUXNEG connects to the negative input. - 1: The output of MUXNEG connects to the positive input, and the output of MUXPOS connects to the negative input. This bit is not synchronized #### Bit 14 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 13:12 – MUXPOS[1:0]: Positive Input Mux Selection These bits select which input will be connected to the positive input of comparator n. COMPCTRLn.MUXPOS can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. Table 31-8. Positive Input Mux Selection | MUXPOS[1:0] | Name | Description | |-------------|------|-------------| | 0x0 | PIN0 | I/O pin 0 | | 0x1 | PIN1 | I/O pin 1 | | 0x2 | PIN2 | I/O pin 2 | | 0x3 | PIN3 | I/O pin 3 | #### Bit 11 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 10:8 – MUXNEG[2:0]: Negative Input Mux Selection These bits select which input will be connected to the negative input of comparator n. COMPCTRLn.MUXNEG can only be written while COMPCTRLn.ENABLE is zero. These bits are not synchronized. Table 31-9. Negative Input Mux Selection | Value | Name | Description | |-------|---------|---------------------------| | 0x0 | PIN0 | I/O pin 0 | | 0x1 | PIN1 | I/O pin 1 | | 0x2 | PIN2 | I/O pin 2 | | 0x3 | PIN3 | I/O pin 3 | | 0x4 | GND | Ground | | 0x5 | VSCALE | V <sub>DDANA</sub> scaler | | 0x6 | BANDGAP | Internal bandgap voltage | | 0x7 | | Reserved | ### Bit 7 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 6:5 – INTSEL[1:0]: Interrupt Selection These bits select the condition for comparator n to generate an interrupt or event. COMPCTRLn.INTSEL can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. #### Table 31-10. Interrupt Selection | INTSEL[1:0] | Name | Description | |-------------|---------|--------------------------------------------------------| | 0x0 | TOGGLE | Interrupt on comparator output toggle | | 0x1 | RISING | Interrupt on comparator output rising | | 0x2 | FALLING | Interrupt on comparator output falling | | 0x3 | EOC | Interrupt on end of comparison (single-shot mode only) | #### Bit 4 – Reserved This bit is unused and reserved for future use. For compatibility with future devices, always write this bit to zero when this register is written. This bit will always return zero when read. ## Bits 3:2 – SPEED[1:0]: Speed Selection This bit indicates the speed/propagation delay mode of comparator n. COMPCTRLn.SPEED can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. Table 31-11. Speed Selection | SPEED[1:0] | Name | Description | |------------|------|-------------| | 0x0 | LOW | Low speed | | 0x1 | HIGH | High speed | | 0x2-0x3 | | Reserved | ### • Bit 1 - SINGLE: Single-Shot Mode This bit determines the operation of comparator n. COMPCTRLn.SINGLE can be written only while COMPCTRLn.ENABLE is zero. - 0: Comparator n operates in continuous measurement mode. - 1: Comparator n operates in single-shot mode. This bit is not synchronized #### Bit 0 – ENABLE: Enable Writing a zero to this bit disables comparator n. Writing a one to this bit enables comparator n. After writing to this bit, the value read back will not change until the action initiated by the writing is complete. Due to synchronization, there is a latency of at least two GCLK\_AC\_DIG clock cycles from updating the register until the comparator is enabled/disabled. The bit will continue to read the previous state while the change is in progress. Writing a one to COMPCTRLn.ENABLE will prevent further changes to the other bits in COMPCTRLn. These bits remain protected until COMPCTRLn.ENABLE is written to zero and the write is synchronized. ## 31.9.12 Scaler n Name: SCALERn **Offset:** 0x20+n\*0x1 [n=0..1] Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|------|--------|-----|-----| | | | | | | VALU | E[5:0] | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:6 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. ## Bits 5:0 – VALUE[5:0]: Scaler Value These bits define the scaling factor for channel n of the $V_{DD}$ voltage scaler. The output voltage, $V_{SCALE}$ , is: $$V_{SCALE} = \frac{V_{DD} \cdot (VALUE + 1)}{64}$$ # 32. PTC - Peripheral Touch Controller ## 32.1 Overview The purpose of PTC is to acquire signals to detect touch on capacitive sensors. The external capacitive touch sensor is typically formed on a PCB, and the sensor electrodes are connected to the analog front end of the PTC through the I/O pins in the device. The PTC supports both self- and mutual-capacitance sensors. In mutual-capacitance mode, sensing is done using capacitive touch matrices in various X-Y configurations, including indium tin oxide (ITO) sensor grids. The PTC requires one pin per X-line and one pin per Y-line. In self-capacitance mode, the PTC requires only one pin (Y-line) for each touch sensor. ## 32.2 Features - Low-power, high-sensitivity, environmentally robust capacitive touch buttons, sliders, wheels and proximity sensing - Supports mutual capacitance and self-capacitance sensing - 2/6 buttons in self-capacitance mode, for 32-/48- pins respectively - 12/48 buttons in mutual-capacitance mode, for 32-/48- pins respectively - Mix-and-match mutual-and self-capacitance sensors - One pin per electrode no external components - Load compensating charge sensing - Parasitic capacitance compensation and adjustable gain for superior sensitivity - Zero drift over the temperature and V<sub>DD</sub> range - Auto calibration and re-calibration of sensors - Single-shot and free-running charge measurement - Hardware noise filtering and noise signal de-synchronization for high conducted immunity - Selectable channel change delay - Allows choosing the settling time on a new channel, as required - Acquisition-start triggered by command or interrupt event - Low CPU utilization through interrupt on acquisition-complete - 5% CPU utilization scanning 10 channels at 50ms scan rate - Supported by the Atmel<sup>®</sup> QTouch<sup>®</sup> Composer development tool, which comprises QTouch Library project builder and QTouch analyzer # 32.3 Block Diagram Figure 32-1. PTC Block Diagram Mutual-capacitance Figure 32-2. PTC Block Diagram Self-capacitance ## 32.4 Signal Description | Name | Туре | Description | |--------|---------|-----------------------| | X[n:0] | Digital | X-line (Output) | | Y[m:0] | Analog | Y-line (Input/Output) | Note: 1. The number of X and Y lines are device dependent. Refer to "Configuration Summary" on page 4 for details. Refer to "I/O Multiplexing and Considerations" on page 12 for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## 32.5 Product Dependencies In order to use this Peripheral, configure the other components of the system as described in the following sections. ## 32.5.1 I/O Lines The I/O lines used for analog X-lines and Y-lines must be connected to external capacitive touch sensor electrodes. External components are not required for normal operation. However, to improve the EMC performance, a series resistor of 1 K $\Omega$ can be used on X-lines and Y-lines. #### **Mutual-capacitance Sensor Arrangement** A mutual-capacitance sensor is formed between two I/O lines - an X electrode for transmitting and Y electrode for receiving. The mutual capacitance between the X and Y electrode is measured by the Peripheral Touch Controller. Figure 32-3. Mutual Capacitance Sensor Arrangement ## **Self-capacitance Sensor Arrangement** The self-capacitance sensor is connected to a single pin on the Peripheral Touch Controller through the Y electrode for receiving the signal. The sense electrode capacitance is measured by the Peripheral Touch Controller. Figure 32-4. Self-capacitance Sensor Arrangement For more information about designing the touch sensor, refer to Buttons, Sliders and Wheels Touch Sensor Design Guide on <a href="http://www.atmel.com">http://www.atmel.com</a>. #### 32.5.2 Clocks The PTC is clocked by the GCLK\_PTC clock. The PTC operates from an asynchronous clock source and the operation is independent of the main system clock and its derivative clocks, such as the peripheral bus clock (CLK\_APB). A number of clock sources can be selected as the source for the asynchronous GCLK\_PTC. The clock source is selected by configuring the Generic Clock Selection ID in the Generic Clock Control register. For more information about selecting the clock sources, refer to "GCLK – Generic Clock Controller" on page 90. The selected clock must be enabled in the Power Manager, before it can be used by the PTC. By default these clocks are disabled. The frequency range of GCLK\_PTC is 400kHz to 4MHz. For more details, refer to "PM – Power Manager" on page 112. ## 32.6 Functional Description In order to access the PTC, the user must use the QTouch Composer tool to configure and link the QTouch Library firmware with the application code. QTouch Library can be used to implement buttons, sliders, wheels and proximity sensor in a variety of combinations on a single interface. For more information about QTouch library, refer to the Atmel QTouch Library Peripheral Touch Controller User Guide. Figure 32-5. QTouch Library Usage # 33. RFCTRL - AT86RF233 Front-End Control Signal Interface ## 33.1 Overview The RFCTRL module provides a register and multiplexer for selecting the front-end control signal outputs of the integrated transceiver as alternate pin functions for the SAMR21. #### 33.2 Features - Supports up to 6 front-end control output signals - Supports all front-end control input signals (DIG1, DIG2, DIG3 and DIG4) from the AT86RF233 ## 33.3 Block Diagram Figure 33-1. RFCTRL Block Diagram ## 33.4 Product Dependencies In order to use the module, the I/O port pins used for front-end control signals must be configured as alternate pin function outputs. The RFCTRL module is enabled by writing the RFCTRL APB Clock Enable bit (APBCMASK.RFCTRL) in the Power Manager to '1'. Refer to "Peripheral Clock Masking" on page 116 for details. # 33.5 Functional Description The RFCTRL module is intended to flexible route the PA/LNA and antenna diversity front-end control signals as well as RX/TX frame time stamping to alternate pin functions of the Cortex-M0+ CPU without any further software action required after initialization of the alternate pin function output. The module provides six 2-bit registers which control the muxing of the DIG1, DIG2, DIG3 and DIG4 front-end control signal outputs of the integrated transceiver to alternate pin functions of the SAMR21 device. # 33.6 Register Summary | Offset | Name | Bit<br>Position | | | | | | | | | |--------|----------|-----------------|------|--------|------|--------|------------|--------|------------|--------| | 0x00 | - FECTRL | 7:0 | F3CF | G[1:0] | F2CF | G[1:0] | F1CF | G[1:0] | F0CF | G[1:0] | | 0x01 | | 15:8 | | | | | F5CFG[1:0] | | F4CFG[1:0] | | | 0x02 | Reserved | 7:0 | | | | | | | | | | 0x03 | Reserved | 7:0 | | | | | | | | | ## 33.7 Register Description ## 33.7.1 Front-end Control Register Name: FECTRL Offset: 0x00 Reset: 0x0000 Property: | Bit | 15 | 14 | 13 | 12 | 11 | 12 | 9 | 8 | |--------|------|--------|------|--------|------------|--------|------------|-----| | 0x01 | | | | | F5CFG[1:0] | | F4CFG[1:0] | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0x00 | F3CF | G[1:0] | F2CF | G[1:0] | F1CF | G[1:0] | F0CFG[1:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 15:12 – Reserved These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to zero when this register is written. These bits will always return zero when read. - Bit 11:10 F5CFG[1:0]: Front-end Control Signal 5 Configuration These bits define the front-end output control signal 5, as shown in Table 33-1. - Bit 9:8 F4CFG[1:0]: Front-end Control Signal 4 Configuration These bits define the front-end output control signal 4, as shown in Table 33-1. - Bit 7:6 F3CFG[1:0]: Front-end Control Signal 3 Configuration These bits define the front-end output control signal 3, as shown in Table 33-1. - Bit 5:4 F2CFG[1:0]: Front-end Control Signal 2 Configuration These bits define the front-end output control signal 2, as shown in Table 33-1. - Bit 3:2 F1CFG[1:0]: Front-end Control Signal 1 Configuration These bits define the front-end output control signal 1, as shown in Table 33-1. - Bit 1:0 F0CFG[1:0]: Front-end Control Signal 0 Configuration These bits define the front-end output control signal 0, as shown in Table 33-1. Table 33-1. Front-End Control Configuration | FnCFG[1:0] | Operating Mode | |------------|--------------------------------------------------------------------------| | 0x0 | Route transceiver DIG1 signal output to FECTRL[n] alternate pin function | | 0x1 | Route transceiver DIG2 signal output to FECTRL[n] alternate pin function | | 0x2 | Route transceiver DIG3 signal output to FECTRL[n] alternate pin function | | 0x3 | Route transceiver DIG4 signal output to FECTRL[n] alternate pin function | # 34. Application Schematic ## 34.1 Basic Application Schematic A basic application schematic of the SAM R21 with a single-ended RF connector is shown in Figure 34-1. The $50\Omega$ single-ended RF input is transformed to the $100\Omega$ differential RF port impedance using balun B1. The capacitors C1 and C2 provide AC coupling of the RF input to the RF port, optional capacitor C4 improves matching if required. Figure 34-1. Basic Application Schematic The power supply decoupling capacitors (CB2, CB4, CB5) are connected to the external analog supply VDDANA, the external digital supplies VDDIO and VDDIN. Capacitors CB1, CB3 and CB6 are bypass capacitors for the integrated analog and digital voltage regulators to ensure stable operation. All bypass capacitors should be placed as close as possible to the pins and should have a low-resistance and low-inductance connection to ground to achieve the best performance. The crystal (XTAL), the two load capacitors (CX1, CX2), and the internal circuitry connected to pins XTAL1 and XTAL2 form the crystal oscillator. To achieve the best accuracy and stability of the reference frequency, large parasitic capacitances should be avoided. Crystal lines should be routed as short as possible and not in proximity of digital I/O signals. This is especially required for the High Data Rate Modes; refer to "High Data Rate Modes" on page 1013. The ground plane of the application board should be separated into four independent fragments: the analog, the digital, the antenna, and the XTAL ground plane. The exposed paddle shall act as the reference point of the individual grounds. Table 34-1. Exemplary Bill of Materials (BoM) for Basic Application Schematic | Symbol | Description | Value | Manufacturer | Part Number | Commn | Commnt | | |---------------|---------------------------|-----------------------------------|------------------------|------------------------------------------|-------------------------------------------|--------|-----| | B1 | SMD balun | 2.45GHz | Wuerth | 748421245 | 2.45GHz | Balun | | | CB1<br>CB3 | LDO VREG bypass capacitor | 100nF | Generic | | X7R<br>(0402) | 10% | 16V | | CB2<br>CB4 | Power supply decoupling | 1μF | AVX<br>Murata | 0603YD105KAT2A<br>GRM188R61C105KA12<br>D | X5R<br>(0603) | 10% | 16V | | CX1, CX2 | Crystal load capacitor | 12pF | AVX<br>Murata | 06035A120JA<br>GRM1555C1H120JA01<br>D | COG<br>(0402) | 5% | 50V | | | | | Murata | GRM1555C1H220JA01J | C0G 5% | | | | C1, C2 | RF coupling capacitor | 22pF | Epcos<br>AVX | B37920<br>06035A220JAT2A | (0402 or 0603) | | 50V | | C4 (optional) | RF matching | | | | Value depends on final PCB implementation | | | | XTAL | Crystal | CX-4025<br>16MHz<br>SX-4025 16MHz | ACAL Taitjen<br>Siward | XWBBPL-F-1<br>A207-011 | | | | ## 34.2 Extended Feature Set Application Schematic The Atmel AT86RF233 supports additional features like: - Security Module (AES), "Security Module (AES)" on page 1005 - Random Number Generator, "Random Number Generator" on page 1013 - High Data Rate Modes, "High Data Rate Modes" on page 1013 - Antenna Diversity, "Antenna Diversity" on page 1020 - Uses internal DIG1(/2) signals available as alternate pin functions FECTRL[0..5] on pins PA08..15 - RX/TX Indicator, "RX/TX Indicator" on page 1025 - Uses internal DIG3/4 signals available as alternate pin functions FECTRL[0..5] on pins PA08..15 - Rx and Tx Frame Time Stamping (TX\_ARET), "RX and TX Frame Time Stamping (TX\_ARET)" on page 1027 - Uses internal DIG2 signal available as alternate pin function FECTRL[0..5] on pins PA08..15 - Frame Buffer Empty Indicator, "Frame Buffer Empty Indicator" on page 1030 - Uses internal IRQ signal connected to PB00 - Dynamic Frame Buffer Protection, "Dynamic Frame Buffer Protection" on page 1032 - Alternate Start-Of-Frame Delimiter, "Alternate Start-Of-Frame Delimiter" on page 1033 - Reduced Power Consumption Mode (RPC), "Reduced Power Consumption Mode (RPC)" on page 1034 - Time-Of-Flight Module (TOM) Measurements, "Time-Of-Flight Module (TOM)" on page 1039 - Phase Difference Measurement, "Phase Difference Measurement" on page 1050 An extended feature set application schematic illustrating the use of the AT86RF233 Extended Feature Set, see "AT86RF233 Extended Feature Set" on page 1005, is shown in Figure 34-2. Although this example shows all additional hardware features combined, it is possible to use all features separately or in various combinations. Figure 34-2. Extended Feature Application Schematic In this example, a balun (B1) transforms the differential RF signal at the SAM R21 radio transceiver RF pins (RFP/RFN) to a single ended RF signal, similar to the Basic Application Schematic; refer to Figure 34-1. During receive mode the radio transceiver searches for the most reliable RF signal path using the Antenna Diversity algorithm. One antenna is selected (SW2) by the Antenna Diversity RF switch control signal (DIG1), refer to "Antenna Diversity" on page 1020. The RX signal is amplified by an optional low-noise amplifier (N2) and fed to the radio transceiver using the RX/TX switch (SW1). During transmit mode the SAM R21 TX signal is amplified using an external PA (N1) and fed to the antennas via an RF switch (SW2). These switches are controlled by the RX/TX Indicator, represented by the differential pin pair DIG3/DIG4, refer to "RX/TX Indicator" on page 1025. The Security Module (AES), Random Number Generator, High Data Rate Modes, Frame Buffer Empty Indicator, Dynamic Frame Buffer Protection, Alternate Start-Of-Frame Delimiter or Reduced Power Consumption Mode (RPC) do not require specific circuitry to operate, for details refer to "Security Module (AES)" on page 1005, "Random Number Generator" on page 1013, "High Data Rate Modes" on page 1013, "Frame Buffer Empty Indicator" on page 1030, "Dynamic Frame Buffer Protection" on page 1032, "Alternate Start-Of-Frame Delimiter" on page 1033 and "Reduced Power Consumption Mode (RPC)" on page 1034. #### 35. AT86RF233 Microcontroller Interface #### 35.1 Overview This section describes the AT86RF233 to microcontroller interface. The interface comprises a slave SPI and additional control signals, refer to Figure 35-1. The SPI timing and protocol are described below. Figure 35-1. Microcontroller to AT86RF233 Interface - Notes: 1. Alternate pin function and direction has to be configured by software. - 2. Pin function is configured by hardware automatically after reset. - 3. Die revision A uses GCLK GENERATOR 5. The SPI is used for register, Frame Buffer, SRAM and AES access. The additional control signals are connected to the GCLK, EIC, GPIO and RFCTRL interface of the microcontroller. Table 35-1 introduces the radio transceiver I/O signals and their functionality. Table 35-1. Signal Description of Microcontroller Interface | Signal | Description | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | /SEL | SPI select signal, active low | | MOSI | SPI data (master output slave input) signal | | MISO | SPI data (master input slave output) signal | | SCLK | SPI clock signal | | CLKM | Optional, Clock output, refer to "Master Clock Signal Output (CLKM)" on page 991, usable as: - microcontroller clock source and/or MAC timer reference - high precision timing reference | | IRQ | Interrupt request signal, further used as: - Frame Buffer Empty Indicator, refer to "Frame Buffer Empty Indicator" on page 1030 | | SLP_TR | Multi purpose control signal (functionality is state dependent, see "Sleep/Wake-up and Transmit Signal (SLP_TR)" on page 894): - Sleep/Wakeup - enable/disable SLEEP state - Sleep/Wakeup - enable/disable DEEP_SLEEP state - TX start - BUSY_TX_(ARET) state | | /RST | AT86RF233 reset signal, active low | | DIG2 | Optional, - IRQ_2 (RX_START) for RX Frame Time Stamping, see "RX and TX Frame Time Stamping (TX_ARET)" on page 1027 - Signals frame transmit within TX_ARET mode for TX Time Stamping | | | - Signals frame transmit within TX_ARET mode for TX Time Stamping | # 35.2 SPI Timing Description The CLKM signal can be used as clock input source for the Generic Clock Generator 1. If the microcontroller derives the SPI master clock (SCLK) directly from CLKM, the SPI operates in synchronous mode, otherwise in asynchronous mode. In asynchronous mode, the maximum SCLK frequency $f_{async}$ is limited to 7.5MHz. The CLKM signal is not required to derive SCLK and may be disabled to reduced power consumption and spurious emissions. Figure 35-2 and Figure 35-3 illustrate the SPI timing and introduces its parameters. The corresponding timing parameter definitions t1-t9 are defined in "Digital Interface Timing Characteristics" on page 1101. Figure 35-2. SPI Timing, Global Map and Definition of Timing Parameters, $\mathbf{t_5}$ , $\mathbf{t_6}$ , $\mathbf{t_8}$ , $\mathbf{t_9}$ Figure 35-3. SPI Timing, Detailed Drawing of Timing Parameters, t<sub>1</sub> to t<sub>4</sub> The SPI is based on a byte-oriented protocol and is always a bidirectional communication between the master and slave. The SPI master starts the transfer by asserting /SEL = L. Then the master generates eight SPI clock cycles to transfer one byte to the radio transceiver (via MOSI). At the same time, the slave transmits one byte to the master (via MISO). When the master wants to receive one byte of data from the slave, it must also transmit one byte to the slave. All bytes are transferred with the MSB first. An SPI transaction is finished by releasing /SEL = H. An SPI register access consists of two bytes, a Frame Buffer or SRAM access of at least two or more bytes as described in "SPI Protocol" on page 885. /SEL = L enables the MISO output driver of the AT86RF233. The MSB of MISO is valid after $t_1$ and is updated on each SCLK falling edge. If the driver is disabled, there is no internal pull-up transistor connected to it. Driving the appropriate signal level must be ensured by the microcontroller. Note: 1. When both /SEL and /RST are active, the MISO output driver is also enabled. Referring to Figure 35-2 and Figure 35-3, AT86RF233 MOSI is sampled at the rising edge of the SCLK signal and the output is set at the falling edge of SCLK. The signal must be stable before and after the rising edge of SCLK as specified by $t_3$ and $t_4$ , refer to "Digital Interface Timing Characteristics" on page 1101. This SPI operational mode is commonly known as "SPI mode 0". ## 35.3 SPI Protocol Each SPI sequence starts with transferring a command byte from the SPI master via MOSI (see Table 35-2) with the MSB first. This command byte defines the SPI access mode and additional mode-dependent information. Table 35-2. SPI Command Byte Definition | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Access Mode | Access Type | | | | |-------|-------|-------|-------|-------------------------------------------------------|---------------|--------------|-------|---------------------|--------------|--|--|--| | 1 | 0 | | | Register ad | dress [5:0] | | | Pegister access | Read access | | | | | 1 | 1 | | | Register address [5:0] Register access Write access | | | | | | | | | | 0 | 0 | 1 | | | Reserved | | | Frame Buffer access | Read access | | | | | 0 | 1 | 1 | | | Reserved | | | Frame Buller access | Write access | | | | | 0 | 0 | 0 | | | Reserved | | | SRAM access | Read access | | | | | 0 | 1 | 0 | | | SKAIVI ACCESS | Write access | | | | | | | Each SPI transfer returns bytes back to the SPI master on the MISO output signal. The content of the first byte (see value "PHY\_STATUS" in Figure 35-4 to Figure 35-14) is set to zero after reset. To transfer status information of the radio transceiver to the microcontroller, the content of the first byte can be configured with register bits SPI\_CMD\_MODE (register 0x04, TRX\_CTRL\_1). For details, refer to "Register Description" on page 890. Note: 1. Return values on MISO stated as XX shall be ignored by the microcontroller. The different access modes are described within the following sections. ## 35.3.1 Register Access Mode Register Access Mode is used to read and write AT86RF233 registers (register address from 0x00 up to 0x3F). A register access mode is a two-byte read/write operation initiated by /SEL = L. The first transferred byte on MOSI is the command byte including an identifier bit (bit[7] = 1), a read/write select bit (bit[6]), and a 6-bit register address. On read access, the content of the selected register address is returned in the second byte on MISO (see Figure 35-4). Figure 35-4. Packet Structure - Register Read Access Note: 1. Each SPI access can be configured to return radio controller status information (PHY\_STATUS) on MISO, for details refer to "Radio Transceiver Status Information" on page 890. On write access, the second byte transferred on MOSI contains the write data to the selected address (see Figure 35-5). Figure 35-5. Packet Structure - Register Write Access Each register access must be terminated by setting /SEL = H. Figure 35-6 illustrates a typical SPI sequence for a register access sequence for write and read respectively. Figure 35-6. Example SPI Sequence - Register Access Mode #### 35.3.2 Frame Buffer Access Mode Frame Buffer Access Mode is used to read and write Atmel AT86RF233 frame buffer. The frame buffer address is always reset to zero and incremented to access PSDU, LQI, ED and RX\_STATUS data. The Frame Buffer can hold up to 128-byte of one PHY service data unit (PSDU) IEEE 802.15.4 data frame. A detailed description of the Frame Buffer can be found in "Frame Buffer" on page 981. An introduction to the IEEE 802.15.4 frame format can be found in "Introduction – IEEE 802.15.4-2006 Frame Format" on page 947. Each access starts with /SEL = L followed by a command byte on MOSI. Each frame read or write access command byte is followed by the PHR data byte, indicating the frame length, followed by the PSDU data, see Figure 35-7 and Figure 35-8. In Frame Buffer Access Mode during buffer reads, the PHY header (PHR) and the PSDU data are transferred via MISO following PHY\_STATUS byte. Once the PSDU data is uploaded, three more bytes are transferred containing the link quality indication (LQI) value, the energy detection (ED) value, and the status information (RX\_STATUS) of the received frame, for LQI details refer to "Link Quality Indication (LQI)" on page 972. The Figure 35-7 illustrates the packet structure of a Frame Buffer read access. Note: 1. The frame buffer read access can be terminated immediately at any time by setting /SEL = H, for example after reading the PHR byte only. Figure 35-7. Packet Structure - Frame Read Access The structure of RX STATUS is described in below. #### Structure of RX STATUS Note: 1. Refer to the RX\_CRC\_VALID bit in the PHY\_RSSI register and to TRAC\_STATUS bits in the TRX\_STATE for more information. On frame buffer write access the second byte transferred on MOSI contains the frame length (PHR field) followed by the payload data (PSDU) as shown by Figure 35-8. Figure 35-8. Packet Structure - Frame Write Access The number of bytes *n* for one frame buffer access is calculated as follows: Read Access: n = 5 + frame\_length [PHY STATUS, PHR byte, PSDU data, LQI, ED, and RX STATUS] Write Access: n = 2 + frame\_length [command byte, PHR byte, and PSDU data] The maximum value of *frame\_length* is 127 bytes. That means that $n \le 132$ for Frame Buffer read and $n \le 129$ for Frame Buffer write accesses. Each read or write of a data byte automatically increments the address counter of the Frame Buffer until the access is terminated by setting /SEL = H. A Frame Buffer read access can be terminated at any time without any consequences by setting /SEL = H, for example after reading the frame length byte only. A successive Frame Buffer read operation starts again with the PHR field. The content of the AT86RF233 Frame Buffer is overwritten by a new received frame or a Frame Buffer write access. Figure 35-9 and Figure 35-10 illustrate an example SPI sequence of a Frame Buffer access to read a frame with 2-byte PSDU and write a frame with 4-byte PSDU. Figure 35-9. Example SPI Sequence - Frame Buffer Read of a Frame with 2-byte PSDU Figure 35-10. Example SPI Sequence - Frame Buffer Write of a Frame with 4-byte PSDU Access violations during a Frame Buffer read or write access are indicated by interrupt IRQ 6 (TRX UR). For further details, refer to "Frame Buffer" on page 981. - Notes: 1. The Frame Buffer is shared between RX and TX operations, the frame data is overwritten by freshly received data frames. If an existing TX payload data frame is to be retransmitted, it must be ensured that no TX data is overwritten by newly received RX data. - To avoid overwriting during receive Dynamic Frame Buffer Protection can be enabled, refer to "Dynamic Frame Buffer Protection" on page 1032. - For exceptions, receiving acknowledgement frames in Extended Operating Mode (TX ARET) refer to "TX ARET ON – Transmit with Automatic Frame Retransmission and CSMA-CA Retry" on page 928. #### 35.3.3 SRAM Access Mode The SRAM access mode is used to read and write AT86RF233 frame buffer beginning with a specified byte address. It enables to access dedicated buffer data directly from a desired address without a need of incrementing the frame buffer from the top. The SRAM access mode allows accessing dedicated bytes within the Frame Buffer or AES address space, refer to "Security Module (AES)" on page 1005. This may reduce the SPI traffic. During frame receive, after occurrence of IRQ 2 (RX START), an SRAM access can be used to upload the PHR field while preserving Dynamic Frame Buffer Protection, see "Dynamic Frame Buffer Protection" on page 1032. Each SRAM access starts with /SEL = L. The first transferred byte on MOSI shall be the command byte and must indicate an SRAM access mode according to the definition in Table 35-2. The following byte indicates the start address of the write or read access. SRAM address space: - Frame Buffer:0x00 to 0x7F - AES:0x82 to 0x94 On SRAM read access, one or more bytes of read data are transferred on MISO starting with the third byte of the access sequence; refer to Figure 35-11. Figure 35-11.Packet Structure - SRAM Read Access | | →byte 1 (command byte) | → byte 2 (address) → ▶ | → byte 3 (data byte ) → ▶ | | → byte <i>n</i> -1 (data byte ) → | → byte n (data byte ) → ▶ | |------|------------------------|------------------------|---------------------------|-----|-----------------------------------|---------------------------| | MOSI | 0 0 0 reserved[4:0] | ADDRESS[7:0] | XX | | XX | XX | | MISO | PHY_STATUS | XX | DATA[7:0] | ••• | DATA[7:0] | DATA[7:0] | On SRAM write access, one or more bytes of write data are transferred on MOSI starting with the third byte of the access sequence; refer to Figure 35-12. Do not attempt to read or write bytes beyond the SRAM buffer size. Figure 35-12.Packet Structure - SRAM Write Access As long as /SEL = L, every subsequent byte read or byte write increments the address counter of the Frame Buffer until the SRAM access is terminated by /SEL = H. Figure 35-13 and Figure 35-14 illustrate an example SPI sequence of an Atmel AT86RF233 SRAM access to read and write a data package of five byte length, respectively. Figure 35-13. Example SPI Sequence - SRAM Read Access of a 5-byte Data Package Figure 35-14.Example SPI Sequence - SRAM Write Access of a 5-byte Data Package Notes: 1. The SRAM access mode is not intended to be used as an alternative to the Frame Buffer access modes (see "Frame Buffer Access Mode" on page 886). 2. Frame Buffer access violations are not indicated by a TRX\_UR interrupt when using the SRAM access mode, for further details refer to "Interrupt Handling" on page 983. ## 35.4 Radio Transceiver Status Information Each AT86RF233 SPI access can return radio transceiver status information which is a first byte transmitted out of MISO output as the serial data is being shifted into MOSI input. Radio transceiver status information (PHY\_STATUS) can be configured using register bits SPI\_CMD\_MODE (register 0x04, TRX\_CTRL\_1) to return TRX\_STATUS, PHY\_RSSI or IRQ\_STATUS register as shown in below. ## 35.4.1 Register Description Underlined values in the AT86RF233 register description indicate reset settings. ## 35.4.1.1 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 Offset: 0x04 Reset: 0x22 Property: - The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----------|------------------|--------------------|----------------|---------|--------|-------------------|------------------|---| | 0x04 | PA_EXT_EM | IRQ_2_EXT_<br>EN | TX_AUTO_<br>CRC_ON | RX_BL_<br>CTRL | SPI_CMI | D_MODE | IRQ_MASK_<br>MODE | IRQ_<br>POLARITY | | | Access | R/W _ | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | #### Bit 3:2 - SPI\_CMD\_MODE Each SPI transfer returns bytes back to the SPI master. The content of the first byte (PHY\_STATUS) can be configured using register bits SPI CMD MODE. Table 35-3. SPI\_CMD\_MODE | Value | Description | |------------|--------------------------------| | <u>0x0</u> | Default (empty, all bits zero) | | 0x1 | Monitor TRX_STATUS register | | 0x2 | Monitor PHY_RSSI register | | 0x3 | Monitor IRQ_STATUS register | ## 35.5 Radio Transceiver Identification AT86RF233 can be identified by four registers. One 8-bit register contains a unique part number (PART\_NUM) and one register contains the corresponding 8-bit version number (VERSION\_NUM). Two additional 8-bit registers contain the JEDEC manufacture ID. ## 35.5.1 Register Description ## 35.5.1.1 PART\_NUM Name: PART\_NUM Offset: 0x1C Reset: 0x0B Property: The register PART\_NUM can be used for the radio transceiver identification and includes the part number of the device. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|------|---|---|---| | 0x1C | | | | PART | _NUM | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Bit 7:0 - PART\_NUM Table 35-4. PART\_NUM | Value | Description | |-------------|-----------------------| | <u>0x0B</u> | AT86RF233 part number | ## 35.5.1.2 VERSION\_NUM Name: VERSION\_NUM **Offset:** 0x1D **Reset:** 0x02 Property: - The register VERSION\_NUM can be used for the radio transceiver identification and includes the version number of the device. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|--------|-------|---|---|---| | 0x1D | | | | VERSIO | N_NUM | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ## Bit 7:0 - VERSION\_NUM ## Table 35-5. VERSION\_NUM | Value | Description | |-------------|-------------| | <u>0x02</u> | Revision B | ## 35.5.1.3 MAN\_ID\_0 Name: MAN\_ID\_0 Offset: 0x1E Reset: 0x1F Property: - Part one of the JEDEC manufacturer ID. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|-----|-------|---|---|---| | 0x1E | | | | MAN | _ID_0 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | ## Bit 7:0 - MAN\_ID\_0 ## Table 35-6. MAN\_ID\_0 | Value | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x1F</u> | Atmel JEDEC manufacturer ID, bits[7:0] of the 32-bit JEDEC manufacturer ID are stored in register bits MAN_ID_0. Bits [15:8] are stored in register 0x1F (MAN_ID_1). The higher 16 bits of the ID are not stored in registers. | ## 35.5.1.4 MAN\_ID\_1 Name: MAN\_ID\_1 **Offset:** 0x1F **Reset:** 0x00 Property: - Part two of the JEDEC manufacturer ID. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|-----|-------|---|---|---| | 0x1F | | | | MAN | _ID_1 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7:0 - MAN\_ID\_1 Table 35-7. MAN\_ID\_1 | Value | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x00</u> | Atmel JEDEC manufacturer ID, bits[15:8] of the 32-bit JEDEC manufacturer ID are stored in register bits MAN_ID_1. Bits [7:0] are stored in register 0x1E (MAN_ID_0). The higher 16 bits of the ID are not stored in registers. | ## 35.6 Sleep/Wake-up and Transmit Signal (SLP\_TR) The internal SLP\_TR input signal to the AT86RF233 is connected to PA20 and has multiple functions. Its function relates to the current state of the AT86RF233 and is summarized in Table 35-8. The radio transceiver states are explained in detail in "AT86RF233 Operating Modes" on page 902. Table 35-8. SLP\_TR Multi-Functional Signal | Transceiver Status | Function | Transition | Description | |--------------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------| | PLL_ON | TX start | L⇒H | Starts frame transmission | | TX_ARET_ON | TX start | L⇔H | Starts TX_ARET transaction | | BUSY_RX_AACK | TX start | L⇒H | Starts ACK transmission during RX_AACK slotted operation, see<br>"RX_AACK Slotted Operation – Slotted Acknowledgement" on page 926 | | TRX_OFF | Sleep | L⇒H | Takes the radio transceiver into SLEEP state, CLKM disabled | | PREP_DEEP_SLEEP | Deep Sleep | L⇔H | Takes the radio transceiver into DEEP_SLEEP state, CLKM disabled | | SLEEP | Wakeup | H⇒L | Takes the radio transceiver back into TRX_OFF state, level sensitive | | DEEP_SLEEP | Wakeup | H⇒L | Takes the radio transceiver back into TRX_OFF state, level sensitive | In states PLL\_ON and TX\_ARET\_ON, the internal SLP\_TR signal connected to PA20 is used as trigger input to initiate a TX transaction. Here SLP\_TR is sensitive on rising edge only. After initiating a state change by a rising edge at of the SLP\_TR signal in radio transceiver states TRX\_OFF or PREP\_DEEP\_SLEEP, the radio transceiver remains in the new state as long as the signal is logical high and returns to the preceding state with the falling edge. #### 35.6.1 SLEEP state The SLEEP state is used when radio transceiver functionality is not required, and thus the AT86RF233 can be powered down to reduce the overall power consumption. A power-down scenario is shown in Figure 35-15. When the radio transceiver is in TRX\_OFF state the microcontroller forces the AT86RF233 to SLEEP by setting SLP\_TR = H. If the CLKM signal provides a clock to the microcontroller this clock is switched off after 35 CLKM cycles. This enables a microcontroller in a synchronous system to complete its power-down routine and prevent deadlock situations. The AT86RF233 awakes when the microcontroller releases the SLP\_TR signal. This concept provides the lowest possible power consumption. The CLKM clock frequency settings for 250kHz and 62.5kHz are not intended to directly clock the microcontroller. When using these clock rates, CLKM is turned off immediately when entering SLEEP state. Figure 35-15. Sleep and Wake-Up Initiated by Asynchronous Microcontroller Timer Note: 1. Timing figures $t_{TR3}$ and $t_{TR1a}$ refer to Table 36-1 on page 910. ## 35.6.2 DEEP\_SLEEP state The DEEP\_SLEEP state is used when radio transceiver functionality is not required, and thus the Atmel AT86RF233 can be powered down to reduce the overall power consumption. When the radio transceiver is in PREP\_DEEP\_SLEEP state the microcontroller forces the AT86RF233 to DEEP\_SLEEP by setting SLP\_TR = H. If CLKM provides a clock to the microcontroller this clock is switched off after 35 CLKM cycles. This enables a microcontroller in a synchronous system to complete its power-down routine and prevent deadlock situations. The AT86RF233 awakes when the microcontroller releases SLP\_TR and goes into TRX\_OFF state. This concept provides the lowest possible power consumption. The CLKM clock frequency settings for 250kHz and 62.5kHz are not intended to directly clock the microcontroller. When using these clock rates, CLKM is turned off immediately when entering DEEP\_SLEEP state. Notes: 1. After leaving the DEEP\_SLEEP state the CLKM clock frequency is set back to 1MHz. 2. If the radio transceiver is in DEEP\_SLEEP state the register contents are cleared. ## 35.7 Interrupt Logic #### 35.7.1 Overview AT86RF233 differentiates between nine interrupt events (eight physical interrupt registers, one shared by two functions). Each interrupt is enabled by setting the corresponding bit in the interrupt mask register 0x0E (IRQ\_MASK). Internally, each pending interrupt is flagged in the interrupt status register. All interrupt events are OR-combined to a single interrupt signal (IRQ). If an interrupt is issued, the signal IRQ = H, the microcontroller shall read the interrupt status register 0x0F (IRQ\_STATUS) to determine the source of the interrupt. A read access to this register clears the interrupt status register and thus the IRQ signal to the MCU, too. Interrupts are not cleared automatically when the event trigger for respective interrupt flag bit in the register 0x0F (IRQ\_STATUS) is no longer active. Only a read access to register 0x0F (IRQ\_STATUS) clears the flag bits. Exceptions are IRQ\_0 (PLL\_LOCK) and IRQ\_1 (PLL\_UNLOCK) where each is cleared in addition by the appearance of the other. The supported interrupts for the Basic Operating Mode are summarized in Table 35-9. Table 35-9. Interrupt Description in Basic Operating Mode | IRQ_NAME | Description | Section | |---------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | IRQ_7 (BAT_LOW) | Indicates a supply voltage below the programmed threshold. | "Interrupt Handling" on page<br>988 | | IRQ_6 (TRX_UR) | Indicates a Frame Buffer access violation. | "Interrupt Handling" on page<br>983 | | IRQ_5 (AMI) | Indicates address matching. | "Frame Filter" on page 952 | | IRQ_4 (CCA_ED_DONE) | Multi-functional interrupt: 1. AWAKE_END: | "TRX_OFF – Clock State" on page 904 | | | Indicates finished transition to TRX_OFF state from P_ON, SLEEP, DEEP_SLEEP, or RESET state. 2. CCA ED DONE: | page 55 i | | | Indicates the end of a CCA or ED measurement. | "Interrupt Handling" on page<br>966 | | | | "Interrupt Handling" on page<br>969 | | IRQ_3 (TRX_END) | RX: Indicates the completion of a frame reception. | "Interrupt Handling" on page 906 | | | TX: Indicates the completion of a frame transmission. | "Interrupt Handling" on page<br>906 | | IRQ_2 (RX_START) | Indicates the start of a PSDU reception; the AT86RF233 state changed to BUSY_RX; the PHR can be read from Frame Buffer. | "Interrupt Handling" on page<br>906 | | IRQ_1 (PLL_UNLOCK) | Indicates PLL unlock. If the radio transceiver is in BUSY_TX / BUSY_TX_ARET state, the PA is turned off immediately. | "Interrupt Handling" on page<br>995 | | IRQ_0 (PLL_LOCK) | Indicates PLL lock. | "Interrupt Handling" on page<br>995 | Note: 1. The IRQ\_4 (AWAKE\_END) interrupt can usually not be seen when the transceiver enters TRX\_OFF state after P\_ON, DEEP\_SLEEP, or RESET, because register 0x0E (IRQ\_MASK) is reset to mask all interrupts. It is recommended to enable IRQ\_4 (AWAKE\_END) to be notified once the TRX\_OFF state is entered. The interrupt handling in Extended Operating Mode is described in "Interrupt Handling" on page 931. ### 35.7.2 Interrupt Mask Modes and IRQ Signal Polarity If register bit IRQ\_MASK\_MODE (register 0x04, TRX\_CTRL\_1) is set, an interrupt event can be read from IRQ\_STATUS register even if the interrupt itself is masked. However, in that case no timing information for this interrupt is provided. The Table 35-10, Figure 35-16, and Figure 35-17 describes the function. Table 35-10. IRQ Mask Configuration | IRQ_MASK Value | IRQ_MASK Mode | Description | |----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | IRQ is suppressed entirely and none of interrupt sources are shown in register IRQ_STATUS. | | 0 | 1 | IRQ is suppressed entirely but all interrupt causes are shown in register IRQ_STATUS. | | <b>≠</b> 0 | 0 | All enabled interrupts are signaled on the internal IRQ signal to the microcontroller and are also shown in register IRQ_STATUS. | | <b>≠</b> 0 | 1 | All enabled interrupts are signaled on the internal IRQ signal to the microcontroller and all interrupt causes are shown in register IRQ_STATUS. | Figure 35-16.IRQ\_MASK\_MODE = 0 Figure 35-17.IRQ MASK MODE = 1 The AT86RF233 IRQ signal polarity can be configured with register bit IRQ\_POLARITY (register 0x04, TRX\_CTRL\_1). The default behavior is active high, which means that the signal IRQ = H issues an interrupt request. If the "Frame Buffer Empty Indicator" is enabled during Frame Buffer read access, the IRQ signal has an alternative functionality, refer to "Frame Buffer Empty Indicator" on page 1030 for details. A solution to monitor the IRQ\_STATUS register (without clearing it) is described in "Register Description" on page 890. ## 35.7.3 Register Description ## 35.7.3.1 IRQ\_MASK Name: IRQ\_MASK Offset: 0x0E Reset: 0x00 Property: - The IRQ\_MASK register controls the interrupt signaling via the internal IRQ signal to the microcontroller. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|-----|-----|-----|-----|-----|-----|-----| | 0x0E | IRQ_MASK | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7:0 - IRQ\_MASK Mask register for interrupts. IRQ\_MASK[7] correspondents to IRQ\_7 (BAT\_LOW). IRQ\_MASK[0] correspondents to IRQ\_0 (PLL\_LOCK). ## Table 35-11. IRQ\_MASK | Value | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x00</u> | The IRQ_MASK register is used to enable or disable individual interrupts. An interrupt is enabled if the corresponding bit is set to one. All interrupts are disabled after power-on sequence (P_ON or DEEP_SLEEP state) or reset (RESET state). Valid values are [0xFF, 0xFE,, 0x00]. | Note: 1. If an interrupt is enabled it is recommended to read the interrupt status register 0x0F (IRQ\_STATUS) first to clear the history. ## 35.7.3.2 IRQ\_STATUS Name: IRQ\_STATUS **Offset:** 0x0F **Reset:** 0x00 Property: The IRQ STATUS register contains the status of the pending interrupt requests. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------------|------------------|-----------|---------------------------|-------------------|--------------------|----------------------|--------------------| | 0x0F | IRQ_7_BAT_<br>LOW | IRQ_6_TRX_<br>UR | IRQ_5_AMI | IRQ_4_<br>CCA_ED_<br>DONE | IRQ_3_TRX_<br>END | IRQ_2_RX_<br>START | IRQ_1_PLL_<br>UNLOCK | IRQ_0_PLL_<br>LOCK | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | For more information to meanings of interrupts, see Table 35-9. By reading the register after an interrupt is signaled by the IRQ signal to the microcontroller the source of the issued interrupt can be identified. A read access to this register resets all interrupt bits, and so clears the IRQ\_STATUS register. Notes: 1. If register bit IRQ\_MASK\_MODE (register 0x04, TRX\_CTRL\_1) is set, an interrupt event can be read from IRQ\_STATUS register even if the interrupt itself is masked; refer to Figure 35-17. However in that case no timing information for this interrupt is provided. 2. If register bit IRQ\_MASK\_MODE (register 0x04, TRX\_CTRL\_1) is set, it is recommended to read the interrupt status register 0x0F (IRQ\_STATUS) first to clear the history. ## 35.7.3.3 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|------------------|--------------------|----------------|---------|--------|-------------------|------------------| | 0x04 | PA_EXT_EM | IRQ_2_EXT_<br>EN | TX_AUTO_<br>CRC_ON | RX_BL_<br>CTRL | SPI_CMI | D_MODE | IRQ_MASK_<br>MODE | IRQ_<br>POLARITY | | Access | R/W | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | ### Bit 6 - IRQ\_2\_EXT\_EN The register bit IRQ 2 EXT EN controls signaling for time stamping via DIG2 signal. #### Table 35-12. IRQ\_2\_EXT\_EN | Value | Description | |--------------------|--------------------------------------------------------------------------------| | <u>0x0</u> | Time stamping over the internal DIG2 signal to the microcontroller is disabled | | 0x1 <sup>(1)</sup> | Time stamping over the internal DIG2 signal to the microcontroller is enabled | Note: 1. The DIG2 signal is also active if the corresponding interrupt event IRQ\_2 (RX\_START) mask bit in register 0x0E (IRQ\_MASK) is set to zero. The signal remains at high level until the end of the frame receive or transmit procedure. The timing of a received frame can be determined by the DIG2 signal. If register bit IRQ\_2\_EXT\_EN is set to one, the reception of a PHR field is directly issued on DIG2, similar to interrupt IRQ\_2 (RX\_START). For further details refer to "RX and TX Frame Time Stamping (TX\_ARET)" on page 1027. #### Bit 1 - IRQ\_MASK\_MODE The radio transceiver supports polling of interrupt events. Interrupt polling is enabled by setting register bit IRQ\_MASK\_MODE. #### Table 35-13. IRQ\_MASK\_MODE | Value | Description | |------------|---------------------------------------------------------------------------------------------| | 0x0 | Interrupt polling is disabled. Masked off IRQ bits will not appear in IRQ_STATUS register. | | <u>0x1</u> | Interrupt polling is enabled. Masked off IRQ bits will appear in IRQ_STATUS register. | With the interrupt polling enabled (IRQ\_MASK\_MODE = 1) the interrupt events are flagged in the register 0x0F (IRQ\_STATUS) when their respective mask bits are disabled in the register 0x0E (IRQ\_MASK). ## Bit 0 - IRQ\_POLARITY The register bit IRQ\_POLARITY controls the polarity for IRQ signal to the microcontroller. The default polarity of the IRQ signal is active high. The polarity can be configured to active low via register bit IRQ\_POLARITY. # Table 35-14. IRQ\_POLARITY | Value | Description | |------------|---------------------------| | <u>0x0</u> | IRQ signal is high active | | 0x1 | IRQ signal is low active | Note: 1. A modification of register bit IRQ\_POLARITY has no influence to RX\_BL\_CTRL behavior. This setting does not affect the polarity of the "Frame Buffer Empty Indicator", refer to "Frame Buffer Empty Indicator" on page 1030. The Frame Buffer Empty Indicator is always active high. # 36. AT86RF233 Operating Modes # 36.1 Basic Operating Mode This section summarizes all states to provide the basic functionality of AT86RF233, such as receiving and transmitting frames, the power-on sequence, sleep, and deep sleep. The Basic Operating Mode is designed for IEEE 802.15.4 and general ISM band applications; the corresponding radio transceiver states are shown in Figure 36-1. Figure 36-1. Basic Operating Mode State Diagram For timing, refer to Table 36-1 on page 910 #### 36.1.1 State Control The radio transceiver's states are controlled by shifting serial digital data using the SPI to write individual commands to the command register bits TRX\_CMD (register 0x02, TRX\_STATE). Change of the transceiver state can also be triggered by driving directly two signals SLP\_TR and /RST. A successful state change can be verified by reading the radio transceiver status from register bits TRX\_STATUS (register 0x01, TRX\_STATUS). If TRX\_STATUS = 0x1F (STATE\_TRANSITION\_IN\_PROGRESS) the AT86RF233 is in a state transition. Do not try to initiate a further state change while the radio transceiver is in STATE\_TRANSITION\_IN\_PROGRESS. The SLP\_TR signal that has to be driven by the microcontroller has multiple functions (refer to "Sleep/Wake-up and Transmit Signal (SLP\_TR)" on page 894). Depending on the radio transceiver state, a rising edge of the SLP\_TR signal causes the following state transitions: TRX\_OFF \_> SLEEP (Level sensitive) PLL\_ON -> BUSY\_TX PREP\_ DEEP\_SLEEP -> DEEP\_SLEEP (Level sensitive) Whereas the falling edge of SLP\_TR causes the following state transitions: SLEEP -> TRX\_OFF (Level sensitive) DEEP\_SLEEP -> TRX\_OFF (Level sensitive) A low level on /RST causes a reset of all registers (register bits CLKM\_CTRL are shadowed, for details, refer to "Master Clock Signal Output (CLKM)" on page 991) and forces the radio transceiver into TRX\_OFF state. However, if the device was in P ON state it remains in the P ON state. For all states except SLEEP and DEEP\_SLEEP, the state change commands FORCE\_TRX\_OFF or TRX\_OFF lead to a transition into TRX\_OFF state. If the radio transceiver is in active receive or transmit states (BUSY\_\*), the command FORCE\_TRX\_OFF interrupts these active processes, and forces an immediate transition to TRX\_OFF. In contrast a TRX\_OFF command is stored until an active state (receiving or transmitting) has been finished. After that the transition to TRX\_OFF is performed. For a fast transition from any non sleep states to PLL\_ON state the command FORCE\_PLL\_ON is provided. Active processes are interrupted. In contrast to FORCE\_TRX\_OFF, this command does not disable PLL and analog voltage regulator (AVREG). It is not available in states P\_ON, SLEEP, DEEP\_SLEEP, or RESET. The completion of each requested state change shall always be confirmed by reading the register bits TRX\_STATUS (register 0x01, TRX\_STATUS). Note: If FORCE TRX OFF and FORCE PLL ON commands are used, it is recommended to set SLP TR = L before. #### 36.1.2 Basic Operating Mode Description # 36.1.2.1 P\_ON - Power-On after V<sub>DD</sub> When the external supply voltage (V<sub>DD</sub>) is firstly applied to the AT86RF233, the radio transceiver goes into P\_ON state performing an on-chip reset. The crystal oscillator is activated and the master clock is provided at the CLKM clock signal to the microcontroller after the crystal oscillator has stabilized. CLKM can be used as a clock source for the microcontroller generic clock controller after it has been configured as described in "Master Clock Signal Output (CLKM)" on page 991. The SPI interface and digital voltage regulator (DVREG) are enabled. The on-chip power-on-reset sets all registers to their default values. A dedicated reset signal from the microcontroller at /RST is not necessary, but recommended for hardware / software synchronization reasons. All digital inputs are pulled-up or pulled-down during P\_ON state, refer to "Pull-up and Pull-down Configuration" on page 19. This is necessary as the microcontroller GPIO signals are floating after power-on or reset. The input pull-up and pull-down transistors are disabled when the radio transceiver leaves P\_ON state towards TRX\_OFF state. A reset during P\_ON state does not change the pull-up and pull-down configuration. Leaving P\_ON state, output signals DIG1/DIG2 are pulled-down to digital ground, whereas signals DIG3/DIG4 are pulled-down to analog ground, unless their configuration is changed. Prior to leaving P\_ON, the microcontroller must set the Atmel AT86RF233 input signals to the default operating values: $SLP_TR = L$ , /RST = H and /SEL = H. All interrupts are disabled by default. Thus, interrupts for state transition control are to be enabled first, for example enable IRQ\_4 (AWAKE\_END) to indicate a state transition to TRX\_OFF state or interrupt IRQ\_0 (PLL\_LOCK) to signal a locked PLL in PLL\_ON state. In P\_ON state a first access to the radio transceiver registers is possible after a master clock is provided at the internal CLKM clock signal to the microcontroller, refer to t<sub>TR1</sub> in Table 36-1 on page 910. Once the supply voltage has stabilized and the crystal oscillator has settled (refer to parameter $t_{XTAL}$ in Table 36-2 on page 912), the interrupt mask for the AWAKE\_END should be set. A valid SPI write access to register bits TRX\_CMD (register 0x02, TRX\_STATE) with the command TRX\_OFF or FORCE\_TRX\_OFF initiate a state change from P\_ON towards TRX\_OFF state, which is then indicated by an interrupt IRQ\_4 (AWAKE\_END) if enabled. #### 36.1.2.2 SLEEP - Sleep State In SLEEP state, the radio transceiver is disabled. No circuitry is operating beyond the circuitry monitoring SLP\_TR and /RST. This state can only be entered from state TRX\_OFF, by setting the SLP\_TR = H. If CLKM is enabled with a clock rates higher than 250kHz, the SLEEP state is entered 35 CLKM cycles after the rising edge of SLP\_TR. At that time CLKM is turned off. If the CLKM output is already turned off (register bits CLKM\_CTRL = 0), the SLEEP state is entered immediately. At clock rates 250kHz and 62.5kHz, the main clock at CLKM is turned off immediately. Setting SLP\_TR = L returns the radio transceiver back to the TRX\_OFF state. During SLEEP state the radio transceiver register contents and the AES register contents remain valid while the contents of the Frame Buffer are lost. /RST = L in SLEEP state returns the radio transceiver to TRX\_OFF state and thereby sets all registers to their default values. Exceptions are register bits CLKM\_CTRL (register 0x03, TRX\_CTRL\_0). These register bits require a specific treatment, for details see "Master Clock Signal Output (CLKM)" on page 991. # 36.1.2.3 PREP\_DEEP\_SLEEP - Deep Sleep Preparation State The state PREP\_DEEP\_SLEEP is the preparation state for DEEP\_SLEEP state. The state can be reached by writing the command PREP\_DEEP\_SLEEP to register bits TRX\_CMD (register 0x02, TRX\_STATE). If CLKM is enabled with a clock rates higher than 250kHz, the DEEP\_SLEEP state is entered 35 CLKM cycles after the rising edge of SLP\_TR. At that time CLKM is turned off. If the CLKM output is already turned off (register bits CLKM\_CTRL = 0), the DEEP\_SLEEP state is entered immediately. At clock rates 250kHz and 62.5kHz, the main clock at CLKM is turned off immediately. #### 36.1.2.4 DEEP\_SLEEP - Deep Sleep State In DEEP\_SLEEP state, the entire radio transceiver is disabled. No circuitry is operating beyond the circuitry monitoring SLP\_TR. The radio transceiver current consumption is reduced to leakage current only. This state can only be entered from state PREP\_DEEP\_SLEEP, by setting the SLP\_TR = H. Setting SLP\_TR = L returns the radio transceiver back to the TRX\_OFF state. After DEEP\_SLEEP state the radio transceiver register contents and the AES register contents obtain the reset values while the contents of the Frame Buffer are lost. The CLKM starts with the default 1MHz master clock at CLKM clock signal to the microcontroller after the crystal oscillator has stabilized. All AT86RF233 digital inputs are pulled-up or pulled-down during DEEP\_SLEEP state, refer to "Pull-up and Pull-down Configuration" on page 19, except SLP TR. # 36.1.2.5 TRX\_OFF - Clock State In TRX\_OFF the crystal oscillator is running and the master clock is available if enabled. The SPI interface and digital voltage regulator are enabled, thus the radio transceiver registers, the Frame Buffer and security engine (AES) are accessible (see "Frame Buffer" on page 981 and "Security Module (AES)" on page 1005). In contrast to P\_ON state the pull-up and pull-down configuration is disabled. Notes: 1. SLP TR and /RST are available for state control. 2. The analog front-end is disabled during TRX OFF state. Entering the TRX\_OFF state from P\_ON, SLEEP, DEEP\_SLEEP or RESET state is indicated by interrupt IRQ\_4 (AWAKE\_END) if enabled. #### 36.1.2.6 PLL\_ON - PLL State Entering the PLL\_ON state from TRX\_OFF state enables the analog voltage regulator (AVREG) first. After the voltage regulator has been settled (see Table 36-2 on page 912), the PLL frequency synthesizer is enabled. When the PLL has been settled at the receive frequency to a channel defined by register bits CHANNEL (register 0x08, PHY\_CC\_CCA) or register bits CC\_NUMBER (register 0x13, CC\_CTRL\_0) and CC\_BAND (register 0x14, CC\_CTRL\_1), refer to "RF Channel Selection" on page 994, a successful PLL lock is indicated by issuing an interrupt IRQ\_0 (PLL\_LOCK). If an RX\_ON command is issued in PLL\_ON state, the receiver is enabled immediately. If the PLL has not been settled before the state change nevertheless takes place. Even if the register bits TRX\_STATUS (register 0x01, TRX\_STATUS) indicates RX\_ON, actual frame reception can only start once the PLL has locked. The PLL\_ON state corresponds to the TX\_ON state in IEEE 802.15.4. #### 36.1.2.7 RX\_ON and BUSY\_RX - RX Listen and Receive State In RX\_ON state the receiver is in the RX data polling mode and the PLL frequency synthesizer is locked to its preprogrammed frequency. The AT86RF233 receive mode is internally separated into RX\_ON state and BUSY\_RX state. There is no difference between these states with respect to the analog radio transceiver circuitry, which are always turned on. In both states, the receiver and the PLL frequency synthesizer are enabled. During RX\_ON state, the receiver listens for incoming frames. After detecting a valid synchronization header (SHR), the Atmel AT86RF233 automatically enters the BUSY\_RX state. The reception of a valid PHY header (PHR) generates an IRQ\_2 (RX\_START) if enabled. During PSDU reception, the frame data are stored continuously in the Frame Buffer until the last byte was received. The completion of the frame reception is indicated by an interrupt IRQ\_3 (TRX\_END) and the radio transceiver reenters the state RX\_ON. At the same time the register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is updated with the result of the FCS check (see "Frame Check Sequence (FCS)" on page 961). Received frames are passed to the frame filtering unit, refer to "Frame Filter" on page 952. If the content of the MAC addressing fields (refer to [2] IEEE 802.15.4-2006 Section 7.2.1) generates a match, IRQ\_5 (AMI) interrupt is issued, refer to "Interrupt Logic" on page 896. The expected address values are to be stored in registers 0x20 – 0x2B (Short address, PAN-ID and IEEE address). Frame filtering is available in Basic Operating Mode and Extended Operating Mode, refer to "Frame Filter" on page 952. Leaving state RX\_ON is possible by writing a state change command to register bits TRX\_CMD in register 0x02 (TRX\_STATE). # 36.1.2.8 BUSY\_TX - Transmit State In the BUSY\_TX state AT86RF233 is in the data transmission state. A transmission can only be initiated from the PLL\_ON state. The transmission can be started either by driving event such as: - A rising edge on SLP\_TR, or - A serial TX START command via the SPI to register bits TRX CMD (register 0x02, TRX STATE). Either of these takes the radio transceiver into the BUSY\_TX state. Refer to "Frame Transmit Procedure" on page 1003 for more details. During the transition to the BUSY\_TX state, the PLL frequency shifts to the transmit frequency, refer to "PLL Settling Time and Frequency Agility" on page 994. The actual transmission of the first data chip of the SHR starts after 16µs to allow PLL settling and PA ramp-up, see Figure 36-7. After transmission of the SHR, the Frame Buffer content is transmitted. In case the PHR indicates a frame length of zero, the transmission is aborted immediately after the PHR field. After the frame transmission has been completed, the AT86RF233 automatically turns off the power amplifier, generates an IRQ\_3 (TRX\_END) interrupt and returns into PLL\_ON state. #### **36.1.2.9 RESET State** The RESET state is used to set back the state machine and to reset all registers of Atmel AT86RF233 to their default values; exceptions are register bits CLKM\_CTRL (register 0x03, TRX\_CTRL\_0). These register bits require a specific treatment, for details see "Master Clock Signal Output (CLKM)" on page 991. Once in RESET state a device enters TRX\_OFF state by setting or pulling the internal reset signal /RST to the AT86RF233 high. If the device is still in the P\_ON state it remains in the P\_ON state though. A reset is triggered by pulling /RST low (/RST = L) and the state returns after setting /RST = H. The reset pulse should have a minimum length as specified in "Reset Procedure" on page 909 (parameter $t_{10}$ ). During reset, the microcontroller has to set the radio transceiver control signals SLP\_TR and /SEL to their default values. An overview about the register reset values is provided in Table 41-2 on page 1054. # 36.1.3 Interrupt Handling All interrupts provided by the AT86RF233 (see Table 35-9 on page 896) are supported in Basic Operating Mode. For example, interrupts are provided to observe the status of radio transceiver RX and TX operations. When being in receive mode, IRQ\_2 (RX\_START) indicates the detection of a valid PHR first, IRQ\_5 (AMI) an address match, and IRQ\_3 (TRX\_END) the completion of the frame reception. During transmission, IRQ\_3 (TRX\_END) indicates the completion of the frame transmission. Figure 36-2 shows an example for a transmit/receive transaction between two devices and the related interrupt events in Basic Operating Mode. Device 1 transmits a frame containing a MAC header (in this example of length seven), MAC payload, and a valid FCS. The end of the frame transmission is indicated by IRQ\_3 (TRX\_END). The frame is received by Device 2. Interrupt IRQ\_2 (RX\_START) indicates the detection of a valid PHR field and IRQ\_3 (TRX\_END) the completion of the frame reception. If the frame passes the Frame Filter (refer to "Frame Filter" on page 952), an address match interrupt IRQ\_5 (AMI) is issued after the reception of the MAC header (MHR). The received frame is stored in the Frame Buffer. In Basic Operating Mode the third interrupt IRQ\_3 (TRX\_END) is issued at the end of the received frame. In Extended Operating Mode, refer to "Extended Operating Mode" on page 915; the interrupt is only issued if the received frame passes the address filter and the FCS is valid. Further exceptions are explained in "Extended Operating Mode" on page 915. Processing delay t<sub>IRO</sub> is a typical value, refer to "Digital Interface Timing Characteristics" on page 1101. Figure 36-2. Timing of RX\_START, AMI and TRX\_END Interrupt in Basic Operation Modes # 36.1.4 Basic Operating Mode Timing This section depicts AT86RF233 state transitions and their timing properties. Timing figures are explained in Table 36-1, Table 36-2 and "Digital Interface Timing Characteristics" on page 1101. #### 36.1.4.1 Power-on Procedure The power-on procedure to P\_ON state is shown in Figure 36-3. Figure 36-3. Power-on Procedure to P ON When the external supply voltage ( $V_{DD}$ ) is initially supplied to the AT86RF233, the radio transceiver enables the crystal oscillator (XOSCRF) and the internal 1.8V voltage regulator for the digital domain (DVREG). After $t_{TR1}$ = 330µs (typ.), the master clock signal is available at the internal CLKM clock signal to the microcontroller. As soon as CLKM is available the SPI is enabled and can be used to control the transceiver. As long as no state change towards state TRX\_OFF is performed, the radio transceiver remains in P ON state. # 36.1.4.2 Wake-up Procedure from SLEEP The wake-up procedure from SLEEP state is shown in Figure 36-4. Figure 36-4. Wake-Up Procedure from SLEEP State The radio transceiver's SLEEP state is left by releasing SLP\_TR to logic low. This restarts the XOSCRF and DVREG. After $t_{TR2}$ = 210 $\mu$ s (typ.) the radio transceiver enters TRX\_OFF state. The internal clock signal is available and provided by CLKM, if enabled. This procedure is similar to the Power-on Procedure. However the radio transceiver automatically proceeds to the TRX\_OFF state. During this, transition the filter-tuning network (FTN) calibration is performed. Entering TRX\_OFF state is signaled by IRQ\_4 (AWAKE\_END), if this interrupt was enabled by the appropriate mask register bit. ## 36.1.4.3 Wake-up Procedure from DEEP\_SLEEP The wake-up procedure from DEEP\_SLEEP state is shown in Figure 36-5. Figure 36-5. Wake-Up Procedure from DEEP\_SLEEP State The AT86RF233 radio transceiver's DEEP\_SLEEP state is left by releasing SLP\_TR to logic low. This restarts the XOSCRF and DVREG. After $t_{TR18}$ = 360 $\mu$ s (typ.) the radio transceiver enters TRX\_OFF state. The internal clock signal is available and provided at a default rate of 1MHz to CLKM. This procedure is similar to the Power-on Procedure. However the radio transceiver automatically proceeds to the TRX\_OFF state. During this, transition the filter-tuning network (FTN) calibration is performed. #### 36.1.4.4 PLL\_ON and RX\_ON States The transition from TRX OFF to PLL ON or RX ON mode is shown in Figure 36-6. Figure 36-6. Transition from TRX\_OFF to PLL\_ON or RX\_ON State Notes: 1. If TRX\_CMD = RX\_ON in TRX\_OFF state RX\_ON state is entered immediately, even if the PLL has not settled. 2. Timing figures $t_{TR4}$ and $t_{TR8}$ refers to Table 36-1 on page 910. In TRX\_OFF state, entering the commands PLL\_ON or RX\_ON initiates a ramp-up sequence of the internal 1.8V voltage regulator for the analog domain (AVREG). RX\_ON state can be entered any time from PLL\_ON state, regardless whether the PLL has already locked, which is indicated by IRQ\_0 (PLL\_LOCK). Likewise, PLL\_ON state can be entered any time from RX\_ON state. ## 36.1.4.5 BUSY\_TX to RX\_ON States The transition from PLL\_ON to BUSY\_TX state and subsequently to RX\_ON state is shown in Figure 36-7. Figure 36-7. PLL\_ON to BUSY\_TX to RX\_ON Timing Starting from PLL\_ON state, it is further assumed that the PLL has already been locked. A transmission is initiated either by a rising edge of SLP\_TR or by command TX\_START. The PLL settles to the transmit frequency and the PA is enabled. After the duration of $t_{TR10}$ = 16 $\mu$ s, the AT86RF233 changes into BUSY\_TX state, transmitting the internally generated SHR and the PSDU data of the Frame Buffer. After completing the frame transmission, indicated by IRQ\_3 (TRX\_END), the PLL settles back to the receive frequency within $t_{TR11}$ = 32 $\mu$ s and returns to state PLL\_ON. If during BUSY\_TX the radio transmitter is requested to change to a receive state, it automatically proceeds to state RX ON upon completion of the transmission. #### 36.1.4.6 Reset Procedure The radio transceiver reset procedure is shown in Figure 36-8. Figure 36-8. Reset Procedure Note: Timing figure $t_{TR13}$ refers to Table 36-1, $t_{10}$ , $t_{11}$ refers to "Digital Interface Timing Characteristics" on page 1101. /RST = L sets all registers to their default values. Exceptions are register bits CLKM\_CTRL (register 0x03, TRX\_CTRL\_0), refer to "Master Clock Signal Output (CLKM)" on page 991. After releasing the reset /RST = H, the wake-up sequence including an FTN calibration cycle is performed, refer to "Automatic Filter Tuning (FTN)" on page 1001. After that the TRX\_OFF state is entered. Figure 36-8 illustrates the reset procedure once P\_ON state was left and the radio transceiver was not in SLEEP or DEEP SLEEP state. The reset procedure is identical for all originating radio transceiver states except of state P\_ON, SLEEP, or DEEP\_SLEEP. Instead, the procedures described in "P\_ON – Power-On after VDD" on page 903 must be followed to enter the TRX\_OFF state. If the radio transceiver was in state SLEEP or DEEP\_SLEEP, the XOSCRF and DVREG are enabled before entering TRX OFF state. If register bits TRX\_STATUS indicates STATE\_TRANSITION\_IN\_PROGRESS during system initialization until the AT86RF233 reaches TRX\_OFF state, do not try to initiate a further state change while the radio transceiver is in this state. Notes: 1. The reset impulse should have a minimum length t<sub>10</sub> = 625ns as specified in "Digital Interface Timing Characteristics" on page 1101. - 2. An access to the device should not occur earlier than $t_{11} \ge 625$ ns after releasing the /RST signal; refer to "Digital Interface Timing Characteristics" on page 1101. - 3. A reset overrides an SPI command request that might have been queued. # 36.1.4.7 State Transition Timing Summary The Atmel AT86RF233 transition numbers correspond to Figure 36-1 and do not include SPI access time unless otherwise stated. See measurement setup in Figure 34-1. Table 36-1. State Transition Timing | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----------------| | t <sub>TR1</sub> | P_ON⇒CLKM is available | Depends on crystal oscillator setup (C <sub>L</sub> = 10pF) and external capacitor at DVDD (100nF nom.). | | 330 | 1000 | μs | | t <sub>TR1a</sub> | SLEEP⇒CLKM is available | Depends on crystal oscillator setup (C <sub>L</sub> = 10pF) and external capacitor at DVDD (100nF nom.). | | 180 | 1000 | μs | | t <sub>TR1b</sub> | DEEP_SLEEP⇒CLKM is available | Depends on crystal oscillator setup ( $C_L$ = 10pF) and external capacitor at DVDD (100nF nom.). | | 330 | 1000 | μs | | t <sub>TR2</sub> | SLEEP⇒TRX_OFF | Depends on crystal oscillator setup ( $C_L$ = 10pF) and external capacitor at DVDD (100nF nom.). | | 210 | 1000 | μs | | + | TRX_OFF⇒SLEEP | For f <sub>CLKM</sub> > 250kHz. | | 35 | | CLKM<br>cycles | | t <sub>TR3</sub> | | Otherwise. | | 0 | | CLKM cycles | | t <sub>TR4</sub> | TRX_OFF⇒PLL_ON | Depends on external capacitor at AVDD (100nF nom.). | | 80 | | μs | | t <sub>TR5</sub> | PLL_ON⇒TRX_OFF | | | 1 | | μs | | t <sub>TR6</sub> | TRX_OFF⇒RX_ON | Depends on external capacitor at AVDD (100nF nom.). | | 80 | | μs | | t <sub>TR7</sub> | RX_ON⇒TRX_OFF | | | 1 | | μs | | t <sub>TR8</sub> | PLL_ON⇒RX_ON | | | 1 | | μs | | t <sub>TR9</sub> | RX_ON⇒PLL_ON | Transition time is also valid for TX_ARET_ON, RX_AACK_ON. | | 1 | | μs | | t <sub>TR10</sub> | PLL_ON⇒BUSY_TX | When asserting SLP_TR or TRX_CMD = TX_START first symbol transmission is delayed by one symbol period (PLL settling and PA ramp-up). | | 16 | | μs | Table 36-1. State Transition Timing (Continued) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|----------------| | t <sub>TR11</sub> | BUSY_TX⇒PLL_ON | PLL settling time. | | 32 | | μs | | t <sub>TR12</sub> | Various states⇒TRX_OFF | Using TRX_CMD = FORCE_TRX_OFF; not valid for SLEEP or DEEP_SLEEP. | | 1 | | μs | | t <sub>TR13</sub> | RESET⇒TRX_OFF | Not valid for P_ON, SLEEP, or DEEP_SLEEP. | | 26 | | μs | | t <sub>TR14</sub> | Various states⇒PLL_ON | Using TRX_CMD = FORCE_PLL_ON; not valid for P_ON, SLEEP, DEEP_SLEEP, or RESET. | | 1 | | μs | | t <sub>TR15</sub> | P_ON⇒TRX_OFF | Using TRX_CMD = TRX_OFF directly after CLKM is available. | | 360 | 1000 | μs | | t <sub>TR16</sub> | PREP_DEEP_SLEEP⇒TRX_OFF | | | 1 | | μs | | t <sub>TR17</sub> | TRX_OFF⇒PREP_DEEP_SLEEP | | | 1 | | μs | | t <sub>TR18</sub> | DEEP_SLEEP⇒TRX_OFF | Depends on crystal oscillator setup (C <sub>L</sub> = 10pF) and external capacitor at DVDD (100nF nom.). | | 360 | 1000 | μs | | | DDED DEED SLEED—DEED SLEED | For f <sub>CLKM</sub> > 250kHz. | | 35 | | CLKM cycles | | t <sub>TR19</sub> | PREP_DEEP_SLEEP⇒DEEP_SLEEP | Otherwise. | | 0 | | CLKM<br>cycles | The state transition timing is calculated based on the timing of the individual blocks shown in Figure 36-3 to Figure 36-8. The worst case values include maximum operating temperature, minimum supply voltage, and device parameter variations. Table 36-2. Block Initialization and Settling Time | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------|-------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------|------|------|------| | t <sub>XTAL</sub> | Reference oscillator settling time | Start XTAL⇒clock available at CLKM. Depends on crystal Q factor and load capacitor. | | 330 | 1000 | μs | | t <sub>FTN</sub> | FTN calibration time | | | | 25 | μs | | t <sub>DVREG</sub> | DVREG settling time | Depends on external bypass capacitor at DVDD (CB3 = 100nF nom., 10µF worst case). | | 50 | 1000 | μs | | t <sub>AVREG</sub> | AVREG settling time | Depends on external bypass capacitor at AVDD (CB1 = 100nF nom., 10µF worst case). | | 50 | 1000 | μs | | t <sub>PLL_INIT</sub> | Initial PLL settling time | PLL settling time<br>TRX_OFF⇒PLL_ON, including<br>40µs AVREG settling time. | | 80 | 250 | μs | | t <sub>PLL_SW</sub> | PLL settling time on channel switch | Duration of channel switch within frequency band. | | 11 | 100 | μs | | t <sub>PLL_CF</sub> | PLL CF calibration | PLL center frequency calibration. | PLL center frequency calibration. 8 | | 24 | μs | | t <sub>PLL_DCU</sub> | PLL DCU calibration | PLL DCU calibration. | | 6 | 6 | μs | | t <sub>RX_TX</sub> | RX⇒TX | Maximum settling time RX⇒TX. | | | 16 | μs | | t <sub>TX_RX</sub> | TX⇒RX | Maximum settling time TX⇒RX. | | | 32 | μs | | t <sub>SHR_SYNC</sub> | SHR, sync | SHR synchronization period. 32 | | 96 | 160 | μs | | t <sub>RSSI</sub> | RSSI, update | RSSI update period in receive states. | | 2 | | μs | | t <sub>ED</sub> | ED measurement | ED measurement period is eight symbols. | | 135 | 180 | μs | | t <sub>CCA</sub> | CCA measurement | CCA measurement period is eight symbols. | | 135 | 180 | μs | | t <sub>RND</sub> | Random value, update | Random value update period. | | 1 | | μs | | t <sub>AES</sub> | AES core cycle time | | | 23.4 | 24 | μs | # 36.1.5 Register Description #### 36.1.5.1 TRX\_STATUS Name: TRX\_STATUS Offset: 0x01 **Reset:** 0x00, 0x08 Property: The read-only register TRX\_STATUS signals the present state of the radio transceiver as well as the status of a CCA operation. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|------------|---|---|---|------------|---|---| | 0x01 | CCA_DONE | CCA_STATUS | | | | TRX_STATUS | 3 | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 4:0 - TRX\_STATUS The register bits TRX\_STATUS signal the current radio transceiver status. # Table 36-3. TRX\_STATUS | Value | Description | | | | | | | |---------------------|-------------------------------|--|--|--|--|--|--| | <u>0x00</u> | P_ON | | | | | | | | 0x01 | BUSY_RX | | | | | | | | 0x02 | BUSY_TX | | | | | | | | 0x06 | RX_ON | | | | | | | | 0x08 | TRX_OFF (CLK Mode) | | | | | | | | 0x09 | PLL_ON (TX_ON) | | | | | | | | 0x0F <sup>(1)</sup> | SLEEP | | | | | | | | 0x10 | PREP_DEEP_SLEEP | | | | | | | | 0x11 <sup>(2)</sup> | BUSY_RX_AACK | | | | | | | | 0x12 <sup>(2)</sup> | BUSY_TX_ARET | | | | | | | | 0x16 <sup>(2)</sup> | RX_AACK_ON | | | | | | | | 0x19 <sup>(2)</sup> | TX_ARET_ON | | | | | | | | 0x1F <sup>(3)</sup> | STATE_TRANSITION_IN_PROGRESS | | | | | | | | | All other values are reserved | | | | | | | Notes: 1. In SLEEP or DEEP\_SLEEP state register not accessible. - 2. Extended Operating Mode only. - 3. Do not try to initiate a further state change while the radio transceiver is in STATE\_TRANSITION\_IN\_PROGRESS state. A read access to register bits TRX\_STATUS reflects the current radio transceiver state. A state change is initiated by writing a state transition command to register bits TRX\_CMD (register 0x02, TRX\_STATE). Alternatively, some state transitions can be initiated by the rising edge of SLP\_TR in the appropriate state. These register bits are used for Basic and Extended Operating Mode, see "Extended Operating Mode" on page 915. If the requested state transition has not been completed, the TRX\_STATUS returns STATE\_TRANSITION\_IN\_PROGRESS value. Do not try to initiate a further state change while the radio transceiver is in STATE\_TRANSITION\_IN\_PROGRESS state. State transition timings are defined in Table 36-1 on page 910. # 36.1.5.2 TRX\_STATE Name: TRX\_STATE **Offset:** 0x02 **Reset:** 0x00 Property: The radio transceiver states are advanced via register TRX\_STATE by writing a command word into register bits TRX\_CMD. The read-only register bits TRAC\_STATUS indicate the status or result of an Extended Operating Mode transaction. | Bit | | |--------|--| | 0x02 | | | Access | | | Reset | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------------|---|-----|-----|---------|-----|-----| | | | TRAC_STATUS | | | | TRX_CMD | | | | • | R | R | R | R/W | R/W | R/W | R/W | R/W | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 4:0 - TRX\_CMD A write access to register bits TRX\_CMD initiate a radio transceiver state transition to the new state. Table 36-4. TRX\_CMD | Value | Description | | | | | | |---------------------------|-------------------------------|--|--|--|--|--| | <u>0x00<sup>(1)</sup></u> | NOP | | | | | | | 0x02 <sup>(2)</sup> | TX_START | | | | | | | 0x03 | FORCE_TRX_OFF | | | | | | | 0x04 <sup>(3)</sup> | FORCE_PLL_ON | | | | | | | 0x06 | RX_ON | | | | | | | 0x08 | TRX_OFF (CLK Mode) | | | | | | | 0x09 | PLL_ON (TX_ON) | | | | | | | 0x10 | PREP_DEEP_SLEEP | | | | | | | 0x16 <sup>(4)</sup> | RX_AACK_ON | | | | | | | 0x19 <sup>(4)</sup> | TX_ARET_ON | | | | | | | | All other values are reserved | | | | | | Notes: 1. TRX\_CMD = "0" after power on reset (POR). - 2. The frame transmission starts one symbol after TX\_START command. - 3. FORCE\_PLL\_ON is not valid for states P\_ON, SLEEP, DEEP\_SLEEP, and RESET, as well as STATE TRANSITION IN PROGRESS towards these states. - 4. Extended Operating Mode only. A write access to register bits TRX CMD initiates a radio transceiver state transition towards the new state. These register bits are used for Basic and Extended Operating Mode, see "Extended Operating Mode" on page 915 # 36.2 Extended Operating Mode Extended Operating Mode makes up for a large set of automated functionality add-on's which can be referred to as a hardware MAC accelerator. These add-on's go beyond the basic radio transceiver functionality provided by the Basic Operating Mode. Extended Operating Mode functions handle time critical MAC tasks, requested by the IEEE 802.15.4 standard, in hardware, such as automatic acknowledgement, automatic CSMA-CA, and retransmission. This results in a more efficient IEEE 802.15.4 software MAC implementation, including reduced code size, and may allow use of a smaller microcontroller or operation at low clock rates. The Extended Operating Mode is designed to support IEEE 802.15.4-2006 and IEEE 802.15.4-2011 compliant frames; the mode is backward compatible to IEEE 802.15.4-2003 and supports non IEEE 802.15.4 compliant frames. This mode comprises the following procedures: #### Automatic acknowledgement (RX\_AACK) divides into the tasks: - Frame reception and automatic FCS check - Configurable addressing fields check - Interrupt indicating address match - Interrupt indicating frame reception, if it passes address filtering and FCS check - Automatic ACK frame transmission (if the received frame passed the address filter and FCS check and if an ACK is required by the frame type and ACK request) - Support of slotted acknowledgment using SLP\_TR signal (used for beacon-enabled operation) #### Automatic CSMA-CA and Retransmission (TX\_ARET) divides into the tasks: - CSMA-CA, including automatic CCA retry and random backoff - Frame transmission and automatic FCS field generation - Reception of ACK frame (if an ACK was requested) - Automatic retry of transmissions if ACK was expected but not received or accepted - Interrupt signaling with transaction status Automatic FCS check and generation, refer to "Frame Check Sequence (FCS)" on page 961, is used by the RX\_AACK and TX\_ARET modes. In RX\_AACK mode, an automatic FCS check is always performed for incoming frames. In TX\_ARET mode, an ACK which is received within the time required by IEEE 802.15.4 is automatically accepted if the FCS is valid and the ACK sequence number must match the sequence number of the previously transmitted frame. Dependent on the value of the frame pending subfield in the received acknowledgement frame received, the transaction status is set, see register bits TRAC\_STATUS (register 0x02, TRX\_STATE), "Register Description" on page 933. An AT86RF233 state diagram, including the Extended Operating Mode states, is shown in Figure 36-9. Orange marked states represent the Basic Operating Mode; blue marked states represent the Extended Operating Mode. Figure 36-9. Extended Operating Mode State Diagram #### 36.2.1 State Control The Extended Operating Mode include RX\_AACK and TX\_ARET modes and are controlled by writing respective command to register bits TRX\_CMD (register 0x02, TRX\_STATE). Receive with Automatic Acknowledgement state RX\_AACK\_ON and Transmit with Automatic Frame Retransmission and CSMA-CA Retry state TX\_ARET\_ON can be entered either from TRX\_OFF or PLL\_ON state as illustrated in Figure 36-9. The completion of each change state command shall always be confirmed by reading the register bits TRX\_STATUS (register 0x01, TRX\_STATUS). ## RX\_AACK - Receive with Automatic Acknowledgement A state transition to RX\_AACK\_ON is initiated by writing the RX\_AACK\_ON command to the register bits TRX\_CMD. On success, reading register bits TRX\_STATUS (register 0x01, TRX\_STATUS) returns RX\_AACK\_ON or BUSY\_RX\_AACK. The latter one is returned when a frame is being received. The RX\_AACK Extended Operating Mode is left by writing a new command to the register bits TRX\_CMD. If the AT86RF233 is within a frame receive or acknowledgment procedure (BUSY\_RX\_AACK), the state change is executed after finishing. Alternatively, the commands FORCE\_TRX\_OFF or FORCE\_PLL\_ON can be used to cancel the RX\_AACK transaction and switch to TRX\_OFF or PLL\_ON state respectively. # TX\_ARET - Transmit with Automatic Frame Retransmission and CSMA-CA Retry A state transition to TX\_ARET\_ON is initiated by writing command TX\_ARET\_ON to register bits TRX\_CMD (register 0x02, TRX\_STATE). The radio transceiver is in the TX\_ARET\_ON state when register bits TRX\_STATUS (register 0x01, TRX\_STATUS) return TX\_ARET\_ON. The TX\_ARET transaction (frame transmission) is actually started by a rising edge on SLP\_TR or by writing the command TX\_START to register bits TRX\_CMD. The TX\_ARET Extended Operating Mode is left by writing a new command to the register bits TRX\_CMD. If the AT86RF233 is in the middle of a CSMA-CA transaction, a frame transmission or an acknowledgment procedure (BUSY\_TX\_ARET), the state change is executed after completing of the operation. Alternatively, the command FORCE\_TRX\_OFF or FORCE\_PLL\_ON can be used to instantly terminate the TX\_ARET transaction and change into radio transceiver state TRX\_OFF or PLL\_ON, respectively. Note: A state change request from TRX\_OFF to RX\_AACK\_ON or TX\_ARET\_ON internally passes through PLL\_ON state to initiate the radio transceiver front end. Inserting PLL\_ON state and associated delays while performing this transition are indicated in Table 36-1 on page 910. State transitions can be tracked when interrupt IRQ\_0 (PLL\_LOCK) is used as an indicator. ## 36.2.2 Configuration As the usage of the Extended Operating Mode is based on Basic Operating Mode functionality, only features beyond the basic radio transceiver functionality are described in the following sections. For details of the Basic Operating Mode, refer to "Basic Operating Mode" on page 902. When using the RX AACK or TX ARET modes, the following registers needs to be configured. # **RX\_AACK** configuration steps: - Set the short address, PAN-ID and IEEE address: Registers 0x20 0x2B - Configure RX\_AACK properties: Registers 0x2C, 0x2E - Handling of Frame Version Subfield - Handling of Pending Data Indicator - Characterization as PAN coordinator - Handling of Slotted Acknowledgement - Additional Frame Filtering Properties: Registers 0x17, 0x2E - Use of Promiscuous Mode - Use of automatic ACK generation - Handling of reserved frame types The configuration of the Frame Filter is described in "Configuration" on page 952. The addresses for the address match algorithm are to be stored in the appropriate address registers. Additional control of the RX\_AACK mode is done with register 0x17 (XAH\_CTRL\_1) and register 0x2E (CSMA\_SEED\_1). As long as a short address is not set, only broadcast frames and frames matching the full 64-bit IEEE address can be received. Configuration examples for different device operating modes and handling of various frame types can be found in "Description of RX AACK Configuration Bits" on page 920. ### **TX\_ARET** configuration steps: - Set register bit TX\_AUTO\_CRC\_ON = 1: Register 0x04, TRX\_CTRL\_1 - Configure CSMA-CA - MAX FRAME RETRIES: Register 0x2C, XAH CTRL 0 - MAX\_CSMA\_RETRIES: Register 0x2C, XAH\_CTRL\_0 - CSMA\_SEED: Registers 0x2D, 0x2E - MAX BE, MIN BE: Register 0x2F, CSMA BE - Configure CCA (see "Clear Channel Assessment (CCA)" on page 968) MAX FRAME RETRIES (register 0x2C, XAH CTRL 0) defines the maximum number of frame retransmissions. The register bits MAX\_CSMA\_RETRIES (register 0x2C, XAH\_CTRL\_0) configure the number of CSMA-CA retries after a busy channel is detected. The register bits CSMA\_SEED (registers 0x2D, 0x2E) define a random seed for the backoff-time random-number generator in the AT86RF233. The register bits MAX\_BE and MIN\_BE (register 0x2F, CSMA\_BE) set the maximum and minimum CSMA backoff exponent (see [2]), respectively. ## 36.2.3 RX AACK ON - Receive with Automatic ACK The RX\_AACK Extended Operating Mode handles reception and automatic acknowledgement of IEEE 802.15.4 compliant frames. The general functionality of the RX\_AACK procedure is shown in Figure 36-10. The gray shaded area is the standard flow of an RX\_AACK transaction for IEEE 802.15.4 compliant frames, refer to "Configuration of IEEE Compliant Scenarios" on page 922. All other procedures are exceptions for specific operating modes or frame formats, refer to "Configuration of non IEEE 802.15.4 Compliant Scenarios" on page 924. In RX\_AACK\_ON state, the Atmel AT86RF233 listens for incoming frames. After detecting a valid PHR, the radio transceiver changes into BUSY\_RX\_AACK state and parses the frame content of the MAC header (MHR), refer to "MAC Protocol Data Unit (MPDU)" on page 948. If the content of the MAC addressing fields of the received frame (refer to [2] IEEE 802.15.4 Section 7.2.1) matches one of the configured addresses, dependent on the addressing mode, an address match interrupt IRQ\_5 (AMI) is issued, refer to "Frame Filter" on page 952. The reference address values are to be stored in registers 0x20 – 0x2B (Short address, PAN-ID and IEEE address). Frame filtering as described in "Frame Filter" on page 952 is also applied in Basic Operating Mode. However, in Basic Operating Mode, the result of frame filtering or FCS check do not affect the generation of an interrupt IRQ 3 (TRX END). Generally, at nodes configured as a normal device or a PAN coordinator, a frame is indicated by interrupt IRQ\_3 (TRX\_END) if the frame passes the Frame Filter and the FCS is valid. The interrupt is issued after the completion of the frame reception. The microcontroller can then read the frame data. An exception applies if promiscuous mode is enabled, see "Configuration of IEEE Compliant Scenarios" on page 922. In this case, an interrupt IRQ\_3 (TRX\_END) is issued for all frames. During reception AT86RF233 parses bit[5] (ACK Request) of the frame control field of the received data or MAC command frame to check if an acknowledgement (ACK) reply is expected. If the bit is set and if the frame passes the third level of filtering, see IEEE 802.15.4-2006, Section 7.5.6.2, the radio transceiver automatically generates and transmits an ACK frame. The sequence number is copied from the received frame. The content of the frame pending subfield of the ACK response is set by register bit AACK\_SET\_PD (register 0x2E, CSMA\_SEED\_1) when the ACK frame is sent in response to a data request MAC command frame, otherwise this subfield is set to zero. By default, the acknowledgment frame is transmitted *aTurnaroundTime* (12 symbol periods; see [2] IEEE 802.15.4-2006, Section 6.4.1) after the reception of the last symbol of a data or MAC command frame. Optionally, for non-compliant networks, this delay can be reduced to two symbols by register bit AACK\_ACK\_TIME (register 0x17, XAH\_CTRL\_1). If the register bit AACK\_DIS\_ACK (register 0x17, CSMA\_SEED\_1) is set, no acknowledgement frame is sent even if an acknowledgment frame is requested. This is useful for operating the MAC hardware accelerator in promiscuous mode, see "Configuration of IEEE Compliant Scenarios" on page 922. For slotted operation, the start of the transmission of acknowledgement frames is controlled by SLP\_TR, refer to "RX\_AACK Slotted Operation – Slotted Acknowledgement" on page 926. The status of the RX\_AACK operation is indicated by register bits TRAC\_STATUS (register 0x02, TRAC\_STATUS), see "Register Description" on page 933. During the operations described above, the AT86RF233 remains in BUSY\_RX\_AACK state. Figure 36-10.Flow Diagram of RX\_AACK # 36.2.3.1 Description of RX\_AACK Configuration Bits ### **Overview** RX\_AACK configuration as described below shall be done prior to switching the AT86RF233 into state RX\_AACK\_ON, refer to "State Control" on page 916. Table 36-5 summarizes all register bits which affect the behavior of an RX\_AACK transaction. For frame filtering it is further required to setup address registers to match the expected address. A graphical representation of various operating modes is illustrated in Figure 36-10. Table 36-5. Overview of RX\_AACK Configuration Bits | Register | Register | <b>.</b> | | |-----------|----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Bits | Register Name | Description | | 0x20,0x21 | | SHORT_ADDR_0/1 | Setup Frame Filter, see "Configuration" on page 952. | | 0x22,0x23 | | PAN_ID_0/1 | | | 0x24 | | IEEE_ADDR_0 | | | | | | | | 0x2B | | IEEE_ADDR_7 | | | 0x0C | 7 | RX_SAFE_MODE | Dynamic frame buffer protection, see "Dynamic Frame Buffer Protection" on page 1032. | | 0x17 | 1 | AACK_PROM_MODE | Support promiscuous mode. | | 0x17 | 2 | AACK_ACK_TIME | Change auto acknowledge start time. | | 0x17 | 4 | AACK_UPLD_RES_FT | Enable reserved frame type reception, needed to receive non-<br>standard compliant frames, see "Configuration of non<br>IEEE 802.15.4 Compliant Scenarios" on page 924. | | 0x17 | 5 | AACK_FLTR_RES_FT | Filter reserved frame types like data frame type, needed for filtering of non-standard compliant frames, see "Configuration of non IEEE 802.15.4 Compliant Scenarios" on page 924. | | 0x2C | 0 | SLOTTED_OPERATIO<br>N | If set, acknowledgment transmission has to be triggered by SLP_TR, see "RX_AACK Slotted Operation – Slotted Acknowledgement" on page 926. | | 0x2E | 3 | AACK_I_AM_COORD | If set, the device is a PAN coordinator, that is responds to a null address, see "Configuration of IEEE Compliant Scenarios" on page 922. | | 0x2E | 4 | AACK_DIS_ACK | Disable generation of acknowledgment. | | 0x2E | 5 | AACK_SET_PD | Set frame pending subfield in Frame Control Field (FCF), refer to<br>"Frame Control Field (FCF)" on page 948. | | 0x2E | 7:6 | AACK_FVN_MODE | Controls the ACK behavior, depending on FCF frame version number. | The usage of the RX\_AACK configuration bits for various operating modes of a node is explained in the following sections. Configuration bits not mentioned in the following two sections should be set to their reset values according to Table 41-2 on page 1054. All registers mentioned in Table 36-5 are described in "Register Summary" on page 932. The general behavior of the "AT86RF233 Extended Feature Set" on page 1005, settings: - SFD\_VALUE (alternative SFD value) - ANT\_DIV (Antenna Diversity) - RX\_PDT\_LEVEL (blocking frame reception of lower power signals) - RPC (Reduced Power Consumption) are completely independent from RX\_AACK mode and can be arbitrarily combined. #### 36.2.3.2 Configuration of IEEE Compliant Scenarios #### **Device not operating as a PAN Coordinator** Table 36-6 shows a typical Atmel AT86RF233 RX\_AACK configuration of an IEEE 802.15.4 device operating as a normal device, rather than a PAN coordinator or router. Table 36-6. Configuration of IEEE 802.15.4 Devices | Register<br>Address | Register<br>Bits | Register Name | Description | |--------------------------------------------|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x20,0x21<br>0x22,0x23<br>0x24<br><br>0x2B | | SHORT_ADDR_0/1 PAN_ID_0/1 IEEE_ADDR_0 IEEE_ADDR_7 | Setup Frame Filter, see "Configuration" on page 952. | | 0x0C | 7 | RX_SAFE_MODE | <ul><li><u>0</u>: Disable frame protection.</li><li>1: Enable frame protection.</li></ul> | | 0x2C | 0 | SLOTTED_OPERATION | <ul> <li>O: Slotted acknowledgment transmissions are not to be used.</li> <li>1: Slotted acknowledgment transmissions are to be used, see "RX_AACK Slotted Operation – Slotted Acknowledgement" on page 926.</li> </ul> | | 0x2E | 7:6 | AACK_FVN_MODE | Controls the ACK behavior, depending on FCF frame version number. b00: Acknowledges only frames with version number 0, that is according to IEEE 802.15.4-2003 frames. b01: Acknowledges only frames with version number 0 or 1, that is frames according to IEEE 802.15.4-2006. b10: Acknowledges only frames with version number 0 or 1 or 2. b11: Acknowledges all frames, independent of the FCF frame version number. | - 1. The default value of the short address is 0xFFFF. Thus, if no short address has been configured, only frames with either the broadcast address or the IEEE address are accepted by the frame filter. - 2. In the IEEE 802.15.4-2003 standard the frame version subfield does not yet exist but is marked as reserved. According to this standard, reserved fields have to be set to zero. At the same time, the IEEE 802.15.4-2003 standard requires ignoring reserved bits upon reception. Thus, there is a contradiction in the standard which can be interpreted in two ways: - If a network should only allow access to nodes compliant to IEEE 802.15.4-2003, then AACK\_FVN\_MODE should be set to zero. - If a device should acknowledge all frames independent of its frame version, AACK\_FVN\_MODE should be set to three. However, this may result in conflicts with co-existing IEEE 802.15.4-2006 standard compliant networks. The same holds for PAN coordinators, see below. #### **PAN-Coordinator** Table 36-7 shows the AT86RF233 RX AACK configuration for a PAN coordinator. Table 36-7. Configuration of a PAN Coordinator | Register<br>Address | Register<br>Bits | Register Name | Description | |--------------------------------------------|------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x20,0x21<br>0x22,0x23<br>0x24<br><br>0x2B | БІІЗ | SHORT_ADDR_0/1 PAN_ID_0/1 IEEE_ADDR_0 IEEE_ADDR_7 | Setup Frame Filter, see "Configuration" on page 952. | | 0x0C | 7 | RX_SAFE_MODE | <ul><li><u>0</u>: Disable frame protection.</li><li>1: Enable frame protection.</li></ul> | | 0x2C | 0 | SLOTTED_OPERATION | <ul> <li>Q: Slotted acknowledgment transmissions are not to be used.</li> <li>1: Slotted acknowledgment transmissions are to be used, see "RX_AACK Slotted Operation – Slotted Acknowledgement" on page 926.</li> </ul> | | 0x2E | 3 | AACK_I_AM_COORD | 1: Device is PAN coordinator. | | 0x2E | 5 | AACK_SET_PD | <ul><li>Q: Frame pending subfield is not set in FCF.</li><li>1: Frame pending subfield is set in FCF.</li></ul> | | 0x2E | 7:6 | AACK_FVN_MODE | Controls the ACK behavior, depends on FCF frame version number. b00: Acknowledges only frames with version number 0, that is according to IEEE 802.15.4-2003 frames. b01: Acknowledges only frames with version number 0 or 1, that is frames according to IEEE 802.15.4-2006. b10: Acknowledges only frames with version number 0 or 1 or 2. b11: Acknowledges all frames, independent of the FCF frame version number. | #### **Promiscuous Mode or Sniffer** The promiscuous mode is described in IEEE 802.15.4-2006, Section 7.5.6.5. This mode is further illustrated in Figure 36-10. According to IEEE 802.15.4-2006 when in promiscuous mode, the MAC sub layer shall pass received frames with correct FCS to the next higher layer and shall not process them further. This implies that received frames should never be automatically acknowledged. In order to support sniffer application and promiscuous mode, only second level filter rules as defined by IEEE 802.15.4-2006, Section 7.5.6.2, are applied to the received frame. Table 36-8 shows a typical configuration of a device operating in promiscuous mode. Table 36-8. Configuration of Promiscuous Mode | Register<br>Address | Register<br>Bits | Register Name | Description | | | |--------------------------------|------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0x20,0x21<br>0x22,0x23<br>0x24 | | SHORT_ADDR_0/1 PAN_ID_0/1 IEEE_ADDR_0 | Each address shall be set: 0x00. | | | | 0x2B | | IEEE_ADDR_7 | | | | | 0x17 | 1 | AACK_PROM_MODE | 1: Enable promiscuous mode. | | | | 0x2E | 4 | AACK_DIS_ACK | 1: Disable generation of acknowledgment. | | | | | | | Controls the ACK behavior, depends on FCF frame version number.<br>b00: Acknowledges only frames with version number 0, that is according to IEEE 802.15.4-2003 frames. | | | | 0x2E | 7:6 | AACK_FVN_MODE | <u>b01</u> : Acknowledges only frames with version number 0 or 1, that is frames according to IEEE 802.15.4-2006. | | | | | | | <i>b10</i> : Acknowledges only frames with version number 0 or 1 or 2. | | | | | | | <i>b11</i> : Acknowledges all frames, independent of the FCF frame version number. | | | If the AT86RF233 radio transceiver is in promiscuous mode, second level of filtering according to IEEE 802.15.4-2006, Section 7.5.6.2, is applied to a received frame. However, an IRQ\_3 (TRX\_END) is issued even if the FCS is invalid. Thus, it is necessary to read register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) after IRQ\_3 (TRX\_END) in order to verify the reception of a frame with a valid FCS. Alternatively, bit[7] of byte RX\_STATUS can be evaluated, refer to "Frame Buffer Access Mode" on page 886. If a device, operating in promiscuous mode, receives a frame with a valid FCS which further passed the third level of filtering according to IEEE 802.15.4-2006, Section 7.5.6.2, an acknowledgement (ACK) frame would be transmitted. But, according to the definition of the promiscuous mode, a received frame shall not be acknowledged, even if requested. Thus, register bit AACK\_DIS\_ACK (register 0x2E, CSMA\_SEED\_1) must be set to one to disable ACK generation. In all receive modes IRQ\_5 (AMI) interrupt is issued, when the received frame matches the node's address according to the filter rules described in "Frame Filter" on page 952. Alternatively, in state RX\_ON (Basic Operating Mode, refer to "Basic Operating Mode" on page 902), when a valid PHR is detected, an IRQ\_2 (RX\_START) is generated and the frame is received. The end of the frame reception is signalized with an IRQ\_3 (TRX\_END). At the same time the register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is updated with the result of the FCS check (see "Frame Check Sequence (FCS)" on page 961). According to the promiscuous mode definition the register bit RX\_CRC\_VALID needs to be checked in order to dismiss corrupted frames. However, the RX\_AACK transaction additionally enables extended functionality like automatic acknowledgement and non-destructive frame filtering. # 36.2.3.3 Configuration of non IEEE 802.15.4 Compliant Scenarios #### **Sniffer** Table 36-9 shows an AT86RF233 RX\_AACK configuration to setup a sniffer device. Other RX\_AACK configuration bits, refer to Table 36-5, should be set to their reset values. All frames received are indicated by an IRQ\_2 (RX\_START) and IRQ\_3 (TRX\_END). After frame reception register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is updated with the result of the FCS check (see "Frame Check Sequence (FCS)" on page 961). The RX\_CRC\_VALID bit needs to be checked in order to dismiss corrupted frames. Table 36-9. Configuration of a Sniffer Device | Register<br>Address | Register<br>Bits | Register Name | Description | |---------------------|------------------|----------------|------------------------------------------| | 0x17 | 1 | AACK_PROM_MODE | 1: Enable promiscuous mode. | | 0x2E | 4 | AACK_DIS_ACK | 1: Disable generation of acknowledgment. | This operating mode is similar to the promiscuous mode. #### **Reception of Reserved Frames** In RX\_AACK mode, frames with reserved frame types (refer to Table 37-3 on page 949) can also be handled. This might be required when implementing proprietary, non-standard compliant, protocols. The reception of reserved frame types is an extension of the AT86RF233 Frame Filter, see "Frame Filter" on page 952. Received frames are either handled like data frames, or may be allowed to completely bypass the Frame Filter. The flow chart in Figure 36-10 shows the corresponding state machine. In addition to Table 36-6 or Table 36-7, the following Table 36-10 shows RX\_AACK configuration registers required to setup a node to receive reserved frame types. Table 36-10. RX\_AACKK Configuration to Receive Reserved Frame Types | Register<br>Address | Register<br>Bits | Register Name | Description | | |---------------------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0x17 | 4 | AACK_UPLD_RES_FT | 1: Enable reserved frame type reception. | | | 0x17 | 5 | AACK_FLTR_RES_FT | Filter reserved frame types like data frame type, see note below. O: Disable reserved frame types filtering. 1: Enable reserved frame types filtering. | | There are three different options for handling reserved frame types. - AACK\_UPLD\_RES\_FT = 1, AACK\_FLTR\_RES\_FT = 0: Any non-corrupted frame with a reserved frame type is indicated by an IRQ\_3 (TRX\_END) interrupt. No further address filtering is applied on those frames. An IRQ\_5 (AMI) interrupt is never generated and the acknowledgment subfield is ignored. - AACK\_UPLD\_RES\_FT = 1, AACK\_FLTR\_RES\_FT = 1: If AACK\_FLTR\_RES\_FT = 1 any frame with a reserved frame type is filtered by the address filter similar to a data frame as described in the standard. This implies the generation of the IRQ\_5 (AMI) interrupts upon address match. An IRQ\_3 (TRX\_END) interrupt is only generated if the address matched and the frame was not corrupted. An acknowledgment is only send, when the ACK request subfield was set in the received frame and an IRQ\_3 (TRX\_END) interrupt occurred. - AACK\_UPLD\_RES\_FT = 0: Any received frame with a reserved frame type is discarded. ## **Short Acknowledgment Frame (ACK) Start Timing** Register bit AACK\_ACK\_TIME (register 0x17, XAH\_CTRL\_1), see Table 36-11 defines the delay between the end of the frame reception and the start of the transmission of an acknowledgment frame. Table 36-11. Overview of RX AACK Configuration Bits | Register<br>Address | Register<br>Bits | Register Name | Description | |---------------------|------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x17 | 2 | AACK_ACK_TIME | O: IEEE 802.15.4 standard compliant acknowledgement timing of 12 symbol periods. In slotted acknowledgement operation mode, the acknowledgment frame transmission can be triggered two symbol periods after reception of the frame earliest. | | | | | 1: Non-standard IEEE 802.15.4 reduced acknowledgment timing is set to 32µs (two symbol periods). | This feature can be used in all scenarios, independent of other configurations. Shorter acknowledgment timing is especially useful when using High Data Rate Modes to increase battery lifetime and to improve the overall data throughput; refer to "High Data Rate Modes" on page 1013. ### 36.2.3.4 RX\_AACK Slotted Operation – Slotted Acknowledgement In networks using slotted operation the start of the acknowledgment frame, and thus the exact timing, must be provided by the microcontroller. Exact timing requirements for the transmission of acknowledgments in beacon-enabled networks are explained in IEEE 802.15.4-2006, Section 7.5.6.4.2. In conjunction with the microcontroller the Atmel AT86RF233 supports slotted acknowledgement operation. This mode is invoked by setting register bit SLOTTED\_OPERATION (register 0x2C, XAH\_CTRL\_0) to one. If an acknowledgment (ACK) frame is to be transmitted in RX\_AACK mode, the radio transceiver expects a rising edge on SLP\_TR to actually start the transmission. During this waiting period, the transceiver reports SUCCESS\_WAIT\_FOR\_ACK through register bits TRAC\_STATUS (register 0x02, TRX\_STATE), see Figure 36-10. The minimum delay between the occurrence of interrupt IRQ\_3 (TRX\_END) and pin start of the ACK frame in slotted operation is two symbol periods. Figure 36-11 illustrates the timing of an RX\_AACK transaction in slotted operation. The acknowledgement frame is ready to transmit three symbol times after the reception of the last symbol of a data or MAC command frame indicated by IRQ\_3 (TRX\_END). The transmission of the acknowledgement frame is initiated by the microcontroller with the rising edge of SLP\_TR and starts $t_{TR10}$ = 16µs later. The interrupt latency $t_{IRQ}$ is specified in "Digital Interface Timing Characteristics" on page 1101. Figure 36-11. Timing Example of an RX\_AACK Transaction for Slotted Operation #### 36.2.3.5 RX\_AACK Mode Timing A timing example of an RX\_AACK transaction is shown in Figure 36-12. In this example a data frame of length 10 with an ACK request is received. The AT86RF233 changes to state BUSY\_RX\_AACK after SFD detection. The completion of the frame reception is indicated by an IRQ\_3 (TRX\_END) interrupt. The interrupts IRQ\_2 (RX\_START) and IRQ\_5 (AMI) are disabled in this example. The ACK frame is automatically transmitted after aTurnaroundTime (12 symbols), assuming default acknowledgment frame start timing. The interrupt latency t<sub>IRQ</sub> is specified in "Digital Interface Timing Characteristics" on page 1101. Figure 36-12. Timing Example of an RX\_AACK Transaction Note: If register bit AACK\_ACK\_TIME (register 0x17, XAH\_CTRL\_1) is set, an acknowledgment frame is sent already two symbol times after the reception of the last symbol of a data or MAC command frame. # 36.2.4 TX\_ARET\_ON - Transmit with Automatic Frame Retransmission and CSMA-CA Retry TRX\_STATE = TX\_ARET\_ON frame\_rctr = 0 TRX\_STATE = BUSY\_TX\_ARET TRAC\_STATUS = INVALID Note 1: If MAX\_CSMA\_RETRIES = 7 no retry is performed MAX CSMA RETRIES csma\_rctr = 0 Random Back-Off csma\_rctr = csma\_rctr + 1 Failure csma rctr > MAX\_CSMA\_RETRIE Result Success **Transmit Frame** frame\_rctr = frame\_rctr + 1 ACK requested Receive ACK until timeout ACK valid Ν frame\_rctr > MAX\_FRAME\_RETRIES Data Pending TRAC\_STATUS = SUCCESS\_DATA\_PENDING TRAC\_STATUS = NO\_ACK TRAC\_STATUS = SUCCESS TRAC\_STATUS = CHANNEL\_ACCESS\_FAILURE Issue IRQ\_3 (TRX\_END) interrupt TRX\_STATE = TX\_ARET\_ON Figure 36-13.Flow Diagram of TX\_ARET #### 36.2.4.1 Overview The implementation of TX ARET algorithm is shown in Figure 36-13. The TX\_ARET Extended Operating Mode supports the frame transmission process as defined by IEEE 802.15.4-2006. It is invoked as described in "State Control" on page 916 by writing TX\_ARET\_ON to register subfield TRX\_CMD (register 0x02, TRX\_STATE). If a transmission is initiated in TX\_ARET mode, the AT86RF233 executes the CSMA-CA algorithm as defined by [2]IEEE 802.15.4-2006, Section 7.5.1.4. If the CCA reports IDLE, the frame is transmitted from the Frame Buffer. If an acknowledgement frame is requested, the radio transceiver checks for an ACK reply automatically. The CSMA-CA based transmission process is repeated until a valid acknowledgement is received or the number of frame retransmissions MAX\_FRAME\_RETRIES (register 0x2C, XAH\_CTRL\_0) is exceeded. The completion of the TX\_ARET transaction is indicated by the IRQ\_3 (TRX\_END) interrupt, see "Interrupt Handling" on page 931. # 36.2.4.2 Description Prior to invoking AT86RF233 TX\_ARET mode, the basic configuration steps as described in "Configuration" on page 917 shall be executed. It is further recommended to write the PSDU transmit data to the Frame Buffer in advance. The transmit start event may either come from a rising edge on SLP\_TR, refer to "Sleep/Wake-up and Transmit Signal (SLP\_TR)" on page 894, or by writing a TX\_START command to register bits TRX\_CMD (register 0x02, TRX\_STATE). If the CSMA-CA detects a busy channel, it is retried as specified by the register bits MAX\_CSMA\_RETRIES (register 0x2C, XAH\_CTRL\_0). In case that CSMA-CA does not detect a clear channel after MAX\_CSMA\_RETRIES, it aborts the TX\_ARET transaction, issues interrupt IRQ\_3 (TRX\_END), and sets the value of the register bits TRAC\_STATUS to CHANNEL\_ACCESS\_FAILURE. During transmission of a frame the radio transceiver parses bit[5] (ACK Request) of the MAC header (MHR) frame control field of the PSDU data (PSDU octet #1) to be transmitted to check if an ACK reply is expected. If no ACK is expected, the radio transceiver issues IRQ\_3 (TRX\_END) directly after the frame transmission has been completed. The register bits TRAC STATUS (register 0x02, TRX STATE) are set to SUCCESS. If an ACK is expected, after transmission the radio transceiver automatically switches to receive mode waiting for a valid ACK reply (that is matching sequence number and correct FCS). After receiving a valid ACK frame, the "Frame Pending" subfield of this frame is parsed and the status register bits TRAC\_STATUS are updated to SUCCESS or SUCCESS\_DATA\_PENDING accordingly, refer to Table 36-12. At the same time, the entire TX\_ARET transaction is terminated and interrupt IRQ\_3 (TRX\_END) is issued. If no valid ACK is received or after timeout of 54 symbol periods (864µs), the radio transceiver retries the entire transaction (CSMA-CA based frame transmission) until the maximum number of frame retransmissions is exceeded, see register bits MAX\_FRAME\_RETRIES (register 0x2C, XAH\_CTRL\_0). In that case, the TRAC\_STATUS is set to NO ACK, the TX ARET transaction is terminated, and interrupt IRQ 3 (TRX END) is issued. The current CSMA-CA and frame retransmission counter values of an ongoing TX\_ARET transaction can be retrieved by the register bits ARET\_FRAME\_RETRIES and ARET\_CSMA\_RETRIES (register 0x19, XAH\_CTRL\_2). Note: 1. The acknowledgment receive procedure does not overwrite the Frame Buffer content. Transmit data in the Frame Buffer is not modified during the entire TX\_ARET transaction. Received frames, other than the expected ACK frame, are discarded automatically. Additionally to the RX Frame Time stamping via DIG2, a TX Frame Time stamping within TX\_ARET mode can be activated, if the register bits IRQ\_2\_EXT\_EN (register 0x04, TRX\_CTRL\_1) and ARET\_TX\_TS\_EN (register 0x17, XAH\_CTRL\_1) are set to one, see "RX and TX Frame Time Stamping (TX\_ARET)" on page 1027. After that, the microcontroller may read the value of the register bits TRAC\_STATUS (register 0x02, TRX\_STATE) to verify whether the transaction was successful or not. The register bits are set according to the following cases, additional exit codes are described in "Register Summary" on page 932. Table 36-12 summarizes the Extended Operating Mode result codes in register subfield TRAC\_STATUS (register 0x02, TRX\_STATE) with respect to the TX\_ARET transaction. Values are meaningful after an interrupt until the next frame transmit. Table 36-12. Interpretation of TRAC\_STATUS Register Bits | Value | Name | Description | | | |----------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | <u>0</u> | SUCCESS | The transaction was responded to by a valid ACK, or, if no ACK is requested, after a successful frame transmission. | | | | 1 | SUCCESS_DATA_PENDING | Equivalent to SUCCESS and indicating that the "Frame Pending" bit (see "Frame Control Field (FCF)" on page 948) of the received acknowledgment frame was set. | | | | 3 | CHANNEL_ACCESS_FAILURE | Channel is still busy after attempting MAX_CSMA_RETRIES of CSMA-CA. | | | | 5 | NO_ACK | No acknowledgement frames were received during all retry attempts. | | | | 7 | INVALID | Transaction not yet finished. | | | A value of MAX\_CSMA\_RETRIES = 7 initiates an immediate TX\_ARET transaction without performing CSMA-CA. This can be used for example to transmit indirect data to a device. Further the value MAX\_FRAME\_RETRIES is ignored and the TX\_ARET transaction is performed only once. A timing example of a TX\_ARET transaction is shown in Figure 36-14. Figure 36-14. Timing Example of a TX\_ARET Transaction Notes: 1. $t_{CSMA-CA}$ defines the random CSMA-CA backoff time. 2. Timing figure $t_{TR10}$ and $t_{TR11}$ refer to Table 36-1 on page 910. Here an example data frame of length 10 with an ACK request is transmitted. After that, the AT86RF233 switches to receive mode and expects an acknowledgement response. During the whole transaction including frame transmit, wait for ACK and ACK receive the radio transceiver status register bits TRX\_STATUS (register 0x01, TRX\_STATUS) signals BUSY\_TX\_ARET. A successful reception of the acknowledgment frame is indicated by triggering of IRQ\_3 (TRX\_END). The status register bits TRX\_STATUS (register 0x01, TRX\_STATUS) changes back to TX\_ARET\_ON state. When the frame pending subfield of the received ACK frame is set to one (more data is to follow) register bits TRAC\_STATUS (register 0x02, TRX\_STATE) are set either to SUCCESS\_DATA\_PENDING status instead of SUCCESS status. #### 36.2.5 Interrupt Handling The AT86RF233 interrupt handling in the Extended Operating Mode is similar to the Basic Operating Mode, refer to "Interrupt Handling" on page 906. Interrupts can be enabled by setting the appropriate bit in register 0x0E (IRQ MASK). For RX\_AACK and TX\_ARET modes the following interrupts inform about the status of a frame reception and transmission: Table 36-13. Interrupt Handling in Extended Operating Mode | Mode | Interrupt | Description | |-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------| | | IRQ_2 (RX_START) | Indicates a PHR reception | | | IRQ_5 (AMI) | Issued at address match | | RX_AACK | IRQ_3 (TRX_END) | Signals completion of RX_AACK transaction if successful A received frame must pass the address filter The FCS is valid | | TX_ARET | IRQ_3 (TRX_END) | Signals completion of TX_ARET transaction | | RX_AACK / TX_ARET | IRQ_0 (PLL_LOCK) | Entering RX_AACK_ON or TX_ARET_ON state from TRX_OFF state, the PLL_LOCK interrupt signals that the transaction can be started | ### 36.2.5.1 RX\_AACK For support of the RX\_AACK functionality, it is recommended to enable IRQ\_3 (TRX\_END). This interrupt is issued only if frames pass the frame filtering, refer to "Frame Filter" on page 952, and have a valid FCS to reflect data validity. This functionality differs in Basic Operating Mode, refer to "Interrupt Handling" on page 906. The usage of other interrupts is optional. On reception of a valid PHR an IRQ\_2 (RX\_START) is issued. IRQ\_5 (AMI) indicates address match, refer to filter rules in "Frame Filter" on page 952, and the completion of a frame reception with a valid FCS is indicated by interrupt IRQ\_3 (TRX\_END). Thus, it can happen that an IRQ\_2 (RX\_START) and/or IRQ\_5 (AMI) are issued, but the IRQ\_3 (TRX\_END) interrupt is never triggered when a frame does not pass the FCS computation check. #### 36.2.5.2 TX ARET The IRQ\_3 (TRX\_END) interrupt is always generated after completing an TX\_ARET transaction. Subsequently the transaction status can be read from register bits TRAC\_STATUS (register 0x02, TRX\_STATE). Several interrupts are automatically suppressed by the radio transceiver during TX\_ARET transaction. In contrast to "Clear Channel Assessment (CCA)" on page 968, the CCA algorithm (part of CSMA-CA) does not generate interrupt IRQ\_4 (CCA\_ED\_DONE). Furthermore, the interrupts IRQ\_2 (RX\_START) and/or IRQ\_5 (AMI) are not generated during the TX\_ARET acknowledgment receive process. All other interrupts as described in "Interrupt Logic" on page 896, are also available in Extended Operating Mode. # 36.2.6 Register Summary The following AT86RF233 registers are to be configured to control the Extended Operating Mode: Table 36-14. Register Summary | Reg. Addr. | Register Name | Description | |-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x01 | TRX_STATUS | Radio transceiver status, CCA result | | 0x02 | TRX_STATE | Radio transceiver state control, TX_ARET status | | 0x04 | TRX_CTRL_1 | TX_AUTO_CRC_ON | | 0x08 | PHY_CC_CCA | CCA mode control, see "Register Description" on page 970 | | 0x09 | CCA_THRES | CCA ED threshold settings, see "Register Description" on page 970 | | 0x17 | XAH_CTRL_1 | TX_ARET and RX_AACK control | | 0x19 | XAH_CTRL_2 | TX_ARET control | | 0x20 – 0x2B | | Frame Filter configuration Short address, PAN ID, and IEEE address See "Register Description" on page 954 and "Register Description – Address Registers" on page 957 | | 0x2C | XAH_CTRL_0 | TX_ARET control, retries value control | | 0x2D | CSMA_SEED_0 | CSMA-CA seed value | | 0x2E | CSMA_SEED_1 | CSMA-CA seed value, RX_AACK control | | 0x2F | CSMA_BE | CSMA-CA backoff exponent control | # 36.2.7 Register Description # **36.2.7.1 TRX\_STATUS** Name: TRX\_STATUS Offset: 0x01 **Reset:** 0x00, 0x08 Property: The read-only register TRX\_STATUS signals the present state of the radio transceiver as well as the status of a CCA operation. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|------------|---|---|---|-----------|---|---| | 0x01 | CCA_DONE | CCA_STATUS | | | Т | RX_STATUS | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 4:0 - TRX\_STATUS The register bits TRX\_STATUS signal the current radio transceiver status. # Table 36-15. TRX\_STATUS | Value | Description | |---------------------|-------------------------------| | <u>0x00</u> | P_ON | | 0x01 | BUSY_RX | | 0x02 | BUSY_TX | | 0x06 | RX_ON | | 0x08 | TRX_OFF (CLK Mode) | | 0x09 | PLL_ON (TX_ON) | | 0x0F <sup>(1)</sup> | SLEEP | | 0x10 | PREP_DEEP_SLEEP | | 0x11 <sup>(2)</sup> | BUSY_RX_AACK | | 0x12 <sup>(2)</sup> | BUSY_TX_ARET | | 0x16 <sup>(2)</sup> | RX_AACK_ON | | 0x19 <sup>(2)</sup> | TX_ARET_ON | | 0x1F <sup>(3)</sup> | STATE_TRANSITION_IN_PROGRESS | | | All other values are reserved | Notes: 1. In SLEEP or DEEP\_SLEEP state register not accessible. - 2. Extended Operating Mode only. - 3. Do not try to initiate a further state change while the radio transceiver is in STATE\_TRANSITION\_IN\_PROGRESS state. A read access to TRX\_STATUS register signals the current radio transceiver state status. A state change is initiated by writing a state transition command to register bits TRX\_CMD (register 0x02, TRX\_STATE). Alternatively, some state transitions can be initiated by the rising edge of SLP\_TR in the appropriate state. # 36.2.7.2 TRX\_STATE Name: TRX\_STATE **Offset:** 0x02 **Reset:** 0x00 Property: The radio transceiver states are advanced via register TRX\_STATE by writing a command word into register bits TRX\_CMD. The read-only register bits TRAC\_STATUS indicate the status or result of an Extended Operating Mode transaction. | Bit | | |--------|--| | 0x02 | | | Access | | | Reset | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------------|---|-----|-----|---------|-----|-----| | | TRAC_STATUS | | | | TRX_CMD | | | | R | R | R | R/W | R/W | R/W | R/W | R/W | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7:5 – TRAC\_STATUS #### Table 36-16. TRAC\_STATUS | Value | Description | RX_AACK | TX_ARET | |---------------------------|-------------------------------|---------|---------| | <u>0x0</u> <sup>(1)</sup> | SUCCESS | X | X | | 0x1 | SUCCESS_DATA_PENDING | | X | | 0x2 | SUCCESS_WAIT_FOR_ACK | X | | | 0x3 | CHANNEL_ACCESS_FAILURE | | X | | 0x5 | NO_ACK | | X | | 0x7 <sup>(1)</sup> | INVALID | X | Х | | | All other values are reserved | | | Note: 1. Even though the reset value for register bits TRAC\_STATUS is zero, the RX\_AACK and TX\_ARET procedures set the register bits to TRAC\_STATUS = 7 (INVALID) when they are started. The status of the RX\_AACK and TX\_ARET procedure is indicated by register bits TRAC\_STATUS. Values are meaningful after an interrupt until the next frame transmit. Details of the algorithm and a description of the status information are given in "RX\_AACK\_ON – Receive with Automatic ACK" on page 918 and "TX\_ARET\_ON – Transmit with Automatic Frame Retransmission and CSMA-CA Retry" on page 928. #### **RX\_AACK** ## SUCCESS WAIT FOR ACK: Indicates an ACK frame is about to be sent in RX\_AACK slotted acknowledgement. Slotted acknowledgement operation must be enabled with register bit SLOTTED\_OPERATION (register 0x2C, XAH\_XTRL\_0). The microcontroller must pulse SLP\_TR at the next backoff slot boundary in order to initiate a transmission of the ACK frame. For details refer to [2] IEEE 802.15.4-2006, Section 7.5.6.4.2. ### TX\_ARET ## SUCCESS\_DATA\_PENDING: Indicates a successful reception of an ACK frame with frame pending bit set to one. # Bit 4:0 - TRX\_CMD A write access to register bits TRX\_CMD initiate a radio transceiver state transition to the new state #### Table 36-17. TRX\_CMD | Value | Description | |----------------------------|-------------------------------| | <u>0x00</u> <sup>(1)</sup> | NOP | | 0x02 <sup>(2)</sup> | TX_START | | 0x03 | FORCE_TRX_OFF | | 0x04 <sup>(3)</sup> | FORCE_PLL_ON | | 0x06 | RX_ON | | 0x08 | TRX_OFF (CLK Mode) | | 0x09 | PLL_ON (TX_ON) | | 0x10 | PREP_DEEP_SLEEP | | 0x16 <sup>(4)</sup> | RX_AACK_ON | | 0x19 <sup>(4)</sup> | TX_ARET_ON | | | All other values are reserved | Notes: 1. TRX\_CMD = "0" after power on reset (POR). - 2. The frame transmission starts one symbol after TX\_START command. - 3. FORCE\_PLL\_ON is not valid for states P\_ON, SLEEP, DEEP\_SLEEP, and RESET, as well as STATE\_TRANSITION\_IN\_PROGRESS towards these states. - 4. Extended Operating Mode only. A successful state transition shall be confirmed by reading register bits TRX\_STATUS (register 0x01, TRX\_STATUS). The register bits TRX\_CMD are used for Basic and Extended Operating Modes, refer to "Basic Operating Mode" on page 902. ## 36.2.7.3 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: - The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------|-----------|------------------|--------------------|----------------|--------------|-----|-------------------|------------------|---| | 0x04 | PA_EXT_EN | IRQ_2_EXT_<br>EN | TX_AUTO_<br>CRC_ON | RX_BL_<br>CTRL | SPI_CMD_MODE | | IRQ_MASK_<br>MODE | IRQ_<br>POLARITY | | | Access | R/W • | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | ## Bit 5 - TX\_AUTO\_CRC\_ON The register bit TX\_AUTO\_CRC\_ON controls the automatic FCS generation for transmit operations. ## Table 36-18. TX\_AUTO\_CRC\_ON | Value | Description | |------------|--------------------------------------| | 0x0 | Automatic FCS generation is disabled | | <u>0x1</u> | Automatic FCS generation is enabled | Note: 1. The TX\_AUTO\_CRC\_ON function can be used within Basic and Extended Operating Modes. For further details refer to "Frame Check Sequence (FCS)" on page 961. ## 36.2.7.4 XAH\_CTRL\_1 Name: XAH\_CTRL\_1 **Offset:** 0x17 **Reset:** 0x00 Property: - The XAH CTRL 1 register is a multi-purpose controls register for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------------|-----|--------------------------|--------------------------|---|-------------------|------------------------|-----------------| | 0x17 | ARET_TX_T<br>S_EN | | AACK_<br>FLTR_<br>RES_FT | AACK_<br>UPLD_RES_<br>FT | | AACK_<br>ACK_TIME | AACK_<br>PROM_<br>MODE | AACK_<br>SPC_EN | | Access | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ARET\_TX\_TS\_EN If register bit ARET\_TX\_TS\_EN = 1, then any frame transmission within TX\_ARET mode is signaled via DIG2. ## Table 36-19. ARET\_TX\_TS\_EN | Value | Description | |--------------------|--------------------------------------------| | <u>0x0</u> | TX_ARET time stamping via DIG2 is disabled | | 0x1 <sup>(1)</sup> | TX_ARET time stamping via DIG2 is enabled | Note: 1. It is necessary to set register bit IRQ\_2\_EXT\_EN (register 0x04, TRX\_CTRL\_1). #### Bit 5 - AACK FLTR RES FT Filter reserved frame types like data frame type. The register bit AACK\_FLTR\_RES\_FT shall only be set if register bit AACK\_UPLD\_RES\_FT = 1. ## Table 36-20. AACK\_FLTR\_RES\_FT | Value | Description | |--------------------------|--------------------------------------------| | <u>0x0<sup>(1)</sup></u> | Filtering reserved frame types is disabled | | 0x1 <sup>(2)</sup> | Filtering reserved frame types is enabled | Notes: 1. If AACK FLTR RES FT = 0 the received reserved frame is only checked for a valid FCS. 2. If AACK\_FLTR\_RES\_FT = 1 reserved frame types are filtered similar to data frames as specified in IEEE 802.15.4–2006. Reserved frame types are explained in IEEE 802.15.4 Section 7.2.1.1.1. #### Bit 4 - AACK UPLD RES FT Upload reserved frame types within RX\_AACK mode. ## Table 36-21. AACK\_UPLD\_RES\_FT | Value | Description | |--------------------|--------------------------------------------| | <u>0x0</u> | Upload of reserved frame types is disabled | | 0x1 <sup>(1)</sup> | Upload of reserved frame types is enabled | Note: 1. If AACK\_UPLD\_RES\_FT = 1 received frames indicated as a reserved frame are further processed. For those frames, an IRQ 3 (TRX\_END) interrupt is generated if the FCS is valid. In conjunction with the configuration bit AACK\_FLTR\_RES\_FT, these frames are handled like IEEE 802.15.4 compliant data frames during RX\_AACK transaction. An IRQ\_5 (AMI) interrupt is issued, if the addresses in the received frame match the node's addresses. That means, if a reserved frame passes the third level filter rules, an acknowledgement frame is generated and transmitted if it was requested by the received frame. If this is not wanted register bit AACK\_DIS\_ACK (register 0x2E, CSMA\_SEED\_1) has to be set. #### Bit 2 - AACK\_ACK\_TIME The register bit AACK\_ACK\_TIME controls the acknowledgment frame response time within RX\_AACK mode. #### Table 36-22. AACK\_ACK\_TIME | Value | Description | |------------|--------------------------------------------------------------| | <u>0x0</u> | Acknowledgment time is 12 symbol periods (a Turnaround Time) | | 0x1 | Acknowledgment time is two symbol periods | According to [2] IEEE 802.15.4-2006, Section 7.5.6.4.2 the transmission of an acknowledgment frame shall commence 12 symbol periods (aTurnaroundTime) after the reception of the last symbol of a data or MAC command frame. This is achieved with the reset value of the register bit AACK ACK TIME. Alternatively, if AACK\_ACK\_TIME = 1 an acknowledgment frame is sent already two symbol periods after the reception of the last symbol of a data or MAC command frame. This may be applied to proprietary networks or networks using the High Data Rate Modes to increase battery lifetime and to improve the overall data throughput, refer to "High Data Rate Modes" on page 1013. ## Bit 1 - AACK\_PROM\_MODE The register bit AACK\_PROM\_MODE enables the promiscuous mode, within the RX\_AACK mode. #### Table 36-23. AACK PROM MODE | Value | Description | |------------|------------------------------| | <u>0x0</u> | Promiscuous mode is disabled | | 0x1 | Promiscuous mode is enabled | Refer to [2] IEEE 802.15.4-2006 Section 7.5.6.5. If this register bit is set, every incoming frame with a valid PHR finishes with IRQ\_3 (TRX\_END) interrupt even if the third level filter rules do not match or the FCS is not valid. However, register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is set accordingly. In contrast to [2] IEEE 802.15.4-2006, if a frame passes the third level filter rules, an acknowledgement frame is generated and transmitted unless disabled by register bit AACK\_DIS\_ACK (register 0x2E, CSMA\_SEED\_1), or use Basic Operating Mode instead. ## 36.2.7.5 XAH\_CTRL\_2 Name: XAH\_CTRL\_2 **Offset:** 0x19 **Reset:** 0x00 Property: - The read-only register XAH\_CTRL\_2 retrieves the current counter values for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------------|---|---|---|-----|---|---|---| | 0x19 | ARET_FRAME_RETRIES | | | | ARE | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7:4 - ARET\_FRAME\_RETRIES Retrieves current frame retry counter value. ## Table 36-24. ARET\_FRAME\_RETRIES | Value | Description | |------------|--------------------------------------------| | <u>0x0</u> | Minimum possible frame retry counter value | | 0xF | Maximum possible frame retry counter value | Note: 1. A new CCA\_BACKOFF cycle or new frame transmit cycle changed these value. ## Bit 3:1 - ARET\_CSMA\_RETRIES Retrieves current CSMA-CA retry counter value. ## Table 36-25. ARET\_CSMA\_RETRIES | Value | Description | |------------|----------------------------------------------| | <u>0x0</u> | Minimum possible CSMA-CA retry counter value | | 0x5 | Maximum possible CSMA-CA retry counter value | Note: 1. A new CCA\_BACKOFF cycle or new frame transmit cycle changed these value. ## 36.2.7.6 XAH\_CTRL\_0 Name: XAH\_CTRL\_0 **Offset:** 0x2C **Reset:** 0x38 Property: The XAH CTRL 0 register is a control register for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------------|-----|-----|-----|-------------|-------------------|-----|-----| | 0x2C | MAX_FRAME_RETRIES | | | MAX | X_CSMA_RETF | SLOTTED_OPERATION | | | | Access | R/W | Reset | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | #### Bit 7:4 - MAX FRAME RETRIES Number of retransmission attempts in TX ARET mode before the transaction gets cancelled. ## Table 36-26. MAX FRAME RETRIES | Value | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x3</u> | The setting of MAX_FRAME_RETRIES in TX_ARET mode specifies the number of attempts to retransmit a frame, when it was not acknowledged by the recipient, before the transaction gets cancelled. Valid values are [0x7, 0x6,, 0x0]. | #### Bit 3:1 - MAX CSMA RETRIES Number of retries in TX ARET mode to repeat the CSMA-CA procedure before the transaction gets cancelled. ## Table 36-27. MAX\_CSMA\_RETRIES | Value | Description | |---------------------------|---------------------------------------------------------| | 0x0 <sup>(1)</sup> | No retries | | 0x1 <sup>(1)</sup> | One retry | | 0x2 <sup>(1)</sup> | Two retries | | 0x3 <sup>(1)</sup> | Three retries | | <u>0x4</u> <sup>(1)</sup> | Four retries | | 0x5 <sup>(1)</sup> | Five retries | | 0x6 | Reserved | | 0x7 <sup>(2)</sup> | Immediate frame transmission without performing CSMA-CA | # Notes: 1. MAX\_CSMA\_RETRIES specifies the number of retries in TX\_ARET mode to repeat the CSMA-CA procedure before the transaction gets cancelled. According to IEEE 802.15.4 the valid range of MAX\_CSMA\_RETRIES is [5, 4, ..., 0]. 2. A value of MAX\_CSMA\_RETRIES = 7 initiates an immediate frame transmission without performing CSMA-CA. No retry is performed. This may especially be required for slotted acknowledgement operation. #### Bit 0 - SLOTTED\_OPERATION For RX\_AACK mode, the register bit SLOTTED\_OPERATION determines, if the transceiver will require a time base for slotted operation. ## Table 36-28. SLOTTED\_OPERATION | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------| | <u>0x0</u> | The radio transceiver operates in unslotted mode. An acknowledgment frame is automatically sent if requested. | | 0x1 | The transmission of an acknowledgement frame has to be controlled by the microcontroller. | Using RX\_AACK mode in networks operating in beacon or slotted mode, refer to [2] IEEE 802.15.4-2006, Section 5.5.1, register bit SLOTTED\_OPERATION indicates that acknowledgement frames are to be sent on backoff slot boundaries (slotted acknowledgement), refer to "RX\_AACK Slotted Operation – Slotted Acknowledgement" on page 926. If this register bit is set the acknowledgement frame transmission has to be initiated by the microcontroller using the rising edge of SLP\_TR. This waiting state is signaled in register bits TRAC\_STATUS (register 0x02, TRX\_STATE) with value SUCCESS\_WAIT\_FOR\_ACK. ## 36.2.7.7 CSMA\_SEED\_0 Name: CSMA\_SEED\_0 Offset: 0x2D Reset: 0xEA Property: The register CSMA\_SEED\_0 contains the lower 8-bit of CSMA\_SEED. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|--------|-----|-----|-----| | 0x2D | | | | CSMA_ | SEED_0 | | | | | Access | R/W | Reset | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | ## Bit 7:0 - CSMA\_SEED\_0 Lower 8-bit of CSMA SEED, bits [7:0]. Used as seed for random number generation in the CSMA-CA algorithm. ## Table 36-29. CSMA\_SEED\_0 | Value | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0xEA | This register contains the lower 8-bit of the CSMA_SEED, bits [7:0]. The higher 3-bit are part of register bits CSMA_SEED_1 (register 0x2E, CSMA_SEED_1). CSMA_SEED is the seed for the random number generation that determines the length of the backoff period in the CSMA-CA algorithm. | Notes: 1. It is recommended to initialize register bits CSMA\_SEED\_0 and CSMA\_SEED\_1 with random values. This can be done using register bits RND\_VALUE (register 0x06, PHY\_RSSI), refer to "Random Number Generator" on page 1013. 2. The content of register bits CSMA\_SEED\_0 and CSMA\_SEED\_1 initializes the TX\_ARET random backoff generator after wakeup from DEEP\_SLEEP state. It is recommended to re-initialize both registers after every DEEP SLEEP state with a random value. ## 36.2.7.8 CSMA\_SEED\_1 Name: CSMA\_SEED\_1 **Offset:** 0x2E **Reset:** 0x42 Property: The CSMA\_SEED\_1 register is a control register for RX\_AACK and contains a part of the CSMA\_SEED for the CSMA-CA algorithm. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------------|-----|-----------------|------------------|---------------------|-----|-------------|-----| | 0x2E | AACK_FVN_MODE | | AACK_SET_<br>PD | AACK_DIS_<br>ACK | AACK_I_AM_<br>COORD | | CSMA_SEED_1 | | | Access | R/W | Reset | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | #### Bit 7:6 - AACK FVN MODE The register bits AACK\_FVN\_MODE control the ACK behavior dependent on FCF frame version number within RX\_AACK mode. #### Table 36-30. AACK\_FVN\_MODE | Value | Description | |------------|---------------------------------------------------| | 0x0 | Accept frames with version number 0 | | <u>0x1</u> | Accept frames with version number 0 or 1 | | 0x2 | Accept frames with version number 0 or 1 or 2 | | 0x3 | Accept frames independent of frame version number | ## Note: 1. AACK\_FVN\_MODE value one indicates frames according to [2] IEEE 802.15.4–2006, a value of three indicates frames according to [1] IEEE 802.15.4–2003 standard. The frame control field of the MAC header (MHR) contains a frame version subfield. The setting of register bits AACK\_FVN\_MODE specifies the frame filtering behavior of the Atmel AT86RF233. According to the content of these register bits the radio transceiver passes frames with a specific frame version number, number group, or independent of the frame version number. Thus the register bits AACK\_FVN\_MODE defines the maximum acceptable frame version. Received frames with a higher frame version number than configured do not pass the frame filter and are not acknowledged. The frame version field of the acknowledgment frame is set to zero according to [2] IEEE 802.15.4-2006, Section 7.2.2.3.1 Acknowledgment frame MHR fields. #### Bit 5 - AACK\_SET\_PD The content of AACK\_SET\_PD bit is copied into the frame pending subfield of the acknowledgment frame if the ACK is the response to a data request MAC command frame. ## Table 36-31. AACK\_SET\_PD | Value | Description | |------------|------------------------------| | <u>0x0</u> | Pending data bit set to zero | | 0x1 | Pending data bit set to one | In addition, if register bits AACK\_FVN\_MODE (register 0x2E, CSMA\_SEED\_1) are configured to accept frames with a frame version other than zero or one, the content of register bit AACK\_SET\_PD is also copied into the frame pending subfield of the acknowledgment frame for any MAC command frame with a frame version of two or three that have the security enabled subfield set to one. This is done with the assumption that a future version of the [2] IEEE 802.15.4-2006 standard might change the length or structure of the auxiliary security header. ## Bit 4 - AACK\_DIS\_ACK If this bit is set no acknowledgment frames are transmitted in RX\_AACK Extended Operating Mode, even if requested. ## Table 36-32. AACK\_DIS\_ACK | Value | Description | |------------|-------------------------------------------| | <u>0x0</u> | Acknowledgment frames are transmitted | | 0x1 | Acknowledgment frames are not transmitted | #### Bit 3 - AACK I AM COORD This register bit has to be set if the node is a PAN coordinator. It is used for frame filtering in RX AACK. ## Table 36-33. AACK\_I\_AM\_COORD | Value | Description | |------------|----------------------------------------| | <u>0x0</u> | PAN coordinator addressing is disabled | | 0x1 | PAN coordinator addressing is enabled | If AACK\_I\_AM\_COORD = 1 and if only source addressing fields are included in a data or MAC command frame, the frame shall be accepted only if the device is the PAN coordinator and the source PAN identifier matches *mac-PANId*, for details refer to [2] IEEE 802.15.4-2006, Section 7.5.6.2 (third-level filter rule six). #### Bit 2:0 - CSMA\_SEED\_1 Higher 3-bit of CSMA\_SEED, bits [10:8]. Seed for random number generation in the CSMA-CA algorithm. #### Table 36-34. CSMA SEED 1 | Value | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x2</u> | These register bits are the higher 3-bit of the CSMA_SEED, bits [10:8]. The lower part is in register 0x2D (CSMA_SEED_0), see register CSMA_SEED_0 for details. | ## 36.2.7.9 CSMA\_BE Name: CSMA\_BE **Offset:** 0x2F **Reset:** 0x53 Property: - The register CSMA\_BE contains the backoff exponents for the CSMA-CA algorithm. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------------|-----|-----|-----|-------------|-----|-----|-----|--| | 0x2F | MAX_BE[3:0] | | | | MIN_BE[3:0] | | | | | | Access | R/W | | Reset | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | Note: 1. If MIN\_BE = 0 and MAX\_BE = 0 the CCA backoff period is always set to zero. ## Bits 7:4 - MAX\_BE Maximum backoff exponent in the CSMA-CA algorithm. ## Table 36-35. MAX\_BE | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x5</u> | Register bits MAX_BE defines the maximum backoff exponent used in the CSMA-CA algorithm to generate a pseudo random number for CCA backoff. Valid values are [0x8, 0x7,, 0x0]. | For details refer to [2] IEEE 802.15.4-2006, Section 7.5.1.4. ## Bits 3:0 - MIN\_BE Minimum backoff exponent in the CSMA-CA algorithm. ## Table 36-36. MIN\_BE | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x3</u> | Register bits MIN_BE defines the minimum backoff exponent used in the CSMA-CA algorithm to generate a pseudo random number for CCA backoff. Valid values are [MAX_BE, (MAX_BE – 1),, 0x0]. | For details refer to [2] IEEE 802.15.4-2006, Section 7.5.1.4. ## 37. AT86RF233 Functional Description ## 37.1 Introduction – IEEE 802.15.4-2006 Frame Format Figure 37-1 provides an overview of the physical layer (PHY) frame structure as defined by the IEEE 802.15.4-2006 standard. Figure 37-2 shows the medium access control layer (MAC) frame structure. Figure 37-1. IEEE 802.15.4 Frame Format - PHY Layer Frame Structure (PPDU) | PHY Protocol Data Unit (PPDU) | | | | | | | | | |---------------------------------------|-----|------------------|-------------------------------------------------|--|--|--|--|--| | Preamble Sequence | SFD | PHY Payload | | | | | | | | 5 octets Synchronization Header (SHR) | | 1 octet<br>(PHR) | Maximum 127 octets PHY Service Data Unit (PSDU) | | | | | | | | | | MAC Protocol Data Unit (MPDU) | | | | | | ## 37.1.1 PHY Protocol Data Unit (PPDU) ## 37.1.1.1 Synchronization Header (SHR) The SHR consists of a four-octet preamble field (all zero), followed by a single byte start-of-frame delimiter (SFD) which has the predefined value 0xA7. During transmission, the SHR is automatically generated by the AT86RF233, thus the Frame Buffer shall contain PHR and PSDU only, see "Frame Buffer Access Mode" on page 886. The transmission of the SHR requires 160µs (10 symbols). As the SPI data rate is normally higher than the over-air data rate, this allows the microcontroller to initiate a transmission without having transferred the full frame data already. Instead it is possible to subsequently write the frame content. The fact that the SPI data rate is normally higher than over-the-air data rate, allows the microcontroller to first initiate a frame transmission and then as the SHR is transmitted write the frame data. This is to minimize frame buffer data fill overhead transmission delay. During a frame reception, the SHR is used for synchronization purposes. The matching SFD determines the beginning of the PHR and the following PSDU payload data. #### 37.1.1.2 PHY Header (PHR) The PHY header is a single octet following the SHR. The least significant seven bits denote the frame length of the following PSDU, while the most significant bit of that octet is reserved, and shall be set to zero for IEEE 802.15.4 compliant frames. On reception, the PHR is returned as the first octet during Frame Buffer read access. While the IEEE 802.15.4-2006 standard declares bit seven of the PHR octet as being reserved, the AT86RF233 preserves this bit upon transmission and reception so it can be used to carry additional information within proprietary networks. Nevertheless, this bit is not considered to be a part of the frame length, so only frames between one and 127 octets are possible. For IEEE 802.15.4 compliant operation bit [7] has to be masked by software. In transmit mode, the PHR needs to be supplied as the first octet during Frame Buffer write access, see "Frame Buffer Access Mode" on page 886. In receive mode, the PHR (that is frame length greater than zero) is returned as the first octet during Frame Buffer read access (see "Frame Buffer Access Mode" on page 886) and is signaled by an interrupt IRQ\_2 (RX\_START). #### 37.1.1.3 PHY Payload (PHY Service Data Unit, PSDU) The PSDU has a variable length between zero and *aMaxPHYPacketSize* (127, maximum PSDU size in octets). The length of the PSDU is signaled by the frame length field (PHR), refer to Table 37-1. The PSDU contains the MAC protocol data unit (MPDU), where the last two octets are used for the Frame Check Sequence (FCS), see "Frame Check Sequence (FCS)" on page 961. Received frames with a frame length field set to zero (invalid PHR) are not signaled to the microcontroller. Table 37-1 summarizes the type of payload versus the frame length value. Table 37-1. Frame Length - PHR | Frame Length Value | Payload | |-----------------------|------------------------| | 0 - 4 | Reserved | | 5 | MPDU (Acknowledgement) | | 6 – 8 | Reserved | | 9 - aMaxPHYPacketSize | MPDU | ## 37.1.1.4 Timing Summary Table 37-2 shows timing information for the above mentioned frame structure depending on the selected data rate. Table 37-2. PPDU Timing | | PSDU | Header | Duration | | | | | |-----------------------|-----------------|-----------------|----------|----------|----------------|--|--| | PHY Mode | Bit Rate [kb/s] | Bit Rate [kb/s] | SHR [µs] | PHR [µs] | Max. PSDU [ms] | | | | O-QPSK (1) | 250 | 250 | 160 | 32 | 4.064 | | | | | 500 | 250 | 160 | 32 | 2.032 | | | | O-QPSK <sup>(2)</sup> | 1000 | 250 | 160 | 32 | 1.016 | | | | | 2000 | 250 | 160 | 32 | 0.508 | | | Notes: 1. Compliant to IEEE 802.15.4-2006 [2] 2. "High Data Rate Modes" on page 1013. ## 37.1.2 MAC Protocol Data Unit (MPDU) Figure 37-2 shows the frame structure of the MAC layer. Figure 37-2. IEEE 802.15.4-2006 Frame Format - MAC Layer Frame Structure (MPDU) ## 37.1.2.1 MAC Header (MHR) Fields The MAC header consists of the Frame Control Field (FCF), a sequence number, and the addressing fields (which are of variable length, and can even be empty in certain situations). ## 37.1.2.2 Frame Control Field (FCF) The FCF consists of 16 bits, and occupies the first two octets of the MPDU or PSDU, respectively. Figure 37-3. IEEE 802.15.4-2006 Frame Control Field (FCF) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |------------------------------|---|---|-----------------|------------------|----------------|-----------------|--------------------------------------|---|---|---------------|----|-----------------|----|----|----| | Frame Type | | | Sec.<br>Enabled | Frame<br>Pending | ACK<br>Request | PAN ID<br>Comp. | Reserved Destination addressing mode | | | Frame Version | | Sou<br>addressi | | | | | Frame Control Field 2 octets | | | | | | | | | | | | | | | | **Bits [2:0]**: describes the "Frame Type". Table 37-3 summarizes frame types defined by IEEE 802.15.4-2006 [2], Section 7.2.1.1.1. Table 37-3. Frame Control Field - Frame Type Subfield | Frame Control Field Bit A | ssignment | Description | |-------------------------------------------------------------------|-----------|-------------| | Frame Type Value b <sub>2</sub> , b <sub>1</sub> , b <sub>0</sub> | Value | | | 000 | 0 | Beacon | | 001 | 1 | Data | | 010 | 2 | Acknowledge | | 011 | 3 | MAC command | | 100 – 111 | 4 – 7 | Reserved | This subfield is used for frame filtering by the third level filter rules. By default, only frame types 0 – 3 pass the third level filter rules, refer to "Frame Filter" on page 952. Automatic frame filtering by the Atmel AT86RF233 is enabled when using the RX\_AACK mode, refer to "RX\_AACK\_ON – Receive with Automatic ACK" on page 918. However, a reserved frame (frame type value > 3) can be received if register bit AACK\_UPLD\_RES\_FT (register 0x17, XAH\_CTRL\_1) is set, for details refer to "Configuration of non IEEE 802.15.4 Compliant Scenarios" on page 924. Frame filtering is also provided in Basic Operating Mode, refer to "Basic Operating Mode" on page 902. Bit 3: indicates whether security processing applies to this frame. This field is evaluated by the Frame Filter. **Bit 4**: is the "Frame Pending" subfield. This field can be set in an acknowledgment frame (ACK) in response to a data request MAC command frame. This bit indicates that the node, which transmitted the ACK, might have more data to send to the node receiving the ACK. Note: 1. For acknowledgment frames automatically generated by the AT86RF233, this bit is set according to the content of register bit AACK\_SET\_PD in register 0x2E (CSMA\_SEED\_1) if the received frame was a data request MAC command frame. **Bit 5**: forms the "Acknowledgment Request" subfield. If this bit is set within a data or MAC command frame that is not broadcast, the recipient shall acknowledge the reception of the frame within the time specified by IEEE 802.15.4 (that is within 192µs for non beacon-enabled networks). The radio transceiver parses this bit during RX AACK mode and transmits an acknowledgment frame if necessary. In TX\_ARET mode this bit indicates if an acknowledgement frame is expected after transmitting a frame. If this is the case, the receiver waits for the acknowledgment frame, otherwise the TX\_ARET transaction is finished. **Bit 6**: the "PAN ID Compression" subfield, indicates that in a frame where both the destination and source addresses are present, the PAN ID is omitted from the source addressing field. This bit is evaluated by the Frame Filter of the AT86RF233. This subfield was previously named "Intra-PAN". **Bits [11:10]**: the "Destination Addressing Mode" subfield describes the format of the destination address of the frame. The values of the address modes are summarized in Table 37-4, according to IEEE 802.15.4. Table 37-4. Frame Control Field - Destination and Source Addressing Mode | Frame Control Field | Bit Assignments | Description | |---------------------------------------------------------------------------------------|-----------------|---------------------------------------------------| | Addressing Mode<br>b <sub>11</sub> b <sub>10</sub><br>b <sub>15</sub> b <sub>14</sub> | Value | | | 00 | 0 | PAN identifier and address fields are not present | | 01 | 1 | Reserved | | 10 | 2 | Address field contains a 16-bit short address | | 11 | 3 | Address field contains a 64-bit extended address | If the destination address mode is either two or three (that is if the destination address is present), it always consists of a 16-bit PAN-ID first, followed by either the 16-bit or 64-bit address as described by the mode. **Bits [13:12]**: the "Frame Version" subfield specifies the version number corresponding to the frame, see Table 37-5. These bits are reserved in IEEE 802.15.4-2003. This subfield shall be set to zero to indicate a frame compatible with IEEE 802.15.4-2003 and one to indicate an IEEE 802.15.4-2006 frame. All other subfield values shall be reserved for future use. RX\_AACK register bits AACK\_FVN\_MODE (register 0x2E, CSMA\_SEED\_1) controls the behavior of frame acknowledgements. This register determines if, depending on the Frame Version Number, a frame is acknowledged or not. This is necessary for backward compatibility to IEEE 802.15.4-2003 and for future use. Even if frame version numbers two and three are reserved, it can be handled by the radio transceiver, for details refer to "Register Description" on page 933. See [2] IEEE 802.15.4-2006, Section 7.2.3, for details on frame compatibility. Table 37-5. Frame Control Field - Frame Version Subfield | Frame Control Field | l Bit Assignment | Description | |--------------------------------------------------|------------------|-----------------------------------------------| | Frame Version<br>b <sub>13</sub> b <sub>12</sub> | Value | | | 00 | 0 | Frames are compatible with IEEE 802.15.4-2003 | | 01 | 1 | Frames are compatible with IEEE 802.15.4-2006 | | 10 | 2 | Reserved | | 11 | 3 | Reserved | **Bits [15:14]**: the "Source Addressing Mode" subfield, with similar meaning as "Destination Addressing Mode", see Table 37-4. The addressing field description bits of the FCF (Bits 0–2, 3, 6, 10–15) affect the AT86RF233 Frame Filter, see "Frame Filter" on page 952. ## 37.1.2.3 Frame Compatibility between IEEE 802.15.4-2003 and IEEE 802.15.4-2006 All unsecured frames according to IEEE 802.15.4-2006 are compatible with unsecured frames compliant with IEEE 802.15.4-2003 with two exceptions: a coordinator realignment command frame with the "Channel Page" field present (see [2] IEEE 802.15.4-2006, Section 7.3.8) and any frame with a MAC Payload field larger than aMaxMACSafePayloadSize octets. Compatibility for secured frames is shown in Table 37-6, which identifies the security operating modes for IEEE 802.15.4-2003 and IEEE 802.15.4-2006. Table 37-6. Frame Control Field- Security and Frame Version | Frame Control Field | Bit Assignment | Description | |------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Security Enabled<br>b <sub>3</sub> | Frame Version b <sub>13</sub> b <sub>12</sub> | | | 0 | 00 | No security. Frames are compatible between IEEE 802.15.4-2003 and IEEE 802.15.4-2006. | | 0 | 01 | No security. Frames are not compatible between IEEE 802.15.4-2003 and IEEE 802.15.4-2006. | | 1 | 00 | Secured frame formatted according to IEEE 802.15.4-2003. This frame type is not supported in IEEE 802.15.4-2006. | | 1 | 01 | Secured frame formatted according to IEEE 802.15.4-2006. | #### 37.1.2.4 Sequence Number The one-octet sequence number following the FCF identifies a particular frame, so that duplicated frame transmissions can be detected. While operating in RX\_AACK mode, the content of this field is copied from the frame to be acknowledged into the acknowledgment frame. #### 37.1.2.5 Addressing Fields The addressing fields of the MPDU are used by the AT86RF233 for address matching indication. The destination address (if present) is always first, followed by the source address (if present). Each address field consists of the PAN-ID and a device address. If both addresses are present, and the "PAN ID compression" subfield in the FCF is set to one, the source PAN-ID is omitted. Note that in addition to these general rules, IEEE 802.15.4 further restricts the valid address combinations for the individual possible MAC frame types. For example, the situation where both addresses are omitted (source addressing mode = 0 and destination addressing mode = 0) is only allowed for acknowledgment frames. The address filter in the AT86RF233 has been designed to apply to IEEE 802.15.4 compliant frames. It can be configured to handle other frame formats and exceptions. #### 37.1.2.6 Auxiliary Security Header Field The Auxiliary Security Header specifies information required for security processing and has a variable length. This field determines how the frame is actually protected (security level) and which keying material from the MAC security PIB is used (see [2] IEEE 802.15.4-2006, Section 7.6.1). This field shall be present only if the Security Enabled subfield b3, see "Frame Compatibility between IEEE 802.15.4-2003 and IEEE 802.15.4-2006" on page 950, is set to one. For details of its structure, see IEEE 802.15.4-2006, Section 7.6.2 Auxiliary security header. #### 37.1.2.7 MAC Service Data Unit (MSDU) This is the actual MAC payload. It is usually structured according to the individual frame type. A description can be found in IEEE 802.15.4-2006, Section 5.5.3.2. #### 37.1.2.8 MAC Footer (MFR) Fields The MAC footer consists of a two octet Frame Checksum (FCS), for details refer to "Frame Check Sequence (FCS)" on page 961. ## 37.2 Frame Filter Frame Filtering is a procedure that evaluates whether or not a received frame matches predefined criteria, like source or destination address or frame types. A filtering procedure as described in IEEE 802.15.4-2006 Section 7.5.6.2 (Third level of filtering) is applied to the frame to accept a received frame and to generate the address match interrupt IRQ 5 (AMI). The AT86RF233 Frame Filter passes only frames that satisfy all of the following requirements/rules (quote from [2] IEEE 802.15.4-2006, Section 7.5.6.2): - 1. The Frame Type subfield shall not contain a reserved frame type. - The Frame Version subfield shall not contain a reserved value. - 3. If a destination PAN identifier is included in the frame, it shall match *macPANId* or shall be the broadcast PAN identifier (0xFFFF). - 4. If a short destination address is included in the frame, it shall match either *macShortAddress* or the broadcast address (0xFFFF). Otherwise, if an extended destination address is included in the frame, it shall match *aExtendedAddress*. - 5. If the frame type indicates that the frame is a beacon frame, the source PAN identifier shall match *macPANId* unless *macPANId* is equal to 0xFFFF, in which case the beacon frame shall be accepted regardless of the source PAN identifier. - 6. If only source addressing fields are included in a data or MAC command frame, the frame shall be accepted only if the device is the PAN coordinator and the source PAN identifier matches *macPANId*. Moreover the AT86RF233 has two additional requirements: - 7. The frame type shall indicate that the frame is not an acknowledgment (ACK) frame. - 8. At least one address field must be present. Address match, indicated by interrupt IRQ\_5 (AMI), is further controlled by the content of subfields of the frame control field of a received frame according to the following rule: If Destination Addressing Mode is 0/1 and Source Addressing Mode is zero (see "Frame Control Field (FCF)" on page 948), no interrupt IRQ\_5 (AMI) is generated. This effectively causes all acknowledgement frames not to be announced, which would otherwise always pass the filter, regardless of whether they are intended for this device or not. For backward compatibility to IEEE 802.15.4-2003 third level filter rule two (Frame Version) can be disabled by register bits AACK\_FVN\_MODE (register 0x2E, CSMA\_SEED\_1). Frame filtering is available in Extended and Basic Operating Mode. A frame that passes the Frame Filter generates the interrupt IRQ\_5 (AMI) if not masked. Notes: 1. Filter rule one is affected by register bits AACK\_FLTR\_RES\_FT and AACK\_UPLD\_RES\_FT, "Register Description" on page 933. 2. Filter rule two is affected by register bits AACK\_FVN\_MODE, Section "Register Description" on page 933. #### 37.2.1 Configuration The Frame Filter is configured by setting the appropriate address variables and several additional properties as described in Table 37-7. Table 37-7. Frame Filter Configuration | Register<br>Address | Register<br>Bits | Register Name | Description | |--------------------------------------------|------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x20,0x21<br>0x22,0x23<br>0x24<br><br>0x2B | | SHORT_ADDR_0/1 PAN_ID_0/1 IEEE_ADDR_0 IEEE_ADDR_7 | Set macShortAddress, macPANId, and aExtendedAddress as described in [2]. | | 0x17 | 1 | AACK_PROM_MODE | <ul><li><u>0</u>: Disable promiscuous mode.</li><li>1: Enable promiscuous mode.</li></ul> | | 0x17 | 4 | AACK_UPLD_RES_FT | Enable reserved frame type reception, needed to receive non-standard compliant frames, see "Handling of Reserved Frame Types" on page 953. Q: Disable reserved frame type reception. 1: Enable reserved frame type reception. | | 0x17 | 5 | AACK_FLTR_RES_FT | Filter reserved frame types like data frame type, needed for filtering of non-standard compliant frames. ②: Disable reserved frame types filtering. 1: Enable reserved frame types filtering. | | 0x2E | 3 | AACK_I_AM_COORD | <ul><li>Q: Device is not PAN coordinator.</li><li>1: Device is PAN coordinator.</li></ul> | | 0x2E | 7:6 | AACK_FVN_MODE | Controls the ACK behavior, depends on FCF frame version number. b00: Acknowledges only frames with version number 0, that is according to IEEE 802.15.4-2003 frames. b01: Acknowledges only frames with version number 0 or 1, that is frames according to IEEE 802.15.4-2006. b10: Acknowledges only frames with version number 0 or 1 or 2. b11: Acknowledges all frames, independent of the FCF frame version number. | #### 37.2.2 Handling of Reserved Frame Types Reserved frame types (as described in "Configuration of non IEEE 802.15.4 Compliant Scenarios" on page 924) are treated according to bits AACK\_UPLD\_RES\_FT and AACK\_FLTR\_RES\_FT of register 0x17 (XAH\_CTRL\_1) with three options: - AACK\_UPLD\_RES\_FT = 1, AACK\_FLTR\_RES\_FT = 0: Any non-corrupted frame with a reserved frame type is indicated by an IRQ\_3 (TRX\_END) interrupt. No further address filtering is applied on those frames. An IRQ\_5 (AMI) interrupt is never generated and the acknowledgment subfield is ignored. - 2. AACK\_UPLD\_RES\_FT = 1, AACK\_FLTR\_RES\_FT = 1: If AACK\_FLTR\_RES\_FT = 1 any frame with a reserved frame type is filtered by the address filter similar to a data frame as described in the standard. This implies the generation of the IRQ\_5 (AMI) interrupts upon address match. An IRQ\_3 (TRX\_END) interrupt is only generated if the address matched and the frame was not corrupted. An acknowledgment is only send, when the ACK request subfield was set in the received frame and an IRQ\_3 (TRX\_END) interrupt occurred. ## 3. AACK\_UPLD\_RES\_FT = 0: Any received frame with a reserved frame type is discarded. ## 37.2.3 Register Description #### 37.2.3.1 XAH\_CTRL\_1 Name: XAH\_CTRL\_1 **Offset:** 0x17 **Reset:** 0x00 Property: - The XAH CTRL 1 register is a multi-purpose controls register for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------------|-----|--------------------------|--------------------------|---|-------------------|--------------------|-----------------| | 0x17 | ARET_TX_<br>TS_EN | | AACK_FLTR_<br>RES_<br>FT | AACK_UPLD<br>_RES_<br>FT | | AACK_ACK<br>_TIME | AACK_PROM_<br>MODE | AACK_<br>SPC_EN | | Access | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 5 - AACK\_FLTR\_RES\_FT Filter reserved frame types like data frame type. The register bit AACK\_FLTR\_RES\_FT shall only be set if register bit AACK\_UPLD\_RES\_FT = 1. ## Table 37-8. AACK\_FLTR\_RES\_FT | Value | Description | |--------------------------|--------------------------------------------| | <u>0x0<sup>(1)</sup></u> | Filtering reserved frame types is disabled | | 0x1 <sup>(2)</sup> | Filtering reserved frame types is enabled | Notes: 1. If AACK\_FLTR\_RES\_FT = 0 the received reserved frame is only checked for a valid FCS. 2. If AACK\_FLTR\_RES\_FT = 1 reserved frame types are filtered similar to data frames as specified in IEEE 802.15.4–2006. Reserved frame types are explained in IEEE 802.15.4 Section 7.2.1.1.1. ## Bit 4 - AACK\_UPLD\_RES\_FT Upload reserved frame types within RX\_AACK mode. ## Table 37-9. AACK\_UPLD\_RES\_FT | Value | Description | |--------------------|--------------------------------------------| | <u>0x0</u> | Upload of reserved frame types is disabled | | 0x1 <sup>(1)</sup> | Upload of reserved frame types is enabled | Note: 1. If AACK\_UPLD\_RES\_FT = 1 received frames indicated as a reserved frame are further processed. For those frames, an IRQ\_3 (TRX\_END) interrupt is generated if the FCS is valid. In conjunction with the configuration bit AACK\_FLTR\_RES\_FT, these frames are handled like IEEE 802.15.4 compliant data frames during RX\_AACK transaction. An IRQ\_5 (AMI) interrupt is issued, if the addresses in the received frame match the node's addresses. That means, if a reserved frame passes the third level filter rules, an acknowledgement frame is generated and transmitted if it was requested by the received frame. If this is not wanted register bit AACK\_DIS\_ACK (register 0x2E, CSMA\_SEED\_1) has to be set. ## Bit 1 - AACK\_PROM\_MODE The register bit AACK\_PROM\_MODE enables the promiscuous mode, within the RX\_AACK mode. #### Table 37-10. AACK\_PROM\_MODE | Value | Description | |------------|------------------------------| | <u>0x0</u> | Promiscuous mode is disabled | | 0x1 | Promiscuous mode is enabled | Refer to [2] IEEE 802.15.4-2006 Section 7.5.6.5. If this register bit is set, every incoming frame with a valid PHR finishes with IRQ\_3 (TRX\_END) interrupt even if the third level filter rules do not match or the FCS is not valid. However, register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is set accordingly. In contrast to IEEE 802.15.4-2006, if a frame passes the third level filter rules, an acknowledgement frame is generated and transmitted unless disabled by register bit AACK\_DIS\_ACK (register 0x2E, CSMA\_SEED\_1), or use Basic Operating Mode instead. ## 37.2.3.2 CSMA\_SEED\_1 Name: CSMA\_SEED\_1 **Offset:** 0x2E **Reset:** 0x42 Property: The CSMA\_SEED\_1 register is a control register for RX\_AACK and contains a part of the CSMA\_SEED for the CSMA-CA algorithm. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---------|-----------------|------------------|---------------------|-------------|-----|-----| | 0x2E | AACK_F\ | /N_MODE | AACK_SET_<br>PD | AACK_DIS_<br>ACK | AACK_I_AM_<br>COORD | CSMA_SEED_1 | | | | Access | R/W | Reset | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | ## Bit 7:6 - AACK\_FVN\_MODE The register bits AACK\_FVN\_MODE control the ACK behavior dependent on FCF frame version number within RX\_AACK mode. ## Table 37-11. AACK\_FVN\_MODE | Value | Description | |------------|---------------------------------------------------| | 0x0 | Accept frames with version number 0 | | <u>0x1</u> | Accept frames with version number 0 or 1 | | 0x2 | Accept frames with version number 0 or 1 or 2 | | 0x3 | Accept frames independent of frame version number | Note: 1. AACK\_FVN\_MODE value one indicates frames according to IEEE 802.15.4–2006, a value of three indicates frames according to IEEE 802.15.4–2003 standard. The frame control field of the MAC header (MHR) contains a frame version subfield. The setting of register bits AACK\_FVN\_MODE specifies the frame filtering behavior of the AT86RF233. According to the content of these register bits the radio transceiver passes frames with a specific frame version number, number group, or independent of the frame version number. Thus the register bits AACK\_FVN\_MODE defines the maximum acceptable frame version. Received frames with a higher frame version number than configured do not pass the frame filter and are not acknowledged. The frame version field of the acknowledgment frame is set to zero according to IEEE 802.15.4-2006, Section 7.2.2.3.1 Acknowledgment frame MHR fields. #### Bit 3 - AACK\_I\_AM\_COORD This register bit has to be set if the node is a PAN coordinator. It is used for frame filtering in RX\_AACK. #### Table 37-12. AACK\_I\_AM\_COORD | Value | Description | |------------|----------------------------------------| | <u>0x0</u> | PAN coordinator addressing is disabled | | 0x1 | PAN coordinator addressing is enabled | If AACK\_I\_AM\_COORD = 1 and if only source addressing fields are included in a data or MAC command frame, the frame shall be accepted only if the device is the PAN coordinator and the source PAN identifier matches *mac-PANId*, for details refer to IEEE 802.15.4-2006, Section 7.5.6.2 (third-level filter rule six). ## 37.2.4 Register Description – Address Registers ## 37.2.4.1 SHORT\_ADDR\_0 Name: SHORT\_ADDR\_0 Offset: 0x20 Reset: 0xFF Property: - This register contains the lower 8-bit of the MAC short address for Frame Filter address recognition, bits[7:0]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-----|--------------|-----|-----|-----|-----|-----|-----|--|--| | 0x20 | | SHORT_ADDR_0 | | | | | | | | | | Access | R/W | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | ## 37.2.4.2 SHORT\_ADDR\_1 Name: SHORT\_ADDR\_1 Offset: 0x21 Reset: 0xFF Property: - This register contains the higher 8-bit of the MAC short address for Frame Filter address recognition, bits[15:8]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|--------------|-----|-----|-----|-----|-----|-----|--| | 0x21 | | SHORT_ADDR_1 | | | | | | | | | Access | R/W | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | #### 37.2.4.3 PAN\_ID\_0 Name: PAN\_ID\_0 Offset: 0x22 Reset: 0xFF Property: - This register contains the lower 8-bit of the MAC PAN ID for Frame Filter address recognition, bits[7:0]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-----|----------|-----|-----|-----|-----|-----|-----|--|--| | 0x22 | | PAN_ID_0 | | | | | | | | | | Access | R/W | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | ## 37.2.4.4 PAN\_ID\_1 Name: PAN\_ID\_1 Offset: 0x23 Reset: 0xFF Property: - This register contains the higher 8-bit of the MAC PAN ID for Frame Filter address recognition, bits[15:8]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-------|-----|-----|-----| | 0x23 | | | | PAN | _ID_1 | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## 37.2.4.5 IEEE\_ADDR\_0 Name: IEEE\_ADDR\_0 **Offset:** 0x24 **Reset:** 0x00 Property: - This register contains the lower 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[7:0]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|--------|-------|-----|-----|-----| | 0x24 | | | | IEEE_A | DDR_0 | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 37.2.4.6 IEEE\_ADDR\_1 Name: IEEE\_ADDR\_1 **Offset:** 0x25 **Reset:** 0x00 Property: - This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[15:8]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-----|-------------|-----|-----|-----|-----|-----|-----|--|--| | 0x25 | | IEEE_ADDR_1 | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## 37.2.4.7 IEEE\_ADDR\_2 Name: IEEE\_ADDR\_2 **Offset:** 0x26 **Reset:** 0x00 Property: - This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[23:16]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|--------|-------|-----|-----|-----| | 0x26 | | | | IEEE_A | DDR_2 | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 37.2.4.8 IEEE\_ADDR\_3 Name: IEEE\_ADDR\_3 **Offset:** 0x27 **Reset:** 0x00 Property: - This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[31:24]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--| | 0x27 | IEEE_ADDR_3 | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## 37.2.4.9 IEEE\_ADDR\_4 Name: IEEE\_ADDR\_4 **Offset:** 0x28 **Reset:** 0x00 Property: This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[39:32]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|-----|-------------|-----|-----|-----|-----|-----|-----|--|--|--| | 0x28 | | IEEE_ADDR_4 | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## 37.2.4.10 IEEE\_ADDR\_5 Name: IEEE\_ADDR\_5 **Offset:** 0x29 **Reset:** 0x00 Property: - This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[47:40]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|-----|-------------|-----|-----|-----|-----|-----|-----|--|--|--| | 0x29 | | IEEE_ADDR_5 | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## 37.2.4.11 IEEE\_ADDR\_6 Name: IEEE\_ADDR\_6 **Offset:** 0x2A **Reset:** 0x00 Property: - This register contains 8-bit of the MAC IEEE address for Frame Filter address recognition, bits[55:48]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--| | 0x2A | IEEE_ADDR_6 | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## 37.2.4.12 IEEE\_ADDR\_7 Name: IEEE\_ADDR\_7 **Offset**: 0x2B **Reset**: 0x00 Property: - This register contains the higher 8-bit of the MAC IEEE Frame Filter address for address recognition, bits[63:56]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|-----|-------------|-----|-----|-----|-----|-----|-----|--|--|--| | 0x2B | | IEEE_ADDR_7 | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## 37.3 Frame Check Sequence (FCS) The Frame Check Sequence (FCS) is characterized by: - Indication of bit errors, based on a cyclic redundancy check (CRC) of length 16 bit - A use of International Telecommunication Union (ITU) CRC polynomial - Automatic evaluation during reception - Automatic generation during transmission #### 37.3.1 Overview The FCS is intended for use at the MAC layer to detect corrupted frames at a first level of filtering. It is computed by applying an ITU CRC polynomial to all transferred bytes following the length field (MHR and MSDU fields). The frame check sequence has a length of 16 bit and is located in the last two bytes of a frame (MAC footer, see Figure 37-2). The AT86RF233 applies an FCS check on each received frame. The FCS check result is stored in register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI). On transmission the radio transceiver generates and appends the FCS bytes during the frame transmission. This behavior can be disabled by setting register bit TX\_AUTO\_CRC\_ON = 0 (register 0x04, TRX\_CTRL\_1). #### 37.3.2 CRC Calculation The CRC polynomial used in IEEE 802.15.4 networks is defined by $$G_{16}(x) = x^{16} + x^{12} + x^5 + 1$$ The FCS shall be calculated for transmission using the following algorithm: Let $$M(x) = b_0 x^{k-1} + b_1 x^{k-2} + \dots + b_{k-2} x + b_{k-1}$$ be the polynomial representing the sequence of bits for which the checksum is to be computed. Multiply M(x) by $x^{16}$ , giving the polynomial $$N(x) = M(x) \cdot x^{16}$$ Divide N(x) modulo two by the generator polynomial, $G_{16}(x)$ , to obtain the remainder polynomial, $$R(x) = r_0 x^{15} + r_1 x^{14} + ... + r_{14} x + r_{15}$$ The FCS field is given by the coefficients of the remainder polynomial, R(x). ## **Example:** Considering a five octet ACK frame. The MHR field consists of 0100 0000 0000 0000 0101 0110. The leftmost bit (b<sub>0</sub>) is transmitted first in time. The FCS is in this case 0010 0111 1001 1110. The leftmost bit $(r_0)$ is transmitted first in time. #### 37.3.3 Automatic FCS Generation The automatic FCS generation is activated with register bit TX\_AUTO\_CRC\_ON = 1. This allows the AT86RF233 to compute the FCS autonomously. For a frame with a frame length specified as N ( $3 \le N \le 127$ ), the FCS is calculated on the first N-2 octets in the Frame Buffer, and the resulting FCS field is transmitted in place of the last two octets from the Frame Buffer. If the radio transceiver's automatic FCS generation is enabled, the Frame Buffer write access can be stopped right after MAC payload. There is no need to write FCS dummy bytes. In RX\_AACK mode, when a received frame needs to be acknowledged, the FCS of the ACK frame is always automatically generated by the AT86RF233, independent of the TX\_AUTO\_CRC\_ON setting. #### **Example:** A frame transmission of length five with TX\_AUTO\_CRC\_ON set, is started with a Frame Buffer write access of five bytes (the last two bytes can be omitted). The first three bytes are used for FCS generation; the last two bytes are replaced by the internally calculated FCS. #### 37.3.4 Automatic FCS Check An automatic FCS check is applied on each received frame with a frame length $N \ge 2$ . Register bit RX\_CRC\_VALID (register 0x06, PHY\_RSSI) is set if the FCS of a received frame is valid. The register bit is updated when issuing interrupt IRQ\_3 (TRX\_END) and remains valid until the next TRX\_END interrupt caused by a new frame reception. In addition, bit[7] of byte RX\_STATUS is set accordingly, refer to "Frame Buffer Access Mode" on page 886. In Extended Operating Mode, the RX\_AACK procedure does not accept a frame if the corresponding FCS is not valid, that is no IRQ\_3 (TRX\_END) interrupt is issued. When operating in TX\_ARET mode, the FCS of a received ACK is automatically checked. If it is not correct, the ACK is not accepted; refer to "TX\_ARET\_ON – Transmit with Automatic Frame Retransmission and CSMA-CA Retry" on page 928 for automated retries. ## 37.3.5 Register Description ## 37.3.5.1 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: - The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----------|------------------|--------------------|------------|--------------|-----|-------------------|------------------|--| | 0x04 | PA_EXT_EN | IRQ_2_EXT_<br>EN | TX_AUTO_C<br>RC_ON | RX_BL_CTRL | SPI_CMD_MODE | | IRQ_MASK_<br>MODE | IRQ_<br>POLARITY | | | Access | R/W | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | ## Bit 5 - TX\_AUTO\_CRC\_ON The register bit TX\_AUTO\_CRC\_ON controls the automatic FCS generation for transmit operations. ## Table 37-13. TX\_AUTO\_CRC\_ON | Value | Description | |------------|--------------------------------------| | 0x0 | Automatic FCS generation is disabled | | <u>0x1</u> | Automatic FCS generation is enabled | Note: 1. The TX\_AUTO\_CRC\_ON function can be used within Basic and Extended Operating Modes. ## 37.3.5.2 PHY\_RSSI Name: PHY\_RSSI **Offset:** 0x06 **Reset:** 0x60 Property: - The PHY\_RSSI register is a multi-purpose register that indicates FCS validity, to provide random numbers, and a RSSI value. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|-------|-------|------|---|---|---|---| | 0x06 | RX_CRC_VALID | RND_\ | /ALUE | RSSI | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 - RX\_CRC\_VALID The register bit RX\_CRC\_VALID signals the FCS check status for a received frame. #### Table 37-14. RX\_CRC\_VALID | Value | Description | |------------|------------------| | <u>0x0</u> | FCS is not valid | | 0x1 | FCS is valid | Reading this register bit indicates whether the last received frame has a valid FCS or not. The register bit is updated when issuing interrupt IRQ\_3 (TRX\_END) and remains valid until the next TRX\_END interrupt is issued, caused by a new frame reception. ## 37.4 Received Signal Strength Indicator (RSSI) The AT86RF233 Received Signal Strength Indicator is characterized by: - Minimum RSSI level is -94dBm (RSSI<sub>BASE VAL</sub>) - Dynamic range is 87dB - Minimum RSSI value is 0 - Maximum RSSI value is 28 #### 37.4.1 Overview The RSSI is a 5-bit value indicating the receive power in the selected channel, in steps of 3dB. No attempt is made to distinguish IEEE 802.15.4 signals from others, only the received signal strength is evaluated. The RSSI provides the basis for an ED measurement, see "Energy Detection (ED)" on page 965. ## 37.4.2 Reading RSSI In Basic Operating Modes, the RSSI value is valid in any receive state and is updated every $t_{RSSI} = 2\mu s$ . The current RSSI value can be accessed by reading register bits RSSI (register 0x06, PHY RSSI). It is not recommended reading the RSSI value when using the Extended Operating Modes or Smart Receiving, see "SRT – Smart Receiving Technology" on page 1034. Instead, the automatically generated ED value should be used, see "Energy Detection (ED)" on page 965. ## 37.4.3 Data Interpretation The RSSI value is a 5-bit value in a range of zero to 28, indicating the receiver input power in steps of about 3dB. A RSSI value of zero indicates a receiver RF input power of $P_{RF} \le$ -94dBm. For a RSSI value in the range of one to 28, the RF input power can be calculated as follows: $P_{RF}[dBm] = RSSI_{BASE\ VAL}[dBm] + 3[dB] \times RSSI$ ## 37.4.4 Register Description #### 37.4.4.1 PHY\_RSSI Name: PHY\_RSSI **Offset:** 0x06 **Reset:** 0x60 Property: The PHY\_RSSI register is a multi-purpose register that indicates FCS validity, to provide random numbers, and a RSSI value. | Bit | |--------| | 0x06 | | Access | | Reset | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----------------------|---|---|---|------|---|---| | RX_CRC_VALID | X_CRC_VALID RND_VALUE | | | | RSSI | | | | R | R | R | R | R | R | R | R | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### Bit 4:0 - RSSI Received signal strength as a linear curve on a logarithmic input power scale with a resolution of 3dB. #### Table 37-15, RSSI | Value | Description | |-------------|--------------------| | <u>0x00</u> | Minimum RSSI value | | 0x1C | Maximum RSSI value | The result of the automated RSSI measurement is stored in register bits RSSI (register 0x06, PHY\_RSSI). The value is updated every $t_{RSSI}$ = $2\mu s$ in any receive state. The read value is a number between zero and 28 indicating the received signal strength as a linear curve on a logarithmic input power scale with a resolution of 3dB. An RSSI value of zero indicates an RF input power of $P_{RF} \le -94$ dBm (RSSI<sub>BASE\_VAL</sub>), a value of 28 a power of $P_{RF} \ge -10$ dBm (see parameter RSSI<sub>MAX</sub> specified in "Receiver Characteristics" on page 1104). ## 37.5 Energy Detection (ED) The AT86RF233 Energy Detection (ED) module is characterized by: - 84 unique energy levels defined - 1dB resolution - A measurement time of eight symbol periods for IEEE 802.15.4 compliant data rates #### 37.5.1 Overview The receiver ED measurement (ED scan procedure) can be used as a part of a channel selection algorithm. It is an estimation of the received signal power within the bandwidth of an IEEE 802.15.4 channel. No attempt is made to identify or decode signals on the channel. The ED value is calculated by averaging RSSI values over eight symbols (128µs). For High Data Rate Modes the automated ED measurement duration is reduced to 32?s, refer to "High Data Rate Modes" on page 1013. For manually initiated ED measurements in these modes the measurement period is still 128?s as long as the receiver is in RX\_ON state. #### 37.5.2 Measurement Description There are two ways to initiate an ED measurement: - Manually, by writing an arbitrary value to register 0x07 (PHY ED LEVEL), or - Automatically, after detection of a valid SHR of an incoming frame. #### 37.5.2.1 Manually: For manually initiated ED measurements, the radio transceiver needs to be either in the state RX\_ON or BUSY\_RX. The end of the ED measurement time (eight symbol periods plus a processing time) is indicated by the interrupt IRQ\_4 (CCA\_ED\_DONE) and the measurement result is stored in register 0x07 (PHY\_ED\_LEVEL), refer to t<sub>ED</sub> in Table 36-2 on page 912. In order to avoid interference with an automatically initiated ED measurement, the SHR detection can be disabled by setting register bit RX\_PDT\_DIS (register 0x15, RX\_SYN), refer to "Receiver (RX)" on page 975. Note: It is not recommended to manually initiate an ED measurement when using the Extended Operation Mode. #### 37.5.2.2 Automatically: An automated ED measurement is started upon SHR detection. The end of the automated measurement is not signaled by an interrupt. When using Basic Operating Mode, a valid ED value from the currently received frame is accessible 108µs after IRQ\_2 (RX\_START) and remains valid until a new RX\_START interrupt is generated by the next incoming frame or until another ED measurement is initiated. When using the Extended Operating Mode, it is recommended to mask IRQ\_2 (RX\_START), thus the interrupt cannot be used as timing reference. A successful frame reception is signalized by interrupt IRQ\_3 (TRX\_END). The minimum time span between an IRQ\_3 (TRX\_END) interrupt and a following SFD detection is $t_{SHR_SYNC}$ = 96 $\mu$ s due to the length of the SHR. Including the ED measurement time, the ED value needs to be read within 224 $\mu$ s after the TRX\_END interrupt; otherwise, it could be overwritten by the result of the next measurement cycle. This is important for time critical applications or if interrupt IRQ\_2 (RX\_START) is not used to indicate the reception of a frame. Note: The ED result is not updated during the rest of the frame reception, even by requesting an ED measurement manually. #### 37.5.3 Data Interpretation The PHY\_ED\_LEVEL is an 8-bit register. The ED\_LEVEL value of the AT86RF233 has a valid range from 0x00 to 0x53 with a resolution of 1dB. Values 0x54 to 0xFE do not occur and a value of 0xFF indicates the reset value. Due to environmental conditions (temperature, voltage, semiconductor parameters, etc.) the calculated ED\_LEVEL value has a maximum tolerance of ±5dB, this is to be considered as constant offset over the measurement range. An ED\_LEVEL value of zero indicates a receiver RF input power of $P_{RF} \le -94 dBm$ (see parameter RSSI<sub>BASE\_VAL</sub>, "Receiver Characteristics" on page 1104). For an ED\_LEVEL value in the range of one to 83, the RF input power can be calculated as follows: $P_{RF}[dBm] = RSSI_{BASE\ VAL}[dBm] + 1[dB] \times ED_{LEVEL}$ #### 37.5.4 Interrupt Handling Interrupt IRQ\_4 (CCA\_ED\_DONE) is issued at the end of a manually initiated ED measurement. Note: 1. An ED request should only be initiated in receive states. Otherwise the radio transceiver generates an IRQ\_4 (CCA\_ED\_DONE); however no ED measurement was performed. ## 37.5.5 Register Description ## 37.5.5.1 PHY\_ED\_LEVEL Name: PHY\_ED\_LEVEL Offset: 0x07 Reset: 0xFF Property: - The PHY\_ED\_LEVEL register contains the result of an ED measurement. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|-------|---|---|---| | 0x07 | | | | ED_L | .EVEL | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bit 7:0 - ED\_LEVEL The register bits ED LEVEL signals the ED level for the current channel. ## Table 37-16. ED\_LEVEL | Value | Description | |-------------|------------------------| | 0x00 | Minimum ED level value | | 0x53 | Maximum ED level value | | <u>0xFF</u> | Reset value | The minimum ED value zero indicates receiver power less than or equal RSSI<sub>BASE\_VAL</sub>. The range is 83dB with a resolution of 1dB and an accuracy of ±5dB. The value 0xFF signals that no measurement has been started yet (reset value). A manual ED measurement can be initiated by a write access to the register. The measurement duration is eight symbol periods (128µs) for a data rate of 250kb/s. For High Data Rate Modes the automated measurement duration is reduced to 32?s, refer to "High Data Rate Modes" on page 1013. For manually initiated ED measurements in these modes the measurement period is still 128?s as long as the receiver is in RX\_ON state. ## 37.6 Clear Channel Assessment (CCA) The main features of the Clear Channel Assessment (CCA) module are: - All four modes are available as defined by IEEE 802.15.4-2006 in Section 6.9.9 - Adjustable threshold for energy detection algorithm #### 37.6.1 Overview A CCA measurement is used to detect a clear channel. Four CCA modes are specified by IEEE 802.15.4-2006: #### Table 37-17. CCA Mode Overview | CCA Mode | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Energy above threshold. CCA shall report a busy medium upon detecting any energy above the ED threshold. | | 2 | Carrier sense only. CCA shall report a busy medium only upon the detection of a signal with the modulation and spreading characteristics of an IEEE 802.15.4 compliant signal. The signal strength may be above or below the ED threshold. | | 0, 3 | Carrier sense with energy above threshold. CCA shall report a busy medium using a logical combination of Detection of a signal with the modulation and spreading characteristics of this standard and Energy above the ED threshold. Where the logical operator may be configured as either OR (mode 0) or AND (mode 3). | #### 37.6.2 Configuration and Request The CCA modes are configurable via register 0x08 (PHY\_CC\_CCA). When in Basic Operating Mode, an CCA request can be initiated manually by setting CCA\_REQUEST = 1 (register 0x08, PHY\_CC\_CCA), if the Atmel AT86RF233 is in any RX state. The current channel status (CCA\_STATUS) and the CCA completion status (CCA\_DONE) are accessible through register 0x01 (TRX\_STATUS). The CCA evaluation is done over eight symbol periods and the result is accessible $t_{CCA}$ = 180µs (max.) (128µs measurement duration and processing delay) after the request, refer to Table 36-2 on page 912. The end of a manually initiated CCA measurement is indicated by an interrupt IRQ 4 (CCA ED DONE). The register bits CCA\_ED\_THRES (register 0x09, CCA\_THRES) defines the receive power threshold of the "energy above threshold" algorithm. The threshold is calculated by: $P_{CCA ED THRES}[dBm] = RSSI_{BASE VAL}[dBm] + 2[dB] \times CCA\_ED\_THRES.$ Any received power above this level is interpreted as a busy channel. Note: It is not recommended to manually initiate and CCA measurement when using the Extended Operating Mode. ## 37.6.3 Data Interpretation The AT86RF233 current channel status (CCA\_STATUS) and the CCA completion status (CCA\_DONE) are accessible through register 0x01 (TRX\_STATUS). Note: The register bits CCA DONE and CCA STATUS are cleared in response to a CCA REQUEST. The completion of a measurement cycle is indicated by CCA\_DONE = 1. If the radio transceiver detects no signal (idle channel) during the CCA evaluation period, the CCA\_STATUS bit is set to one; otherwise, it is set to zero. When using the "energy above threshold" algorithm, a received power above P<sub>CCA\_ED\_THRES</sub> is interpreted as a busy channel. When using the "carrier sense" algorithm (that is CCA\_MODE = 0, 2, and 3), the AT86RF233 reports a busy channel upon detection of a PHY mode specific IEEE 802.15.4 signal above RSSI<sub>BASE\_VAL</sub> (see "Receiver Characteristics" on page 1104). The AT86RF233 is also capable of detecting signals below this value, but the detection probability decreases with decreasing signal power. It is almost zero at the radio transceivers sensitivity level (see parameter P<sub>SENS</sub> on "Receiver Characteristics" on page 1104). #### 37.6.4 Interrupt Handling Interrupt IRQ\_4 (CCA\_ED\_DONE) is issued at the end of a manually initiated CCA measurement. Note: A CCA request should only be initiated in Basic Operating Mode receive states. Otherwise the radio transceiver generates an IRQ\_4 (CCA\_ED\_DONE) and sets the register bit CCA\_DONE = 1, even though no CCA measurement was performed. #### 37.6.5 Measurement Time The response time for a manually initiated CCA measurement depends on the receiver state. In RX\_ON state, the CCA measurement is done over eight symbol periods and the result is accessible upon the event IRQ\_4 (CCA\_ED\_DONE) or upon CCA\_DONE = 1 (register 0x01, TRX\_STATUS). In BUSY\_RX state, the CCA measurement duration depends on the CCA mode and the CCA request relative to the detection of the SHR. The end of the CCA measurement is indicated by IRQ\_4 (CCA\_ED\_DONE). The variation of a CCA measurement period in BUSY\_RX state is described in Table 37-18. It is recommended to perform CCA measurements in RX\_ON state only. To avoid switching accidentally to BUSY\_RX state, the SHR detection can be disabled by setting register bit RX\_PDT\_DIS (register 0x15, RX\_SYN), refer to "Receiver (RX)" on page 975. The receiver remains in RX\_ON state to perform a CCA measurement until the register bit RX\_PDT\_DIS is set back to continue the frame reception. In this case, the CCA measurement duration is eight symbol periods. Table 37-18. CCA Measurement Period and Access in BUSY\_RX state | CCA Mode | Request within ED measurement <sup>(1)</sup> | Request after ED measurement | |----------|--------------------------------------------------------------------------|----------------------------------------------------| | | Energy above threshold. | | | 1 | CCA result is available after finishing automated ED measurement period. | CCA result is immediately available after request. | | 2 | Carrier sense only. | | | 2 | CCA result is immediately available after request. | | | | Carrier sense with Energy above threshold (AND). | | | 3 | CCA result is available after finishing automated ED measurement period. | CCA result is immediately available after request. | | | Carrier sense with Energy above threshold (OR). | | | 0 | CCA result is available after finishing automated ED measurement period. | CCA result is immediately available after request. | Note: 1. After detecting the SHR, an automated ED measurement is started with a length of eight symbol periods (two symbol periods for high rate PHY modes, refer to "Energy Detection (ED)" on page 965. This automated ED measurement must be finished to provide a result for the CCA measurement. Only one automated ED measurement per frame is performed. ## 37.6.6 Register Description ## 37.6.6.1 TRX\_STATUS Name: TRX\_STATUS Offset: 0x01 **Reset:** 0x00, 0x08 Property: The read-only register TRX\_STATUS signals the present state of the radio transceiver as well as the status of a CCA operation. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|------------|---|---|---|------------|---|---| | 0x01 | CCA_DONE | CCA_STATUS | | | | TRX_STATUS | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## • Bit 7 - CCA\_DONE ## Table 37-19. CCA\_DONE | Value | Description | |------------|------------------------------| | <u>0x0</u> | CCA calculation not finished | | 0x1 | CCA calculation finished | The register bit CCA\_DONE indicates if a CCA request is completed. This is also indicated by an interrupt IRQ\_4 (CCA\_ED\_DONE). The register bit CCA\_DONE is cleared in response to a CCA\_REQUEST. #### Bit 6 - CCA\_STATUS ## Table 37-20. CCA\_STATUS | Value | Description | |------------|---------------------------| | <u>0x0</u> | Channel indicated as busy | | 0x1 | Channel indicated as idle | After a CCA request is completed, the result of the CCA measurement is available in register bit CCA\_STATUS. The register bit CCA\_STATUS is cleared in response to a CCA\_REQUEST. ## 37.6.6.2 PHY\_CC\_CCA Name: PHY\_CC\_CCA **Offset:** 0x08 **Reset:** 0x2B Property: The PHY\_CC\_CCA register is a multi-purpose register that controls CCA configuration, CCA measurement, and the IEEE 802.15.4 channel setting. | Bit | |--------| | 0x08 | | Access | | Reset | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|------|-----|-----|---------|-----|-----| | CCA_REQUEST | CCA_ | MODE | | | CHANNEL | | | | R/W | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | #### Bit 7 - CCA REQUEST The register bit CCA REQUEST initiates a manual started CCA measurement. #### Table 37-21. CCA\_REQUEST | Value | Description | |------------|--------------------------| | <u>0x0</u> | Reset value | | 0x1 | Starts a CCA measurement | Notes: 1. The read value returns always with zero. 2. If a CCA request is initiated in states others than RX\_ON or RX\_BUSY the PHY generates an IRQ\_4 (CCA\_ED\_DONE) and sets the register bit CCA\_DONE, however no CCA was carried out. A manual CCA measurement is initiated with setting CCA\_REQUEST = 1. The end of the CCA measurement is indicated by interrupt IRQ\_4 (CCA\_ED\_DONE). Register bits CCA\_DONE and CCA\_STATUS (register 0x01, TRX\_STATUS) are updated after a CCA\_REQUEST. The register bit is automatically cleared after requesting a CCA measurement with CCA\_REQUEST = 1. #### Bit 6:5 - CCA\_MODE The CCA mode can be selected using register bits CCA\_MODE. ## Table 37-22. CCA\_MODE | Value | Description | |------------|---------------------------------------------------| | 0x0 | Mode 3a, Carrier sense OR energy above threshold | | <u>0x1</u> | Mode 1, Energy above threshold | | 0x2 | Mode 2, Carrier sense only | | 0x3 | Mode 3b, Carrier sense AND energy above threshold | Note: 1. IEEE 802.15.4–2006 CCA mode 3 defines the logical combination of CCA mode 1 and 2 with the logical operators AND or OR #### 37.6.6.3 CCA\_THRES Name: CCA\_THRES **Offset:** 0x09 **Reset:** 0xC7 Property: The CCA THRES register sets the ED threshold level for CCA. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|--------------|-----|-----|-----| | 0x09 | | | | | CCA_ED_THRES | | | | | Access | R/W | Reset | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | ## Bit 3:0 - CCA\_ED\_THRES An ED value above the threshold signals the channel as busy during a CCA ED measurement. #### Table 37-23. CCA\_ED\_THRES | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x7</u> | For CCA_MODE = 1, a busy channel is indicated if the measured received power is above P_THRES[dBm] = RSSI_BASE_VAL[dBm] + 2[dB] x CCA_ED_THRES. CCA modes 0 and 3 are logically related to this result. | ## 37.7 Link Quality Indication (LQI) The IEEE 802.15.4 standard defines the LQI as a characterization of the strength and/or quality of a received frame. The use of the LQI result by the network or application layer is not specified in this standard. The LQI value shall be an integer ranging from zero to 255, with at least eight unique values. The minimum and maximum LQI values (0x00 and 0xFF) should be associated with the lowest and highest quality compliant signals, respectively, and LQI values in between should be uniformly distributed between these two limits. #### 37.7.1 Overview The LQI measurement of the AT86RF233 is implemented as a measure of the link quality which can be described with the packet error rate (PER) for this link. An LQI value can be associated with an expected packet error rate. The PER is the ratio of erroneous received frames to the total number of received frames. A PER of zero indicates no frame error, whereas at a PER of one no frame was received correctly. The radio transceiver uses correlation results of multiple symbols within a frame to determine the LQI value. This is done for each received frame. The minimum frame length for a valid LQI value is two octets PSDU. LQI values are integers ranging from zero to 255. As an example, Figure 37-4 shows the conditional packet error rate (PER) when receiving a certain LQI value. J Error 1 0.9 0.8 0.7 0.6 0.5 0.4 0.3 250 0.2 0.1 0 0 50 100 150 Figure 37-4. Conditional Packed Error Rate vs. LQI That means that a large number of transmission with an identical LQI value results in a packet error rate shown in the Figure 37-4. Lost packets have been discarded since in this case there is no LQI value available. LQI If, instead, the mean LQI over a large number of transmissions is computed, and the mean LQI is quantized to an LQI value of the figure, the corresponding frame error rate is not strictly equal to the true error rate. The values are taken from received frames of PSDU length of 20 octets on transmission channels with reasonable low multipath delay spreads. If the transmission channel characteristic has higher multipath delay spread than assumed in the example, the PER is slightly higher for a certain LQI value. Since the packet error rate is a statistical value, the PER shown in Figure 37-4 is based on a huge number of transactions. A reliable estimation of the packet error rate cannot be based on a single or a small number of LQI values. ## 37.7.2 Obtaining the LQI Value The LQI value is available, once the corresponding frame has been completely received. This is indicated by the interrupt IRQ 3 (TRX END). The value can be obtained by means of a frame buffer read access, see "Frame Buffer Access Mode" on page 886. #### 37.7.3 Data Interpretation strength and the link margin. The reason for a low LQI value can be twofold: a low signal strength and/or high signal distortions, for example by interference and/or multipath propagation. High LQI values, however, indicate a sufficient signal strength and low signal distortions. Notes: 1. The LQI value is almost always 255 for scenarios with very low signal distortions and a signal strength much greater than the sensitivity level. In this case, the packet error rate tends towards zero and increase of the signal strength, that is by increasing the transmission power, cannot decrease the error rate any further. Received signal strength indication (RSSI) or energy detection (ED) can be used to evaluate the signal The received signal power as indicated by received signal strength indication (RSSI) value or energy detection (ED) value of the AT86RF233 do not characterize the signal quality and the ability to decode a signal. ZigBee networks often require identification of the "best" routing between two nodes. LQI and RSSI/ED can be applied, depending on the optimization criteria. If a low frame error rate (corresponding to a high throughput) is the optimization criteria, then the LQI value should be taken into consideration. If, however, the target is a low transmission power, then the RSSI/ED value is also helpful. Various combinations of LQI and RSSI/ED are possible for routing decisions. As a rule of thumb, information on RSSI/ED is useful in order to differentiate between links with high LQI values. However, transmission links with low LQI values should be discarded for routing decisions, even if the RSSI/ED values are high, since it is merely an information about the received signal strength, whereas the source can be an interferer. # 38. AT86RF233 Module Description # 38.1 Receiver (RX) #### 38.1.1 Overview The AT86RF233 receiver is split into an analog radio front-end and a digital base band processor (RX BBP), see Figure 38-1. Figure 38-1. Receiver Block Diagram The differential RF signal is amplified by a low noise amplifier (LNA), filtered (PPF) and down converted to an intermediate frequency by a mixer. Channel selectivity is performed using an integrated band pass filter (BPF). A limiting amplifier (Limiter) provides sufficient gain to overcome the DC offset of the succeeding analog-to-digital converter (ADC) and generates a digital RSSI signal. The ADC output signal is sampled and processed further by the digital base band receiver (RX BBP). The RX BBP performs additional signal filtering and signal synchronization. The frequency offset of each frame is calculated by the synchronization unit and is used during the remaining receive process to correct the offset. The receiver is designed to handle frequency and symbol rate deviations $f_{SRD}$ up to $\pm 120$ ppm, caused by combined receiver and transmitter deviations. For details refer to "General RF Specifications" on page 1102 parameter $f_{SRD}$ . Finally the signal is demodulated and the data are stored in the Frame Buffer. In Basic Operating Mode, refer to "Basic Operating Mode" on page 902, the reception of a frame is indicated by an interrupt IRQ\_2 (RX\_START). Accordingly its end is signalized by an interrupt IRQ\_3 (TRX\_END). Based on the quality of the received signal a link quality indicator (LQI) is calculated and appended to the frame, refer to "Link Quality Indication (LQI)" on page 972. Additional signal processing is applied to the frame data to provide further status information like ED value (register 0x07, PHY\_ED\_LEVEL) and FCS correctness (register 0x06, PHY\_RSSI). Beyond these features the Extended Operating Mode of the AT86RF233 supports address filtering and pending data indication. For details refer to "Extended Operating Mode" on page 915. ### 38.1.2 Frame Receive Procedure The frame receive procedure including the radio transceiver setup for reception and reading PSDU data from the Frame Buffer is described in "Frame Receive Procedure" on page 1003 Frame Receive Procedure. # 38.1.3 Configuration In Basic Operating Mode the receiver is enabled by writing command RX\_ON to register bits TRX\_CMD (register 0x02, TRX\_STATE) in states TRX\_OFF or PLL\_ON. Similarly in Extended Operating Mode, the receiver is enabled for RX\_AACK operation from states TRX\_OFF, PLL\_ON or TX\_ARET\_ON by writing the command RX\_AACK\_ON. There is no additional configuration required to receive IEEE 802.15.4 compliant frames when using the Basic Operating Mode. However, the frame reception in the AT86RF233 Extended Operating Mode requires further register configurations, for details refer to "Extended Operating Mode" on page 915. The AT86RF233 receiver has an outstanding sensitivity performance of -99dBm. At certain environmental conditions or for High Data Rate Modes ("High Data Rate Modes" on page 1013) it may be useful to manually decrease this sensitivity. This is achieved by adjusting the synchronization header detector threshold using register bits RX\_PDT\_LEVEL (register 0x15, RX\_SYN). Received signals with a RSSI value below the threshold do not activate the demodulation process. Furthermore, it may be useful to protect a received frame against overwriting by subsequent received frames. A Dynamic Frame Buffer Protection is enabled with register bit RX\_SAFE\_MODE (register 0x0C, TRX\_CTRL\_2) set, see "Dynamic Frame Buffer Protection" on page 1032. The receiver remains in RX\_ON or RX\_AACK\_ON state until the whole frame is uploaded by the microcontroller, indicated by /SEL = H during the SPI Frame Receive Mode. The Frame Buffer content is only protected if the FCS is valid. A Static Frame Buffer Protection is enabled with register bit RX\_PDT\_DIS (register 0x15, RX\_SYN) set. The receiver remains in RX ON or RX AACK ON state and no further SHR is detected until the register bit RX PDT DIS is set back. # 38.1.4 Register Description #### 38.1.4.1 RX SYN Name: RX\_SYN Offset: 0x15 Reset: 0x00 Property: i Toperty. The register RX\_SYN controls the blocking of receiver path and the sensitivity threshold of the receiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|---|---|---|-----|--------|--------|-----| | 0x15 | RX_PDT_DIS | | | | | RX_PD1 | _LEVEL | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 - RX\_PDT\_DIS The register bit RX PDT DIS prevents the reception of a frame during RX phase. ## Table 38-1. RX\_PDT\_DIS | Value | Description | |------------|---------------------| | <u>0x0</u> | RX path is enabled | | 0x1 | RX path is disabled | RX\_PDT\_DIS = 1 prevents the reception of a frame even if the radio transceiver is in receive modes. An ongoing frame reception is not affected. This operation mode is independent of the setting of register bits RX\_PDT\_LEVEL. ### Bit 3:0 - RX\_PDT\_LEVEL The register bits RX\_PDT\_LEVEL desensitize the receiver in steps of 3dB. #### Table 38-2. RX PDT LEVEL | Value | Description | |-------------|-------------------------------------------------------| | <u>0x00</u> | Maximum RX sensitivity | | 0x0F | RX input level[dBm] > RSSI_BASE_VAL[dBm] + 3[dB] x 14 | These register bits desensitize the receiver such that frames with an RSSI level below the RX\_PDT\_LEVEL threshold level (if RX\_PDT\_LEVEL > 0) are not received. For a RX\_PDT\_LEVEL > 0 value the threshold level can be calculated according to the following formula: $P_{RF}[dBm] > RSSI_{BASE\ VAL}[dBm] + 3[dB] x (RX_PDT_LEVEL - 1).$ Examples for certain register settings are given in Table 38-3. Table 38-3. Receiver Desensitization Threshold Level – RX\_PDT\_LEVEL | Register Value | RX Input Threshold Level | Value [dBm] | |----------------|-------------------------------|---------------------------| | <u>0x0</u> | ≤ RSSI_BASE_VAL (reset value) | RSSI value not considered | | 0x1 | > RSSI_BASE_VAL + 3[db] x 0 | > -94 | | | | | | 0xE | > RSSI_BASE_VAL + 3[db] x 13 | > -55 | | 0xF | > RSSI_BASE_VAL + 3[db] x 14 | > -52 | If register bits RX\_PDT\_LEVEL = 0 (reset value) all frames with a valid SHR and PHR are received, independently of their signal strength. If register bits RX\_PDT\_LEVEL > 0, the current consumption of the receiver in all RX listening states is reduced to $I_{RX\_ON\_L0}$ = 11.3mA (typ.), refer to "Current Consumption Specifications" on page 1105. Additional power saving techniques in receive modes are specified in "Reduced Power Consumption Mode (RPC)" on page 1034. # 38.1.4.2 TST\_AGC Name: TST AGC **Offset:** 0x3C **Reset:** 0x00 Property: Note: 1. The register bits can be read or written, the values will effect the device operation only if the register bit PMU EN (register 0x03, TRX CTRL 0) is set, otherwise reset values will be applied. # Bit 5 - AGC\_HOLD\_SEL The register bit AGC\_HOLD\_SEL controls the AGC operation mode. Table 38-4. AGC\_HOLD\_SEL | Value | Description | |------------|---------------------------------------------------------------------------------------| | <u>0x0</u> | Normal operation is selected | | 0x1 | Manual control of AGC operation is selected. Used setting from register bit AGC_HOLD. | ### Bit 4 - AGC\_RST The register bit AGC RST resets the AGC receiver gain control to maximum gain. ## Table 38-5. AGC\_RST | Value | Description | |------------|---------------------------| | <u>0x0</u> | No AGC gain control reset | | 0x1 | AGC gain control reset | # Bit 3 - AGC\_OFF The register bit AGC\_OFF disables automatic AGC gain regulation. Allows manual receiver gain setting with register bits GC. # Table 38-6. AGC\_OFF | Value | Description | |------------|-----------------------------------------------| | <u>0x0</u> | Automatic AGC gain regulation is switched on | | 0x1 | Automatic AGC gain regulation is switched off | # Bit 2 - AGC\_HOLD The register bit AGC\_HOLD controls the AGC running mode. # Table 38-7. AGC\_HOLD | Value | Description | |------------|---------------------------------| | <u>0x0</u> | AGC is within free running mode | | 0x1 | AGC running mode is frozen | ## Bit 1:0 - GC The register bits GC control the receiver gain. A setting of register bits GC effect the device operation only if register bit AGC\_OFF is set. ### Table 38-8. GC | Value | Description | |------------|-----------------------------------| | <u>0x0</u> | Set receiver path to maximum gain | | 0x1 | Set receiver path to medium gain | | 0x2 | Set receiver path to minimum gain | | | All other values are reserved | # 38.2 Transmitter (TX) #### 38.2.1 Overview The AT86RF233 transmitter consists of a digital base band processor (TX BBP) and an analog radio front end, see Figure 38-2. Figure 38-2. Transmitter Block Diagram The TX BBP reads the frame data from the Frame Buffer and performs the bit-to-symbol and symbol-to-chip mapping as specified by IEEE 802.15.4 in Section 6.5.2. The O-QPSK modulation signal is generated and fed into the analog radio front end. The fractional-N frequency synthesizer (PLL) converts the baseband transmit signal to the RF signal, which is amplified by the power amplifier (PA). The PA output is internally connected to bidirectional differential antenna pins (RFP, RFN), so that no external antenna switch is needed. #### 38.2.2 Frame Transmit Procedure The frame transmit procedure including writing PSDU data in the Frame Buffer and initiating a transmission is described in "Frame Transmit Procedure" on page 1003. # 38.2.3 Configuration The maximum output power of the transmitter is typically +4dBm. The output power can be configured via register bits TX\_PWR (register 0x05, PHY\_TX\_PWR). The output power of the transmitter can be controlled over a range of 21dB. A transmission can be started from PLL\_ON or TX\_ARET\_ON state by a rising edge of SLP\_TR or by writing TX\_START command to register bits TRX\_CMD (register 0x02, TRX\_STATE). Figure 38-3. TX Power Ramping for Maximum TX Power # 38.2.4 TX Power Ramping To optimize the output power spectral density (PSD), the PA buffer and PA are enabled sequentially, see in Figure 38-3. In this example the transmission is initiated with the rising edge of SLP\_TR. The radio transceiver state changes from PLL\_ON to BUSY\_TX. The modulation of the frame starts 16µs after SLP\_TR rising edge. # 38.2.5 Register Description # 38.2.5.1 PHY\_TX\_PWR Name: PHY\_TX\_PWR Offset: 0x05 Reset: 0x00 Property: The PHY\_TX\_PWR register controls the output power of the transmitter. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|---|---|-----|-----|-----|-----| | 0x05 | | | | | | TX_ | PWR | | | Access | R | R/W | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 3:0 – TX\_PWR The register bits TX\_PWR determine the TX output power of the radio transceiver. Table 38-9. TX\_PWR | Value | TX Output Power [dBm] | |------------|-----------------------| | <u>0x0</u> | +4 | | 0x1 | +3.7 | | 0x2 | +3.4 | | 0x3 | +3 | | 0x4 | +2.5 | | 0x5 | +2 | | 0x6 | +1 | | 0x7 | 0 | | 0x8 | -1 | | 0x9 | -2 | | 0xA | -3 | | 0xB | -4 | | 0xC | -6 | | 0xD | -8 | | 0xE | -12 | | 0xF | -17 | Notes: 1. A state change that is a command gets written to the TRX\_CMD field resets the value of the TX\_PWR fields to the originally set value. 2. If the extended operating mode is used with RPC enabled (that is XAH\_TX\_RPC\_EN is set to one), the read value of the TX\_PWR field provides the used transmit power for last transmitted frame including acknowledgement frame. The TX\_PWR field contains only the value of the RPC-controlled transmission if a frame has already been sent. This allows monitoring the actual RPC handling used for transmitting. ### 38.2.5.2 PHY\_TX\_TIME for TOM\_EN=0x01 Name: PHY TX TIME **Offset:** 0x3B **Reset:** 0x00 Property: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|--------|--------|---| | 0x3B | | | | | | IRC_TX | C_TIME | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Notes: 1. If PMU mode is active, signals 8-bit PMU measurement value. 2. If TOM mode is active, signals 4-bit IRC\_TX\_TIME value. #### Bit 3:0 - IRC\_TX\_TIME The register bits IRC\_TX\_TIME signals the alignment between rising edge of SLP\_TR to 1MHz CLKM clock. # Table 38-10. IRC\_TX\_TIME | Value | Description | |------------|------------------------------------------------------------------------------------------------------------| | <u>0x0</u> | Signals 4-bit IRC_TX_TIME measurement value. The resolution is 1/16MHz. Valid values are [0xF, 0xE,, 0x0]. | ## 38.3 Frame Buffer The AT86RF233 contains a 128 byte dual port SRAM. One port is connected to the SPI interface, the other one to the internal transmitter and receiver modules. For data communication, both ports are independent and simultaneously accessible. The Frame Buffer utilizes the SRAM address space 0x00 to 0x7F for RX and TX operation of the radio transceiver and can keep a single IEEE 802.15.4 RX or a single TX frame of maximum length at a time. Frame Buffer access modes are described in "Frame Buffer Access Mode" on page 886. Frame Buffer access conflicts are indicated by an under run interrupt IRQ\_6 (TRX\_UR). Note: The IRQ\_6 (TRX\_UR) interrupt also occurs on the attempt to write frames longer than 127 octets to the Frame Buffer (overflow). In that case the content of the Frame Buffer cannot be guaranteed. Frame Buffer access is only possible if the digital voltage regulator (DVREG) is turned on. This is valid in all device states except in SLEEP or DEEP SLEEP state. An access in P ON state is possible if CLKM provides a master clock. #### 38.3.1 Data Management Data in Frame Buffer (received data or data to be transmitted) remains valid as long as: - No new frame or other data are written into the buffer over SPI - No new frame is received (in any BUSY RX state) - No state change into SLEEP or DEEP\_SLEEP state is made - No RESET took place By default there is no protection of the Frame Buffer against overwriting. Therefore, if a frame is received during Frame Buffer read access of a previously received frame, interrupt IRQ\_6 (TRX\_UR) is issued and the stored data might be overwritten. Even so, the old frame data can be read, if the SPI data rate is higher than the effective over air data rate. For a data rate of 250kb/s a minimum SPI clock rate of 1MHz is recommended. Finally the microcontroller should check the transferred frame data integrity by an FCS check. To protect the Frame Buffer content against being overwritten by newly incoming frames, the radio transceiver state should be changed to PLL\_ON state after reception. This can be achieved by writing immediately the command PLL\_ON to register bits TRX\_CMD (register 0x02, TRX\_STATE) after receiving the frame, indicated by IRQ\_3 (TRX\_END). Alternatively, Dynamic Frame Buffer Protection can be used to protect received frames against overwriting, for details refer to "Dynamic Frame Buffer Protection" on page 1032. Both procedures do not protect the Frame Buffer from overwriting by the microcontroller. In Extended Operating Mode during TX\_ARET operation, see "TX\_ARET\_ON – Transmit with Automatic Frame Retransmission and CSMA-CA Retry" on page 928, the radio transceiver switches to receive, if an acknowledgement of a previously transmitted frame was requested. During this period received frames are evaluated, but not stored in the Frame Buffer. This allows the radio transceiver to wait for an acknowledgement frame and retry the frame transmission without writing them again. A radio transceiver state change, except a transition to SLEEP, DEEP\_SLEEP, or RESET state, does not affect the Frame Buffer contents. If the radio transceiver is forced into SLEEP or DEEP\_SLEEP, the Frame Buffer is powered off and the stored data gets lost. #### 38.3.2 User accessible Frame Content The AT86RF233 supports an IEEE 802.15.4 compliant frame format as shown in Figure 38-4. Figure 38-4. AT86RF233 Frame Structure Note: Stored into Frame Buffer during reception. A frame comprises two sections, the radio transceiver internally generated SHR field and the user accessible part stored in the Frame Buffer. The SHR contains the preamble and the SFD field. The variable frame section contains the PHR and the PSDU including the FCS, see "Frame Check Sequence (FCS)" on page 961. To access the data follow the procedures described in "Frame Buffer Access Mode" on page 886. The frame length information (PHR field) and the PSDU are stored in the Frame Buffer. During frame reception, the link quality indicator (LQI) value, the energy detection (ED) value, and the status information (RX\_STATUS) of a received frame are additionally stored, see "Link Quality Indication (LQI)" on page 972, "Energy Detection (ED)" on page 965, and "Frame Buffer Access Mode" on page 886, respectively. The radio transceiver appends these values to the frame data during Frame Buffer read access. If the SRAM read access is used to read an RX frame, the frame length field (PHR) can be accessed at address zero. The SHR (except the SFD value used to generate the SHR) cannot be read by the microcontroller. For frame transmission, the PHR and the PSDU needs to be stored in the Frame Buffer. The maximum Frame Buffer size supported by the radio transceiver is 128 bytes. If the register bit TX\_AUTO\_CRC\_ON is set in register 0x04 (TRX\_CTRL\_1), the FCS field of the PSDU is replaced by the automatically calculated FCS during frame transmission. There is no need to write the FCS field when using the automatic FCS generation. To manipulate individual bytes of the Frame Buffer a SRAM write access can be used instead. For non IEEE 802.15.4 compliant frames, the minimum frame length supported by the radio transceiver is one byte (Frame Length Field + one byte of data). # 38.3.3 Interrupt Handling Access conflicts may occur when reading and writing data simultaneously at the two independent ports of the Frame Buffer, TX/RX BBP and SPI. These ports have their own address counter that points to the Frame Buffer's current address. Access violations may cause data corruption and are indicated by IRQ\_6 (TRX\_UR) interrupt when using the Frame Buffer access mode. Note that access violations are not indicated when using the SRAM access mode. While receiving a frame, primarily the data needs to be stored in the AT86RF233 Frame Buffer before reading it. This can be ensured by accessing the Frame Buffer 32µs after IRQ\_2 (RX\_START) at the earliest. When reading the frame data continuously the SPI data rate shall be lower than 250kb/s to ensure no under run interrupt occurs. To avoid access conflicts and to simplify the Frame Buffer read access Frame Buffer Empty indication may be used, for details refer to "Frame Buffer Empty Indicator" on page 1030. During transmission, an access violation occurs on Frame Buffer write access, when the SPI port's address counter value becomes less than or equal to that of TX BBP port. Both these access violations may cause data corruption and are indicated by IRQ\_6 (TRX\_UR) interrupt when using the Frame Buffer access mode. Access violations are not indicated when using the SRAM access mode. Notes: 1. Interrupt IRQ\_6 (TRX\_UR) is valid 64µs after IRQ\_2 (RX\_START). The occurrence of the interrupt can be disregarded when reading the first byte of the Frame Buffer between 32µs and 64µs after the RX\_START interrupt. - 2. If a Frame Buffer read access is not finished until a new frame is received, an IRQ\_6 (TRX\_UR) interrupt occurs. Nevertheless the old frame data can be read, if the SPI data rate is higher than the effective PHY data rate. A minimum SPI clock rate of 1MHz is recommended in this case. Finally, the microcontroller should check the integrity of the transferred frame data by calculating the FCS. - 3. When writing data to the Frame Buffer during frame transmission, the SPI data rate shall be higher than the PHY data rate to ensure no under run interrupt. The first byte of the PSDU data must be available in the Frame Buffer before SFD transmission is complete, which takes 176μs (16μs PA ramp-up + 160μs SHR) from the rising edge of SLP TR (see Figure 36-2). # 38.4 Voltage Regulators (AVREG, DVREG) The main features of the Voltage Regulator blocks are: - Bandgap stabilized 1.8V supply for analog and digital domain - Low dropout (LDO) voltage regulator - AVREG/DVREG can be disabled when an external regulated voltage is supplied to AVDD/DVDD pin #### 38.4.1 Overview The internal voltage regulators supply a stabilized voltage to the AT86RF233. The AVREG provides the regulated 1.8V supply voltage for the analog section and the DVREG supplies the 1.8V supply voltage for the digital section. A simplified schematic of the internal voltage regulator is shown in Figure 38-5. Figure 38-5. Simplified Schematic of AVREG A simplified schematic of the internal digital voltage regulator is shown in Figure 38-6. Figure 38-6. Simplified Schematic of DVREG The block "Low power voltage regulator" within the "Digital voltage regulator" maintains the DVDD supply voltage at 1.5V (typical) when the AT86RF233 voltage regulator is disabled in sleep mode. All configuration register values are stored. The low power voltage regulator is always enabled. Therefore, its bias current contributes to the leakage current in sleep mode with about 100nA (typical). The voltage regulators (AVREG, DVREG) require bypass capacitors for stable operation. The value of the bypass capacitors determine the settling time of the voltage regulators. The bypass capacitors shall be placed as close as possible to the pins and shall be connected to ground with the shortest possible traces (see Table 34-1 on page 880). ### 38.4.2 Configuration The voltage regulators can be configured by the register 0x10 (VREG\_CTRL). It is recommended to use the internal regulators, but it is also possible to supply the low voltage domains by an external voltage supply. For this configuration, the internal regulators need to be switched off by setting the register bits to the values AVREG\_EXT = 1 and DVREG\_EXT = 1. A regulated external supply voltage of 1.8V needs to be connected to the DVDD and AVDD pins. When providing the external supply, ensure a sufficiently long stabilization time before interacting with the AT86RF233. # 38.4.3 Data Interpretation The status bits AVDD\_OK = 1 and DVDD\_OK = 1 in register 0x10 (VREG\_CTRL) indicate an enabled and stable internal supply voltage. Reading value zero indicates a disabled or internal supply voltage not settled to the final value. Setting AVREG\_EXT = 1 and DVREG\_EXT = 1 forces the signals AVDD\_OK and DVDD\_OK to one. # 38.4.4 Register Description #### 38.4.4.1 VREG\_CTRL Name: VREG\_CTRL Offset: 0x10 Reset: 0x00 Property: The VREG CTRL register controls the use of the voltage regulators and indicates the status of these. | Bit | |--------| | 0x10 | | Access | | Reset | | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---------|---|---|-----------|---------|---|---| | AVREG_EXT | AVDD_OK | | | DVREG_EXT | DVDD_OK | | | | R/W | R | R | R | R/W | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7 - AVREG\_EXT If set this register bit disables the internal analog voltage regulator to apply an external regulated 1.8V supply for the analog building blocks. ## Table 38-11. AVREG\_EXT | Value | Description | |------------|--------------------------------------------------------------------------------------------------------| | <u>0x0</u> | Internal voltage regulator enabled, analog section | | 0x1 | Internal voltage regulator disabled, use external regulated 1.8V supply voltage for the analog section | #### Bit 6 - AVDD\_OK This register bit indicates if the internal 1.8V regulated voltage supply AVDD has settled. The bit is set to logic high, if AVREG EXT = 1. # Table 38-12. AVDD\_OK | Value | Description | |------------|-------------------------------------------------------------------| | <u>0x0</u> | Analog voltage regulator is disabled or supply voltage not stable | | 0x1 | Analog supply voltage is stable | #### Bit 3 - DVREG EXT If set this register bit disables the internal digital voltage regulator to apply an external regulated 1.8V supply for the digital building blocks. ## Table 38-13. DVREG\_EXT | Value | Description | |------------|---------------------------------------------------------------------------------------------------------| | <u>0x0</u> | Internal voltage regulator enabled, digital section | | 0x1 | Internal voltage regulator disabled, use external regulated 1.8V supply voltage for the digital section | # Bit 2 - DVDD\_OK This register bit indicates if the internal 1.8V regulated voltage supply DVDD has settled. The bit is set to logic high, if DVREG\_EXT = 1. #### Table 38-14. DVDD OK | Value | Description | |------------|--------------------------------------------------------------------| | <u>0x0</u> | Digital voltage regulator is disabled or supply voltage not stable | | 0x1 | Digital supply voltage is stable | Note: 1. While the reset value of this bit is zero, any practical access to the register is only possible when DVREG is active. So this bit is normally always read out as one. # 38.5 Battery Monitor (BATMON) The main features of the battery monitor are: - Configurable voltage reference threshold from 1.70V to 3.675V - Interrupt on low supply voltage condition - Continuous BATMON status monitor as a register flag #### 38.5.1 Overview The AT86RF233 battery monitor (BATMON) detects and flags a low external supply voltage level provided on EVDD. The external voltage supply EVDD is continuously compared with the internal threshold voltage to detect a low voltage supply level. In this case BATMON\_IRQ is triggered and BATMON\_OK flag is cleared to indicate undervoltage condition, see Figure 38-7. Figure 38-7. Simplified Schematic of BATMON # 38.5.2 Configuration The BATMON can be configured using the register 0x11 (BATMON). Register bits BATMON\_VTH sets the threshold voltage. It is configurable with a resolution of 75mV in the upper voltage range (BATMON\_HR = 1) and with a resolution of 50mV in the lower voltage range (BATMON\_HR = 0), for details refer to register 0x11 (BATMON). ### 38.5.3 Data Interpretation The signal register bit BATMON OK of register 0x11 (BATMON) monitors the current value of the battery voltage: - If BATMON OK = 0, the battery voltage is lower than the threshold voltage - If BATMON\_OK = 1, the battery voltage is higher than the threshold voltage After setting a new threshold, the value BATMON OK should be read out to verify the current supply voltage value. Note: The battery monitor is inactive during P\_ON, SLEEP, and DEEP\_SLEEP states, see register bits TRX\_STATUS (register 0x01, TRX\_STATUS). ### 38.5.4 Interrupt Handling A supply voltage drop below the configured threshold value is indicated by an interrupt IRQ\_7 (BAT\_LOW), see "Interrupt Logic" on page 896. Note: The AT86RF233 IRQ\_7 (BAT\_LOW) interrupt is issued only if BATMON\_OK changes from one to zero. IRQ 7 (BAT LOW) interrupt is not generated under following conditions: - The battery voltage remained below 1.8V threshold value on power-on (BATMON OK was never one), or - A new threshold is set, which is still above the current supply voltage (BATMON OK remains zero). When the battery voltage is close to the programmed threshold voltage, noise or temporary voltage drops may generate unwanted interrupts. To avoid this: - Disable the IRQ 7 (BAT LOW) in register 0x0E (IRQ MASK) and treat the battery as empty, or - Set a lower threshold value. # 38.5.5 Register Description # 38.5.5.1 BATMON Name: BATMON Offset: 0x11 Reset: 0x02 Property: - The BATMON register configures the battery monitor to compare the supply voltage at EVDD to the threshold. Additionally, the supply voltage status at EVDD can be read from register bit BATMON\_OK according to the actual BATMON settings. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|-----|-----------|-----------|-----|-------|-------|-----| | 0x11 | | | BATMON_OK | BATMON_HR | | BATMC | N_VTH | | | Access | R | R/W | R | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ### Bit 5 - BATMON\_OK The register bit BATMON\_OK indicates the level of the external supply voltage with respect to the programmed threshold BATMON\_VTH. ### Table 38-15. BATMON\_OK | Value | Description | |------------|--------------------------------------------| | <u>0x0</u> | The battery voltage is below the threshold | | 0x1 | The battery voltage is above the threshold | #### Bit 4 - BATMON\_HR The register bit BATMON\_HR sets the range and resolution of the battery monitor. # Table 38-16. BATMON\_HR | Value | Description | |------------|----------------------------------------| | <u>0x0</u> | Enables the low range, see BATMON_VTH | | 0x1 | Enables the high range, see BATMON_VTH | ### Bit 3:0 – BATMON\_VTH The voltage threshold values for the battery monitor are set by register bits BATMON\_VTH. Table 38-17. BATMON\_VTH | Value<br>BATMON_VTH | Voltage [V]<br>BATMON_HR = 1 | Voltage [V]<br>BATMON_HR = 0 | |---------------------|------------------------------|------------------------------| | 0x0 | 2.550 | 1.70 | | 0x1 | 2.625 | 1.75 | | <u>0x2</u> | 2.700 | 1.80 | | 0x3 | 2.775 | 1.85 | | 0x4 | 2.850 | 1.90 | | 0x5 | 2.925 | 1.95 | | 0x6 | 3.000 | 2.00 | | 0x7 | 3.075 | 2.05 | | 0x8 | 3.150 | 2.10 | | 0x9 | 3.225 | 2.15 | | 0xA | 3.300 | 2.20 | | 0xB | 3.375 | 2.25 | | 0xC | 3.450 | 2.30 | | 0xD | 3.525 | 2.35 | | 0xE | 3.600 | 2.40 | | 0xF | 3.675 | 2.45 | # 38.6 Crystal Oscillator (XOSCRF) The main crystal oscillator features are: - 16MHz amplitude controlled crystal oscillator - 180µs typical settling time after leaving SLEEP state - 330µs typical settling time after leaving DEEP\_SLEEP state - Configurable trimming capacitance array - Configurable clock output (CLKM) #### 38.6.1 Overview The crystal oscillator generates the reference frequency for the AT86RF233. All other internally generated frequencies of the radio transceiver are derived from this unique frequency. Therefore, the overall system performance is mainly determined by the accuracy of crystal reference frequency. The external components of the crystal oscillator should be selected carefully and the related board layout should be done with caution (see "Application Schematic" on page 879). The register 0x12 (XOSC\_CTRL) provides access to the control signals of the oscillator. Two operating modes are supported. It is recommended to use the integrated oscillator setup as described in Figure 38-8. Alternatively, a reference frequency can be fed to the internal circuitry by using an external clock reference as shown in Figure 38-9. ### 38.6.2 Integrated Oscillator Setup Using the internal oscillator, the oscillation frequency depends on the load capacitance between the crystal XTAL1 pin and XTAL2 pin. The total load capacitance $C_L$ must be equal to the specified load capacitance of the crystal itself. It consists of the external capacitors CX and parasitic capacitances connected to the XTAL nodes. Figure 38-8 shows all parasitic capacitances, such as PCB stray capacitances and the pin input capacitance, summarized to $C_{PAR}$ . Figure 38-8. Simplified XOSCRF Schematic with External Components Additional internal trimming capacitors $C_{TRIM}$ are available. Any value in the range from 0pF to 4.5pF with a 0.3pF resolution is selectable using XTAL\_TRIM of register 0x12 (XOSC\_CTRL). To calculate the total load capacitance, the following formula can be used: $$C_L[pF] = 0.5 \times (CX[pF] + C_{TRIM}[pF] + C_{PAR}[pF])$$ The AT86RF233 trimming capacitors provide the possibility of reducing frequency deviations caused by production process variations or by external components tolerances. Note that the oscillation frequency can only be reduced by increasing the trimming capacitance. The frequency deviation caused by one step of $C_{TRIM}$ decreases with increasing crystal load capacitor values. An amplitude control circuit is included to ensure stable operation under different operating conditions and for different crystal types. Enabling the crystal oscillator in P\_ON state and after leaving SLEEP or DEEP\_SLEEP state causes a slightly higher current during the amplitude build-up phase to guarantee a short start-up time. At stable operation, the current is reduced to the amount necessary for a robust operation. This also keeps the drive level of the crystal low. Generally, crystals with a higher load capacitance are less sensitive to parasitic pulling effects caused by external component variations or by variations of board and circuit parasitic. On the other hand, a larger crystal load capacitance results in a longer start-up time and a higher steady state current consumption. # 38.6.3 External Reference Frequency Setup When using an external reference frequency, the signal must be connected to the XTAL1 pin as indicated in Figure 38-9 and the register bits XTAL\_MODE (register 0x12, XOSC\_CTRL) need to be set to the external oscillator mode for power saving reasons. The oscillation peak-to-peak amplitude shall be between 400mV and 1V. The XTAL2 pin should not be wired. It is possible, among other waveforms, to use sine and square wave signals. Note: The quality of the external reference (that is phase noise) determines the system performance. Figure 38-9. Setup for Using an External Frequency Reference ### 38.6.4 Master Clock Signal Output (CLKM) The generated reference clock signal can be fed to the microcontroller using CLKM. The internal 16MHz raw clock can be divided by an internal prescaler. Thus, clock frequencies of 16MHz, 8MHz, 4MHz, 2MHz, 1MHz, 250kHz, or 62.5kHz can be supplied by CLKM. The CLKM frequency is configurable using register 0x03 (TRX\_CTRL\_0). There are two possibilities to change the CLKM frequency. If CLKM\_SHA\_SEL = 0, changing the register bits CLKM\_CTRL (register 0x03, TRX\_CTRL\_0) immediately affects a glitch free the CLKM clock rate change. Otherwise (CLKM\_SHA\_SEL = 1 and CLKM\_CTRL > 0 before changing the register bits CLKM\_CTRL), the new clock rate is supplied when leaving the SLEEP state the next time. To reduced power consumption and spurious emissions, it is recommended to turn off the Atmel AT86RF233 CLKM clock when not in use. Notes: 1. During reset procedure, see "RESET State" on page 906, register bits CLKM\_CTRL are shadowed. Although the clock setting of CLKM remains after reset, a read access to register bits CLKM\_CTRL delivers the reset value one. For that reason it is recommended to write the previous configuration (before reset) to register bits CLKM\_CTRL (after reset) to align the radio transceiver behavior and register configuration. Otherwise the CLKM clock rate is set back to the reset value (1MHz) after the next SLEEP cycle. For example, if the CLKM clock rate is configured to 16MHz the CLKM clock rate remains at 16MHz after a reset, however the register bits CLKM\_CTRL are set back to one. Since CLKM\_SHA\_SEL reset value is one, the CLKM clock rate changes to 1MHz after the next SLEEP cycle if the CLKM\_CTRL setting is not updated. 2. After leaving the DEEP\_SLEEP state CLKM starts with the default 1MHz master clock at CLKM after the crystal oscillator has stabilized. # 38.6.5 Register Description 38.6.5.1 TRX\_CTRL\_0 Name: TRX\_CTRL\_0 **Offset:** 0x03 **Reset:** 0x09 Property: - The TRX\_CTRL\_0 register controls the CLKM clock rate. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|---|--------|----------------|--------------|-----------|-----|-----| | 0x03 | TOM_EN | | PMU_EN | PMU_IF_INVERSE | CLKM_SHA_SEL | CLKM_CTRL | | - | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | # Bit 3 - CLKM\_SHA\_SEL The register bit CLKM\_SHA\_SEL defines whether a new clock rate (defined by CLKM\_CTRL) is set immediately or gets effective after the next SLEEP cycle. # Table 38-18. CLKM\_SHA\_SEL | Value | Description | |------------|--------------------------------------------------| | 0x0 | CLKM clock rate change appears immediately | | <u>0x1</u> | CLKM clock rate change appears after SLEEP cycle | ## Bit 2:0 - CLKM\_CTRL The register bits CLKM\_CTRL set the clock rate of CLKM. # Table 38-19. CLKM\_CTRL | Value | Description | |------------|-------------------------------------------| | 0x0 | No clock at CLKM, signal set to logic low | | <u>0x1</u> | 1MHz | | 0x2 | 2MHz | | 0x3 | 4MHz | | 0x4 | 8MHz | | 0x5 | 16MHz | | 0x6 | 250kHz | | 0x7 | 62.5kHz (IEEE 802.15.4 symbol rate) | Note: 1. If a clock rate is selected between 1MHz and 16MHz and SLP\_TR is set to logic high in state TRX\_OFF, the TRX delivers additional 35 clock cycles before entering state SLEEP or DEEP\_SLEEP. # 38.6.5.2 XOSC\_CTRL Name: XOSC\_CTRL **Offset:** 0x12 **Reset:** 0x0F Property: - The XOSC CTRL register controls the operation of the crystal oscillator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-------|------|-----|-----|------|-------|-----| | 0x12 | | XTAL_ | MODE | | | XTAL | _TRIM | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | #### Bit 7:4 - XTAL\_MODE The register bits XTAL\_MODE sets the operating mode of the crystal oscillator. #### Table 38-20. XTAL\_MODE | Value | Description | |------------|--------------------------------------------------------------------------| | 0x5 | Internal crystal oscillator disabled, use external reference frequency | | <u>0xF</u> | Internal crystal oscillator enabled and XOSCRF voltage regulator enabled | | | All other values are reserved | For normal operation the default value is set to XTAL\_MODE = 0xF after reset. Using an external clock source it is recommended to set XTAL\_MODE = 0x5. #### Bit 3:0 - XTAL TRIM The register bits XTAL TRIM control internal capacitance arrays connected to the XTAL1 and XTAL2 pins. ### Table 38-21. XTAL TRIM | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------| | <u>0x0</u> | A capacitance value in the range from 0pF to 4.5pF is selectable with a resolution of 0.3pF. Valid values are [0xF, 0xE,, 0x0]. | # 38.7 Frequency Synthesizer (PLL) The main PLL features are: - Generate RX/TX frequencies for all IEEE 802.15.4 2.4GHz channels - Generate RX/TX frequencies from 2360MHz to 2480MHz - Autonomous calibration loops for stable operation within the operating range - Two PLL-interrupts for status indication - Fast PLL settling to support frequency hopping #### 38.7.1 Overview The PLL generates the RF frequencies for the AT86RF233. During receive operation the frequency synthesizer works as a local oscillator on the radio transceiver receive frequency, during transmit operation the voltage-controlled oscillator (VCO) is directly modulated to generate the RF transmit signal. The frequency synthesizer is implemented as a fractional-N PLL. Two calibration loops ensure correct PLL functionality within the specified operating limits. #### 38.7.2 RF Channel Selection The PLL is designed to support 16 channels in the 2.4GHz ISM band with channel spacing of 5MHz according to IEEE 802.15.4. The center frequency of these channels is defined as follows: $$Fc[MHz] = 2405[MHz] + 5[MHz] \times (k - 11), for k = 11, 12, ..., 26$$ where k is the channel number. The channel k is selected by register bits CHANNEL (register 0x08, PHY CC CA). Additionally, the PLL supports all frequencies from 2360MHz to 2480MHz with 500kHz frequency spacing. The frequency is selected by register bits CC\_BAND (registers 0x14, CC\_CTRL\_1) and register bits CC\_NUMBER (registers 0x13, CC\_CTRL\_0). Table 38-22 shows the settings of the register bits CC\_BAND and CC\_NUMBER. Table 38-22. Frequency Bands and Numbers | CC_BAND | CC_NUMBER | Description | |-----------|-------------|--------------------------------------------------------------------------------------------------------------| | 0x0 | Not used | Channels according to IEEE 802.15.4; frequency selected by register bits CHANNEL (register 0x08, PHY_CC_CCA) | | 0x1,, 0x7 | 0x00 – 0xFF | Reserved | | 0x8 | 0x00 – 0x6B | Reserved | | 0x8 | 0x6C – 0xFF | 2360MHz – 2433.5MHz<br>F <sub>c</sub> [MHz] = 2306[MHz] + 0.5[MHz] x CC_NUMBER | | 0x9 | 0x00 – 0x5C | 2434MHz – 2480MHz.<br>F <sub>c</sub> [MHz] = 2434[MHz] + 0.5[MHz] x CC_NUMBER | | 0x9 | 0x5D – 0xFF | Reserved | | 0xA,, 0xF | 0x00 – 0xFF | Reserved | # 38.7.3 PLL Settling Time and Frequency Agility When the PLL is enabled during state transition from TRX\_OFF to PLL\_ ON or RX\_ON, the settling time is typically $t_{TR4}$ = 80µs, including settling of the analog voltage regulator (AVREG) and PLL self calibration, refer to Table 36-2 on page 912. A lock of the PLL is indicated with an interrupt IRQ\_0 (PLL\_LOCK). Switching between 2.4GHz ISM band channels in PLL\_ON or RX\_ON states is typically done within $t_{PLL_SW}$ = 11 $\mu$ s. This makes the radio transceiver highly suitable for frequency hopping applications. The PLL frequency in PLL\_ON and receive states is 2MHz below the PLL frequency in transmit states. When starting the transmit procedure, the PLL frequency is changed to the transmit frequency within a period of $t_{RX\_TX}$ = 16µs before really starting the transmission. After the transmission, the PLL settles back to the receive frequency within a period of $t_{TX\_RX}$ = 32µs. This frequency step does not generate an interrupt IRQ\_0 (PLL\_LOCK) or IRQ\_1 (PLL\_UNLOCK) within these periods. #### 38.7.4 Calibration Loops Due to variation of temperature, supply voltage and part-to-part variations of the radio transceiver the VCO characteristics may vary. To ensure a stable operation, two automated control loops are implemented, center frequency (CF) tuning and delay cell (DCU) calibration. Both calibration loops are initiated automatically when the PLL is enabled during state transition from TRX\_OFF to PLL\_ON or RX\_ON state. Additionally, both calibration loops are initiated when the PLL changes to a different frequency setting. If the PLL operates for a long time on the same channel, for example more than five minutes, or the operating temperature changes significantly, it is recommended to initiate the calibration loops manually. Both AT86RF233 calibration loops can be initiated manually by SPI command. To start the calibration, the device should be in state PLL\_ON. The center frequency calibration can be initiated by setting PLL\_CF\_START = 1 (register 0x1A, PLL\_CF). The calibration loop is completed when the IRQ\_0 (PLL\_LOCK) occurs, if enabled. The duration of the center frequency calibration loop depends on the difference between the current CF value and the final CF value. During the calibration, the CF value is incremented or decremented. Each step takes $t_{PLL_CF}$ = 8 $\mu$ s. The minimum time is 8 $\mu$ s; the maximum time is 24 $\mu$ s. The recommended procedure to start the center frequency calibration is to read the register 0x1A (PLL\_CF), to set the PLL\_CF\_START register bit to one, and to write the value back to the register. The delay cell calibration can be initiated by setting the bit PLL\_DCU\_START of register 0x1B (PLL\_DCU) to one. The delay time of the programmable delay unit is adjusted to the correct value. The calibration works as successive approximation and is independent of the values in the register 0x1B (PLL\_DCU). The duration of the calibration is $t_{\text{PLL}\_DCU} = 6\mu s$ . During both calibration processes, no correct receive or transmit operation is possible. The recommended state for the calibration is therefore PLL\_ON, but calibration is not blocked at receive or transmit states. Both calibrations can be executed concurrently. ## 38.7.5 Interrupt Handling Two different interrupts indicate the PLL status (refer to register 0x0F). IRQ\_0 (PLL\_LOCK) indicates that the PLL has locked. IRQ\_1 (PLL\_UNLOCK) interrupt indicates an unexpected unlock condition. A PLL\_LOCK interrupt clears any preceding PLL\_UNLOCK interrupt automatically and vice versa. An IRQ\_0 (PLL\_LOCK) interrupt is supposed to occur in the following situations: - State change from TRX\_OFF to PLL\_ON / RX\_ON / TX\_ARET\_ON / RX\_AACK\_ON - Frequency setting change in states PLL\_ON / RX\_ON / TX\_ARET\_ON / RX\_AACK\_ON - A manually started center frequency calibration has been completed All other PLL LOCK interrupt events indicate that the PLL locked again after a prior unlock happened. An IRQ 1 (PLL UNLOCK) interrupt occurs in the following situations: - A manually initiated center frequency calibration in states PLL\_ON / (RX\_ON) - Frequency setting change in states PLL\_ON / RX\_ON Any other occurrences of IRQ\_1 (PLL\_UNLOCK) indicate erroneous behavior and require checking of the actual device status. PLL LOCK and PLL UNLOCK affect the behavior of the transceiver: In states BUSY\_TX and BUSY\_TX\_ARET the transmission is stopped and the transceiver returns into state PLL\_ON. During BUSY\_RX and BUSY\_RX\_AACK, the transceiver returns to state RX\_ON and RX\_AACK\_ON, respectively, once the PLL has locked. Notes: 1. An AT86RF233 interrupt IRQ\_0 (PLL\_LOCK) clears any preceding IRQ\_1 (PLL\_UNLOCK) interrupt automatically and vice versa. 2. The state transition from BUSY\_TX / BUSY\_TX\_ARET to PLL\_ON / TX\_ARET\_ON after successful transmission does not generate an IRQ\_0 (PLL\_LOCK) within the settling period. # 38.7.6 Register Description # 38.7.6.1 PHY\_CC\_CCA Name: PHY\_CC\_CCA **Offset:** 0x08 **Reset:** 0x2B Property: - The PHY\_CC\_CCA register is a multi-purpose register that controls CCA configuration, CCA measurement, and the IEEE 802.15.4 channel setting. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------|------|------|-----|-----|---------|-----|-----| | 80x0 | CCA_REQUEST | CCA_ | MODE | | | CHANNEL | | | | Access | R/W | Reset | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | ### Bit 4:0 - CHANNEL The register bits CHANNEL define the RX/TX channel. The channel assignment is according to IEEE 802.15.4. ## Table 38-23. CHANNEL | Value | Description | |-------------|-------------------------------| | <u>0x0B</u> | 2405MHz | | 0x0C | 2410MHz | | 0x0D | 2415MHz | | 0x0E | 2420MHz | | 0x0F | 2425MHz | | 0x10 | 2430MHz | | 0x11 | 2435MHz | | 0x12 | 2440MHz | | 0x13 | 2445MHz | | 0x14 | 2450MHz | | 0x15 | 2455MHz | | 0x16 | 2460MHz | | 0x17 | 2465MHz | | 0x18 | 2470MHz | | 0x19 | 2475MHz | | 0x1A | 2480MHz | | | All other values are reserved | # 38.7.6.2 CC\_CTRL\_0 Name: CC\_CTRL\_0 **Offset:** 0x13 **Reset:** 0x00 Property: - The CC\_CTRL\_0 register controls the frequency selection, if the selection by CHANNEL (register 0x08, PHY\_CC\_CCA) is not used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-------|-------|-----|-----|-----| | 0x13 | | | | CC_NL | JMBER | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7:0 - CC\_NUMBER ## Table 38-24. CC\_NUMBER | Value | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0x00</u> | Alternative frequency selection with 500kHz frequency spacing CC_BAND = 0x0: Not used CC_BAND = 0x8: Valid values are [0xFF, 0xFE,, 0x6C] CC_BAND = 0x9: Valid values are [0x5C, 0x5B,, 0x00] All other values are reserved | # 38.7.6.3 CC\_CTRL\_1 Name: CC\_CTRL\_1 **Offset:** 0x14 **Reset:** 0x00 Property: - The CC\_CTRL\_1 register controls the selection of the frequency bands. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|------|------|-----| | 0x14 | | | | | | CC_E | BAND | | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 3:0 - CC\_BAND The register bits CC\_BAND control the selection for IEEE 802.15.4 channel band and additional frequencies bands. #### Table 38-25. CC\_BAND | Value | Description | | | | |------------|--------------------------------------------------------------------|--|--|--| | <u>0x0</u> | The IEEE 802.15.4 channel within register bits CHANNEL is selected | | | | | 0x8 | The frequency band 0x8 is selected | | | | | 0x9 | The frequency band 0x9 is selected | | | | | | All other values are reserved | | | | If the register bits CC\_BAND and CC\_NUMBER are used, the frequency mapping is described in Table 38-22. # 38.7.6.4 PLL\_CF Name: PLL\_CF Offset: 0x1A Reset: 0x57 Property: The PLL\_CF register controls the operation of the center frequency calibration loop. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|-----|-----|-----|-----|-----|-----|-----| | 0x1A | PLL_CF_START | | | | | PLL | _CF | | | Access | R/W | Reset | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | # Bit 7 - PLL\_CF\_START Manual start of center frequency calibration cycle. ## Table 38-26. PLL\_CF\_START | Value | Description | |------------|------------------------------------------------| | <u>0x0</u> | Center frequency calibration cycle is finished | | 0x1 | Initiates center frequency calibration cycle | PLL\_CF\_START = 1 initiates the center frequency calibration. The calibration cycle has finished after $t_{PLL\_CF}$ = 8µs (typ.). The register bit is cleared immediately after finishing the calibration. ### 38.7.6.5 PLL\_DCU Name: PLL\_DCU **Offset:** 0x1B **Reset:** 0x20 Property: The PLL\_DCU register controls the operation of the delay cell calibration loop. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------------|---|-----|-----|-----|-----|-----|-----| | 0x1B | PLL_DCU_START | | | | | | | | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | ### Bit 7 - PLL DCU START Manual start of delay cell calibration cycle. ## Table 38-27. PLL\_DCU\_START | Value | Description | | | | |------------|------------------------------------------|--|--|--| | <u>0x0</u> | Delay cell calibration cycle is finished | | | | | 0x1 | Initiates delay cell calibration cycle | | | | PLL\_DCU\_START = 1 initiates the delay cell calibration. The calibration cycle has finished after $t_{PLL_DCU}$ = 6 $\mu$ s. The register bit is cleared immediately after finishing the calibration. # 38.7.6.6 TST\_SDM Name: TST\_SDM **Offset:** 0x3D **Reset:** 0x00 Property: - Note: The register bits can be read or written, the values will effect the device operation only if the register bit PMU\_EN (register 0x03, TRX\_CTRL\_0) is set, otherwise reset values will be applied. ## Bit 7 - MOD\_SEL The register bit MOD\_SEL controls the modulation data source mode. ### Table 38-28. MOD\_SEL | Value | Description | | | | |------------|-------------------------------------------------------------------------------------------|--|--|--| | <u>0x0</u> | Normal operation is selected | | | | | 0x1 | Manual control of modulation data source is selected. Used setting from register bit MOD. | | | | ## Bit 6 - MOD The register bit MOD controls the manual modulation signal setting. #### **Table 38-29. MOD** | Value | Description | |------------|--------------------| | <u>0x0</u> | Continuous 0 chips | | 0x1 | Continuous 1 chips | # Bit 5 - TX\_RX The register bit TX\_RX controls the TX and RX PLL frequency setting within manual control mode. # Table 38-30. TX\_RX | Value | Description | |------------|------------------------------| | <u>0x0</u> | RX PLL frequency is selected | | 0x1 | TX PLL frequency is selected | # • Bit 4 - TX\_RX\_SEL The register bit TX\_RX\_SEL controls the PLL frequency control mode. # Table 38-31. TX\_RX\_SEL | Value | Description | |------------|-----------------------------------------------------------------------------------------------| | <u>0x0</u> | Normal operation is selected | | 0x1 | Manual control of PLL TX/RX frequency mode is selected. Used setting from register bit TX_RX. | # 38.8 Automatic Filter Tuning (FTN) #### 38.8.1 Overview The AT86RF233 FTN is incorporated to compensate device tolerances for temperature, supply voltage variations as well as part-to-part variations of the radio transceiver. The filter-tuning result is used to correct the analog baseband filter transfer function and the PLL loop-filter time constant, refer to "General Circuit Description" on page 15. An FTN calibration cycle is initiated automatically when entering the TRX\_OFF state from the P\_ON, SLEEP, DEEP\_SLEEP, or RESET state. Although receiver and transmitter are very robust against these variations, it is recommended to initiate the FTN manually if the radio transceiver does not use the SLEEP or DEEP\_SLEEP states. If necessary, a calibration cycle is to be initiated in states TRX\_OFF, PLL\_ON or RX\_ON. This applies in particular for the High Data Rate Modes with a much higher sensitivity against BPF transfer function variations. The recommended calibration interval is five minutes or less, if the AT86RF233 operates always in an active state (PLL\_ON, TX\_ARET\_ON, RX\_ON, and RX\_AACK\_ON). #### 38.8.2 Register Description ### 38.8.2.1 FTN\_CTRL Name: FTN CTRL **Offset:** 0x18 **Reset:** 0x58 Property: The FTN\_CTRL register controls the operation of the filter tuning network calibration loop. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|-----|-----|-----|-----|-----|-----|-----| | 0x18 | FTN_START | | | | FT | NV | | | | Access | R/W | Reset | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | # Bit 7 - FTN\_START Manual start of a filter calibration cycle. # Table 38-32. FTN\_START | Value | Description | |------------|------------------------------------| | <u>0x0</u> | Filter calibration is finished | | 0x1 | Initiates filter calibration cycle | FTN\_START = 1 initiates the filter tuning network calibration. When the calibration cycle has finished after $t_{FTN}$ = 25µs (typ.). The register bit is cleared immediately after finishing the calibration. #### Bit 5:0 - FTNV Filter tuning value used for internal calibration loops. # Table 38-33. FTNV | Value | Description | |-------------|-------------------------------------------------------------------------------------------| | <u>0x18</u> | Register bits FTNV defines the filter tuning value. Valid values are [0x3F, 0x3E,, 0x00]. | # 39. AT86RF233 Radio Transceiver Usage ### 39.1 Frame Receive Procedure This section describes basic procedures to receive and transmit frames using the AT86RF233. For a detailed programming description refer to reference [7]. A frame reception comprises of two actions: The transceiver listens for, receives, and demodulates the frame to the Frame Buffer and signals the reception to the microcontroller. After or during that process, the microcontroller can read the available frame data from the Frame Buffer via the SPI interface. While being in state RX\_ON or RX\_AACK\_ON, the radio transceiver searches for incoming frames on the selected channel. Assuming the appropriate interrupts are enabled, the detection of a frame is indicated by interrupt IRQ\_2 (RX\_START). When the frame reception is completed, interrupt IRQ\_3 (TRX\_END) is issued. Different Frame Buffer read access scenarios are recommended for: Non-time critical applications read access starts after IRQ\_3(TRX\_END) Time-critical applications read access starts after IRQ\_2(RX\_START) For non-time-critical operations, it is recommended to wait for interrupt IRQ\_3 (TRX\_END) before starting a Frame Buffer read access. Figure 39-1 illustrates the frame receive procedure using IRQ 3 (TRX\_END). Figure 39-1. Transactions between AT86RF233 and Microcontroller during Receive Critical protocol timing could require starting the Frame Buffer read access after interrupt IRQ\_2 (RX\_START). The first byte of the frame data can be read 32µs after the IRQ\_2 (RX\_START) interrupt. The microcontroller must ensure to read slower than the frame is received. Otherwise a Frame Buffer under run occurs, IRQ\_6 (TRX\_UR) is issued, and the frame data may be not valid. To avoid this, the Frame Buffer read access can be controlled by using a Frame Buffer Empty indicator, refer to "Frame Buffer Empty Indicator" on page 1030. #### 39.2 Frame Transmit Procedure A frame transmission comprises of two actions, a write to Frame Buffer and the transmission of its contents. Both actions can be run in parallel if required by critical protocol timing. Figure 39-2 illustrates the AT86RF233 frame transmit procedure, when writing and transmitting the frame consecutively. After a Frame Buffer write access, the frame transmission is initiated by asserting the SLP\_TR signal or writing command TX\_START to register bits TRX\_CMD (register 0x02, TRX\_STATE). The transceiver must be either in PLL\_ON state for basic operating mode or TX\_ARET\_ON state for extended operating mode. The completion of the transaction is indicated by interrupt IRQ\_3 (TRX\_END). Figure 39-2. Transaction between AT86RF233 and Microcontroller during Transmit Alternatively for time critical applications when the frame start transmission time needs to be minimized, a frame transmission task can be started first. Then it can be followed by the Frame Buffer write access event (populating PSDU data). This way the data to be transmitted is needs to be written in the transmit frame buffer as the transceiver initializes and begins SHR transmission; refer to Figure 39-3. By initiating a transmission, either by asserting the SLP\_TR signal or writing a TX\_START command to register bits TRX\_CMD (register 0x02, TRX\_STATE), the radio transceiver starts transmitting the SHR, which is internally generated. This first phase requires for PLL settling and 160µs for SHR transmission. The PHR must be available in the Frame Buffer before this time elapses. Furthermore the SPI data rate must be higher than the PHY data rate selected by register bits OQPSK\_DATA\_RATE (register 0x0C, TRX\_CTRL\_2) to ensure that no Frame Buffer under run occurs. Figure 39-3. Time Optimized Frame Transmit Procedure. # 40. AT86RF233 Extended Feature Set # 40.1 Security Module (AES) The security module (AES) features include: - Hardware accelerated encryption and decryption - Compatible with AES-128 standard (128-bit key and data block size) - ECB (encryption/decryption) mode and CBC (encryption) mode support - Stand-alone operation, independent of other blocks #### 40.1.1 Overview The security module is based on an AES-128 core according to FIPS197 standard, refer to [6]. The security module works independently of other building blocks of the AT86RF233. Encryption and decryption can be performed in parallel with a frame transmission or reception. The control of the security block is implemented as an SRAM access to address space 0x82 to 0x94. A Fast SRAM access mode allows for simultaneous new data writes and reads of processed data within the same SPI transfer. This access procedure is used to reduce the turnaround time for ECB and CBC modes, see "Data Transfer – Fast SRAM Access" on page 1009. In addition, the security module contains another 128-bit register to store the initial key used for security operations. This initial key is not modified by the security module. # 40.1.2 Security Module Preparation The use of the security module requires a configuration of the security engine before starting a security operation. The following steps are required: Table 40-1. AES Engine Configuration Steps | Step | Description | | Section | |------|-----------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | 1 | Key Setup | Write encryption or decryption key to SRAM | "Security Key Setup" on page 1006 | | 2 | AES mode | Select AES mode: ECB or CBC Select encryption or decryption | "Electronic Code Book (ECB)" on page<br>1006<br>"Cipher Block Chaining (CBC)" on page<br>1008 | | 3 | Write Data | Write plaintext or cipher text to SRAM | "Data Transfer – Fast SRAM Access" on page 1009 | | 4 | Start operation | Start AES operation | | | 5 | Read Data | Read cipher text or plaintext from SRAM | "Data Transfer – Fast SRAM Access" on page 1009 | Before starting any security operation, a key must be written to the security engine, refer to "Security Key Setup" on page 1006. The key set up requires the configuration of the AES engine KEY mode using register bits AES\_MODE (SRAM address 0x83, AES\_CTRL). The following step selects the AES mode, either electronic code book (ECB) or cipher block chaining (CBC). These modes are explained in more detail in "Security Operation Modes" on page 1006. Further, encryption or decryption must be selected with register bit AES\_DIR (SRAM address 0x83, AES\_CTRL). After this, the 128-bit plain text or cipher text data has to be provided to the AES hardware engine. The data uses the SRAM address range 0x84 – 0x93. An encryption or decryption is initiated with register bit AES\_REQUEST = 1 (SRAM address 0x83, that is AES\_CTRL, or the mirrored version SRAM address 0x94, that is AES\_CTRL\_MIRROR). The AES module control registers are only accessible using SRAM read and write accesses on address space 0x82 to 0x94. Configuring the AES mode, providing the data, and starting a decryption or encryption operation can be combined in a single SRAM access. Notes: - 1. No additional register access is required to operate the security block. - Access to the security block is not possible while the radio transceiver is in SLEEP, DEEP\_SLEEP, or RESET state. - All configurations of the security module, the SRAM content, and keys are reset during DEEP\_SLEEP or RESET state. - 4. A read or write access to register 0x83 (AES\_CTRL) during AES operation terminates the current processing. # 40.1.3 Security Key Setup The setup of the key is prepared by setting register bits AES\_MODE = 1 (SRAM address 0x83, AES\_CTRL). Afterwards the 128-bit key must be written to SRAM addresses 0x84 through 0x93 (registers AES\_KEY). It is recommended to combine the setting of control register 0x83 (AES\_CTRL) and the 128-bit key transfer using only one SRAM access starting from address 0x83. The address space for the 128-bit key and 128-bit data is identical from programming point of view. However, both use different pages which are selected by register bit AES\_MODE before storing the data. A read access to registers AES\_KEY (0x84 – 0x93) returns the last round key of the preceding security operation. After an ECB encryption operation, this is the key that is required for the corresponding ECB decryption operation. However, the initial AES key, written to the security module in advance of an AES run, see step one in Table 40-1 on page 1005, is not modified during the AES operation. This initial key is used for the next AES run even it cannot be read from AES KEY. Note: 1. ECB decryption is not required for IEEE 802.15.4 or ZigBee security processing. The AT86RF233 provides this functionality as an additional feature. #### 40.1.4 Security Operation Modes #### 40.1.4.1 Electronic Code Book (ECB) ECB is the basic operating mode of the security module. After setting up the initial AES key, register bits AES\_MODE = 0 (SRAM address 0x83, AES\_CTRL) sets up ECB mode. Register bit AES\_DIR (SRAM address 0x83, AES\_CTRL) selects the direction, either encryption or decryption. The data to be processed has to be written to SRAM addresses 0x84 through 0x93 (registers AES\_STATE). An example for a programming sequence is shown in Figure 40-1. This example assumes a suitable key has been loaded before. A security operation can be started within one SRAM access by appending the start command AES\_REQUEST = 1 (register 0x94, AES\_CTRL\_MIRROR) to the SPI sequence. Register AES\_CTRL\_MIRROR is a mirrored version of register 0x83 (AES\_CTRL). Figure 40-1. ECB Programming SPI Sequence - Encryption Summarizing, the following steps are required to perform a security operation using only one Atmel AT86RF233 SPI access: - 1. Configure SPI access: - 1. SRAM write, refer to "SRAM Access Mode" on page 888 - 2. Start address 0x83 - 2. Configure AES operation: - 1. address 0x83: select ECB mode, direction - Write 128-bit data block: - 1. addresses 0x84 0x93: either plain or ciphertext - 4. Start AES operation: - 1. address 0x94: start AES operation, ECB mode This sequence is recommended because the security operation is configured and started within one SPI transaction. The ECB encryption operation is illustrated in Figure 40-2. Figure 40-3 shows the ECB decryption mode, which is supported in a similar way. Figure 40-2. ECB Mode - Encryption Figure 40-3. ECB Mode - Decryption When decrypting, due to the nature of AES algorithm, the initial key to be used is not the same as the one used for encryption, but rather the last round key instead. This last round key is the content of the key address space stored after running one full encryption cycle, and must be saved for decryption. If the decryption key has not been saved, it has to be recomputed by first running a dummy encryption (of an arbitrary plaintext) using the original encryption key, then fetching the resulting round key from the key memory, and writing it back into the key memory as the decryption key. ECB decryption is not used by either IEEE 802.15.4 or ZigBee frame security. Both of these standards do not directly encrypt the payload, but rather a nonce instead, and protect the payload by applying an XOR operation between the resulting (AES-) cipher text and the original payload. As the nonce is the same for encryption and decryption only ECB encryption is required. Decryption is performed by XORing the received cipher text with its own encryption result respectively, which results in the original plaintext payload upon success. ### 40.1.4.2 Cipher Block Chaining (CBC) In CBC mode, the result of a previous AES operation is XORed with the new incoming vector, forming the new plaintext to encrypt, see Figure 40-4. This mode is used for the computation of a cryptographic checksum (message integrity code, MIC). Figure 40-4. CBC Mode - Encryption After preparing the AES key and defining the AES operation direction using Atmel AT86RF233 SRAM register bit AES\_DIR, the data has to be provided to the AES engine and the CBC operation can be started. The first CBC run has to be configured as ECB to process the initial data (plaintext XORed with an initialization vector provided by the microcontroller). All succeeding AES runs are to be configured as CBC by setting register bits AES MODE = 2 (register 0x83, AES CTRL). Register bit AES DIR (register 0x83, AES CTRL) must be set to AES\_DIR = 0 to enable AES encryption. The data to be processed has to be transferred to the SRAM starting with address 0x84 to 0x93 (register AES\_STATE). Setting register bit AES\_REQUEST = 1 (register 0x94, AES\_CTRL\_MIRROR) as described in "Security Operation Modes" on page 1006 starts the first encryption within one SRAM access. This causes the next 128 bits of plaintext data to be XORed with the previous cipher text data, see Figure 40-4. According to IEEE 802.15.4 the input for the very first CBC operation has to be prepared by a XORing a plaintext with an initialization vector (IV). The value of the initialization vector is zero. However, for non-compliant usage any other initialization vector can be used. This operation has to be prepared by the microcontroller. Note: 1. The IEEE 802.15.4-2006 standard MIC algorithm requires CBC mode encryption only, as it implements a one-way hash function. #### 40.1.5 Data Transfer – Fast SRAM Access The ECB and CBC modules including the AES core are clocked with 16MHz. One AES operation takes $t_{AES}$ = 23.4 $\mu$ s to execute, refer to Table 36-2 on page 912. That means that the processing of the data is usually faster than the transfer of the data via the SPI interface. To reduce the overall processing time the AT86RF233 provides a Fast SRAM access for the address space 0x82 to 0x94. Figure 40-5. Packet Structure – Fast SRAM Access Mode Note: 1. Byte 19 is the mirrored version of register AES\_CTRL on SRAM address 0x94, see register description AES\_CTRL\_MIRROR for details. In contrast to a standard SRAM access, refer to "SRAM Access Mode" on page 888, the Fast SRAM access allows writing and reading of data simultaneously during one SPI access for consecutive AES operations (*AES run*). For each byte P0 transferred to MOSI for example in "AES access #1", see Figure 40-5 (lower part), the previous content of the respective AES register <u>C0</u> is clocked out at MISO with an offset of one byte. In the example shown in Figure 40-5 the initial plaintext $\underline{P0} - \underline{P15}$ is written to the SRAM within "AES access #0". The last command on address 0x94 (AES\_CTRL\_MIRROR) starts the AES operation ("AES run #0"). In the next "AES access #1" new plaintext data P0 – P15 is written to the SRAM for the second AES run, in parallel the ciphertext $\underline{C0} - \underline{C15}$ from the first AES run is clocked out at MISO. To read the ciphertext from the last "AES run #(n)" one dummy "AES access #(n+1)" is needed. Note: 2. The SRAM write access always overwrites the previous processing result. The Fast SRAM access automatically applies to all write operations to SRAM addresses 0x82 to 0x94. ### 40.1.6 Start of Security Operation and Status A security operation is started within one AT86RF233 SRAM access by appending the start command AES\_REQUEST = 1 (register 0x94, AES\_CTRL\_MIRROR) to the SPI sequence. Register AES\_CTRL\_MIRROR is a mirrored version of register 0x83 (AES\_CTRL). The status of the security processing is indicated by register 0x82 (AES\_STATUS). After $t_{AES}$ = 24 $\mu$ s (max.) AES processing time register bit AES\_DONE changes to one (register 0x82, AES\_STATUS) indicating that the security operation has finished. #### 40.1.7 SRAM Register Summary The following registers are required to control the security module: Table 40-2. SRAM Security Module Address Space Overview | ARAM Addr | Register Name | Description | |-------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x80 – 0x81 | | Reserved | | 0x82 | AES_STATUS | AES status | | 0x83 | AES_CTRL | Security module control, AES mode | | 0x84 – 0x93 | AES_KEY AES_STATE | Depends on AES_MODE setting: AES_MODE = 1: - Contains AES_KEY (key) AES_MODE = 0 or 2: - Contains AES_STATE (128 bit data block) | | 0x94 | AES_CTRL_MIRROR | Mirror of register 0x83 (AES_CTRL) | | 0x95 – 0xFF | | Reserved | These registers are only accessible using SRAM write and read accesses, for details refer to "SRAM Access Mode" on page 888. Note: 1. The AES registers are reset when entering the DEEP SLEEP state. #### 40.1.8 SRAM Register Description #### 40.1.8.1 AES\_STATUS Name: AES\_STATUS Offset: 0x82 Reset: 0x00 Property: - The read-only register AES STATUS signals the status of the security module and operation. #### Bit 7 – AES ER This SRAM register bit indicates an error of the AES module. An error may occur for instance after an access to SRAM register 0x83 (AES\_CTRL) while an AES operation is running or after reading less than 128-bits from SRAM register space 0x84 – 0x93 (AES\_STATE). #### Table 40-3. AES Error | Value | Description | |------------|----------------------------| | <u>0x0</u> | No error of the AES module | | 0x1 | AES module error | ### Bit 0 – AES\_DONE: AES Done The bit AES\_DONE signals the status of AES operation. ### Table 40-4. AES Done | Value | Description | |------------|--------------------------------------| | <u>0x0</u> | AES operation has not been completed | | 0x1 | AES operation has been completed | ### 40.1.8.2 AES\_CTRL Name: AES\_CTRL **Offset:** 0x83 **Reset:** 0x00 Property: The AES\_CTRL register controls the operation of the security module. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------|-----|----------|-----|---------|---|---|---| | 0x83 | AES_REQUEST | | AES_MODE | | AES_DIR | | | | | Access | W | R/W | R/W | R/W | R/W | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Notes: 1. Do not access this register during AES operation to read the AES core status. A read or write access during AES operation stops the actual processing. 2. To read the AES status use register bit AES\_DONE in "AES\_STATUS" on page 1010. ### Bit 7 – AES\_REQUEST A write access with AES\_REQUEST = 1 initiates the AES operation. #### Table 40-5. AES Request | Value | Description | |------------|-----------------------------------------| | <u>0x0</u> | Security module, AES core idle | | 0x1 | A write access starts the AES operation | #### Bit 6:4 – AES\_MODE This register bit sets the AES operation mode. ### Table 40-6. AES Mode | Value | Description | |------------|-------------| | <u>0x0</u> | ECB mode | | 0x1 | KEY mode | | 0x2 | CBC mode | | 0x3 - 0x7 | Reserved | ### Bit 3 – AES\_DIR: AES Direction The register bit AES\_DIR sets the AES operation direction, either encryption or decryption. #### Table 40-7. AES Direction | Value | Description | |------------|---------------------------| | <u>0x0</u> | AES encryption (ECB, CBC) | | 0x1 | AES decryption (ECB) | ## 40.1.8.3 AES\_CTRL\_MIRROR Name: AES\_CTRL\_MIRROR Offset: 0x94 Reset: 0x00 Property: AES\_CTRL\_MIRROR is a mirrored version of "AES\_CTRL" on page 1011. Refer to "AES\_CTRL" on page 1011 for details. This register could be used to start a security operation within a single SRAM access by appending it to the data stream and setting register bit AES\_REQUEST = 1. #### 40.2 Random Number Generator #### 40.2.1 Overview The AT86RF233 incorporates a two bit truly random number generator by observation of noise. This random number can be used to: - Generate random seeds for CSMA-CA algorithm, see "Extended Operating Mode" on page 915 - Generate random values for AES key generation, see "Security Module (AES)" on page 1005 Random numbers are stored in register bits RND\_VALUE (register 0x06, PHY\_RSSI). The random number is updated every $t_{RND}$ = $1\mu s$ in Basic Operation Mode receive states. The Random Number Generator does not work if the preamble detector is disabled (RX\_PDT\_DIS = 1, refer to "Register Description" on page 976). #### 40.2.2 Register Description #### 40.2.2.1 PHY\_RSSI Name: PHY\_RSSI Offset: 0x06 Reset: 0x60 Property: The PHY\_RSSI register is a multi-purpose register that indicates FCS validity, to provide random numbers, and a RSSI value. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|-------|-------|---|---|------|---|---| | 0x06 | RX_CRC_VALID | RND_V | ALUES | | | RSSI | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### Bit 6:5 – RND VALUE The 2-bit random value can be retrieved by reading register bits RND\_VALUE. #### Table 40-8. RND Value | Value | Description | |------------|---------------------------------------------------------------------------------| | <u>0x3</u> | Deliver two bit noise value within receive state. Valid values are [3, 2,, 0]. | Note: 1. The radio transceiver shall be in Basic Operating Mode receive state. ## 40.3 High Data Rate Modes Note: Only applicable for $T = -40^{\circ}C$ to $85^{\circ}C$ . The main features are: - High Data Rate Transmission up to 2000kb/s. - Support of Basic and Extended Operating Mode - Support of other features of the Extended Feature Set #### 40.3.1 Overview The AT86RF233 also supports alternative data rates, higher than 250kb/s for applications beyond IEEE 802.15.4 compliant networks. The selection of a data rate does not affect the remaining functionality. Thus it is possible to run all features and operating modes of the radio transceiver in various combinations. The data rate can be selected by writing to register bits OQPSK\_DATA\_RATE (register 0x0C, TRX\_CTRL\_2). The High Data Rate Modes occupy the same RF channel bandwidth as the IEEE 802.15.4 - 2.4GHz 250kb/s standard mode. Due to the decreased spreading factor, the sensitivity of the receiver is reduced accordingly. Table 40-9 shows typical values of the sensitivity for different data rates. Table 40-9. High Data Rate Sensitivity for AWGN channel | High Data Rate | Sensitivity | Description | |----------------|-------------|------------------------------------| | 250kb/s | -101dBm | PER ≤ 1%, PSDU length of 20 octets | | 500kb/s | -96dBm | PER ≤ 1%, PSDU length of 20 octets | | 1000kb/s | -94dBm | PER ≤ 1%, PSDU length of 20 octets | | 2000kb/s | -88dBm | PER ≤ 1%, PSDU length of 20 octets | By default there is no header based signaling of the data rate within a transmitted frame. Thus nodes using a data rate other than the default IEEE 802.15.4 data rate of 250kb/s are to be configured in advance and consistently. Alternatively, the configurable start of frame delimiter (SFD) could be used as an indicator of the PHY data rate, see "Alternate Start-Of-Frame Delimiter" on page 1033. #### 40.3.2 High Data Rate Packet Structure In order to allow appropriate frame synchronization, AT86RF233 higher data rate modulation is restricted to the payload octets only. The SHR and the PHR field are transmitted with the IEEE 802.15.4 compliant data rate of 250kb/s, refer to "PHY Protocol Data Unit (PPDU)" on page 947. A comparison of the general packet structure for different data rates with an example PSDU length of 80 octets is shown in Figure 40-6. Figure 40-6. High Data Rate Frame Structure Due to the overhead caused by the SHR, PHR as well as the FCS, the effective data rate is lower than the selected data rate. This is also affected by the length of the PSDU. A graphical representation of the effective PSDU data rate is shown in Figure 40-7. 1600 2000 1400 1000 ---- 500 1200 250 1000 B [kb/s] 2000 kb/s 800 1000 kb/s 600 500 kb/s 400 250 kb/s 200 0 0 20 40 60 80 100 120 **PSDU** length in octets Figure 40-7. Effective Data Rate "B" for O-QPSK High Data Rate Modes The effective throughput is further affected by the MAC overhead, the acknowledgment scheme as well as the microcontroller processing capability. Consequently, High Data Rate transmission and reception is useful for large PSDU lengths due to the higher effective data rate, or to reduce the power consumption of the system. When using High Data Rate Modes the active on-air time is significantly reduced. ### 40.3.3 High Data Rate Frame Buffer Access The AT86RF233 Frame Buffer access to read or write frames for High Data Rate transmission is similar to the procedure described in "Frame Buffer Access Mode" on page 886. However, during Frame Buffer read access the next byte transferred after the PSDU data is the LQI value. This value is invalid for the High Data Rates. Figure 40-5 illustrates the packet structure of a High Data Rate Frame Buffer read access. Figure 40-8. Package Structure - High Data Rate Frame Buffer Read Access The structure of RX\_STATUS is described in "Structure of RX\_STATUS" on page 887. #### 40.3.4 High Data Rate Energy Detection According to IEEE 802.15.4 the ED measurement duration is eight symbol periods. For frames operated at higher data rates the automated ED measurement duration is reduced to 32µs to take the reduced frame length into account, refer to "Energy Detection (ED)" on page 965. During Frame Buffer read access the ED value is appended to the PSDU data, refer to "High Data Rate Frame Buffer Access" on page 1015. ### 40.3.5 High Data Rate Mode Options #### 40.3.5.1 Receiver Sensitivity Control The different data rates between PPDU header (SHR and PHR) and PHY payload (PSDU) cause a different sensitivity between header and payload. This can be adjusted by defining sensitivity threshold levels of the receiver. With a sensitivity threshold level RX\_PDT\_LEVEL > 0 (register 0x15, RX\_SYN), the receiver does not receive frames with an RSSI level below that threshold. Enabling receiver sensitivity control with at least RX\_PDT\_LEVEL = 1 is recommended for the 2000kb/s rate with a PSDU sensitivity of -88dBm. In the case of receiving with the default setting of RX\_PDT\_LEVEL, a high data rate frame may be detected even if the PSDU sensitivity is above the received signal strength. In this case the frame is rejected. A description of the settings to control the sensitivity threshold RX\_PDT\_LEVEL (register 0x15, RX\_SYN) can be found in "Register Description" on page 976. #### 40.3.5.2 Scrambler For data rate 2000kb/s, additional chip scrambling is applied per default, in order to mitigate data dependent spectral properties. Scrambling can be disabled if AT86RF233 register bit OQPSK\_SCRAM\_EN (register 0x0C, TRX\_CTRL\_2) is set to zero. #### 40.3.5.3 Carrier Sense For clear channel assessment, IEEE 802.15.4-2006 specifies several modes which may either apply *Energy above threshold* or *Carrier sense (CS)* or a combination of both. In High Data Rate Modes only "Energy above threshold" is supported, since the modulation spreading is not compliant to IEEE 802.15.4-2006. #### 40.3.5.4 Link Quality Indicator (LQI) For the High Data Rate Modes, the link quality indicator does not contain useful information and should be discarded. #### 40.3.5.5 Reduced Acknowledgment Timing On higher data rates the IEEE 802.15.4 compliant acknowledgment frame response time of 192µs significantly reduces the effective data rate of the network. To minimize this influence in Extended Operating Mode RX\_AACK, refer to "RX\_AACK\_ON – Receive with Automatic ACK" on page 918, the acknowledgment frame response time can be reduced to 32µs. Figure 40-9 illustrates an example for a reception and acknowledgment of a frame with a data rate of 2000kb/s and a PSDU length of 80 symbols. The PSDU length of the acknowledgment frame is five octets according to IEEE 802.15.4. Figure 40-9. High Data Rate AACK Timing If register bit AACK\_ACK\_TIME (register 0x17, XAH\_CTRL\_1) is set the acknowledgment time is reduced from 192μs to 32μs. ## 40.3.6 Register Description 40.3.6.1 TRX\_CTRL\_2 Name: TRX\_CTRL\_2 Offset: 0x0C Reset: - Property: - The TRX\_CTRL\_2 register is a multi-purpose control register to control various settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|---|----------------|---|---|-----|-----------|------| | 0x0C | RX_SAFE_MODE | | OQPSK_SCRAM_EN | | | OQP | SK_DATA_F | RATE | | Access | R/W | R | R/W | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | #### Bit 5 – OQPSK\_SCRAM\_EN If register bit OQPSK\_SCRAM\_EN is enabled, an additional chip scrambling is applied for 2000kb/s data rate. #### Table 40-10, OQPSK Scrambler Enabled | , | Value | Description | |---|-------|-----------------------| | | 0 | Scrambler is disabled | | | 1 | Scrambler is enabled | ## Bit 2:0 – OQPSK\_DATA\_RATE [2:0] A write access to these register bits set the OQPSK PSDU data rate used by the radio transceiver. The reset value O-QPSK\_DATA\_RATE = 0 is the PSDU data rate according to IEEE 802.15.4. Table 40-11. OQPSK Data Rate | Value | Description | |--------------------|-------------------------------| | 0x0 <sup>(1)</sup> | 250kb/s | | 0x1 | 500kb/s | | 0x2 | 1000kb/s | | 0x3 | 2000kb/s | | 0x4 - 0x7 | All other values are reserved | Note: 1. EEE 802.15.4 compliant. ## 40.3.6.2 RX\_SYN Name: RX\_SYN Offset: 0x15 Reset: - Property: - The register RX\_SYN controls the blocking of receiver path and the sensitivity threshold of the receiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|---|---|---|-----|----------|-------|-----| | 0x15 | RX_PDT_DIS | | | | | RX_PDT_L | LEVEL | | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 3:0 - RX\_PDT\_LEVEL The register bits RX\_PDT\_LEVEL desensitize the receiver in steps of 3dB. ## Table 40-12. RX\_PDT\_LEVEL | Value | Description | |-------------|---------------------------------------------| | 0x00 | Maximum RX sensitivity | | 0x01 - 0x0E | Reserved | | 0x0F | RX input level > RSSI_BASE_VAL + 3[dB] x 14 | ### 40.3.6.3 XAH\_CTRL\_1 Name: XAH\_CTRL\_1 Offset: 0x17 Reset: Property: - The XAH CTRL 1 register is a multi-purpose controls register for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------------|---|----------------------|---------------------|---|-------------------|------------------------|-----------------| | 0x17 | ARET_TX_TS_EN | | AACK_FLTR<br>_RES_FT | AACK_ULD<br>_RES_FT | | AACK_<br>ACK_TIME | AACK_<br>PROM_<br>MODE | AACK_<br>SPC_EN | | Access | R/W | R | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 2 – AACK\_ACK\_TIME The register bit AACK\_ACK\_TIME controls the acknowledgment frame response time within RX\_AACK mode. #### Table 40-13. AACK\_ACK\_TIME | Value | Description | |-------|------------------------------------------------------------| | 0x0 | Acknowledgment time is 12 symbol periods (aTurnaroundTime) | | 0x1 | Acknowledgment time is two symbol periods | According to IEEE 802.15.4-2006, Section 7.5.6.4.2 the transmission of an acknowledgment frame shall commence 12 symbol periods (aTurnaroundTime) after the reception of the last symbol of a data or MAC command frame. This is achieved with the reset value of the register bit AACK\_ACK\_TIME. Alternatively, if AACK\_ACK\_TIME = 1 an acknowledgment frame is sent already two symbol periods after the reception of the last symbol of a data or MAC command frame. This may be applied to proprietary networks or networks using the High Data Rate Modes to increase battery lifetime and to improve the overall data throughput. ## 40.4 Antenna Diversity The Antenna Diversity implementation is characterized by: - Improves signal path robustness between nodes - AT86RF233 self-contained antenna diversity algorithm - Direct register based antenna selection #### 40.4.1 Overview Due to multipath propagation effects between network nodes, the receive signal strength may vary and affect the link quality, even for small variance of the antenna location. These fading effects can result in an increased error floor or loss of the connection between devices. To improve the reliability of an RF connection between network nodes Antenna Diversity can be applied to reduce effects of multipath propagation and fading. Antenna Diversity uses two antennas to select the most reliable RF signal path. To ensure highly independent receive signals on both antennas, the antennas should be carefully separated from each other. If a valid IEEE 802.15.4 frame is detected on one antenna, this antenna is selected for reception. Otherwise the search is continued on the other antenna and vice versa. Antenna Diversity can be used in Basic and Extended Operating Modes and can also be combined with other features and operating modes like High Data Rate and RX/TX Indication. #### 40.4.2 Antenna Diversity Application Example A block diagram for an application using an antenna switch is shown in Figure 40-10. Figure 40-10. Antenna Diversity - Block Diagram Generally, when the external RF-Switch (SW1) is to be controlled by antenna diversity algorithm, the antenna diversity enable must be activated by register bit ANT\_EXT\_SW\_EN (register 0x0D, ANT\_DIV). Then the internal digital control signals DIG1 and DIG2 are enabled (refer to "Digital I/O Signals" on page 18) to drive the antenna switch control signals to the differential inputs of the RF Switch (SW1) to switch between ANT0 and ANT1. If the AT86RF233 is not in a receive or transmit state, it is recommended to disable register bit ANT\_EXT\_SW\_EN to reduce the power consumption or avoid leakage current of an external RF switch, especially during SLEEP or DEEP SLEEP state. If register bit ANT\_EXT\_SW\_EN = 0, output signals DIG1/DIG2 are pulled-down to digital ground. #### 40.4.2.1 User Defined Antenna Selection A microcontroller defined selection of a certain antenna can be done by disabling the automated Antenna Diversity algorithm (ANT\_DIV\_EN = 0) and selecting one antenna using register bits ANT\_CTRL = 1 / 2. The antenna defined by register bits ANT\_CTRL (register 0x0D, ANT\_DIV) is used for transmission and reception. #### 40.4.2.2 Autonomous Antenna Selection The autonomous Antenna Diversity algorithm is enabled with register bits ANT\_DIV\_EN = 1 and ANT\_CTRL = 0 / 3 (register 0x0D, ANT\_DIV). It allows the use of Antenna Diversity even if the microcontroller does currently not control the radio transceiver, for instance in Extended Operating Mode. Upon reception of a frame, the AT86RF233 selects one antenna. The selected antenna is then indicated by register bit ANT\_SEL (register 0x0D, ANT\_DIV). If required, it is recommended to read register bit ANT\_SEL after IRQ\_2 (RX\_START). After the frame reception is completed, the antenna selection continues searching for new frames on both antennas. However, the register bit ANT\_SEL maintains its previous value (from the last received frame) until a new IEEE 802.15.4 frame has been detected, and the selection algorithm locked into one antenna again. At this time the register bit ANT\_SEL is updated again. If a device is in RX\_AACK mode, receiving a frame containing an ACK request, the ACK frame is transmitted using the same antenna as used during receive. If a device performs a transaction in TX\_ARET mode, it starts to listen for an ACK on the transmit antenna. If no ACK was received, the next transmission attempt is done on the other transmit antenna. This will be repeated with each retry. #### 40.4.3 Antenna Diversity Sensitivity Control Due to a different receive algorithm used by the Antenna Diversity algorithm, the correlator threshold of the receiver has to be adjusted. It is recommended to set register bits PDT\_THRES (register 0x0A, RX\_CTRL) to three. ## 40.4.4 Register Description ## 40.4.4.1 RX\_CTRL Name: RX\_CTRL **Offset:** 0x0A **Reset:** 0x37 Property: The RX\_CTRL register controls the sensitivity of the Antenna Diversity mode and indicates the receiver synchronization behavior. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------------|---|-----|-----|-----|--------|-----|-----| | 0x0A | PEL_SHIFT_VALUES | | | | | PDT_TH | RES | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | ### Bit 3:0 - PDT\_THRES The register bits PDT\_THRES control the sensitivity of the receiver correlation unit. ### Table 40-14. PDT\_THRES | Value | Description | |--------------------|------------------------------------------------------------------| | 0x0 - 0x2 | Reserved | | 0x3 <sup>(1)</sup> | Recommended correlator threshold for Antenna Diversity operation | | 0x4 - 0x6 | Reserved | | <u>0x7</u> | To be used if Antenna Diversity algorithm is disabled | | 0x8 - 0xF | Reserved | Note: 1. If the Antenna Diversity algorithm is enabled (ANT\_DIV\_EN = 1), the value shall be set to PDT\_THRES = 3, otherwise it shall be set back to the reset value. This is not automatically done by the hardware. #### 40.4.4.2 ANT\_DIV Name: ANT\_DIV Offset: 0x0D Reset: 0x00 Property: The ANT DIV register controls Antenna Diversity. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|---|---|------------|-------------------|------|------| | 0x0D | ANT_SEL | | | | ANT_DIV_EN | ANT_EXT<br>_SW_EN | ANT_ | CTRL | | Access | R | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ANT\_SEL Signals selected antenna, related to the last received frame. #### Table 40-15. ANT\_SEL | Value | Description | |------------|-------------| | <u>0x0</u> | Antenna 0 | | 0x1 | Antenna 1 | Note: 1. If the autonomous Antenna Diversity algorithm is enabled, the register bit ANT\_SEL maintains its previous value (from the last received frame) until a new SHR has been found. This register bit signals the currently selected antenna path. The selection may be based either on the last antenna diversity cycle (ANT\_DIV\_EN = 1) or on the content of register bits ANT\_CTRL, for details refer to "Antenna Diversity Application Example" on page 1020. ### Bit 3 - ANT\_DIV\_EN The register bit ANT DIV EN activates the autonomous Antenna Diversity algorithm. ### Table 40-16. ANT\_DIV\_EN | Value | Description | |------------|-----------------------------------------| | <u>0x0</u> | Antenna Diversity algorithm is disabled | | 0x1 | Antenna Diversity algorithm is enabled | Note: 1. If ANT\_DIV\_EN = 1 register bit ANT\_EXT\_SW\_EN shall be set to one, too. This is not automatically done by the hardware. If register bit ANT\_DIV\_EN is set the Antenna Diversity algorithm is enabled. On reception of a frame the algorithm selects an antenna autonomously during SHR search. This selection is kept until: - A new SHR search starts - Leaving receive states - Register bits ANT\_CTRL are manually programmed #### Bit 2 - ANT\_EXT\_SW\_EN The register bit ANT\_EXT\_SW\_EN controls the external antenna switch. #### Table 40-17. ANT\_EXT\_SW\_EN | Value | Description | |------------|-------------------------------------------------| | <u>0x0</u> | Antenna Diversity RF switch control is disabled | | 0x1 | Antenna Diversity RF switch control is enabled | If enabled, DIG1 and DIG2 provides a differential control signal for an Antenna Diversity switch. The selection of a specific antenna is done either by the automated Antenna Diversity algorithm (ANT\_DIV\_EN = 1), or according to register bits ANT\_CTRL if Antenna Diversity algorithm is disabled. If the AT86RF233 is not in receive or transmit state, it is recommended to disable register bit ANT\_EXT\_SW\_EN to reduce the power consumption or avoid leakage current of an external RF switch, especially during SLEEP or DEEP\_SLEEP state. If register bit ANT\_EXT\_SW\_EN = 0, DIG1 and DIG2 are pulled-down to digital ground. DIG2 is overloaded with RX and TX Frame Time Stamping, see "RX and TX Frame Time Stamping (TX\_ARET)" on page 1027, if IRQ\_2\_EXT\_EN is set. ## Bit 1:0 - ANT\_CTRL These register bits provide a static control of an Antenna Diversity switch. #### Table 40-18. ANT\_CTRL | Value | Description | |------------|---------------------------------------------------------------------------------------------------------------| | <u>0x0</u> | Mandatory setting for applications not using Antenna Diversity and if autonomous antenna selection is enabled | | 0x1 | Antenna 0 DIG1 = L DIG2 = H | | 0x2 | Antenna 1 DIG1 = H DIG2 = L | | 0x3 | Same behavior as value zero | These register bits provide a static control of an Antenna Diversity switch if ANT\_DIV\_EN = 0 and ANT\_EXT\_SW\_EN = 1. Although it is possible to change register bits ANT\_CTRL in state TRX\_OFF, this change will be effective at DIG1 and DIG2 in states PLL ON and RX ON. #### 40.5 RX/TX Indicator The main features are: - RX/TX indicator to control an external RF front-end - Microcontroller independent RF front-end control - Providing TX timing information #### 40.5.1 Overview While IEEE 802.15.4 is targeting low cost and low power applications, solutions supporting higher transmit output power are occasionally desirable. To simplify the control of an optional external RF front-end, a differential control signal pair can indicate that the AT86RF233 is currently in transmit mode. The control of an external RF front-end is done via internal digital control signals DIG3/4 available as alternate pin functions FECTRL[0..5] on pins PA08..15, refer to "Block Diagrams" on page 8. The function of this signal pair is enabled with register bit PA\_EXT\_EN (register 0x04, TRX\_CTRL\_1). While the transmitter is turned off, the DIG3 signal is set to low level and DIG4 signal to high level. If the radio transceiver starts to transmit, the two signals change the polarity. This differential signal pair can be used to control PA, LNA, and RF switches. If the AT86RF233 is not in a receive or transmit state, it is recommended to disable register bit PA\_EXT\_EN (register 0x04, TRX\_CTRL\_1) to reduce the power consumption or avoid leakage current of external RF switches and other building blocks, especially during SLEEP or DEEP\_SLEEP state. If register bit PA\_EXT\_EN = 0, the output signals DIG3/DIG4 are pulled-down to analog ground. #### 40.5.2 External RF-Front End Control The timing of an external RF front-end relative to the radio transceiver sequencing is shown in Figure 40-11 and Figure 40-12, focusing on the TX indication. A rising edge of the internal SLP\_TR signal initiates a transmission, refer to "Receiver (RX)" on page 975. The radio transceiver control switches the differential signal pair DIG3/DIG4 6µs after TX request recognition to TX operating mode indication. After finishing the transmission, as shown in Figure 40-12, signal pair DIG3/DIG4 is switched back to RX operating mode indication 3µs after disabling the AT86RF233 internal PA. Figure 40-11.TX Power Up Ramping Control for RF Front-End for Maximum TX Power Figure 40-12.TX Power Down Ramping for Maximum TX Power ## 40.5.3 Register Description 40.5.3.1 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: - The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. Bit 7 6 5 4 3 2 1 0 IRQ\_2\_EXT\_E TX AUTO RX BL IRQ MASK M **IRQ** 0x04 PA\_EXT\_EN SPI\_CMD\_MODE CRC\_ON **CTRL ODES POLARITY** R/W R/W R/W R/W R/W R/W R/W R/W Access 0 Reset 0 1 0 0 0 1 0 ### • Bit 7 - PA\_EXT\_EN The register bit PA\_EXT\_EN enables RF front-end control signals DIG3 and DIG4 to indicate the transmit state of the radio transceiver. Table 40-19. PA\_EXT\_EN | PA_EXT_EN | State | Signal | Value | Description | |--------------------|---------|--------|-------|----------------------------------------| | <u>0x0</u> | n/a | DIG3 | L | External RF front-end control disabled | | <u>0x0</u> | II/a | DIG4 | L | External RF Hone-end Control disabled | | | TX_BUSY | DIG3 | Н | | | 0x1 <sup>(1)</sup> | | DIG4 | L | External RF front-end control enabled | | UXT(1) | Oth | DIG3 | L | External RF Hont-end Control enabled | | | Other | DIG4 | Н | | Note: 1. It is recommended to set PA\_EXT\_EN = 1 only in receive or transmit states to reduce the power consumption or avoid leakage current of external RF switches or other building blocks, especially during SLEEP or DEEP SLEEP state. ## 40.6 RX and TX Frame Time Stamping (TX\_ARET) #### 40.6.1 Overview An exact timing of received and transmitted frames is signaled by the AT86RF233 DIG2, refer to "Block Diagrams" on page 8. A valid PHR reception or start of frame transmission (start of modulation at beginning of first synchronization byte) is indicated by a DIG2 rising edge. The signal remains high during frame reception or transmission. TX Frame Time Stamping is limited to TX\_ARET, whereas the RX Frame Time Stamping is available for all receive modes. Exemplary, Figure 40-13 illustrates a frame reception example. If this signal is not used for RX Frame Time Stamping, it can be configured for Antenna Diversity, refer to "Antenna Diversity" on page 1020. Otherwise, this signal is internally connected to ground. Figure 40-13. Timing of RX\_START and DIG2 for RX Frame Time Stamping Note: 1. Timing figures t<sub>IRO</sub> refer to "Digital Interface Timing Characteristics" on page 1101. ### 40.6.2 Register Description ### 40.6.2.1 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. Bit 0x04 Access Reset | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----------|------------------|--------------------|----------------|---------|-------|--------------------|------------------| | | PA_EXT_EN | IRQ_2_EXT_E<br>N | TX_AUTO_<br>CRC_ON | RX_BL_<br>CTRL | SPI_CMD | _MODE | IRQ_MASK_M<br>ODES | IRQ_<br>POLARITY | | • | R/W | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | ### Bit 6 - IRQ\_2\_EXT\_EN The register bit IRQ\_2\_EXT\_EN controls external signaling for time stamping via DIG2. #### Table 40-20. IRQ\_2\_EXT\_EN | Value | Description | |--------------------|-------------------------------------| | <u>0x0</u> | Time stamping over DIG2 is disabled | | 0x1 <sup>(1)</sup> | Time stamping over DIG2 is enabled | Note: DIG2 is also active if the corresponding interrupt event IRQ\_2 (RX\_START) mask bit in register 0x0E (IRQ\_MASK) is set to zero. The signal remains at high level until the end of the frame receive or transmit procedure. ### 40.6.2.2 XAH\_CTRL\_1 Name: XAH\_CTRL\_1 **Offset:** 0x17 **Reset:** 0x00 Property: The XAH\_CTRL\_1 register is a multi-purpose controls register for Extended Operating Mode. Bit 0x17 Access Reset | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----|----------------------|----------------------|---|-----------------------|--------------------|-----------------| | ARET_TX_<br>TS_EN | | AACK_FLTR_<br>RES_FT | AACK_UPLD_<br>RES_FT | | AACK<br>_ACK_<br>TIME | AACK_PROM_<br>MODE | AACK_SPC_<br>EN | | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ARET\_TX\_TS\_EN If register bit ARET\_TX\_TS\_EN = 1, then any frame transmission within TX\_ARET mode is signaled via DIG2. # Table 40-21. ARET\_TX\_TS\_EN | Value | Description | |--------------------|--------------------------------------------| | <u>0x0</u> | TX_ARET time stamping via DIG2 is disabled | | 0x1 <sup>(1)</sup> | TX_ARET time stamping via DIG2 is enabled | Note: 1. It is necessary to set register bit IRQ\_2\_EXT\_EN (register 0x04, TRX\_CTRL\_1). #### 40.7 Frame Buffer Empty Indicator #### 40.7.1 Overview For time critical applications that want to start reading the frame data as early as possible, the Atmel AT86RF233 Frame Buffer status can be indicated to the microcontroller through a dedicated signal. This signal indicates to the microcontroller if an access to the Frame Buffer is not possible since valid PSDU data are missing. The IRQ signal connected to the microcontroller port PB00 can be configured as a Frame Buffer Empty Indicator during a Frame Buffer read access. This mode is enabled by register bit RX\_BL\_CTRL (register 0x04, TRX\_CTRL\_1). The IRQ signal turns into Frame Buffer Empty Indicator after the Frame Buffer read access command, see note (1) in Figure 40-14, has been transferred on the SPI bus until the Frame Buffer read procedure has finished indicated by /SEL = H, see note (4). TRX\_STATUS PHR[7:0] PSDU[7:0] PSDU[7:0] \ PSDU[7:0] \ LQI[7:0] \ ED[7:0] \ RX\_STATUS MISO - PHY\_STATUS IRQ\_STATUS -IRO / IRQ 2 (RX START) IRQ 3 (TRX END) Figure 40-14. Timing Diagram of Frame Buffer Empty Indicator Notes - Notes: 1. Timing figure t<sub>12</sub> refer to "Digital Interface Timing Characteristics" on page 1101. - 2. A Frame Buffer read access can proceed as long as IRQ = L. - 3. IRQ = H indicates that the Frame Buffer is currently not ready for another SPI cycle. (3) 4. The Frame Buffer read procedure has finished indicated by /SEL = H. The microcontroller has to observe the IRQ signal internally connected to PB00 during the Frame Buffer read procedure. A Frame Buffer read access can proceed as long as IRQ = $L^{(2)}$ . When the IRQ output is pulled high (IRQ = H), the Frame Buffer is not ready for another SPI cycle<sup>(3)</sup> above. The read operation can be resumed as the IRQ output is pulled low again (IRQ = L) to indicate new data in the buffer. On Frame Buffer read access, three more byte are transferred via MISO after PHR and PSDU data, namely LQI, ED, and RX\_STATUS; refer to "Frame Buffer Access Mode" on page 886. Because these bytes are appended and physically not stored in the frame buffer, they are ignored for Frame Buffer empty indication. The Frame Buffer Empty Indicator IRQ becomes valid after t<sub>12</sub> = 750ns starting from the last SCLK rising edge while reading a Frame Buffer command byte, see figure above. Upon completing the SPI frame data receive task, SPI read access can be disabled by pulling /SEL = H, note (4). At this time the IRQ output can be used to flag pending interrupts to the processor. If during the Frame Buffer read access a receive error occurs (for example an PLL unlock), the Frame Buffer Empty Indicator locks on 'empty' ((IRQ) = H) too. To prevent possible deadlocks, the microcontroller should impose a timeout counter that checks whether the Frame Buffer Empty Indicator remains logic high for more than two octet periods. A new byte must have been arrived at the frame buffer during that period. If not, the Frame Buffer read access should be aborted. ### 40.7.2 Register Description ### 40.7.2.1 TRX\_CTRL\_1 Name: TRX\_CTRL\_1 **Offset:** 0x04 **Reset:** 0x22 Property: The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|------------------|--------------------|------------|---------|-------|--------------------|------------------| | 0x04 | PA_EXT_EN | IRQ_2_EXT_<br>EN | TX_AUTO_<br>CRC_ON | RX_BL_CTRL | SPI_CMD | _MODE | IRQ_MASK_<br>MODES | IRQ_<br>POLARITY | | Access | R/W | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | ## Bit 4 - RX\_BL\_CTRL The register bit RX\_BL\_CTRL controls the Frame Buffer Empty Indicator. #### Table 40-22. RX\_BL\_CTRL | Value | Description | |------------|---------------------------------------| | <u>0x0</u> | Frame Buffer Empty Indicator disabled | | 0x1 | Frame Buffer Empty Indicator enabled | Note: 1. A modification of register bit IRQ\_POLARITY has no influence to RX\_BL\_CTRL behavior. If this register bit is set, the Frame Buffer Empty Indicator is enabled. After sending a Frame Buffer read command (refer to "SPI Protocol" on page 885), signal IRQ indicates that an access to the Frame Buffer is not possible since PSDU data are not available yet. The IRQ signal does not indicate any interrupts during this time. ## 40.8 Dynamic Frame Buffer Protection #### 40.8.1 Overview The Atmel AT86RF233 continues the reception of incoming frames as long as it is in any receive state. When a frame was successfully received and stored into the Frame Buffer, the following frame will overwrite the Frame Buffer content again. To relax the timing requirements for a Frame Buffer read access the Dynamic Frame Buffer Protection prevents that a new valid frame passes to the Frame Buffer until a Frame Buffer read access has ended (indicated by /SEL = H, refer to "SPI Protocol" on page 885). A received frame is automatically protected against overwriting: - in Basic Operating Mode, if its FCS is valid - in Extended Operating Mode, if an IRQ\_3 (TRX\_END) is generated. The Dynamic Frame Buffer Protection is enabled with RX\_SAFE\_MODE (register 0x0C, TRX\_CTRL\_2) set and applicable in transceiver states RX\_ON and RX\_AACK\_ON. Note: 1. The Dynamic Frame Buffer Protection only prevents write accesses from the air interface – not from the SPI interface. A Frame Buffer or SRAM write access may still modify the Frame Buffer content. ### 40.8.2 Register Description 40.8.2.1 TRX\_CTRL\_2 Name: TRX\_CTRL\_2 **Offset:** 0x0C **Reset:** 0x20 Property: The TRX CTRL 2 register is a multi-purpose control register to control various settings of the radio transceiver. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------------|---|-----|---|---|-----|------------|-----| | 0x0C | RX_SAFE_<br>MODE | | | | | OQ | PSK_DATA_R | ATE | | Access | R/W | R | R/W | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - RX\_SAFE\_MODE Protect Frame Buffer after frame reception with valid FCF check. #### Table 40-23. RX SAFE MODE | Value | Description | |--------------------|-----------------------------------------| | <u>0x0</u> | Disable Dynamic Frame Buffer protection | | 0x1 <sup>(1)</sup> | Enable Dynamic Frame Buffer protection | Note: 1. Dynamic Frame Buffer Protection is released on the rising edge of /SEL during a Frame Buffer read access, or on the radio transceiver's state change from RX\_ON or RX\_AACK\_ON to another state. This operation mode is independent of the setting of register bits RX\_PDT\_LEVEL, (register 0x15, RX\_SYN), refer to "Configuration" on page 975. #### Bit 2:0 – OQPSK\_DATA\_RATE [2:0] A write access to these register bits set the OQPSK PSDU data rate used by the radio transceiver. The reset value O-QPSK DATA RATE = 0 is the PSDU data rate according to IEEE 802.15.4. #### Table 40-24. OQPSK Data Rate | Value | Description | |---------------------------|-------------------------------| | <u>0x0</u> <sup>(1)</sup> | 250kb/s | | 0x1 - 0x7 | All other values are reserved | Note: 1. IEEE 802.15.4 compliant. #### 40.9 Alternate Start-Of-Frame Delimiter #### 40.9.1 Overview The SFD (start of frame delimiter) is a field indicating the end of the SHR and the start of the packet data. The length of the SFD is one octet (two symbols for O-QPSK). The octet is used for byte synchronization only and is not included in the Atmel AT86RF233 Frame Buffer. The value of the SFD can be changed if it is needed to operate in non-IEEE 802.15.4 compliant networks. A node with a non-standard SFD value cannot synchronize with any of the IEEE 802.15.4 network nodes. Due to the way the SHR is formed, it is not recommended to set the low-order four bits to zero. The LSB of the SFD is transmitted first, that is right after the last bit of the preamble sequence. ### 40.9.2 Register Description Property: - #### 40.9.2.1 SFD VALUE Name: SFD\_VALUE Offset: 0x0B Reset: 0xA7 The SFD VALUE register contains the one octet start-of-frame delimiter (SFD). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|---------|-----|-----|-----| | 0x0B | | | | SFI | D_VALUE | | | | | Access | R/W | Reset | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | ### Bit 7:0 - SFD\_VALUE The register bits SFD\_VALUE are required for transmit and receive operation. #### Table 40-25. SFD\_VALUE | Value | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>0xA7</u> | For transmission this value is copied into start-of-frame delimiter (SFD) field of frame header. For reception this value is checked for incoming frames. The default value is according to IEEE 802.15.4 specification. | For IEEE 802.15.4 compliant networks, set SFD\_VALUE = 0xA7 as specified in [2]. This is the default value of the register. To establish non IEEE 802.15.4 compliant networks, the SFD value can be changed to any other value. If enabled, IRQ\_2 (RX\_START) is issued only if the received SFD matches SFD\_VALUE and a valid PHR is received. ## 40.10 Reduced Power Consumption Mode (RPC) The Reduced Power Consumption mode is characterized by: - Significant power reduction for several operating modes - Self-contained, self-calibrating and adaptive power reduction schemes #### 40.10.1 Overview AT86RF233 RPC offers a variety independent techniques and methods to significantly reduce the power consumption. RPC is applicable to several operating modes and transparent to other extended features. - Notes: 1. To achieve the lowest power consumption set register 0x16, TRX RPC to 0xFF - 2. or disabling the Reduced Power Consumption modes set register 0x16, TRX RPC to 0xC1 or 0x01. #### 40.10.2 RPC Methods and Elements #### 40.10.2.1 PES - PLL Energy Saving The PES mode is activated with register bit PLL RPC EN (register 0x16, TRX RPC) set to one. #### Applicable to states: PLL\_ON and TX\_ARET\_ON A state change towards PLL\_ON or TX\_ARET\_ON causes an initial PLL calibration run, immediately followed by entering the PES mode. A state change towards RX or TX states, a channel switch or PLL calibration causes a PLL wake-up. After finishing such an operation, the PLL automatically enters the PES mode. The typical current consumption $I_{PLL\ ON}$ reduces from 5.2mA to 450 $\mu$ A. ### 40.10.2.2 SRT - Smart Receiving Technology The SRT mode is activated with register bit RX RPC EN (register 0x16, TRX RPC) set to one. #### Applicable to states: RX\_ON, RX\_AACK\_ON and TX\_ARET SRT reduces the average power consumption during RX listening periods. In typical environment situations SRT reduces the average current consumption I<sub>RX ON</sub> by up to 50%. A configuration of SRT is done with register bits RX\_RPC\_CTRL (register 0x16, TRX RPC). - Notes: 1. It's recommended to disable SRT during RSSI measurements or random number generation, "Received Signal Strength Indicator (RSSI)" on page 964 and "Random Number Generator" on page 1013. - 2. During CCA or/and ED scan the SRT is disabled automatically. - 3. If autonomous antenna diversity is enabled, SRT cannot achieve the maximum effect. - 4. Depending on operating conditions (traffic, temperature, channel noise, frequency settings) the effective reduction of current consumption may vary. #### 40.10.2.3 ERD - Extended Receiver Desensitizing AT86RF233 ERD is activated with register bit PDT RPC EN (register 0x16, TRX RPC) set to one. #### Applicable to states: RX, RX AACK and TX ARET In combination with RX\_PDT\_LEVEL settings, the average RX current is further significantly reduced, for details refer to "Current Consumption Specifications" on page 1105. An RX PDT LEVEL = 0x08 setting requires special attention. In contrast to definitions in Table 38-3, the sensitivity is reduced to -83dBm only, but at much lower average RX listen current than comparable register settings. Notes: 1. With RX PDT LEVEL = 0x08, RSSI/ED can not resolve RX input levels from -83dBm to -70dBm. 2. During CCA or/and ED scan the ERD is disabled automatically. #### 40.10.2.4 TPH - Automated TX Power Handling TPH is activated with register bit XAH TX RPC EN (register 0x16, TRX RPC) set to one. #### Applicable to states: RX\_AACK ACK frame TX output power setting is automatically adapted according to a combination of received RX frame ED and LQI values. If an expected frame has been successfully received with ED > -77dBm and LQI > 224, the TX output power is reduced. The minimum power is -17dBm (ED > -45dBm and LQI > 224), whereas the maximum is set be register bits TX\_PWR (register 0x05, PHY\_TX\_PWR). Reading the TX\_PWR field provides the used transmit power for last transmitted frame including acknowledgement frame. This allows monitoring the actual RPC handling used for transmitting. See register bits TX\_PWR description for further information. The Table 40-26 shows the typical current consumption for dedicated TX output power values. **Table 40-26. TX Output Power vs. Current Consumption (Extraction)** | Register Bits | TX Output Power [dBm] | Current Consumption [mA] | |---------------|-----------------------|--------------------------| | | +4 | 13.8 | | TX_PWR | +0 | 11.8 | | | -17 | 7.2 | Notes: 1. The upper limit will be declared by register bits TX\_PWR (register 0x05, PHY\_TX\_PWR), refer to "Register Description" on page 980. 2. If the sequence number, refer to "MAC Protocol Data Unit (MPDU)" on page 948, from previous received frame equal to the current frame sequence number, then no automatic TX power reduction will be activated. #### Applicable to states: TX\_ARET If the first frame transmission fails, using a reduced TX output power as set by register bits TX\_PWR (register 0x05, PHY\_TX\_PWR), the next frame retry starts with maximum TX output power (+4dBm). Note: 1. The lower limit for the first frame transmitting will be declared by register bits TX\_PWR (register 0x05, PHY\_TX\_PWR), refer to "Register Description" on page 980. Achievable TX current consumption I<sub>BUSY\_TX</sub> reductions are shown in "Current Consumption Specifications" on page 1105 or Table 40-26. #### 40.10.2.5 PAM - PAN Address Match Recognition AT86RF233 PAM is activated with register bit IPAN\_RPC\_EN (register 0x16, TRX\_RPC) set to one. #### Applicable to states: RX\_AACK Address match fail indication of the IEEE 802.15.4 frame filtering causes stopping of the receive procedure in two ways: - 1. If PAN address does not match, a new listen period starts immediately, - 2. If PAN address matches, the radio transceiver enters power saving mode for the remaining frame and ACK period, if an ACK is requested. Notes: 1. PAM is applicable to short ACK time and reserved frames types as set by register bit AACK\_ACK\_TIME and register bit AACK\_FLTR\_RES\_FT (register 0x17, XAH\_CTRL\_1), respectively. 2. If promiscuous mode is enabled with AACK\_PROM\_MODE (register 0x17, XAH\_CTRL\_1) set, PAM is disabled automatically. #### 40.10.2.6 Miscellaneous Power Reduction Functions ### Applicable to states: RX and RX\_AACK In addition to Dynamic Frame Buffer Protection, refer to "Dynamic Frame Buffer Protection" on page 1032: During Dynamic Frame Buffer Protection, the radio transceiver automatically enters the power save mode. #### Applicable to states: TX\_ARET In addition to CSMA-CA retry, refer to "TX\_ARET\_ON – Transmit with Automatic Frame Retransmission and CSMA-CA Retry" on page 928: After starting the TX\_ARET transaction, a random backoff period is performed. Within this backoff period the radio transceiver automatically enters power saving mode. ### Applicable to states: TX\_ARET and RX\_AACK In addition to TX/RX turnaround time, refer to "Extended Operating Mode" on page 915: The radio transceiver automatically enters power saving mode in: - TX\_ARET: during the time waiting for an ACK frame, or - RX\_AACK: during the time waiting for ACK transmission Note: 1. To handle nodes configured with a RX/TX turnaround time less than 12 symbols, register bits are to be set to RX\_RPC\_CTRL = 0 within TX\_ARET. Alternatively, register bit AACK\_ACK\_TIME (register 0x17, XAH\_CTRL\_1) can be set to one. ### 40.10.3 Register Description # 40.10.3.1 TRX\_RPC Name: TRX\_RPC Offset: 0x16 Reset: 0xC1 Property: - The TRX RPC register controls the Reduce Power Consumption modes. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|---------------|----------------|----------------|-------------------|-----------------|-----| | 0x16 | RX_RP0 | C_CTRL | RX_RPC<br>_EN | PDT_RPC_<br>EN | PLL_RPC<br>_EN | XAH_TX<br>_RPC_EN | IPAN_RPC<br>_EN | | | Access | R/W | Reset | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Note: 1. The reserved bit needs to be set one for write access. ### Bit 7:6 - RX\_RPC\_CTRL The register bits RX\_RPC\_CTRL are used for internal performance settings within Smart Receiving mode. #### Table 40-27. RX\_RPC\_CTRL | Value | Description | |-------------|------------------------------------------------------------------| | 0x0 | Activates minimum power saving behavior for Smart Receiving mode | | 0x01 - 0x02 | Reserved | | <u>0x3</u> | Activates maximum power saving behavior for Smart Receiving mode | ### Bit 5 - RX\_RPC\_EN The register bit RX\_RPC\_EN activates the Smart Receiving mode for all RX listening modes. ### Table 40-28. RX\_RPC\_EN | Value | Description | |------------|----------------------------------| | <u>0x0</u> | Smart receiving mode is disabled | | 0x1 | Smart receiving mode is enabled | #### Bit 4 - PDT\_RPC\_EN The register bit PDT\_RPC\_EN controls in combination with the RX\_PDT\_LEVEL value the reduced sensitivity behavior under the RPC mode. ### Table 40-29. PDT\_RPC\_EN | Value | Description | |------------|----------------------------------------------| | <u>0x0</u> | The reduced sensitivity RPC mode is disabled | | 0x1 | The reduced sensitivity RPC mode is enabled | ### Bit 3 - PLL\_RPC\_EN The register bit PLL\_RPC\_EN controls the extended PLL behavior within PLL\_ON and TX\_ARET\_ON modes. ## Table 40-30. PLL\_RPC\_EN | Value | Description | |------------|---------------------------------------| | <u>0x0</u> | The extended PLL behavior is disabled | | 0x1 | The extended PLL behavior is enabled | ## Bit 2 - XAH\_TX\_RPC\_EN The register bit XAH\_TX\_RPC\_EN controls in combination with the TX\_PWR value the automatic TX power handling within the Extended Operating Mode. ## Table 40-31. XAH\_TX\_RPC\_EN | Value | Description | |------------|---------------------------------------------| | <u>0x0</u> | The automatic TX power handling is disabled | | 0x1 | The automatic TX power handling is enabled | ## • Bit 1 - IPAN\_RPC\_EN The register bit IPAN\_RPC\_EN controls the own PAN handling within the RPC mode. ## Table 40-32. IPAN\_RPC\_EN | Value | Description | |------------|----------------------------------| | <u>0x0</u> | The RPC PAN handling is disabled | | 0x1 | The RPC PAN handling is enabled | ## 40.11 Time-Of-Flight Module (TOM) The time-of-flight measurement functions are characterized by: - 24-bit Timer/Counter (T/C) - Automated T/C start, capturing and reset - Reference frequency error measurement - Preamble synchronization monitoring #### 40.11.1 Overview The AT86RF233 includes a set of means to trigger time measurements during message transfer. ## 40.11.2 Interrupt Handling If TOM mode is enabled, it causes the generation of IRQ\_2 (RX\_START) interrupts for all received frames, even with PHR set to zero and IRQ\_2 (RX\_START) is enabled. #### 40.11.3 TOM Measurements #### 40.11.3.1 24-bit Timer/Counter The AT86RF233 features a 24-bit Timer/Counter (T/C), which is automatically started, captured or reset. The actual action depends on specified events and operating modes. The T/C is operated at 16MHz. If a timer event occurs, the current time stamp is captured to the Frame Buffer. The timer is reset and started automatically. An exception is the RX synchronization mode: if the SFD is not equal to 0xA7. In this case, the current counter value is only captured to the Frame Buffer. #### **T/C Content Access** With TOM mode enabled, the 24-bit T/C value (TIM) is mapped to Frame Buffer address space 0x7D, ..., 0x7F. - TIM\_0: Frame Buffer Address (0x7D): T/C [7:0] - TIM\_1: Frame Buffer Address (0x7E): T/C [15:8] - TIM 2: Frame Buffer Address (0x7F): T/C [23:16] #### **Events** The Timer/Counter is controlled as follow: #### Table 40-33. 24-bit Timer/Counter Event Overview | Event | Delay [µs] | Capture | Reset | Start | |-----------------------------------------------------------------|------------|---------|-------|-------| | TX start (rising edge of signal SLP_TR) | 16.125 | x | x | x | | RX Synchronization; at detection of SFD (SFD is equal 0xA7) | 80 | x | x | x | | RX Synchronization; at detection of SFD (SFD is not equal 0xA7) | 80 | x | - | - | #### 40.11.3.2 Reference Frequency Error Measurement During frame reception and register bit TOM\_EN is set within the AT86RF233, the frequency error between two peer devices is estimated. The frequency error calculation (FEC) value is accessible from Frame Buffer address 0x7C. The 8-bit value represents the drift between two successive received chips (0.5µs) with a granularity of 180°/256. The value is accessible after IRQ\_2 (RX\_START) and updated after IRQ\_3 (TRX\_END). It is interpreted as a two's complement signed value in range of -500kHz, ..., < 500kHz, respectively. The frequency offset can be calculated as follow: $f_{offs}[ppm] = FEC \times (500000 / 128) / f_{RE}[MHz]$ #### 40.11.3.3 Preamble Fine Synchronization Monitoring During receive the radio transceiver searches for SHR symbols and SFD initially. The register bits PEL\_SHIFT\_VALUE (register 0x0A, RX\_CTRL) signals an early/late behavior relative to the determined discrete, 16MHz based, synchronization time stamp. As an alternative to the PEL\_SHIFT\_VALUE value the complex magnitude values from the synchronization module can be used for a better time stamp estimation. With TOM mode enabled, the complex magnitude values (CPM) from the symbol cross correlator are mapped to Frame Buffer address space 0x73, ..., 0x7C. - CPM 0: Frame Buffer Address (0x73) - ... - CPM 8: Frame Buffer Address (0x7C) #### 40.11.3.4 Storage of Measurement Results Using TOM mode, the Frame Buffer address space 0x73, ..., 0x7F is reserved to store captured T/C content and other data. This limits the number of usable PSDU octets for standard operation to 114. Any received frame exceeding this number corrupts data stored in the Frame Buffer address starting from address 0x73. Notes: 1. Basic Operating Mode within TX states: If TOM\_EN is still set, but not required for the actual transaction, it is possible to transmit up to 127 octets by writing PSDU data to the Frame Buffer after initiating the transmission with rising edge of SLP\_TR or TX\_START command. - 2. Extended Operating Mode within TX\_ARET states: If TOM\_EN is still set, but not required for the actual transaction, it is possible to transmit up to 127 octets by writing PSDU data to the Frame Buffer after initiating the transmission with rising edge of SLP\_TR or TX\_START command and MAX\_FRAME\_RETRIES (register 0x2C, XAH\_CTRL\_0) set to zero. - 3. Reception of an ACK frame causes mapping of TOM measurement results to Frame Buffer address space 0x73, ..., 0x7F. ## 40.11.4 Register Description ## 40.11.4.1 TRX\_CTRL\_0 Name: TRX\_CTRL\_0 **Offset:** 0x03 **Reset:** 0x09 Property: - The TRX\_CTRL\_0 register controls the CLKM clock rate. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|---|--------|--------------------|------------------|-----|-----------|-----| | 0x03 | TOM_EN | | PMU_EN | PMU_IF<br>_INVERSE | CLKM_SHA_<br>SEL | | CLKM_CTRL | | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | #### Bit 7 - TOM EN The register bit TOM\_EN controls the Time-Of-Flight Measurement mode. #### Table 40-34. TOM\_EN | Value | Description | |------------|----------------------| | <u>0x0</u> | TOM mode is disabled | | 0x1 | TOM mode is enabled | # 40.11.4.2 RX\_CTRL Name: RX\_CTRL **Offset:** 0x0A **Reset:** 0x37 Property: - The RX\_CTRL register controls the sensitivity of the Antenna Diversity mode and indicates the receiver synchronization behavior. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|----------|-----|-----|-----------|-----|-----|-----| | 0x0A | PEL_SHIF | T_VALUES | | | PDT_THRES | | | | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | ### Bit 7:6 - PEL\_SHIFT\_VALUE The register bits PEL\_SHIFT\_VALUE signals the synchronization shift behavior. ### Table 40-35. PEL\_SHIFT\_VALUE | Value | Description | |------------|------------------------------------| | <u>0x0</u> | Synchronization behavior is normal | | 0x1 | Synchronization behavior is early | | 0x2 | Synchronization behavior is late | | 0x3 | Reserved | ## 40.11.4.3 XAH\_CTRL\_1 Name: XAH\_CTRL\_1 **Offset:** 0x17 **Reset:** 0x00 Property: - The XAH\_CTRL\_1 register is a multi-purpose controls register for Extended Operating Mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------------------|-----|----------------------|----------------------|---|-----------------------|--------------------|-----------------| | 0x17 | ARET_TX_T<br>S_EN | | AACK_FLTR_<br>RES_FT | AACK_UPLD_<br>RES_FT | | AACK<br>_ACK_<br>TIME | AACK_PROM_<br>MODE | AACK_SPC_E<br>N | | Access | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 0 - AACK\_SPC\_EN The register bit AACK\_SPC\_EN enables the synchronization point correction (SPC) within RX\_AACK mode. If SPC is enabled, then acknowledgement frame start time will be corrected against PEL\_SHIFT\_VALUE content. ## Table 40-36. AACK\_SPC\_EN | Value | Description | |------------|----------------------------------------------| | <u>0x0</u> | Synchronization point correction is disabled | | 0x1 | Synchronization point correction is enabled | ## 40.11.5 Frame Buffer Content Summary ## 40.11.5.1 TOM\_CPM\_0 for TOM\_EN=0x01 Name: TOM\_CPM\_0 Offset: 0x73 Reset: 0x00 Property: The TOM\_CPM\_0 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x73 | | | | ( | CPM_0 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7:0 - CPM\_0 This register contains the CPM\_0 value. #### Table 40-37. CPM\_0 | Value | Description | |-------------|------------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak minus 1000ns. Valid values are [0xFF, 0xFE,, 0x00]. | ## 40.11.5.2 TOM\_CPM\_1 for TOM\_EN=0x01 Name: TOM\_CPM\_1 **Offset**: 0x74 **Reset**: 0x00 Property: - The TOM\_CPM\_1 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x74 | | | | ( | CPM_1 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7:0 - CPM\_1 This register contains the CPM 1 value. ## Table 40-38. CPM\_1 | Value | Description | |-------------|------------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak minus 750ns. Valid values are [0xFF, 0xFE,, 0x00]. | ## 40.11.5.3 TOM\_CPM\_2 for TOM\_EN=0x01 Name: TOM\_CPM\_2 **Offset:** 0x75 **Reset:** 0x00 Property: - The TOM\_CPM\_2 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x75 | | | | ( | CPM_2 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### • Bit 7:0 - CPM\_2 This register contains the CPM\_2 value. ### Table 40-39. CPM\_2 | Value | Description | |-------------|-----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak minus 500ns. Valid values are [0xFF, 0xFE,, 0x00]. | ## 40.11.5.4 TOM\_CPM\_3 for TOM\_EN=0x01 Name: TOM\_CPM\_3 **Offset:** 0x76 **Reset:** 0x00 Property: - The TOM\_CPM\_3 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x76 | | | | ( | CPM_3 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7:0 - CPM\_3 This register contains the CPM\_3 value. ### Table 40-40. CPM\_3 | Value | Description | |-------------|-----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak minus 250ns. Valid values are [0xFF, 0xFE,, 0x00]. | # 40.11.5.5 TOM\_CPM\_4 for TOM\_EN=0x01 Name: TOM\_CPM\_4 **Offset:** 0x77 **Reset:** 0x00 Property: - The TOM\_CPM\_4 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x77 | | | | C | CPM_4 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7:0 - CPM\_4 This register contains the CPM\_4 value. ### Table 40-41. CPM\_4 | Value | Description | |-------------|---------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak 0ns. Valid values are [0xFF, 0xFE,, 0x00]. | ### 40.11.5.6 TOM\_CPM\_5) for TOM\_EN=0x01 Name: TOM\_CPM\_5 **Offset:** 0x78 **Reset:** 0x00 Property: - The TOM\_CPM\_5 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x78 | | | | ( | CPM_5 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7:0 - CPM\_5 This register contains the CPM\_5 value. #### Table 40-42. CPM\_5 | Value | Description | |-------------|----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak plus 250ns. Valid values are [0xFF, 0xFE,, 0x00]. | # 40.11.5.7 TOM\_CPM\_6) for TOM\_EN=0x01 Name: TOM\_CPM\_6 **Offset:** 0x79 **Reset:** 0x00 Property: - The TOM\_CPM\_6 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x79 | | | | ( | CPM_6 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7:0 - CPM\_6 This register contains the CPM\_6 value. #### Table 40-43. CPM\_6 | Value | Description | |-------------|----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak plus 500ns. Valid values are [0xFF, 0xFE,, 0x00]. | ### 40.11.5.8 TOM\_CPM\_7 for TOM\_EN=0x01 Name: TOM\_CPM\_7 **Offset:** 0x7A **Reset:** 0x00 Property: - The TOM\_CPM\_7 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x7A | | | | C | CPM_7 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7:0 - CPM\_7 This register contains the CPM\_7 value. #### Table 40-44. CPM\_7 | Value | Description | |-------------|----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak plus 750ns. Valid values are [0xFF, 0xFE,, 0x00]. | #### 40.11.5.9 TOM\_CPM\_8 for TOM\_EN=0x01 Name: TOM\_CPM\_8 **Offset:** 0x7B **Reset:** 0x00 Property: The TOM\_CPM\_8 register contains the result of synchronization correlator. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|---|---|---| | 0x7B | | | | ( | CPM_8 | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7:0 - CPM\_8 This register contains the CPM\_8 value. #### Table 40-45. CPM\_8 | Value | Description | |-------------|-----------------------------------------------------------------------------------------------------| | <u>0x00</u> | Complex magnitude value; distance from main peak plus 1000ns. Valid values are [0xFF, 0xFE,, 0x00]. | #### 40.11.5.10 TOM\_FEC for TOM\_EN=0x01 Name: TOM\_FEC **Offset:** 0x7C **Reset:** 0x00 Property: - The TOM\_FEC register contains the result of a frequency offset measurement. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|---|---|---| | 0x7C | | | | | FEC | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7:0 - FEC This register contains the FEC value. An initial frequency offset estimation is available after PHR field detection. An accumulated frequency offset measurement value over the frame duration is available at frame end. #### Table 40-46. FEC | Value | Description | |-------------|---------------------------------------------------------------------------------------------------| | <u>0x00</u> | Two's complement signed value in range of -500kHz,, 500kHz. Valid values are [0xFF, 0xFE,, 0x00]. | # 40.11.5.11 TOM\_TIM\_0 for TOM\_EN=0x01 Name: TOM\_TIM\_0 **Offset:** 0x7D **Reset:** 0x00 Property: - This register contains the lower 8-bit of the time-of-flight measurement, bits[7:0]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-------|---|---|---|---|---|---|---|--|--| | 0x7D | TIM_0 | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Bit 7:0 - TIM\_0 Lower 8-bit of time-of-flight measurement, bits[7:0]. #### Table 40-47. TIM\_0 | Value | Description | |-------------|---------------------------------------------------------------------------------------| | <u>0x00</u> | Timer/Counter measurement value based on 16MHz. Valid values are [0xFF, 0xFE,, 0x00]. | #### 40.11.5.12 TOM\_TIM\_1 for TOM\_EN=0x01 Name: TOM\_TIM\_1 Offset: 0x7E Reset: 0x00 Property: - This register contains 8-bit of the time-of-flight measurement, bits[15:8]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-------|---|---|---|---|---|---|---|--|--| | 0x7E | TIM_1 | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Bit 7:0 - TIM\_1 8-bit of time-of-flight measurement, bits[15:8]. #### Table 40-48. TIM\_1 | Value | Description | |-------------|---------------------------------------------------------------------------------------| | <u>0x00</u> | Timer/Counter measurement value based on 16MHz. Valid values are [0xFF, 0xFE,, 0x00]. | ### 40.11.5.13 TOM\_TIM\_2 for TOM\_EN=0x01 Name: TOM\_TIM\_2 **Offset:** 0x7F **Reset:** 0x00 Property: - This register contains the higher 8-bit of the time-of-flight measurement, bits[23:16]. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-------|---|---|---|---|---|---|---|--|--| | 0x7F | TIM_2 | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ### • Bit 7:0 - TIM\_2 Higher 8-bit of time-of-flight measurement, bits[23:16]. ### Table 40-49. TIM\_2 | Value | Description | |-------------|---------------------------------------------------------------------------------------| | <u>0x00</u> | Timer/Counter measurement value based on 16MHz. Valid values are [0xFF, 0xFE,, 0x00]. | #### **40.12 Phase Difference Measurement** The Phase Difference Measurement Unit (PMU) is characterized by: • Relative phase measurement of received signal #### 40.12.1 Overview The AT86RF233 performs a phase measurement of a received signal relative to an internal reference. The derived value represents the phase delay of the received signal referenced to an internal reference signal in the receiver low-IF domain, see "Receiver (RX)" on page 975. The measured value is captured in register bits PMU\_VALUE (register 0x3B, PHY PMU VALUE) and periodically updated. ### 40.12.2 Register Description ### 40.12.2.1 TRX\_CTRL\_0 Name: TRX\_CTRL\_0 **Offset:** 0x03 **Reset:** 0x09 Property: - The TRX\_CTRL\_0 register controls the CLKM clock rate. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------|---|--------|--------------------|------------------|-----------|-----|-----|--| | 0x03 | TOM_EN | | PMU_EN | PMU_IF_<br>INVERSE | CLKM_<br>SHA_SEL | CLKM_CTRL | | | | | Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | #### Bit 5 - PMU\_EN The register bit PMU EN controls the Phase Difference Measurement Unit mode. #### Table 40-50. PMU\_EN | Value | Description | |------------|----------------------| | <u>0x0</u> | PMU mode is disabled | | 0x1 | PMU mode is enabled | ### Bit 4 - PMU\_IF\_INVERSE The register bit PMU\_IF\_INVERSE controls the PMU Intermediate Frequency path. #### Table 40-51. PMU\_IF\_INVERSE | Value | Description | |------------|---------------------| | <u>0x0</u> | Normal IF position | | 0x1 | Inverse IF position | ### 40.12.2.2 PHY\_PMU\_VALUE for PMU\_EN=0x01: Name: PHY\_PMU\_VALUE **Offset:** 0x3B **Reset:** 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|----|---------|---|---|---| | 0x03 | | | | PM | U_VALUE | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # • Bit 7:0 - PMU\_VALUE The register bits PMU\_VALUE signals the PMU measurement value. ### Table 40-52. PMU\_VALUE | Value | Description | |-------------|------------------------------------------------------------------------------------------------------------| | <u>0x00</u> | Signals 8-bit PMU measurement value. The value is updated every 8µs. Valid values are [0xFF, 0xFE,, 0x00]. | # 41. AT86RF233 Register Reference The AT86RF233 provides a register space of 64 8-bit registers used to configure, control and monitor the radio transceiver. Note: All registers not mentioned within the following table are reserved for internal use and must not be overwritten. When writing to a register, any reserved bits shall be overwritten only with their reset value. Table 41-1. AT86RF233 Register Summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |---------|--------------|---------------|--------------|----------------------|--------------------------|--------------------------------------|----------------------------|----------------------|-----------------------------------------------|-------------------------| | 0x01 | TRX_STATUS | CCA_DONE | CCA_STATUS | RESERVED | | TRX_STATUS | | | | 913, 933,<br>970 | | 0x02 | TRX_STATE | | TRAC_STATUS | | | | TRX_CMD | | | 914, 935 | | 0x03 | TRX_CTRL_0 | TOM_EN | RESERVED | PMU_EN | PMU_IF_<br>INVERSE | CKLM_SHA_<br>SEL | | CLKM_CTRL | | 992, 1041,<br>1050 | | 0x04 | TRX_CTRL_1 | PA_EXTN_EN | IRQ_2_EXT_EN | TX_AUTO_CRC_<br>ON | RX_BL_<br>CTRL | SPI_CMD_MODE IRQ_MASK_ IRQ_ POLARITY | | | 890, 900,<br>937, 963,<br>1026, 1028,<br>1031 | | | 0x05 | PHY_TX_PWR | RESERVED | RESERVED | RESER | RVED | | TX_F | PWR | | 980 | | 0x06 | PHY_RSSI | RX_CRC_VALID | RND_' | VALUE | | | RSSI | | | 963, 965,<br>1013 | | 0x07 | PHY_ED_LEVEL | | | | ED_LEVEL | | | | | 967 | | 80x0 | PHY_CC_CCA | CCA_REQUEST | CCA_ | MODE | | | CHANNEL | | | 971, 996 | | 0x09 | CCA_THRES | | RESER | /ED | | | CCA_ED | _THRES | | 972 | | 0x0A | RX_CTRL | PEL_SHIF | T_VALUE | RESERVED | RESERVED | | PDT_T | HRES | | 1022, 1041 | | 0x0B | SFD_VALUE | | SFD_VALUE | | | | | | 1033 | | | 0x0C | TRX_CTRL_2 | RX_SAFE_MODE | RESERVED | RESERVED | RESERVED OQPSK_DATA_RATE | | | ΤE | 1032 | | | 0x0D | ANT_DIV | ANT_SEL | | RESERVED | | | ANT_EXT_<br>SW_EN ANT_CTRL | | | 1023 | | 0x0E | IRQ_MASK | | | | IRQ_MASK | <del>.</del> | | | | 898 | | 0x0F | IRQ_STATUS | IRQ_7_BAT_LOW | IRQ_6_TRX_UR | IRQ_5_AMI | IRQ_4_CCA_<br>ED_DONE | IRQ_3_TRX_<br>END | IRQ_2_<br>RX_START | IRQ_1_PLL_<br>UNLOCK | IRQ_0_PLL_<br>LOCK | 899 | | 0x10 | VREG_CTRL | AVREG_EXT | AVDD_OK | RESER | RVED | DVREG_EXT | DVDD_OK | RESE | RVED | 986 | | 0x11 | BATMON | RESERVED | RESERVED | BATMON_OK | BATMON_<br>HR | | ВАТМО | N_VTH | | 988 | | 0x12 | XOSC_CTRL | | XTAL_M | ODE | | | XTAL_ | TRIM | | 993 | | 0x13 | CC_CTRL_0 | | | | CC_NUMBER | | | | | 997 | | 0x14 | CC_CTRL_1 | | RESER\ | /ED | | | CC_E | SAND | | 997 | | 0x15 | RX_SYN | RX_PDT_DIS | | RESERVED | | | RX_PDT | _LEVEL | | 976 | | 0x16 | TRX_RPC | RX_RPC | C_CTRL | RX_RPC_EN | PDT_RPC_<br>EN | PLL_RPC_EN | XAH_TX_<br>RPC_EN | IPAN_RPC_<br>EN | RESERVED | 1037 | | 0x17 | XAH_CTRL_1 | ARET_TC_TS_EN | RESERVED | AACK_FLTR_<br>RES_FT | AACK_UPLD_<br>RES_FT | RESERVED | AACK_ACK<br>_TIME | AACK_PRO<br>M_MODE | AACK_SPC_<br>EN | 938, 954,<br>1028, 1042 | | 0x18 | FTN_CTRL | FTN_START | RESERVED | | | FTNV | | | | 1001 | | 0x19 | XAH_CTRL_2 | | ARET_FRAME | _RETIRES | | ARE | ET_CSMA_RETRI | ES | RESERVED | 940 | | 0x1A | PLL_CF | PLL_CF_START | RESERVED | RESER | RVED | | PLL | _CF | | 998 | | 0x1B | PLL_DCU | PLL_DCU_START | RESERVED | | | RESERVE | :D | | | 999 | | 0x1C | PART_NUM | | | | PART_NUM | | | | | 891 | | 0x1D | VERSION_NUM | | | | VERSION_NUM | | | | | 892 | Table 41-1. AT86RF233 Register Summary (Continued) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |---------|---------------------------------------|--------------------------------------|------------|-------------------|------------------|---------------------|---------------|-------------|-----------------------|----------| | 0x1E | MAN_ID_0 | | | 1 | MAN_ID_0 | | , | | 1 | 892 | | 0x1F | MAN_ID_1 | | MAN_ID_1 | | | | | | 893 | | | 0x20 | SHORT_ADDR_0 | | | | SHORT_ADDR_0 | ) | | | | 957 | | 0x21 | SHORT_ADDR_1 | | | | SHORT_ADDR_ | 1 | | | | 957 | | 0x22 | PAN_ID_0 | | | | PAN_ID_0 | | | | | 957 | | 0x23 | PAN_ID_1 | | | | PAN_ID_1 | | | | | 958 | | 0x24 | IEEE_ADDR_0 | | | | IEEE_ADDR_0 | | | | | 958 | | 0x25 | IEEE_ADDR_1 | | | | IEEE_ADDR_1 | | | | | 958 | | 0x26 | IEEE_ADDR_2 | | | | IEEE_ADDR_2 | | | | | 959 | | 0x27 | IEEE_ADDR_3 | | | | IEEE_ADDR_3 | | | | | 959 | | 0x28 | IEEE_ADDR_4 | | | | IEEE_ADDR_4 | | | | | 959 | | 0x29 | IEEE_ADDR_5 | | | | IEEE_ADDR_5 | | | | | 960 | | 0x2A | IEEE_ADDR_6 | | | | IEEE_ADDR_6 | | | | | 960 | | 0x2B | IEEE_ADDR_7 | | | | IEEE_ADDR_7 | | | | | 960 | | 0x2C | XAH_CTRL_0 | | MAX_FRAME_ | _RETRIES | | MA | X_CSMA_RETRIE | S | SLOTTED_<br>OPERATION | 941 | | 0x2D | CSMA_SEED_0 | | | | CSMA_SEED_0 | 1 | | | | 943 | | 0x2E | CSMA_SEED_1 | AACK_FV | N_MODE | AACK_SET_PD | AACK_DIS_<br>ACK | AACK_I_AM_<br>COORD | | CSMA_SEED_1 | I | 944, 955 | | 0x2F | CSMA_BE | | MAX_E | BE | | | MIN | BE | | 946 | | 0x36 | TST_CTRL_DIGI | RESERVED | RESERVED | RESERVED | RESERVED | | TST_CTF | RL_DIGI | | 1169 | | 0x3C | TST_AGC | RESE | RVED | AGC_HOLD_SEL | AGC_RST | AGC_OFF | AGC_HOLD | G | GC . | 977 | | 0x3D | TST_SDM | MOD_SEL MOD TX_RX TX_RX_SEL RESERVED | | | | | 999 | | | | | | | | | Register Page - 1 | ΓΟM_EN=0x01 | | | | | | | 0x3B | 0x3B PHY_TX_TIME RESERVED IRC_TX_TIME | | | | | | 981 | | | | | | 1 | | | Register Page - F | PMU_EN=0x01 | | | | | | | 0x3B | PHY_PMU_VALUE | | | | PMU_VALUE | | | | | 1051 | The reset values of the AT86RF233 registers in state P\_ON<sup>(1)</sup>, 2, 3) are shown in Table 41-2 on page 1054. Note: All reset values in Table 41-2 on page 1054 are only valid after a power on reset. After a reset procedure (/RST = L) as described in "Reset Procedure" on page 909, the reset values of selected registers (for example registers 0x01, 0x10, 0x11, 0x30) can differ from that in Table 41-2 on page 1054. Table 41-2. AT86RF233 Register Summary – Reset Values | Address | Reset<br>Value | Address | Reset<br>Value | Address | Reset<br>Value | Address | Reset<br>Value | |---------|----------------|---------|----------------|---------|----------------|---------|----------------| | 0x00 | 0x00 | 0x10 | 0x00 | 0x20 | 0xFF | 0x30 | 0x00 | | 0x01 | 0x00 | 0x11 | 0x02 | 0x21 | 0xFF | 0x31 | 0x00 | | 0x02 | 0x00 | 0x12 | 0xF0 | 0x22 | 0xFF | 0x32 | 0x00 | | 0x03 | 0x09 | 0x13 | 0x00 | 0x23 | 0xFF | 0x33 | 0x00 | | 0x04 | 0x22 | 0x14 | 0x00 | 0x24 | 0x00 | 0x34 | 0x00 | | 0x05 | 0x00 | 0x15 | 0x00 | 0x25 | 0x00 | 0x35 | 0x00 | | 0x06 | 0x60 | 0x16 | 0xC1 | 0x26 | 0x00 | 0x36 | 0x00 | | 0x07 | 0xFF | 0x17 | 0x00 | 0x27 | 0x00 | 0x37 | 0x00 | | 0x08 | 0x2B | 0x18 | 0x58 | 0x28 | 0x00 | 0x38 | 0x00 | | 0x09 | 0xC7 | 0x19 | 0x00 | 0x29 | 0x00 | 0x39 | 0x40 | | 0x0A | 0X37 | 0x1A | 0x57 | 0x2A | 0x00 | 0x3A | 0x00 | | 0x0B | 0xA7 | 0x1B | 0x20 | 0x2B | 0x00 | 0x3B | 0x00 | | 0x0C | 0x20 | 0x1C | 0x0B | 0x2C | 0x38 | 0x3C | 0x00 | | 0x0D | 0x00 | 0x1D | 0x02 | 0x2D | 0xEA | 0x3D | 0x00 | | 0x0E | 0x00 | 0x1E | 0x1F | 0x2E | 0x42 | 0x3E | 0x00 | | 0x0F | 0x00 | 0x1F | 0x00 | 0x2F | 0x53 | 0x3F | 0x00 | Notes: 1. While the reset value of register 0x10 is 0x00, any practical access to the register is only possible when DVREG is active. So this register is always read out as 0x04. For details, refer to "Voltage Regulators (AVREG, DVREG)" on page 983. - 2. While the reset value of register 0x11 is 0x02, any practical access to the register is only possible when BATMON is activated. So this register is always read out as 0x22 in P\_ON state. For details, refer to "Battery Monitor (BATMON)" on page 987. - 3. While the reset value of register 0x30 is 0x00, any practical access to the register is only possible when the radio transceiver is accessible. So the register is usually read out as: - 0x11 after a reset in P\_ON state - 0x07 after a reset in any other state # 42. Electrical Characteristics #### 42.1 Disclaimer All typical values are measured at T = 25°C unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified. # 42.2 Absolute Maximum Ratings Stresses beyond those listed in Table 42-1 may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 42-1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min. | Max. | Units | |----------------------|-----------------------------------------------------|-----------------------------------------------------------------------|----------|-----------------------|-------| | $V_{DD}$ | Power supply voltage | | 0 | 3.8 | V | | I <sub>VDD</sub> | Current into a V <sub>DD</sub> pin | | - | 92 | mA | | I <sub>GND</sub> | Current out of a GND pin | | - | 130 | mA | | V <sub>PIN</sub> | Pin voltage with respect to GND and V <sub>DD</sub> | | GND-0.3V | V <sub>DD</sub> +0.3V | V | | V <sub>ANA</sub> | Voltage on RFP, RFN,<br>AVDD and DVDD | | -0.3 | 2.0 | V | | | ESD robustness | Human Body Model (HBM) [4] | 4 | | kV | | V <sub>ESD</sub> | | Charged Device Model (CDM) [5] | 550 | | V | | P <sub>RF</sub> | Input RF level | | | +10 | dBm | | T <sub>LEAD</sub> | Lead temperature | T = 10s<br>(soldering profile compliant with<br>IPC/JEDEC J STD 020B) | | 260 | °C | | T <sub>storage</sub> | Storage temperature | | -60 | 150 | °C | **Caution!** ESD sensitive device. Precaution should be used when handling the device in order to prevent permanent damage. # 42.3 General Operating Ratings The device must operate within the ratings listed in Table 42-2 in order for all other electrical characteristics and typical characteristics of the device to be valid. Table 42-2. General Operating Conditions | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------|-----------------------------------------|---------------------------------------------------|--------------------|------|------|-------| | $V_{DD}$ | Power supply voltage | Voltage on VDDIN, VDDIO and VDDANA <sup>(2)</sup> | 1.8 <sup>(1)</sup> | 3.3 | 3.6 | V | | V <sub>DD1.8</sub> | Power supply voltage (on AVDD and DVDD) | External supply voltage <sup>(3)</sup> | 1.7 | 1.8 | 1.9 | V | | $V_{DDANA}$ | Analog supply voltage | | 1.8 <sup>(1)</sup> | 3.3 | 3.6 | V | | T <sub>A</sub> | Temperature range | | -40 | 25 | 125 | °C | | T <sub>J</sub> | Junction temperature | | - | - | 100 | °C | Notes: 1. With BOD33 disabled. If the BOD33 is enabled, check Table 42-17. - 2. Even if an implementation uses the external 1.8V voltage supply $V_{DD1.8}$ it is required to connect $V_{DD}$ . - 3. AT86RF233 register 0x10 (VREG\_CTRL) needs to be programmed to disable internal voltage regulators and supply blocks by an external 1.8V supply, refer to "Voltage Regulators (AVREG, DVREG)" on page 983. # 42.4 Supply Characteristics The following characteristics are applicable to the operating temperature range: $T_A = -40$ °C to 85°C, unless otherwise specified and are valid for a junction temperature up to $T_J = 100$ °C. Refer to "Power Supply and Start-Up Considerations" on page 20. Table 42-3. Supply Characteristics | | | Voltage | | | |-----------------------------------|--------------------|---------|------|-------| | Symbol | Conditions | Min. | Max. | Units | | $V_{DDIO} \ V_{DDIN} \ V_{DDANA}$ | Full Voltage Range | 1.8 | 3.6 | V | Table 42-4. Supply Rise Rates | Symbol | Parameter | Rise Rate<br>Max. | Units | |--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|-------| | V <sub>DDIO</sub><br>V <sub>DDIN</sub><br>V <sub>DDANA</sub> | DC supply peripheral I/Os, internal regulator and analog supply voltage | 0.1 | V/µs | # 42.5 Maximum Clock Frequencies Table 42-5. Maximum GCLK Generator Output Frequencies | Symbol | Description | Conditions | Max. | Units | |------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|------|-------| | f <sub>GCLKGEN0</sub> / f <sub>GCLK_MAIN</sub> f <sub>GCLKGEN1</sub> f <sub>GCLKGEN2</sub> f <sub>GCLKGEN3</sub> | GCLK Generator Output<br>Frequency | Undivided | 96 | MHz | | f <sub>GCLKGEN4</sub> f <sub>GCLKGEN5</sub> f <sub>GCLKGEN6</sub> f <sub>GCLKGEN7</sub> f <sub>GCLKGEN8</sub> | | Divided | 48 | MHz | Table 42-6. Maximum Peripheral Clock Frequencies | Symbol | Description | Max. | Units | |-------------------|----------------------|------|-------| | f <sub>CPU</sub> | CPU clock frequency | 48 | MHz | | f <sub>AHB</sub> | AHB clock frequency | 48 | MHz | | f <sub>APBA</sub> | APBA clock frequency | 48 | MHz | | f <sub>APBB</sub> | APBB clock frequency | 48 | MHz | | f <sub>APBC</sub> | APBC clock frequency | 48 | MHz | Table 42-6. Maximum Peripheral Clock Frequencies (Continued) | Symbol | Description | Max. | Units | |------------------------------------|------------------------------------------|------|-------| | f <sub>GCLK_DFLL48M_REF</sub> | DFLL48M Reference clock frequency | 33 | KHz | | f <sub>GCLK_DPLL</sub> | FDPLL96M Reference clock frequency | 2 | MHz | | f <sub>GCLK_DPLL_32K</sub> | FDPLL96M 32k Reference clock frequency | 32 | KHz | | f <sub>GCLK_WDT</sub> | WDT input clock frequency | 48 | MHz | | f <sub>GCLK_RTC</sub> | RTC input clock frequency | 48 | MHz | | f <sub>GCLK_EIC</sub> | EIC input clock frequency | 48 | MHz | | f <sub>GCLK_USB</sub> | USB input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_0</sub> | EVSYS channel 0 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_1</sub> | EVSYS channel 1 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_2</sub> | EVSYS channel 2 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_3</sub> | EVSYS channel 3 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_4</sub> | EVSYS channel 4 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_5</sub> | EVSYS channel 5 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_6</sub> | EVSYS channel 6 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_7</sub> | EVSYS channel 7 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_8</sub> | EVSYS channel 8 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_9</sub> | EVSYS channel 9 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_10 | EVSYS channel 10 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_11 | EVSYS channel 11 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOMx_SLOW</sub> | Common SERCOM slow input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM0_CORE</sub> | SERCOM0 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM1_CORE</sub> | SERCOM1 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM2_CORE</sub> | SERCOM2 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM3_CORE</sub> | SERCOM3 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM4_CORE</sub> | SERCOM4 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM5_CORE</sub> | SERCOM5 input clock frequency | 48 | MHz | | f <sub>GCLK_TCC0</sub> , GCLK_TCC1 | TCC0,TCC1 input clock frequency | 96 | MHz | | f <sub>GCLK_TCC2</sub> , GCLK_TC3 | TCC2,TC3 input clock frequency | 96 | MHz | | f <sub>GCLK_TC4</sub> , GCLK_TC5 | TC4,TC5 input clock frequency | 48 | MHz | | f <sub>GCLK_ADC</sub> | ADC input clock frequency | 48 | MHz | Table 42-6. Maximum Peripheral Clock Frequencies (Continued) | Symbol | Description | Max. | Units | |--------------------------|----------------------------------|------|-------| | f <sub>GCLK_AC_DIG</sub> | AC digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC_ANA</sub> | AC analog input clock frequency | 64 | KHz | | f <sub>GCLK_PTC</sub> | PTC input clock frequency | 48 | MHz | # 42.6 Power Consumption The values in are measured values of power consumption under the following conditions, except where noted: - Operating conditions - $V_{VDDIN} = 3.3V$ - Wake up time from sleep mode is measured from the edge of the wakeup signal to the execution of the first instruction fetched in flash. - Oscillators - XOSC (crystal oscillator) stopped - XOSC32K (32kHz crystal oscillator) running with external 32kHz crystal - DFLL48M using XOSC32K as reference and running at 48MHz - Clocks - DFLL48M used as main clock source, except otherwise specified - CPU, AHB clocks undivided - APBA clock divided by 4 - APBB and APBC bridges off - The following AHB module clocks are running: NVMCTRL, APBA bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL, RTC - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU is running on flash with 1 wait states - NVMCTRL cache enabled - BOD33 disabled - AT86RF233 has to be set in Deep Sleep Table 42-7. Current Consumption | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |----------|--------------------------------------------------------------------------------------------------------|----------------|-------------------|-------------------|-------------------|-----------------------| | | ODI I marria de a Wisila (4) a la acida de | 25°C | 3.11 | 3.37 | 3.64 | | | | CPU running a While(1) algorithm | 85°C | 3.24 | 3.48 | 3.76 | | | | CPU running a While(1) algorithm V <sub>DDIN</sub> =1.8V, | 25°C | 3.10 | 3.36 | 3.64 | mA | | | CPU is running on Flash with 3 wait states | 85°C | 3.24 | 3.48 | 3.75 | - | | | CPU running a While(1) algorithm, CPU is running on Flash with 3 wait states with | 25°C | 60*freq +<br>74 | 60*freq +<br>136 | 62*freq +<br>196 | μΑ | | | GCLKIN as reference | 85°C | 62*freq +<br>154 | 62*freq +<br>228 | 62*freq +<br>302 | (with freq<br>in MHz) | | | CDLL rupning a Fibanagai algorithm | 25°C | 4.12 | 4.53 | 4.92 | | | | CPU running a Fibonacci algorithm | 85°C | 4.27 | 4.63 | 4.98 | _ | | | CPU running a Fibonacci algorithm | 25°C | 4.12 | 4.53 | 4.92 | mA | | ACTIVE | V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | 85°C | 4.27 | 4.63 | 4.98 | | | | CPU running a Fibonacci algorithm, CPU is running on Flash with 3 wait states with GCLKIN as reference | 25°C | 86*freq +<br>76 | 88*freq +<br>136 | 88*freq +<br>196 | μΑ | | | | 85°C | 88*freq +<br>156 | 88*freq +<br>230 | 88*freq +<br>302 | (with freq<br>in MHz) | | | CPU running a CoreMark algorithm | 25°C | 5.78 | 6.32 | 6.80 | mA | | | | 85°C | 5.93 | 6.47 | 7.00 | | | | CPU running a CoreMark algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | 25°C | 5.17 | 5.60 | 5.96 | | | | | 85°C | 5.35 | 5.73 | 6.10 | | | | CPU running a CoreMark algorithm, CPU is | 25°C | 106*freq +<br>78 | 106*freq +<br>136 | 108*freq +<br>196 | μΑ | | | running on Flash with 3 wait states with GCLKIN as reference | 85°C | 106*freq +<br>154 | 108*freq +<br>232 | 108*freq +<br>310 | (with freq<br>in MHz) | | IDLE0 | Default energting conditions | 25°C | 1.89 | 2.04 | 2.20 | | | IDLEU | Default operating conditions | 85°C | 1.98 | 2.14 | 2.33 | | | IDI E4 | Default operating conditions | 25°C | 1.34 | 1.46 | 1.58 | ^ | | IDLE1 | Default operating conditions | 85°C | 1.41 | 1.55 | 1.71 | mA | | IDLE2 | Default operating conditions | 25°C | 1.07 | 1.17 | 1.28 | | | IDLEZ | Delaut operating conditions | 85°C | 1.13 | 1.27 | 1.40 | | | | XOSC32K running | 25°C | - | 4.06 | 12.8 | | | STANDBY | RTC running at 1kHz | 85°C | - | 55.2 | 100 | | | STAINDDT | XOSC32K and RTC stopped | 25°C | - | 2.70 | 12.2 | μΑ | | | ACCOST AND NIC Stopped | 85°C | - | 53.3 | 100 | | Table 42-7. Current Consumption (Continued) | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |--------------|----------------------------------------|----------------|------|------|-------|-------| | | XOSC32K running<br>RTC running at 1kHz | 25°C | - | 5.1 | 17.8 | | | STANDBY | | 85°C | - | 60.2 | 105.0 | | | (SAMR21E19A) | XOSC32K and RTC stopped | 25°C | - | 3.7 | 17.2 | μA | | | | 85°C | - | 58.3 | 105.0 | | Table 42-8. Wake-up Time | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |---------|-------------------------------------------------|----------------|------|------|------|-------| | IDLE0 | OSC8M used as main clock source. Cache disabled | 25°C | - | 4.0 | - | | | IDLEO | OSCOW used as main clock source, Cache disabled | 85°C | - | 4.0 | - | | | IDLE1 | OSC8M used as main clock source, Cache disabled | 25°C | - | 12.1 | - | | | IDLE | | 85°C | - | 13.6 | - | | | IDLE2 | OSC8M used as main clock source, Cache disabled | 25°C | - | 13.0 | - | μs | | IDLE2 | | 85°C | - | 14.5 | - | | | CTANDDY | OSC8M used as main clock source, Cache disabled | 25°C | - | 19.6 | - | | | STANDBY | | 85°C | - | 19.7 | - | | Figure 42-1. Measurement Schematic ### 42.7 Peripheral Power Consumption Since USB peripheral complies with the Universal Serial Bus (USB) v2.0 standard, USB peripheral power consumption is described a specific section #### 42.7.1 All peripheral except USB Default conditions, except where noted: - Operating conditions - V<sub>VDDIN</sub> = 3.3 V - Oscillators - XOSC (crystal oscillator) stopped - XOSC32K (32kHz crystal oscillator) running with external 32kHz crystal - OSC8M at 8MHz - Clocks - OSC8M used as main clock source - CPU, AHB and APBn clocks undivided - The following AHB module clocks are running: NVMCTRL, HPB2 bridge, HPB1 bridge, HPB0 bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU in IDLE0 mode - Cache enabled - BOD33 disabled In this default conditions, the power consumption $I_{\text{default}}$ is measured. Operating mode for each peripheral in turn: - Configure and enable the peripheral GCLK (When relevant, see conditions) - Unmask the peripheral clock - Enable the peripheral (when relevant) - Set CPU in IDLE0 mode - Measurement I<sub>periph</sub> - Wake-up CPU via EIC (async: level detection, filtering disabled) - Disable the peripheral (when relevant) - Mask the peripheral clock - Disable the peripheral GCLK (when relevant, see conditions) Each peripheral power consumption provided in table x.y is the value ( $I_{periph}$ - $I_{default}$ ), using the same measurement method as for global power consumption measurement Table 42-9. Typical Peripheral Current Consumption | Peripheral | Conditions | Тур. | Units | |---------------------------------|--------------------------------------------------------|-------|-------| | RTC | f <sub>GCLK_RTC</sub> = 32kHz, 32bit counter mode | 7.4 | μΑ | | WDT | f <sub>GCLK_WDT</sub> =32kHz, normal mode with EW | 5.5 | μΑ | | AC | Both f <sub>GCLK</sub> =8MHz, Enable both COMP | 31.3 | μΑ | | TCx <sup>(1)</sup> | f <sub>GCLK</sub> =8MHz, Enable + COUNTER in 8bit mode | 50 | μΑ | | TCC2 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 95.5 | μΑ | | TCC1 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 167.5 | μΑ | | TCC0 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 180.3 | μΑ | | SERCOMx.<br>I2CM <sup>(2)</sup> | f <sub>GCLK</sub> =8MHz, Enable | 69.7 | μΑ | | SERCOMx.<br>I2CS | f <sub>GCLK</sub> =8MHz, Enable | 29.2 | μΑ | | SERCOMx.<br>SPI | f <sub>GCLK</sub> =8MHz, Enable | 64.6 | μΑ | | SERCOMx.<br>USART | f <sub>GCLK</sub> =8MHz, Enable | 65.5 | μΑ | | DMAC <sup>(3)</sup> | RAM to RAM transfer | 399.5 | μΑ | Notes: 1. All TCs from 4 to 7 share the same power consumption values. - 2. All SERCOMs from 0 to 5 share the same power consumption values. - 3. The value includes the power consumption of the R/W access to the RAM. ### 42.7.2 USB Peripheral Power Consumption Default conditions, except where noted: - Operating conditions - V<sub>VDDIN</sub> = 3.3 V - Oscillators - XOSC32K (32kHz crystal oscillator) running with external 32kHz crystal in USB Host mode - Clocks - USB Device mode: DFLL48M in USB recovery mode (Crystal less) - USB Host mode: DFLL48M in closed loop with XOSC32K (32kHz crystal oscillator) running with external 32kHz crystal - CPU, AHB and APBn clocks undivided - The following AHB module clocks are running: NVMCTRL, HPB2 bridge, HPB1 bridge, HPB0 bridge - All other AHB clocks stopped - I/Os are inactive with internal pull-up - CPU in IDLE0 mode - Cache enabled - BOD33 disabled In this default conditions, the power consumption $I_{default}$ is measured. Measurements do not include consumption of clock source (ex: DFLL48M or FDPLL96M) and CPU. However no CPU activity is required during all states (Suspend, IDLE, Data transfer). Measurements have been done with an USB cable of 1.5m. For USB Device mode, measurements include the maximum consumption (200 $\mu$ A) through pull-up resistor on the D+ line for USB attach. This value depends on USB Host characteristic. #### Operating modes: • Run the USB Device/Host states in regards of the Universal Serial Bus (USB) v2.0 standard. USB power consumption is provided in the following tables. Table 42-10. Typical USB Device Full Speed mode Current Consumption | USB Device state | Conditions | Тур. | Units | |------------------|------------------------------------------------------------------------------------|------|-------| | Suspend | GCLK_USB is off, using USB wakeup asynchronous interrupt. USB bus in suspend mode. | 201 | μΑ | | Suspend | GCLK_USB is on. USB bus in suspend mode. | 0.83 | mA | | IDLE | Start Of Frame is running. No packet transferred. | 1.17 | mA | | Active OUT | Start Of Frame is running. Bulk OUT on 100% bandwidth. | 2.17 | mA | | Active IN | Start Of Frame is running. Bulk IN on 100% bandwidth. | 10.3 | mA | Table 42-11. Typical USB Host Full Speed mode Current Consumption | USB Device state | Conditions | Тур. | Units | |------------------|------------------------------------------------------------------------------------|------|-------| | Wait connection | GCLK_USB is off, using USB wakeup asynchronous interrupt. USB bus not connected. | 0.10 | μΑ | | Wait connection | GCLK_USB is on. USB bus not connected. | 0.19 | mA | | Suspend | GCLK_USB is off, using USB wakeup asynchronous interrupt. USB bus in suspend mode. | 201 | μΑ | | Suspend | GCLK_USB is on. USB bus in suspend mode. | 0.83 | mA | Table 42-11. Typical USB Host Full Speed mode Current Consumption (Continued) | USB Device state | Conditions | Тур. | Units | |------------------|---------------------------------------------------------|------|-------| | IDLE | Start Of Frame is running. No packet transferred. | 1.17 | mA | | Active OUT | Start Of Frame is running. Bulk OUT on 100% bandwidth. | 2.17 | mA | | Active IN | Start Of Frame is running. Bulk IN on 100% bandwidth. | 10.3 | mA | ### 42.8 I/O Pin Characteristics ### 42.8.1 Normal I/O Pins Table 42-12. Normal I/O Pins Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | | |-------------------|--------------------------------|-------------------------------------------------------------|----------------------|---------------------|----------------------|-------|--| | R <sub>PULL</sub> | Pull-up - Pull-down resistance | | 20 | 40 | 60 | kΩ | | | V | Input low-level voltage | V <sub>DD</sub> =1.8V-2.7V | - | - | 0.25*V <sub>DD</sub> | | | | V <sub>IL</sub> | | V <sub>DD</sub> =2.7V-3.6V | - | - | 0.3*V <sub>DD</sub> | | | | V | Input high lovel veltage | V <sub>DD</sub> =1.8V-2.7V | 0.7*V <sub>DD</sub> | - | - | V | | | V <sub>IH</sub> | Input high-level voltage | V <sub>DD</sub> =2.7V-3.6V | 0.55*V <sub>DD</sub> | - | - | V | | | V <sub>OL</sub> | Output low-level voltage | V <sub>DD</sub> >1.6V, I <sub>OL</sub> max | - | 0.1*V <sub>DD</sub> | 0.2*V <sub>DD</sub> | | | | V <sub>OH</sub> | Output high-level voltage | V <sub>DD</sub> >1.6V, I <sub>OH</sub> max | 0.8*V <sub>DD</sub> | 0.9*V <sub>DD</sub> | - | | | | | | V <sub>DD</sub> =1.8V-3V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 1 | | | | | Output low-level current | V <sub>DD</sub> =3V-3.6V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 2.5 | | | | l <sub>OL</sub> | Output low-level current | V <sub>DD</sub> =1.8V-3V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 3 | | | | | | V <sub>DD</sub> =3V-3.6V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 10 | m ^ | | | | | V <sub>DD</sub> =1.8V-3V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 0.70 | - mA | | | | | V <sub>DD</sub> =3V-3.6V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 2 | | | | I <sub>ОН</sub> | Output high-level current | V <sub>DD</sub> =1.8V-3V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 2 | | | | | | V <sub>DD</sub> =3V-3.6V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 7 | | | | | Rise time <sup>(1)</sup> | PORT.PINCFG.DRVSTR=0<br>load = 5pF, V <sub>DD</sub> = 3.3V | - | - | 15 | 0 | | | t <sub>RISE</sub> | Rise ume | PORT.PINCFG.DRVSTR=1<br>load = 20pF, V <sub>DD</sub> = 3.3V | - | - | 15 | - nS | | | | Fall time(1) | PORT.PINCFG.DRVSTR=0<br>load = 5pF, V <sub>DD</sub> = 3.3V | - | - | 15 | | | | t <sub>FALL</sub> | Fall time <sup>(1)</sup> | PORT.PINCFG.DRVSTR=1<br>load = 20pF, V <sub>DD</sub> = 3.3V | - | - | 15 | - nS | | | I <sub>LEAK</sub> | Input leakage current | Pull-up resistors disabled | -1 | +/-0.015 | 1 | μA | | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. ### 42.8.2 I<sup>2</sup>C Pins Refer to "I/O Multiplexing and Considerations" on page 12 to get the list of I<sup>2</sup>C pins. Table 42-13. I<sup>2</sup>C Pins Characteristics in I<sup>2</sup>C configuration | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | | |-------------------|--------------------------------------|---------------------------------------------------------|----------------------|------|----------------------|-------|--| | R <sub>PULL</sub> | Pull-up - Pull-down resistance | | 20 | 40 | 60 | kΩ | | | V | Input low-level voltage | V <sub>DD</sub> =1.8V-2.7V | - | - | 0.25*V <sub>DD</sub> | | | | V <sub>IL</sub> | input low-level voltage | V <sub>DD</sub> =2.7V-3.6V | - | - | 0.3*V <sub>DD</sub> | | | | V <sub>IH</sub> | Input high-level voltage | V <sub>DD</sub> =1.8V-2.7V | 0.7*V <sub>DD</sub> | - | - | | | | V IH | input nigh-level voltage | V <sub>DD</sub> =2.7V-3.6V | 0.55*V <sub>DD</sub> | - | - | ., | | | V <sub>HYS</sub> | Hysteresis of Schmitt trigger inputs | | 0.08*V <sub>DD</sub> | - | - | V | | | V <sub>OL</sub> | Output low-level voltage | V <sub>DD</sub> > 2.0V<br>I <sub>OL</sub> =3mA | - | - | 0.4 | | | | V OL | | V <sub>DD</sub> ≤2.0V<br>I <sub>OL</sub> =2mA | - | - | 0.2*V <sub>DD</sub> | | | | C <sub>I</sub> | Capacitance for each I/O Pin | | | | | pF | | | | Output low-level current | V <sub>OL</sub> =0.4V<br>Standard, Fast<br>and HS Modes | 3 | | | | | | I <sub>OL</sub> | | V <sub>OL</sub> =0.4V<br>Fast Mode + | 20 | - | - | mA | | | | | V <sub>OL</sub> =0.6V | 6 | - | - | | | | f <sub>SCL</sub> | SCL clock frequency | 1 | - | - | 3.4 | MHz | | | R <sub>P</sub> | Value of pull-up resistor | f <sub>SCL</sub> ≤ 100kHz | | | | Ω | | | ТЪ | value of pull-up resistor | f <sub>SCL</sub> > 100kHz | | | | Ω | | I<sup>2</sup>C pins timing characteristics can be found in "SERCOM in I2C Mode Timing" on page 1098. #### 42.8.3 XOSC Pin XOSC pins behave as normal pins when used as normal I/Os. Refer to table "Normal I/O Pins Characteristics". #### 42.8.4 XOSC32 Pin XOSC32 pins behave as normal pins when used as normal I/Os. Refer to table "Normal I/O Pins Characteristics". ### 42.8.5 External Reset Pin Reset pin has the same electrical characteristics as normal I/O pins. Refer to table "Normal I/O Pins Characteristics". # 42.9 Analog Characteristics ### 42.9.1 Voltage Regulator Characteristics Table 42-14. Voltage Regulator Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------|-------------------------------|------|------|------|-------| | V <sub>DDCORE</sub> | DC calibrated output voltage | Voltage regulator normal mode | 1.1 | 1.23 | 1.30 | V | Note: Supplying any external components using $V_{\text{DDCORE}}$ pin is not allowed to assure the integrity of the core supply voltage. Table 42-15. Decoupling requirements | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------------------------------------------------|------------|------|------|------|-------| | C <sub>IN</sub> | Input regulator capacitor, between V <sub>DDIN</sub> and GND | | - | 1 | - | μF | | C <sub>OUT</sub> | Output regulator capacitor, between V <sub>DDCORE</sub> and GND | | 0.8 | 1 | - | μF | ### 42.9.2 Power-On Reset (POR) Characteristics Table 42-16. POR Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|---------------------------------------------|------|------|------|-------| | V <sub>POT+</sub> | Voltage threshold on $V_{DD}$ rising | V <sub>DD</sub> falls at 1V/ms or slower | 1.27 | 1.45 | 1.58 | V | | V <sub>POT-</sub> | Voltage threshold on V <sub>DD</sub> falling | V <sub>DD</sub> fails at 1 V/IIIs of Slower | 0.72 | 0.99 | 1.32 | V | Figure 42-2. POR Operating Principle ### 42.9.3 Brown-Out Detectors Characteristics #### 42.9.3.1 BOD33 Figure 42-3. BOD33 Hysteresis OFF Figure 42-4. BOD33 Hysteresis ON Table 42-17. BOD33 LEVEL Value | Symbol | BOD33.LEVEL | Conditions | Min. | Тур. | Max. | Units | |--------------------|-------------|------------------|------|-------|-------|-------| | | 6 | | - | 1.715 | 1.745 | | | V | 7 | Hyptoropia ON | - | 1.750 | 1.779 | | | V <sub>BOD+</sub> | 39 | Hysteresis ON | - | 2.84 | 2.92 | | | | 48 | | - | 3.2 | 3.3 | V | | | 6 | | 1.62 | 1.64 | 1.67 | V | | V <sub>BOD</sub> - | 7 | Hysteresis ON or | 1.64 | 1.675 | 1.71 | | | V <sub>BOD</sub> | 39 | Hysteresis OFF | 2.72 | 2.77 | 2.81 | | | | 48 | | 3.0 | 3.07 | 3.2 | | Note: See chapter Memories table "NVM User Row Mapping" on page 25 for the BOD33 default value settings. Table 42-18. BOD33 Characteristics | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | | |------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------|---------------|-------------|--------------------|------|-------|----| | | Step size, between adjacent values in BOD33.LEVEL | | | - | 34 | - | mV | | | V <sub>HYST</sub> | V <sub>BOD+</sub> - V <sub>BOD-</sub> | Hysteresis ON | | 35 | - | 170 | mV | | | t <sub>DET</sub> | Detection time | Time with V <sub>DDANA</sub> < V <sub>TH</sub> necessary to generate a reset signal | | - | 0.9 <sup>(1)</sup> | - | μs | | | t <sub>STARTUP</sub> | Startup time | | -40 to 85°C | - | 2.2 <sup>(1)</sup> | - | μs | | | | | Continuous mode | 25°C | | 25 | 48 | | | | | Current | Continuous mode | -40 to 85°C | - | - | 50 | | | | I <sub>IdleBOD33</sub> | consumption in Active/Idle Mode | Compling mode | 25°C | - | 0.034 | 0.21 | μA | | | | | Sampling mode | -40 to 85°C | - | - | 1.62 | | | | | Current | 0 11 1 | 25°C | - | 0.132 | 0.38 | | | | SbyBOD33 | Consumption in Standby mode | Consumption in Sampling mode Standby mode | Sampling mode | -40 to 85°C | - | - | 1 | μA | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. ### 42.9.4 Analog-to-Digital (ADC) Characteristics **Table 42-19. Operating Conditions** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-------------------------------------------------------|-------------------------------------|-------------------------|--------------------------|-------------------------|--------| | RES | Resolution | | 8 | - | 12 | bits | | f <sub>CLK_ADC</sub> | ADC Clock frequency | | 30 | - | 2100 | kHz | | | Conversion speed | | 10 | | 1000 | ksps | | | Sample rate <sup>(1)</sup> | Single shot | 5 | - | 300 | ksps | | | Sample rate | Free running | 5 | - | 350 | ksps | | | Sampling time <sup>(1)</sup> | | 0.5 | - | - | cycles | | | Conversion time <sup>(1)</sup> | 1x Gain | 6 | - | - | cycles | | $V_{REF}$ | Voltage reference range | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | V <sub>REFINT1V</sub> | Internal 1V reference (2) | | - | 1.0 | - | V | | V <sub>REFINTVCC0</sub> | Internal ratiometric reference 0 <sup>(2)</sup> | | - | V <sub>DDANA</sub> /1.48 | - | V | | V <sub>REFINTVCC0</sub> Voltage Error | Internal ratiometric reference 0 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | V <sub>REFINTVCC1</sub> | Internal ratiometric reference 1 <sup>(2)</sup> | V <sub>DDANA</sub> >2.0V | - | V <sub>DDANA</sub> /2 | - | V | | V <sub>REFINTVCC1</sub> Voltage Error | Internal ratiometric reference 1 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | | Conversion range <sup>(1)</sup> | Differential mode | -V <sub>REF</sub> /GAIN | - | +V <sub>REF</sub> /GAIN | V | | | Conversion range | Single-ended mode | 0.0 | - | +V <sub>REF</sub> /GAIN | V | | C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup> | | - | 3.5 | - | pF | | R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup> | | - | - | 3.5 | kΩ | | I <sub>DD</sub> | DC supply current <sup>(1)</sup> | $f_{CLK\_ADC} = 2.1 MHz^{(3)}$ | - | 1.25 | 1.79 | mA | Notes: 1. These values are based on characterization. These values are not covered by test limits in production. - 2. These values are based on simulation. These values are not covered by test limits in production or characterization. - 3. In this condition and for a sample rate of 350ksps, 1 Conversion at gain 1x takes 6 clock cycles of the ADC clock. Table 42-20. Differential Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|--------------------------------------------|---------|--------|---------|-------| | ENOB | Effective Number Of Bits | With gain compensation | - | 10.5 | 11.1 | bits | | TUE | Total Unadjusted Error | 1x Gain | 1.5 | 4.3 | 15.0 | LSB | | INL | Integral Non Linearity | 1x Gain | 1.0 | 1.3 | 4.5 | LSB | | DNL | Differential Non Linearity | 1x Gain | +/-0.3 | +/-0.5 | +/-0.95 | LSB | | | | Ext. Ref 1x | -10.0 | 2.5 | +10.0 | mV | | | Gain Error | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -15.0 | -1.5 | +10.0 | mV | | | | Bandgap | -20.0 | -5.0 | +20.0 | mV | | | Gain Accuracy <sup>(5)</sup> | Ext. Ref. 0.5x | +/-0.1 | +/-0.2 | +/-0.45 | % | | | Gain Accuracy | Ext. Ref. 2x to 16x | +/-0.05 | +/-0.1 | +/-0.11 | % | | | | Ext. Ref. 1x | -5.0 | -1.5 | +5.0 | mV | | | Offset Error | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -5.0 | 0.5 | +5.0 | mV | | | | Bandgap | -5.0 | 3.0 | +5.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 62.7 | 70.0 | 75.0 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 54.1 | 65.0 | 68.5 | dB | | SNR | Signal-to-Noise Ratio | $F_{IN} = 40kHz$ | 54.5 | 65.5 | 68.6 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -77.0 | -64.0 | -63.0 | dB | | | Noise RMS | T=25°C | 0.6 | 1.0 | 1.6 | mV | - Notes: 1. Maximum numbers are based on characterization and not tested in production, and valid for 5% to 95% of the input voltage range. - 2. Dynamic parameter numbers are based on characterization and not tested in production. - 3. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage): - a. If |VIN| > VREF/4 - VCM\_IN < 0.95\*VDDANA + VREF/4 0.75V</li> - VCM IN > VREF/4 -0.05\*VDDANA -0.1V - b. If |VIN| < VREF/4 - VCM\_IN < 1.2\*VDDANA 0.75V</li> - VCM IN > 0.2\*VDDANA 0.1V - 4. The ADC channels on pins PA08, PA09 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 5. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (2\*Vref/GAIN) Table 42-21. Single-Ended Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|-------------------------------|---------|---------|---------|-------| | ENOB | Effective Number of Bits | With gain compensation | - | 9.5 | 9.8 | Bits | | TUE | Total Unadjusted Error | 1x gain | - | 10.5 | 14.0 | LSB | | INL | Integral Non-Linearity | 1x gain | 1.0 | 1.6 | 3.5 | LSB | | DNL | Differential Non-Linearity | 1x gain | +/-0.5 | +/-0.6 | +/-0.95 | LSB | | | Gain Error | Ext. Ref. 1x | -5.0 | 0.7 | +5.0 | mV | | | Gain Accuracy <sup>(4)</sup> | Ext. Ref. 0.5x | +/-0.2 | +/-0.34 | +/-0.4 | % | | | Gaill Accuracy | Ext. Ref. 2x to 16X | +/-0.01 | +/-0.1 | +/-0.2 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | 1.5 | +5.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 63.1 | 65.0 | 67.0 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 47.5 | 59.5 | 61.0 | dB | | SNR | Signal-to-Noise Ratio | F <sub>IN</sub> = 40kHz | 48.0 | 60.0 | 64.0 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -65.4 | -63.0 | -62.1 | dB | | | Noise RMS | T = 25°C | - | 1.0 | - | mV | - Notes: 1. Maximum numbers are based on characterization and not tested in production, and for 5% to 95% of the input voltage range. - 2. Respect the input common mode voltage through the following equations (where VCM IN is the Input channel common mode voltage) for all VIN: - VCM\_IN < 0.7\*VDDANA + VREF/4 0.75V - VCM IN > VREF/4 0.3\*VDDANA 0.1V - 3. The ADC channels on pins PA08, PA09 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 4. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (Vref/GAIN) #### 42.9.4.1 Performance with the Averaging Digital Feature Averaging is a feature which increases the sample accuracy. ADC automatically computes an average value of multiple consecutive conversions. The numbers of samples to be averaged is specified by the Number-of-Samples-to-becollected bit group in the Average Control register (AVGCTRL.SAMPLENUM[3:0]) and the averaged output is available in the Result register (RESULT). Table 42-22. Averaging Feature | Average<br>Number | Conditions | SNR (dB) | SINAD (dB) | SFDR (dB) | ENOB<br>(bits) | |-------------------|-------------------------------------------------------------------|----------|------------|-----------|----------------| | 1 | | 66.0 | 65.0 | 72.8 | 9.75 | | 8 | In differential mode, 1x gain, | 67.6 | 65.8 | 75.1 | 10.62 | | 32 | V <sub>DDANA</sub> =3.0V, V <sub>REF</sub> =1.0V, 350kSps at 25°C | 69.7 | 67.1 | 75.3 | 10.85 | | 128 | | 70.4 | 67.5 | 75.5 | 10.91 | #### 42.9.4.2 Performance with the hardware offset and gain correction Inherent gain and offset errors affect the absolute accuracy of the ADC. The offset error cancellation is handled by the Offset Correction register (OFFSETCORR) and the gain error cancellation, by the Gain Correction register (GAINCORR). The offset and gain correction value is subtracted from the converted data before writing the Result register (RESULT). Table 42-23. Offset and Gain correction feature | Gain Factor | Conditions | Offset Error<br>(mV) | Gain Error<br>(mV) | Total Unadjusted Error<br>(LSB) | |-------------|-----------------------------------------------------------|----------------------|--------------------|---------------------------------| | 0.5x | | 0.25 | 1.0 | 2.4 | | 1x | In differential mode, 1x gain, | 0.20 | 0.10 | 1.5 | | 2x | V <sub>DDANA</sub> =3.0V, V <sub>REF</sub> =1.0V, 350kSps | 0.15 | -0.15 | 2.7 | | 8x | at 25°C | -0.05 | 0.05 | 3.2 | | 16x | | 0.10 | -0.05 | 6.1 | #### 42.9.4.3 Inputs and Sample and Hold Acquisition Times The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{SAMPLE}$ ) and a capacitor ( $C_{SAMPLE}$ ). In addition, the source resistance ( $R_{SOURCE}$ ) must be taken into account when calculating the required sample and hold time. Figure 42-5 shows the ADC input channel equivalent circuit. Figure 42-5. ADC Input To achieve *n* bits of accuracy, the $C_{SAMPLE}$ capacitor must be charged at least to a voltage of $V_{CSAMPLE} \ge V_{IN} \times (1 - 2^{-(n+1)})$ The minimum sampling time $t_{SAMPLEHOLD}$ for a given $R_{SOURCE}$ can be found using this formula: $$t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times (n+1) \times \ln(2)$$ for a 12 bits accuracy: $$t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times 9.02$$ where $$t_{SAMPLEHOLD} = \frac{1}{2 \times f_{ADC}}$$ ### Table 42-24. Clock and Timing<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|-----------------|--------------------------|---------------------------|------|------|------|-------| | | Conversion rate | C <sub>load</sub> =100pF | Normal mode | - | - | 350 | ksps | | | Conversion rate | $R_{load} > 5k\Omega$ | For $\Delta_{DATA}$ =+/-1 | - | - | 1000 | κομο | | | Startup time | V <sub>DDNA</sub> > 2.6V | | - | - | 2.85 | μs | | | otartup time | V <sub>DDNA</sub> < 2.6V | | - | - | 10 | μs | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. Table 42-25. Accuracy Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | | |--------|------------------------------|---------------------------------------|--------------------------|------------------------|--------|--------|-------|--| | RES | Input resolution | | | - | - | 10 | Bits | | | | | V <sub>REE</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | 0.75 | 1.1 | 2.5 | | | | | | V <sub>REF</sub> - EXL 1.0V | V <sub>DD</sub> = 3.6V | 0.6 | 1.2 | 1.5 | | | | INL | Integral pen linearity | V -V | V <sub>DD</sub> = 1.6V | 1.4 | 2.2 | 2.5 | LSB | | | IINL | Integral non-linearity | $V_{REF} = V_{DDANA}$ | V <sub>DD</sub> = 3.6V | 0.9 | 1.4 | 1.5 | LOD | | | | | \/ INIT4\/ | V <sub>DD</sub> = 1.6V | 0.75 | 1.3 | 1.5 | | | | | | V <sub>REF</sub> - IIVIIV | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 3.6V | 0.8 | 1.2 | 1.5 | | | | | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | +/-0.9 | +/-1.2 | +/-1.5 | | | | | | V <sub>REF</sub> - LXI 1.0V | V <sub>DD</sub> = 3.6V | +/-0.9 | +/-1.1 | +/-1.2 | | | | DNL | Differential non-linearity | \/ -\/ | V <sub>DD</sub> = 1.6V | +/-1.1 | +/-1.5 | +/-1.7 | LSB | | | DINL | Differential flori-lifearity | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 3.6V | +/-1.0 | +/-1.1 | +/-1.2 | LOD | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | +/-1.1 | +/-1.4 | +/-1.5 | | | | | V <sub>REF</sub> = IIVI | | V <sub>DD</sub> = 3.6V | +/-1.0 | +/-1.5 | +/-1.6 | | | | | Gain error | Ext. V <sub>REF</sub> | | +/-1.5 | +/-5 | +/-10 | mV | | | | Offset error | Ext. V <sub>REF</sub> | Ext. V <sub>REF</sub> | | +/-3 | +/-6 | mV | | Note: 1. All values measured using a conversion rate of 350ksps. ### 42.9.5 Analog Comparator Characteristics Table 42-26. Electrical and Timing | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------------|-------------------------------------------------------------------------------------------|--------|-------|--------------------|-------| | | Positive input voltage range | | 0 | - | $V_{\rm DDANA}$ | V | | | Negative input voltage range | | 0 | - | V <sub>DDANA</sub> | V | | | Offset | Hysteresis = 0, Fast mode | -15 | 0.0 | +15 | mV | | | Oliset | Hysteresis = 0, Low power mode | -25 | 0.0 | +25 | mV | | | Lluctoropio | Hysteresis = 1, Fast mode | 20 | 50 | 80 | mV | | | Hysteresis | Hysteresis = 1, Low power mode | 15 | 40 | 75 | mV | | | | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Fast mode | - | 60 | 116 | ns | | | Propagation delay | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Low power<br>mode | - | 225 | 370 | ns | | | Startus tima | Enable to ready delay<br>Fast mode | - | 1 | 2 | μs | | t <sub>STARTUP</sub> | Startup time | Enable to ready delay<br>Low power mode | - | 12 | 19 | μs | | | INL <sup>(3)</sup> | | -1.4 | 0.75 | +1.4 | LSB | | V | DNL <sup>(3)</sup> | | -0.9 | 0.25 | +0.9 | LSB | | V <sub>SCALE</sub> | Offset Error (1)(2) | | -0.200 | 0.260 | +0.920 | LSB | | | Gain Error (1)(2) | | -0.89 | 0.215 | 0.89 | LSB | Notes: 1. According to the standard equation $V(X)=V_{LSB}^*(X+1)$ ; $V_{LSB}=V_{DDANA}/64$ 2. Data computed with the Best Fit method 3. Data computed using histogram # 42.9.6 Internal 1.1V Bandgap Reference Characteristics Table 42-27. Bandgap and Internal 1.1V reference characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|-----------------------|------------------------------------------------|------|------|------|-------| | INT1V | Internal 1.1V Bandgap | After calibration at T= 25°C, over [-40, +85]C | 1.08 | 1.1 | 1.12 | V | | | reletelle | Over voltage at 25°C | 1.09 | 1.1 | 1.11 | V | #### 42.9.7 Temperature Sensor Characteristics #### 42.9.7.1 Temperature Sensor Characteristics Table 42-28. Temperature Sensor Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-------|------|-------| | | Temperature sensor output voltage | T= 25°C, V <sub>DDANA</sub> = 3.3V | - | 0.667 | - | V | | | Temperature sensor slope | | 2.3 | 2.4 | 2.5 | mV/°C | | | Variation over V <sub>DDANA</sub> voltage | V <sub>DDANA</sub> =1.8V to 3.6V | -1.7 | 1 | 3.7 | mV/V | | | Temperature Sensor accuracy | Using the method described in<br>the "Software-based<br>Refinement of the Actual<br>Temperature" on page 1079 | -10 | - | 10 | °C | Note: 1. These values are based on characterization. These values are not covered by test limits in production. #### 42.9.7.2 Software-based Refinement of the Actual Temperature The temperature sensor behavior is linear but it depends on several parameters such as the internal voltage reference which itself depends on the temperature. To take this into account, each device contains a Temperature Log row with data measured and written during the production tests. These calibration values should be read by software to infer the most accurate temperature readings possible. This Software Temperature Log row can be read at address 0x00806030 This section specifies the Temperature Log row content and explains how to refine the temperature sensor output using the values in the Temperature Log row. #### **Temperature Log Row** All values in this row were measured in the following conditions: - $V_{DDIN} = V_{DDIO} = V_{DDANA} = 3.3V$ - ADC Clock speed = 1MHz - ADC mode: Free running mode, ADC averaging mode with 4 averaged samples - ADC voltage reference = 1.0V internal reference (INT1V) - ADC input = temperature sensor Table 42-29. Temperature Log Row Content | Bit Position | Name | Description | |--------------|-------------------|-----------------------------------------------------------------------------------------------------| | 7:0 | ROOM_TEMP_VAL_INT | Integer part of room temperature in °C | | 11:8 | ROOM_TEMP_VAL_DEC | Decimal part of room temperature | | 19:12 | HOT_TEMP_VAL_INT | Integer part of hot temperature in °C | | 23:20 | HOT_TEMP_VAL_DEC | Decimal part of hot temperature | | 31:24 | ROOM_INT1V_VAL | 2's complement of the internal 1V reference drift at room temperature (versus a 1.0 centered value) | | 39:32 | HOT_INT1V_VAL | 2's complement of the internal 1V reference drift at hot temperature (versus a 1.0 centered value) | | 51:40 | ROOM_ADC_VAL | 12bit ADC conversion at room temperature | | 63:52 | HOT_ADC_VAL | 12bit ADC conversion at hot temperature | The temperature sensor values are logged during test production flow for Room and Hot insertions: - ROOM\_TEMP\_VAL\_INT and ROOM\_TEMP\_VAL\_DEC contains the measured temperature at room insertion (e.g. for ROOM\_TEMP\_VAL\_INT=25 and ROOM\_TEMP\_VAL\_DEC=2, the measured temperature at room insertion is 25.2°C). - HOT\_TEMP\_VAL\_INT and HOT\_TEMP\_VAL\_DEC contains the measured temperature at hot insertion (e.g. for HOT\_TEMP\_VAL\_INT=83 and HOT\_TEMP\_VAL\_DEC=3, the measured temperature at room insertion is 83.3°C). The temperature log row also contains the corresponding 12bit ADC conversions of both Room and Hot temperatures: - ROOM\_ADC\_VAL contains the 12bit ADC value corresponding to (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) - HOT\_ADC\_VAL contains the 12bit ADC value corresponding to (HOT\_TEMP\_VAL\_INT, HOT\_TEMP\_VAL\_DEC) The temperature log row also contains the corresponding 1V internal reference of both Room and Hot temperatures: - ROOM\_INT1V\_VAL is the 2's complement of the internal 1V reference value corresponding to (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) - HOT\_INT1V\_VAL is the 2's complement of the internal 1V reference value corresponding to (HOT\_TEMP\_VAL\_INT, HOT\_TEMP\_VAL\_DEC) - ROOM\_INT1V\_VAL and HOT\_INT1V\_VAL values are centered around 1V with a 0.001V step. In other words, the range of values [0,127] corresponds to [1V, 0.873V] and the range of values [-1, -127] corresponds to [1.001V, 1.127V]. INT1V == 1 (VAL/1000) is valid for both ranges. ### **Using Linear Interpolation** For concise equations, we'll use the following notations: - (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) is denoted temp<sub>R</sub>. - (HOT TEMP VAL INT, HOT TEMP VAL DEC) is denoted temp<sub>H</sub> - ROOM\_ADC\_VAL is denoted ADC<sub>R</sub>, its conversion to Volt is denoted V<sub>ADCR</sub> - HOT\_ADC\_VAL is denoted ADC<sub>H</sub>, its conversion to Volt is denoted V<sub>ADCH</sub> - ROOM\_INT1V\_VAL is denoted INT1V<sub>R</sub> - HOT\_INT1V\_VAL is denoted INT1V<sub>H</sub> Using the (temp<sub>R</sub>, ADC<sub>R</sub>) and (temp<sub>H</sub>, ADC<sub>H</sub>) points, using a linear interpolation we have the following equation: $$\left(\frac{V_{ADC} - V_{ADCR}}{temp - temp_R}\right) = \left(\frac{V_{ADCH} - V_{ADCR}}{temp_H - temp_R}\right)$$ Given a temperature sensor ADC conversion value ADC<sub>m</sub>, we can infer a coarse value of the temperature temp<sub>C</sub> as: $$temp_{C} = temp_{R} + \left[ \frac{\left\{ \left( ADC_{m} \cdot \frac{1}{(2^{12} - 1)} \right) - \left( ADC_{R} \cdot \frac{INT1V_{R}}{(2^{12} - 1)} \right) \right\} \cdot (temp_{H} - temp_{R})}{\left\{ \left( ADC_{H} \cdot \frac{INT1V_{H}}{(2^{12} - 1)} \right) - \left( ADC_{R} \cdot \frac{INT1V_{R}}{(2^{12} - 1)} \right) \right\}} \right]$$ # [Equation 1] Notes: 1. In the previous expression, we've added the conversion of the ADC register value to be expressed in V. 2. This is a coarse value because we assume INT1V=1V for this ADC conversion. Using the (temp<sub>R</sub>, INT1V<sub>R</sub>) and (temp<sub>H</sub>, INT1V<sub>H</sub>) points, using a linear interpolation we have the following equation: $$\left(\frac{INT1\,V - INT1\,V_R}{temp - temp_R}\right) \, = \, \left(\frac{INT1\,V_H - INT1\,V_R}{temp_H - temp_R}\right)$$ Then using the coarse temperature value, we can infer a closer to reality INT1V value during the ADC conversion as: $$INT1V_{m} = INT1V_{R} + \left(\frac{(INT1V_{H} - INT1V_{R}) \cdot (temp_{C} - temp_{R})}{(temp_{H} - temp_{R})}\right)$$ Back to [Equation 1], we replace INT1V=1V by INT1V = INT1V<sub>m</sub>, we can then deduce a finer temperature value as: $$temp_f = temp_R + \left[ \frac{\left\{ \left( ADC_m \cdot \frac{INT1 V_m}{(2^{12} - 1)} \right) - \left( ADC_R \cdot \frac{INT1 V_R}{(2^{12} - 1)} \right) \right\} \cdot (temp_H \cdot temp_R)}{\left\{ \left( ADC_H \cdot \frac{INT1 V_H}{(2^{12} - 1)} \right) - \left( ADC_R \cdot \frac{INT1 V_R}{(2^{12} - 1)} \right) \right\}} \right]$$ ### [Equation 1bis] # 42.10 NVM Characteristics **Table 42-30. Maximum Operating Frequency** | V <sub>DD</sub> range | NVM Wait States | Maximum Operating Frequency | Units | |-----------------------|-----------------|-----------------------------|-------| | 1.8V to 2.7V | 0 | 14 | | | | 1 | 28 | | | | 2 | 42 | MHz | | | 3 | 48 | IVITZ | | 0.7)/4- 0.0)/ | 0 | 24 | | | 2.7V to 3.6V | 1 | 48 | | Note that on this flash technology, a max number of 8 consecutive write is allowed per row. Once this number is reached, a row erase is mandatory. Table 42-31. Flash Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>NVM25k</sub> | Retention after up to 25k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>NVM2.5k</sub> | Retention after up to 2.5k | Average ambient 55°C | 20 | 100 | - | Years | | Ret <sub>NVM100</sub> | Retention after up to 100 | Average ambient 55°C | 25 | >100 | - | Years | | Cyc <sub>NVM</sub> | Cycling Endurance <sup>(1)</sup> | -40°C < Ta < 85°C | 25k | 150k | - | Cycles | Note: 1. An endurance cycle is a write and an erase operation. Table 42-32. EEPROM Emulation<sup>(1)</sup> Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>EEPROM100k</sub> | Retention after up to 100k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>EEPROM10k</sub> | Retention after up to 10k | Average ambient 55°C | 20 | 100 | - | Years | | Cyc <sub>EEPROM</sub> | Cycling Endurance <sup>(2)</sup> | -40°C < Ta < 85°C | 100k | 600k | - | Cycles | Notes: 1. The EEPROM emulation is a software emulation described in the App note AT03265. 2. An endurance cycle is a write and an erase operation. Table 42-33. NVM Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------------|------------|------|------|------|-------| | t <sub>FPP</sub> | Page programming time | - | - | - | 2.5 | ms | | t <sub>FRE</sub> | Row erase time | - | - | - | 6 | ms | | t <sub>FCE</sub> | DSU chip erase time<br>(CHIP_ERASE) | - | - | - | 240 | ms | # 42.11 Oscillators Characteristics # 42.11.1 Crystal Oscillator (XOSC) Characteristics ### 42.11.1.1 Digital Clock Characteristics The following table describes the characteristics for the oscillator when a digital clock is applied on XIN. Table 42-34. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------|---------------------|------------|------|------|------|-------| | f <sub>CPXIN</sub> | XIN clock frequency | | - | - | 32 | MHz | ### 42.11.1.2 Crystal Oscillator Characteristics The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT as shown in Figure 42-6. The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. The capacitance of the external capacitors $(C_{LEXT})$ can then be computed as follows: $$C_{LEXT} = 2(C_L - C_{STRAY} - C_{SHUNT})$$ where $C_{STRAY}$ is the capacitance of the pins and PCB, $C_{SHUNT}$ is the shunt capacitance of the crystal. **Table 42-35. Crystal Oscillator Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | | |-------------------|-------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------|------|------|--------|--| | f <sub>OUT</sub> | Crystal oscillator frequency | | 0.4 | - | 32 | MHz | | | | | f = 0.455MHz, C <sub>L</sub> = 100pF<br>XOSC.GAIN = 0 | - | - | 5.6K | | | | | Crystal Equivalent Series<br>Resistance<br>Safety Factor = 3 | | f = 2MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 0 | - | - | 416 | | | ESR | | f = 4MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 1 | - | - | 243 | Ω | | | LOK | The AGC doesn't have any noticeable impact on these measurements. | f = 8MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 2 | - | - | 138 | \$ \$2 | | | | measurements. | f = 16MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 3 | - | - | 66 | | | | | | f = 32MHz, C <sub>L</sub> = 18pF<br>XOSC.GAIN = 4 | - | - | 56 | | | | C <sub>XIN</sub> | Parasitic capacitor load | | - | 5.9 | - | pF | | | C <sub>XOUT</sub> | Parasitic capacitor load | | - | 3.2 | - | pF | | Table 42-35. Crystal Oscillator Characteristics (Continued) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------|-----------------------------------------------------------------|------|------|-------|--------| | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC off | 27 | 65 | 85 | | | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC on | 14 | 52 | 73 | | | | Company Company time | f = 4MHz, C <sub>L</sub> = 20pF, AGC off | 61 | 117 | 150 | | | | | f = 4MHz, C <sub>L</sub> = 20pF, AGC on | 23 | 74 | 100 | | | | | f = 8MHz, C <sub>L</sub> = 20pF, AGC off | 131 | 226 | 296 | | | I <sub>xosc</sub> | Current Consumption | f = 8MHz, C <sub>L</sub> = 20pF, AGC on | 56 | 128 | 172 | μA | | | | f = 16MHz, C <sub>L</sub> = 20pF, AGC off | 305 | 502 | 687 | | | | | f = 16MHz, C <sub>L</sub> = 20pF, AGC on | 116 | 307 | 552 | | | | | f = 32MHz, C <sub>L</sub> = 18pF, AGC off | 1031 | 1622 | 2200 | | | | | f = 32MHz, C <sub>L</sub> = 18pF, AGC on | 278 | 615 | 1200 | | | | | $f = 2MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 0, ESR = $600\Omega$ | - | 14K | 48K | | | | | $f = 4MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 1, ESR = $100\Omega$ | - | 6800 | 19.5K | | | t <sub>STARTUP</sub> | Startup time | $f = 8MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 2, ESR = $35\Omega$ | - | 5550 | 13K | cycles | | | | f = 16MHz, $C_L$ = 20pF,<br>XOSC.GAIN = 3, ESR = 25 $\Omega$ | - | 6750 | 14.5K | | | | | $f = 32MHz$ , $C_L = 18pF$ ,<br>XOSC.GAIN = 4, ESR = $40\Omega$ | - | 5.3K | 9.6K | | Figure 42-6. Oscillator Connection # 42.11.2 External 32kHz Crystal Oscillator (XOSC32K) Characteristics # 42.11.2.1 Digital Clock Characteristics The following table describes the characteristics for the oscillator when a digital clock is applied on XIN32 pin. Table 42-36. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------|------------|------|--------|------|-------| | f <sub>CPXIN32</sub> | XIN32 clock frequency | | - | 32.768 | - | kHz | | | XIN32 clock duty cycle | | - | 50 | - | % | # 42.11.2.2 Crystal Oscillator Characteristics Figure 42-6 and the equation in "Crystal Oscillator Characteristics" on page 1083 also applies to the 32kHz oscillator connection. The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. Table 42-37. 32kHz Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|------|--------| | f <sub>OUT</sub> | Crystal oscillator frequency | | - | 32768 | - | Hz | | t <sub>STARTUP</sub> | Startup time | $ESR_{XTAL} = 39.9 \text{k}\Omega$ , $C_L = 12.5 \text{pF}$ | - | 28K | 30K | cycles | | C <sub>L</sub> | Crystal load capacitance | | - | - | 12.5 | | | C <sub>SHUNT</sub> | Crystal shunt capacitance | | - | 0.1 | - | pF | | C <sub>XIN32</sub> | Parasitic capacitor load | TQFP64/48/32 packages | - | 3.1 | - | рι | | C <sub>XOUT32</sub> | Parasitic capacitor load | TQTF04/40/32 packages | - | 3.3 | - | | | I <sub>XOSC32K</sub> | Current consumption | | - | 1.22 | 2.19 | μA | | ESR | Crystal equivalent series<br>resistance f=32.768kHz<br>Safety Factor = 3 | C <sub>L</sub> =12.5pF | - | - | 141 | kΩ | Table 42-38. 32kHz Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------------------------------------------------|---------------------------------------------------------------|------|-------|------|--------| | f <sub>OUT</sub> | Crystal oscillator frequency | | - | 32768 | - | Hz | | t <sub>STARTUP</sub> | Startup time | $ESR_{XTAL} = 39.9 \text{ k}\Omega$ , $C_L = 12.5 \text{ pF}$ | - | 28K | 30K | cycles | | C <sub>L</sub> | Crystal load capacitance | | - | - | 12.5 | | | C <sub>SHUNT</sub> | Crystal shunt capacitance | | - | 0.1 | - | pF | | C <sub>XIN32</sub> | Parasitic capacitor load | TQFP64/48/32 packages | - | 3.2 | - | ρι | | C <sub>XOUT32</sub> | Parasitic capacitor load | TQTF04/40/32 packages | - | 3.7 | - | | | I <sub>XOSC32K</sub> | Current consumption | | - | 1.22 | 2.19 | μA | | ESR | Crystal equivalent series resistance f=32.768kHz Safety Factor = 3 | C <sub>L</sub> =12.5pF | - | - | 100 | kΩ | # 42.11.3 Digital Frequency Locked Loop (DFLL48M) Characteristics Table 42-39. DFLL48M Characteristics - Open Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 | 47 | 48 | 49 | MHz | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 | - | 403 | 453 | μА | | t <sub>STARTUP</sub> | Startup time | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 f <sub>OUT</sub> within 90% of final value | 7 | 8 | 9 | μs | Note: 1. DFLL48M in Open loop after calibration at room temperature. Table 42-40. DFLL48M Characteristics - Closed Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|-------| | f <sub>OUT</sub> | Average Output frequency | fREF = 32.768kHz | 47 | 48 | 49 | MHz | | f <sub>REF</sub> | Reference frequency | | 0.732 | 32.768 | 33 | kHz | | Jitter | Cycle to Cycle jitter | fREF = 32.768kHz | - | - | 0.42 | ns | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | fREF = 32 768kHz | - | 425 | 482 | μA | | t <sub>LOCK</sub> | Lock time | fREF = 32.768kHz DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 DFLLCTRL.BPLCKC = 1 DFLLCTRL.QLDIS = 0 DFLLCTRL.CCDIS = 1 DFLLMUL.FSTEP = 10 | 100 | 200 | 500 | μs | Note: 1. To insure that the device stays within the maximum allowed clock frequency, any reference clock for DFLL in close loop must be within a 2% error accuracy. # 42.11.4 32.768kHz Internal oscillator (OSC32K) Characteristics Table 42-41. 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|---------------------|--------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> Output frequency | | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.8, 3.6]V | 28.508 | 32.768 | 34.734 | | | | Output frequency | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 32.276 | 32.768 | 33.260 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.8, 3.6]V | 31.457 | 32.768 | 34.079 | | | I <sub>OSC32K</sub> | Current consumption | | - | 0.67 | 1.31 | μA | | t <sub>STARTUP</sub> | Startup time | | - | 1 | 2 | cycle | | Duty | Duty Cycle | | - | 50 | - | % | # 42.11.5 Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics Table 42-42. Ultra Low Power Internal 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | | |-----------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------|--------|--------|--------|--| | f <sub>OUT</sub> Output frequency | | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.8, 3.6]V | 25.559 | 32.768 | 38.011 | | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 31.293 | 32.768 | 34.570 | kHz | | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.8, 3.6]V | 31.293 | 32.768 | 34.570 | | | | I <sub>OSCULP32K</sub> (1)(2) | | | - | - | 125 | nA | | | t <sub>STARTUP</sub> | Startup time | | - | 10 | - | cycles | | | Duty | Duty Cycle | | - | 50 | - | % | | Notes: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. 2. This oscillator is always on. # 42.11.6 8MHz RC Oscillator (OSC8M) Characteristics Table 42-43. Internal 8MHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | | |-----------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------|--| | | | Calibrated against a 8MHz reference at 25°C, over [-40, +85]C, over [1.8, 3.6]V | 7.8 | 8 | 8.16 | | | | f <sub>OUT</sub> Output frequency | Calibrated against a 8MHz reference at 25°C, at $V_{\rm DD}$ =3.3V | 7.94 | 8 | 8.06 | MHz | | | | | | Calibrated against a 8MHz reference at 25°C, over [1.8, 3.6]V | 7.92 | 8 | 8.08 | | | | I <sub>OSC8M</sub> | Current consumption | IDLE2 on OSC32K versus IDLE2 on calibrated OSC8M enabled at 8MHz (FRANGE=1, PRESC=0) | | 64 | 96 | μΑ | | | t <sub>STARTUP</sub> | Startup time | | - | 2.1 | 3 | μs | | | Duty | Duty cycle | | - | 50 | - | % | | # 42.11.7 Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics Table 42-44. FDPLL96M Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|----------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | | 500 | 700 | | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 900 | 1200 | μA | | | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 1.5 | 2.0 | % | | Jp | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 3.0 | 10.0 | | | Jρ | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | | 1.3 | 2.0 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 3.0 | 7.0 | | | t <sub>LOCK</sub> | Lock Time | After startup, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 1.3 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | Table 42-45. FDPLL96M Characteristics(1) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> Current consumption | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | | 500 | 700 | | | | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 900 | 1200 | μA | | L | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 1.5 | 2.1 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 4 | 10.0 | | | Jp | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | | 1.6 | 2.2 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 4.6 | 10.2 | | | t <sub>LOCK</sub> Loc | Lock Time | After startup, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | Note: 1. All values have been characterized with FILTSEL[1/0] as default value. # **42.12 PTC Typical Characteristics** Figure 42-7. Power Consumption [μA] 1 sensor, noise countermeasures disabled, f=48MHz, Vcc=3.3V Figure 42-8. Power Consumption [µA] 1 sensor, noise countermeasures Enabled, f=48MHz, Vcc=3.3V Figure 42-9. Power Consumption [µA] 10 sensors, noise countermeasures disabled, f=48MHz, Vcc=3.3V Figure 42-10.Power Consumption [µA] 10 sensors, noise countermeasures Enabled, f=48MHz, Vcc=3.3V Figure 42-11.Power Consumption [µA] 100 sensors, noise countermeasures disabled, f=48MHz, Vcc=3.3V Figure 42-12.Power Consumption [μA] 100 sensors, noise countermeasures Enabled, f=48MHz, Vcc=3.3V Figure 42-13.CPU Utilization ### 42.13 USB Characteristics The USB on-chip buffers comply with the Universal Serial Bus (USB) v2.0 standard. All AC parameters related to these buffers can be found within the USB 2.0 electrical specifications. The USB interface is USB-IF certified: - TID 40001583 Peripheral Silicon > Low/Full Speed > Silicon Building Blocks - TID 120000272 Embedded Hosts > Full Speed Electrical configuration required to be USB compliance: - The CPU frequency must be higher 8MHz when USB is active (No constraint for USB suspend mode) - The operating voltages must be 3.3V (Min. 3.0V, Max. 3.6V). - The GCLK USB frequency accuracy source must be less than: - In USB device mode, 48MHz +/-0.25% - In USB host mode, 48MHz +/-0.05% ### Table 42-46. GCLK\_USB Clock Setup Recommendations | Clock setup | | USB Device | USB Host | |-------------|----------------------------------------------------------------|--------------------|----------| | | Open loop | No | No | | DELL 40M | Closed loop, any internal OSC source | No | No | | DFLL48M | Closed loop, any external XOSC source | Yes | No | | | Closed loop, USB SOF source (USB recovery mode) <sup>(1)</sup> | Yes <sup>(2)</sup> | N/A | | | Any internal OSC source (32K, 8M, ) | No | No | | FDPLL96M | Any external XOSC source (< 1MHz) | Yes | No | | | Any external XOSC source (> 1MHz) | Yes <sup>(3)</sup> | Yes | - Notes: 1. When using DFLL48M in USB recovery mode, the Fine Step value must be Ah to guarantee a USB clock at +/-0.25% before 11ms after a resume. - 2. Very high signal quality and crystal less. It is the best setup for USB Device mode. - 3. FDPLL lock time is short when the clock frequency source is high (> 1MHz). Thus, FDPLL and external OSC can be stopped during USB suspend mode to reduce consumption and guarantee a USB wakeup time (See TDRSMDN in USB specification). # **42.14 Timing Characteristics** ### 42.14.1 External Reset Table 42-47. External Reset Characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------|---------------------------|-----------|------|------|------|-------| | t <sub>EXT</sub> | Minimum reset pulse width | | 10 | - | - | ns | # 42.14.2 SERCOM in SPI Mode Timing Figure 42-14.SPI Timing Requirements in Master Mode Figure 42-15.SPI Timing Requirements in Slave Mode Table 42-48. SPI Timing Characteristics and Requirements<sup>(1)</sup> | Symbol | Parameter | Cor | nditions | Min. | Тур. | Max. | Units | |--------------------|------------------------------|--------|-------------|----------------------------------------------|---------------------------|------|-------| | t <sub>SCK</sub> | SCK period | Master | | | 84 | | | | t <sub>SCKW</sub> | SCK high/low width | Master | Master | | 0.5*t <sub>SCK</sub> | - | | | t <sub>SCKR</sub> | SCK rise time <sup>(2)</sup> | Master | | - | - | - | | | t <sub>SCKF</sub> | SCK fall time <sup>(2)</sup> | Master | | - | - | - | | | t <sub>MIS</sub> | MISO setup to SCK | Master | | - | 21 | - | | | t <sub>MIH</sub> | MISO hold after SCK | Master | | - | 13 | - | | | t <sub>MOS</sub> | MOSI setup SCK | Master | | - | t <sub>SCK</sub> /2 - 3 | - | | | t <sub>MOH</sub> | MOSI hold after SCK | Master | | - | 3 | - | | | t <sub>SSCK</sub> | Slave SCK Period | Slave | | 1*t <sub>CLK_APB</sub> | - | - | | | t <sub>SSCKW</sub> | SCK high/low width | Slave | Slave | | - | - | | | t <sub>SSCKR</sub> | SCK rise time <sup>(2)</sup> | Slave | | - | - | - | ns | | t <sub>SSCKF</sub> | SCK fall time <sup>(2)</sup> | Slave | | - | - | - | | | t <sub>SIS</sub> | MOSI setup to SCK | Slave | | t <sub>SSCK</sub> /2 - 9 | - | - | | | t <sub>SIH</sub> | MOSI hold after SCK | Slave | | t <sub>SSCK</sub> /2 - 3 | - | - | | | t <sub>sss</sub> | SS setup to SCK | Slave | PRELOADEN=1 | 2*t <sub>CLK_APB</sub><br>+ t <sub>SOS</sub> | - | - | | | | | | PRELOADEN=0 | t <sub>SOS</sub> +7 | - | - | | | t <sub>SSH</sub> | SS hold after SCK | Slave | Slave | | - | - | | | t <sub>sos</sub> | MISO setup SCK | Slave | | - | t <sub>SSCK</sub> /2 - 18 | - | | | t <sub>soh</sub> | MISO hold after SCK | Slave | | - | 18 | - | | | t <sub>soss</sub> | MISO setup after SS low | Slave | | - | 18 | - | | | t <sub>SOSH</sub> | MISO hold after SS high | Slave | | - | 10 | - | | Notes: 1. These values are based on simulation. These values are not covered by test limits in production. 2. See "I/O Pin Characteristics" on page 1067 # 42.14.3 SERCOM in I<sup>2</sup>C Mode Timing Table 42-49 describes the requirements for devices connected to the I<sup>2</sup>C Interface Bus. Timing symbols refer to Figure 42-16. Figure 42-16.I<sup>2</sup>C Interface Bus Timing Table 42-49. I2C Interface Timing<sup>(1)</sup> | Symbol | Parameter | | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------------------------------------|-------------------------|----------------------------------------------|---------------------|------|------|-------| | | | Standard /<br>Fast Mode | C <sub>b</sub> <sup>(2)</sup> = 400pF | - | 215 | 300 | | | t <sub>R</sub> | Rise time for both SDA and SCL | Fast<br>Mode + | C <sub>b</sub> <sup>(2)</sup> = 550pF | | 60 | 100 | | | | | High<br>Speed<br>Mode | C <sub>b</sub> <sup>(2)</sup> = 100pF | | 20 | 40 | | | | | Standard /<br>Fast Mode | 10pF < C <sub>b</sub> <sup>(2)</sup> < 400pF | | 20.0 | 50.0 | | | t <sub>OF</sub> | Output fall time from $V_{\text{IHmin}}$ to $V_{\text{ILmax}}$ | Fast<br>Mode + | 10pF < C <sub>b</sub> <sup>(2)</sup> < 550pF | | 15.0 | 50.0 | | | | | High<br>Speed<br>Mode | 10pF < C <sub>b</sub> <sup>(2)</sup> < 100pF | | 10.0 | 40.0 | | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | | f <sub>SCL</sub> > 100kHz,<br>Master | t <sub>LOW</sub> -9 | - | - | | | t <sub>LOW</sub> | Low period of SCL Clock | | f <sub>SCL</sub> > 100kHz | 113 | - | - | ns | | t <sub>BUF</sub> | Bus free time between a STOP and a START condition | | f <sub>SCL</sub> > 100kHz | t <sub>LOW</sub> | - | - | | | t <sub>SU;STA</sub> | Setup time for a repeated START condition | | f <sub>SCL</sub> > 100kHz,<br>Master | t <sub>LOW</sub> +7 | - | - | | | t <sub>HD;DAT</sub> | Data hold time | | f <sub>SCL</sub> > 100kHz,<br>Master | 9 | - | 12 | | | t <sub>SU;DAT</sub> | Data setup time | | f <sub>SCL</sub> > 100kHz,<br>Master | 104 | - | - | | | t <sub>su;sto</sub> | Setup time for STOP condition | | f <sub>SCL</sub> > 100kHz,<br>Master | t <sub>LOW</sub> +9 | - | - | | | t <sub>SU;DAT;rx</sub> | Data setup time (receive mode) | | f <sub>SCL</sub> > 100kHz, Slave | 51 | - | 56 | | | t <sub>HD;DAT;tx</sub> | Data hold time (send mode) | | f <sub>SCL</sub> > 100kHz, Slave | 71 | 90 | 138 | | Notes: 1. These values are based on simulation. These values are not covered by test limits in production. 2. Cb = Capacitive load on each bus line. Otherwise noted, value of $C_b$ set to 20pF. # **42.14.4 SWD Timing** ### Figure 42-17.SWD Interface Signals ### Read Cycle # Write Cycle Table 42-50. SWD Timings<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Max. | Units | |--------|---------------------------------------------------------------|-----------------------------------------------------------------------|------|--------|-------| | Thigh | SWDCLK High period | V <sub>VDDIO</sub> from 3.0V to 3.6V,<br>maximum external capacitor = | 10 | 500000 | | | Tlow | SWDCLK Low period | | 10 | 500000 | | | Tos | SWDIO output skew to falling edge SWDCLK | | -5 | 5 | ns | | Tis | Input Setup time required between SWDIO | 40pF | 4 | - | | | Tih | Input Hold time required between SWDIO and rising edge SWDCLK | | 1 | - | | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. # 42.15 AT86RF233 Electrical Characteristics # **42.15.1 Digital Interface Timing Characteristics** Test Conditions: $T_{OP}$ = +25°C, $V_{DD}$ = 3.0V, $C_{Load}$ = 50pF (unless otherwise stated). | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------| | f <sub>sync</sub> | SCLK frequency | Synchronous operation | | | 8 | MHz | | f <sub>async</sub> | SCLK frequency | Asynchronous operation | | | 7.5 | MHz | | t <sub>1</sub> | /SEL falling edge to MISO active | | | | 180 | ns | | t <sub>2</sub> | SCLK falling edge to MISO out | Data hold time | 25 | | | ns | | t <sub>3</sub> | MOSI setup time | | 10 | | | ns | | t <sub>4</sub> | MOSI hold time | | 10 | | | ns | | t <sub>5</sub> | LSB last byte to MSB next byte | SPI read/write, standard SRAM and frame access modes | 250 <sup>(1)</sup> | | | ns | | t <sub>5a</sub> | LSB last byte to MSB next byte | Fast SRAM read/write access mode | 500 <sup>(1)</sup> | | | ns | | t <sub>6</sub> | /SEL rising edge to MISO tri state | | | | 10 | ns | | t <sub>7</sub> | SLP_TR pulse width | TX start trigger | 62.5 | | Note <sup>(2)</sup> | ns | | t <sub>8</sub> | SPI idle time: SEL rising to falling edge | SPI read/write, standard SRAM and frame access modes Idle time between consecutive SPI accesses | 250 <sup>(1)</sup> | | | ns | | t <sub>8a</sub> | SPI idle time: SEL rising to falling edge | Fast SRAM read/write access<br>mode<br>Idle time between consecutive<br>SPI accesses | 500 <sup>((1)</sup> | | | ns | | t <sub>9</sub> | Last SCLK rising edge to /SEL rising edge | | | 250 | | ns | | t <sub>10</sub> | Reset pulse width | ≥ 10 clock cycles at 16MHz | 625 | | | ns | | t <sub>11</sub> | SPI access latency after reset | ≥ 10 clock cycles at 16MHz | 625 | | | ns | | t <sub>12</sub> | Frame buffer empty indicator latency | rising edge of last SCLK clock of<br>the Frame Buffer read command<br>byte to rising edge of IRQ | | 750 | | ns | | t <sub>IRQ</sub> | IRQ_2, IRQ_3, IRQ_4 latency | Relative to the event to be indicated | | 9 | | μs | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------|------------------------------------------------|------|------|------|------| | | | Configurable in register 0x03<br>CLKM_CTRL = 0 | | 0 | | MHz | | | | CLKM_CTRL = 1 | | 1 | | MHz | | | | CLKM_CTRL = 2 | | 2 | | MHz | | f <sub>CLKM</sub> | CLKM output clock frequency | CLKM_CTRL = 3 | | 4 | | MHz | | | | CLKM_CTRL = 4 | | 8 | | MHz | | | | CLKM_CTRL = 5 | | 16 | | MHz | | | | CLKM_CTRL = 6 | | 250 | | kHz | | | | CLKM_CTRL = 7 | | 62.5 | | kHz | Notes: 1. For Fast SRAM read/write accesses on address space 0x82 - 0x94 the time $t_5(Min.)$ and $t_8(Min.)$ increases to 500ns. 2. Maximum pulse width less than (TX frame length + 16µs). # 42.15.2 General RF Specifications Test Conditions (unless otherwise stated): $v_{DD}$ = 3.0V, $t_{RF}$ = 2445MHz, $T_{OP}$ = +25°C, Measurement setup see Figure 34-1. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------|------------------------------|--------------------------|--------------------|------|------|--------| | £ | F | As specified in [1], [2] | 2405 | 2445 | 2480 | MHz | | f <sub>RF</sub> | Frequency range | 500kHz spacing | 2360 | | 2480 | MHz | | £ | Channel angeing | As specified in [1], [2] | | 5 | | MHz | | f <sub>CH</sub> | Channel spacing | 500kHz spacing | | 500 | | kHz | | f <sub>HDR</sub> | Header bit rate (SHR, PHR) | As specified in [1], [2] | | 250 | | kb/s | | f <sub>PSDU</sub> | PSDU bit rate | As specified in [1], [2] | | 250 | | kb/s | | f <sub>CHIP</sub> | Chip rate | As specified in [1], [2] | | 2000 | | kchip/ | | f <sub>CLK</sub> | Crystal oscillator frequency | Reference oscillator | | 16 | | MHz | | f <sub>SRD</sub> | | PSDU bit rate | | | | | | Symbol rate deviation Reference frequency accuracy for correct functionality | | 250kb/s | -60 <sup>(1)</sup> | | +60 | ppm | | f <sub>20dB</sub> | 20dB bandwidth | | | 2.8 | | MHz | Note: 1. A reference frequency accuracy of ±40ppm is required by [1] [2]. # 42.15.3 Transmitter Characteristics Test Conditions (unless otherwise stated): $V_{DD}$ = 3.0V, $f_{RF}$ = 2445MHz, $T_{OP}$ = +25°C, Measurement setup see Figure 34-1. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------|--------------------------------------------------------------------|------|------|------|------| | P <sub>TX_MAX</sub> | TX Output power | Maximum configurable TX output power value Register bit TX_PWR = 0 | | +4 | | dBm | | P <sub>RANGE</sub> | Output power range | 16 steps, configurable in register 0x05 (PHY_TX_PWR) | | 21 | | dB | | P <sub>ACC</sub> | Output power tolerance | | | ±2 | | dB | | EVM | Error vector magnitude | | | 15 | | %rms | | В | Harmonics <sup>(2)</sup> | 2 <sup>nd</sup> harmonic | | | -28 | dBm | | P <sub>HARM</sub> | naimonics | 3 <sup>rd</sup> harmonic | | -45 | | dBm | | | | 30 – 1000MHz | | -36 | | dBm | | P <sub>SPUR_TX</sub> | Spurious Emissions <sup>(1)</sup> | 1 – 12.75GHz | | -30 | | dBm | | | | 1.8 – 1.9GHz | | -47 | | dBm | | | | 5.15 – 5.3GHz | | -47 | | dBm | Notes: 1. Complies with EN 300 328/440, FCC-CFR-47 part 15, ARIB STD-66, RSS-210. 2. Measured single ended @ RFP/ RFN into $50\Omega$ ; termination of the other pin with $50\Omega$ ; constant wave signal. Compliance with EN 300 328/400, FCC-CFR-47 part 15, ARIB STD-66, RSS-210 might require an appropriate balun and/or harmonics filter. # 42.15.4 Receiver Characteristics Test Conditions (unless otherwise stated): $V_{DD}$ = 3.0V, $f_{RF}$ = 2445MHz, $T_{OP}$ = +25°C, $f_{PSDU}$ = 250kb/s, Measurement setup see Figure 34-1. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------|------|------|------| | P <sub>SENS</sub> | Receiver sensitivity | 250kb/s <sup>(1)</sup> | | -99 | | dBm | | NF | Noise figure | | | 6 | | dB | | P <sub>RX_MAX</sub> | Maximum RX input level | 250kb/s <sup>(1)</sup> | | 8 | | dBm | | P <sub>ACRN</sub> | Adjacent channel rejection: -5MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 32 | | dB | | P <sub>ACRP</sub> | Adjacent channel rejection: +5MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 35 | | dB | | P <sub>AACRN</sub> | Adjacent channel rejection:<br>-10MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 48 | | dB | | P <sub>AACRP</sub> | Adjacent channel rejection: +10MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 48 | | dB | | P <sub>AACR2N</sub> | 2 <sup>nd</sup> alternate channel rejection:<br>-15MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 54 | | dB | | P <sub>AACR2P</sub> | 2 <sup>nd</sup> alternate channel rejection:<br>+15MHz | P <sub>RF</sub> = -82dBm <sup>(1)</sup> | | 54 | | dB | | | | LO leakage <sup>(3)</sup> | | -57 | | dBm | | P <sub>SPUR_RX</sub> | Spurious emissions | 30 – 1000MHz | | | -57 | dBm | | | | 1 – 12.75GHz | | | -47 | dBm | | f <sub>CAR_OFFS</sub> | TX/RX carrier frequency offset | Sensitivity loss ≤ 3dB | -300 <sup>(2)</sup> | | +300 | kHz | | IIP3 | 3 <sup>rd</sup> – order intercept point | At maximum gain Offset freq. interf. 1 = 5MHz Offset freq. interf. 2 = 10MHz | | -10 | | dBm | | IIP2 | 2 <sup>nd</sup> – order intercept point | At maximum gain<br>Offset freq. interf. 1 = 60MHz<br>Offset freq. interf. 2 = 62MHz | | 31 | | dBm | | RSSI <sub>TOL</sub> | RSSI tolerance | Tolerance within gain step | | | ±5 | dB | | RSSI <sub>RANGE</sub> | RSSI dynamic range | | | 87 | | dB | | RSSI <sub>RES</sub> | RSSI resolution | | | 3 | | dB | | RSSI <sub>BASE_VAL</sub> | RSSI sensitivity | Defined as RSSI_BASE_VAL | | -94 | | dBm | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |---------------------|--------------------|----------------------------------------|------|------|------|------| | RSSI <sub>MIN</sub> | Minimum RSSI value | P <sub>RF</sub> ≤ RSSI_BASE_VAL | | 0 | | | | RSSI <sub>MAX</sub> | Maximum RSSI value | P <sub>RF</sub> ≥ RSSI_BASE_VAL + 84dB | | 28 | | | Notes: 1. AWGN channel, PER ≤ 1%, PSDU length 20 octets. - 2. Offset equals ±120ppm. - 3. Measured single ended @ RFP/ RFN into $50\Omega$ ; termination of the other pin with $50\Omega$ ; constant wave signal. Compliance with EN 300 328/400, FCC-CFR-47 part 15, ARIB STD-66, RSS-210 might require an appropriate balun. # **42.15.5 Current Consumption Specifications** Test Conditions (unless otherwise stated): $V_{DD}$ = 3.0V, $f_{RF}$ = 2445MHz, $T_{OP}$ = +25°C, Measurement setup see Figure 34-1. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------|------|------| | | | P <sub>TX</sub> = +4dBm | | 13.8 | | mA | | I <sub>BUSY_TX</sub> | Supply current transmit state | P <sub>TX</sub> = +0dBm | | 11.8 | | mA | | | | P <sub>TX</sub> = -17dBm | | 7.2 | | mA | | | | high sensitivity<br>RX_PDT_LEVEL = [0x0] | | 11.8 | | mA | | I <sub>RX_ON</sub> Supply current RX_ON state | with active RPC mode <sup>(2)</sup> may further reduce current consumptions | | | | | | | Supply current RX_ON state with active receiver desensitize | receiver desensitize RX_PDT_LEVEL = [0x1,, 0xE, 0xF] <sup>(1)</sup> | | 11.3 | | mA | | | | with active RPC mode <sup>(2)</sup> may further reduce current consumptions; using RX_PDT_LEVEL = [0x8,, 0xE, 0xF] <sup>(1)</sup> reduces current consumption further by about 1mA | | | | | | | | Cumply ourront DLL ON state | | | 5.2 | | mA | | I <sub>PLL_ON</sub> | Supply current PLL_ON state | with active RPC mode <sup>(2)</sup> | | 450 | | μA | | I <sub>TRX_OFF</sub> | Supply current TRX_OFF state | | | 300 | | μA | | I <sub>SLEEP</sub> | Supply current SLEEP state | | | 0.2 | | μA | | I <sub>DEEP_SLEEP</sub> | Supply current DEEP_SLEEP state | | | 0.02 | | μA | Notes: 1. Refer to "Receiver (RX)" on page 975. - 2. Refer to "Reduced Power Consumption Mode (RPC)" on page 1034. - 3. All power consumption measurements are performed with CLKM disabled. - 4. The SAMD21 supply current has to be added to the AT86RF233 supply currents specified in the table above. # 42.15.6 XOSCRF Crystal Parameter Requirements Test Conditions: $T_{OP}$ = +25°C, $V_{DD}$ = 3.0V (unless otherwise stated). | Symbol | Parameter | Condition | Min. | Тур. | Max, | Unit | |----------------|------------------------------|-----------|------|------|------|------| | f <sub>0</sub> | Crystal frequency | | | 16 | | MHz | | C <sub>L</sub> | Load capacitance | | 8 | | 14 | pF | | C <sub>0</sub> | Crystal shunt capacitance | | | | 7 | pF | | ESR | Equivalent series resistance | | | | 100 | Ω | # 43. Packaging Information # 43.1 Thermal Considerations ### 43.1.1 Thermal Resistance Data Table 43-1 summarizes the thermal resistance data depending on the package. Table 43-1. Thermal Resistance Data | Package Type | $\theta_{JA}$ | $\theta_{\sf JC}$ | |--------------|---------------|-------------------| | 32-pin QFN | 37.2 °C/W | 3.1 °C/W | | 48-pin QFN | 33 °C/W | 11.4 °C/W | # 43.1.2 Junction Temperature The average chip-junction temperature, T<sub>.I</sub>, in °C can be obtained from the following: 1. $$T_D = T_A + (P_D \times \theta_{JA})$$ 2. $$T_D = T_A + (P_D \times (\theta_{HEATSINK} + \theta_{JC}))$$ ### where: - $\theta_{JA}$ = package thermal resistance, Junction-to-ambient (°C/W), provided in Table 43-1. - $\theta_{JC}$ = package thermal resistance, Junction-to-case thermal resistance (°C/W), provided in Table 43-1. - $\theta_{\text{HEATSINK}}$ = cooling device thermal resistance (°C/W), provided in the device datasheet. - P<sub>D</sub> = device power consumption (W). - T<sub>A</sub> = ambient temperature (°C). From the first equation, the user can derive the estimated lifetime of the chip and decide if a cooling device is necessary or not. If a cooling device is to be fitted on the chip, the second equation should be used to compute the resulting average chip-junction temperature $T_J$ in $^{\circ}$ C. # 43.2 Package Drawings # 43.2.1 48-pin QFN SIDE VIEW # COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | | | |--------|----------|-----------|------|------|--|--| | А | 0.80 | | 1.00 | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | А3 | | 0.203 REF | | | | | | D/E | | 7.00 BSC | | | | | | D2/E2 | 4.40 | 4.50 | 4.60 | | | | | L | 0.35 | 0.40 | 0.45 | | | | | b | 0.18 | 0.25 | 0.30 | 2 | | | | е | 0.50 BSC | | | | | | | n | | 48 | | | | | Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-220, Variation VKKD-4, for proper dimensions, tolerances, datums, etc. (Excepted D2/E2). # Table 43-2. Device and Package Maximum Weight | 00 | mg | |----|----| |----|----| ### Table 43-3. Package Characteristics | Moisture Sensitivity Level | MSL3 | |----------------------------|------| | | | ### Table 43-4. Package Reference | JEDEC Drawing Reference | MO-220 | |-------------------------|--------| | JESD97 Classification | E3 | Dimension b applies to metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optical radius on the other end of the terminal, the dimension should not be measured in that radius area. # 43.2.2 32-pin QFN (PG) # GPC:ZKV ### DRAWINGS NOT SCALED SIDE VIEW ### COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | | |--------|----------|----------|------|------|--| | А | 0.80 | | 1.00 | | | | A1 | 0.00 | | 0.05 | | | | D/E | | 5.00 BSC | | | | | D2/E2 | 3.50 | 3.60 | 3.70 | | | | L | 0.30 | 0.40 | 0.50 | | | | b | 0.18 | 0.25 | 0.30 | 2 | | | е | 0.50 BSC | | | | | | n | | 32 | | | | Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-220, Variation VHHD-2, for proper dimensions, tolerances, datums, etc. # Table 43-5. Device and Package Maximum Weight | 90 | mg | |----|----| | | | # Table 43-6. Package Characteristics | Moisture Sensitivity Level | MSL3 | |----------------------------|------| | | | ### Table 43-7. Package Reference | JEDEC Drawing Reference | MO-220 | |-------------------------|--------| | JESD97 Classification | E3 | Dimension b applies to metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.If the terminal has the optical radius on the other end of the terminal, the dimension should not be measured in that radius area. # 43.2.3 32-pin QFN (32M5) GPC: ZSA # BOTTOM SIDE 32 Pin 1 Indicator 1 2 3 3 Big 1 B # SIDE VIEW - PACKAGE DIMENSIONS CONFORM TO JEDEC MO-220 (EXCEPT FOR PACKAGE TOTAL HEIGHT AND LEAD LENGTH). - 2. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y 14.5M 1994. - 3. ALL DIMENSIONS ARE IN MILLIMETERS. - 4. MAXIMUM ALLOWABLE BURR SHALL NOT EXCEED 0.05MM. - 5. LEAD NUMBERS START WITH THE #1 AND CONTINUE COUNTERCLOCKWISE TO LEAD #32 WHEN VIEWED FROM THE TOP. 6. LEAD WIDTH IS MEASURED BETWEEN 0.15MM AND 0.30MM FROM THE LEAD TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE LEADS. PIN #1 INDEX MUST BE INDICATED BY LASER MARK. # COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | TYP | MAX | NOTE | |--------|----------|----------|------|------| | Α | 1.00 | 1.05 | 1.20 | | | A1 | 0.00 | - | 0.05 | | | A2 | | 0.20 REF | | | | D | | 5.00 BSC | | | | D1 | 3.60 REF | | | | | E | 5.00 BSC | | | | | E1 | 3.60 REF | | | | | е | 0.50 BSC | | | | | b | 0.18 | 0.25 | 0.30 | | | L | 0.30 | 0.40 | 0.50 | | # Table 43-8. Device and Package Maximum Weight | 78.5 | mg | |------|----| | | | # Table 43-9. Package Characteristics | | 7 | |----------------------------|------| | Moisture Sensitivity Level | MSL3 | | | | ### Table 43-10. Package Reference | JEDEC Drawing Reference | MO-220 | |-------------------------|--------| | JESD97 Classification | E3 | # 44. Soldering Profile The following table gives the recommended soldering profile from J-STD-20. | Profile Feature | Green Package | |--------------------------------------------|---------------| | Average Ramp-up Rate (217°C to peak) | 3°C/s max | | Preheat Temperature 175°C +/-25°C | 150-200°C | | Time Maintained Above 217°C | 60-150s | | Time within 5°C of Actual Peak Temperature | 30s | | Peak Temperature Range | 260°C | | Ramp-down Rate | 6°C/s max | | Time 25°C to Peak Temperature | 8 minutes max | A maximum of three reflow passes is allowed per component. # 45. Schematic Checklist # 45.1 Introduction This chapter describes a common checklist which should be used when starting and reviewing the schematics for a SAM R21 design. This chapter illustrates a recommended power supply connection, how to connect external analog references, programmer, debugger, oscillator and crystal. ### 45.1.1 Operation in Noisy Environment If the microcontroller is operating in an environment with much electromagnetic noise it must be protected from this noise to ensure reliable operation. In addition to following best practice EMC design guidelines, the recommendations listed in the schematic checklist sections must be followed. In particular placing decoupling capacitors very close to the power pins, a RC-filter on the RESET pin, and a pull-up resistor on the SWCLK pin is critical for reliable operations. It is also relevant to eliminate or attenuate noise in order to avoid that it reaches supply pins, I/O pins and crystals. # 45.2 Power Supply The SAM R21 supports a single power supply from 1.8 to 3.6V. ### 45.2.1 Power Supply Connections Figure 45-1. Power Supply Schematic Table 45-1. Power Supply Connections, $V_{\text{DDCORE}}$ From Internal Regulator | Signal Name | Recommended Pin Connection | Description | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------| | $V_{DDIO}$ | 1.8V to 3.6V Decoupling/filtering capacitors $100nF^{(1)(2)}$ and $10\mu F^{(1)}$ Decoupling/filtering inductor $10\mu H^{(1)(3)}$ | Digital supply voltage | | $V_{DDANA}$ | 1.8V to 3.6V Decoupling/filtering capacitors $100nF^{(1)(2)}$ and $10\mu F^{(1)}$ Ferrite bead <sup>(4)</sup> prevents the $V_{DD}$ noise interfering the $V_{DDANA}$ | Analog supply voltage | | GND | | Ground | | GND <sub>ANA</sub> | | Ground for the analog power domain | - Notes: 1. These values are only given as typical examples. - 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group, low ESR caps should be used for better decoupling. - 3. An inductor should be added between the external power and the V<sub>DD</sub> for power filtering. - 4. Ferrite bead has better filtering performance than the common inductor at high frequencies. It can be added between $V_{DD}$ and $V_{DDANA}$ for preventing digital noise from entering the analog power domain. The bead should provide enough impedance (e.g. $50\Omega$ at 20MHz and $220\Omega$ at 100MHz) for separating the digital power from the analog power domain. Make sure to select a ferrite bead designed for filtering applications with a low DC resistance to avoid a large voltage drop across the ferrite bead. ### 45.3 **External Analog Reference Connections** The following schematic checklist is only necessary if the application is using external analog references. If the internal references are used instead, the following circuits in Figure 45-2 and Figure 45-2 are not necessary. Figure 45-2. External Analog Reference Schematic With One Reference Table 45-2. External Analog Reference Connections | Signal Name | Recommended Pin Connection | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | VREFB | 1.0V to V <sub>DDANA</sub> - 0.6V for ADC<br>Decoupling/filtering capacitors<br>100nF <sup>(1)(2)</sup> and 4.7µF <sup>(1)</sup> | External reference from VREFB pin on the analog port | | GND | | Ground | Notes: 1. These values are given as a typical example. 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group. # 45.4 External Reset Circuit The external reset circuit is connected to the RESET pin when the external reset function is used. If the external reset function has been disabled, the circuit is not necessary. The reset switch can also be removed, if the manual reset is not necessary. The RESET pin itself has an internal pull-up resistor, hence it is optional to also add an external pull-up resistor. Figure 45-3. External Reset Circuit Example Schematic A pull-up resistor makes sure that the reset does not go low unintended causing a device reset. An additional resistor has been added in series with the switch to safely discharge the filtering capacitor, i.e. preventing a current surge when shorting the filtering capacitor which again causes a noise spike that can have a negative effect on the system. **Table 45-3. Reset Circuit Connections** | Signal Name | Recommended Pin Connection | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | RESET | Reset low level threshold voltage $V_{DDIO} = 1.8V - 2.0V$ : Below $0.33 * V_{DDIO}$ $V_{DDIO} = 2.7V - 3.6V$ : Below $0.36 * V_{DDIO}$ Decoupling/filter capacitor $100nF^{(1)}$ | Reset pin | | | Pull-up resistor $10k\Omega^{(1)(2)}$<br>Resistor in series with the switch $330\Omega^{(1)}$ | | Notes: 1. These values are given as a typical example. 2. The SAM R21 features an internal pull-up resistor on the RESET pin, hence an external pull-up is optional. ### 45.5 Unused or Unconnected Pins For unused pins the default state of the pins for the will give the lowest current leakage. There is thus no need to do any configuration of the unused pins in order to lower the power consumption. # 45.6 Clocks and Crystal Oscillators The SAM R21 can be run from internal or external clock sources, or a mix of internal and external sources. An example of usage will be to use the internal 8MHz oscillator as source for the system clock, and an external 32.768kHz watch crystal as clock source for the Real-Time counter (RTC). ### 45.6.1 External Clock Source Figure 45-4. External Clock Source Example Schematic Table 45-4. External Clock Source Connections | Signal Name | Recommended Pin Connection | Description | |-------------|---------------------------------------------------|------------------------------------| | XIN | XIN is used as input for an external clock signal | Input for inverting oscillator pin | | XOUT/GPIO | Can be left unconnected or used as normal GPIO | | # 45.6.2 Crystal Oscillator Figure 45-5. Crystal Oscillator Example Schematic The crystal should be located as close to the device as possible. Long signal lines may cause too high load to operate the crystal, and cause crosstalk to other parts of the system. Table 45-5. Crystal Oscillator Checklist | Signal Name | Recommended Pin Connection | Description | |-------------|---------------------------------------|---------------------------------------| | XIN | Load capacitor 15pF <sup>(1)(2)</sup> | External crystal between 0.4 to 30MHz | | XOUT | Load capacitor 15pF <sup>(1)(2)</sup> | | Notes: 1. These values are given only as typical example. 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group. ### 45.6.3 External Real Time Oscillator The low frequency crystal oscillator is optimized for use with a 32.768kHz watch crystal. When selecting crystals, load capacitance and crystal's Equivalent Series Resistance (ESR) must be taken into consideration. Both values are specified by the crystal vendor. The SAM R21 oscillator (not available in SAMR21E) is optimized for very low power consumption, hence close attention should be made when selecting crystals, see Table 45-6 for maximum ESR recommendations on 9pF and 12.5pF crystals. The Low-frequency Crystal Oscillator provides an internal load capacitance of typical values available in Table 42-37, "32kHz Crystal Oscillator Characteristics," on page 1085. This internal load capacitance and PCB capacitance can allow to use a Crystal inferior to 12.5pF load capacitance without external capacitors as shown in Figure 45-6. Table 45-6. Maximum ESR Recommendation for 32.768kHz Crystal | Crystal C <sub>L</sub> (pF) | Max ESR [kΩ] | |-----------------------------|--------------| | 12.5 | 313 | Note: Maximum ESR is typical value based on characterization. These values are not covered by test limits in production. Figure 45-6. External Real Time Oscillator without Load Capacitor However, to improve Crystal accuracy and Safety Factor, it can be recommended by crystal datasheet to add external capacitors as shown in Figure 45-7. To find suitable load capacitance for a 32.768kHz crystal, consult the crystal datasheet. Figure 45-7. External Real Time Oscillator with Load Capacitor Table 45-7. External Real Time Oscillator Checklist | Signal Name | Recommended Pin Connection | Description | |-------------|---------------------------------------|-------------------------| | XIN32 | Load capacitor 22pF <sup>(1)(2)</sup> | Timer oscillator input | | XOUT32 | Load capacitor 22pF <sup>(1)(2)</sup> | Timer oscillator output | Notes: 1. These values are given only as typical examples. 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group. ### 45.6.4 Calculating the Correct Crystal Decoupling Capacitor In order to calculate correct load capacitor for a given crystal one can use the model shown in Figure 45-8 which includes internal capacitors $C_{Ln}$ , external parasitic capacitance $C_{ELn}$ and external load capacitance $C_{Pn}$ . Using this model the total capacitive load for the crystal can be calculated as shown in the equation below: $$\sum C_{tot} = \frac{(C_{L1} + C_{P1} + C_{EL1})(C_{L2} + C_{P2} + C_{EL2})}{C_{L1} + C_{P1} + C_{EL1} + C_{L2} + C_{P2} + C_{EL2}}$$ where C<sub>tot</sub> is the total load capacitance seen by the crystal, this value should be equal to the load capacitance value found in the crystal manufacturer datasheet. The parasitic capacitance $C_{ELn}$ can in most applications be disregarded as these are usually very small. If accounted for the value is dependent on the PCB material and PCB layout. For some crystal the internal capacitive load provided by the device itself can be enough. To calculate the total load capacitance in this case. $C_{ELn}$ and $C_{Pn}$ are both zero, $C_{L1} = C_{L2} = C_{L}$ , and the equation reduces to the following: $$\sum C_{tot} = \frac{C_L}{2}$$ For device equivalent internal pin capacitance, refer to "External 32kHz Crystal Oscillator (XOSC32K) Characteristics" on page 1085. ### 45.7 Programming and Debug Ports For programming and/or debugging the SAM R21 the device should be connected using the Serial Wire Debug (SWD) interface. Currently, the SWD interface is supported by several Atmel and third party programmers and debuggers, such as the SAM-ICE, JTAGICE3 or SAM R21 Xplained Pro (SAM R21 evaluation kit) Embedded Debugger. Refer to the SAM-ICE, JTAGICE3 or SAM R21 Xplained Pro user guides for details on debugging and programming connections and options. For connecting to any other programming or debugging tool, refer to that specific programmer's or debugger's user guide. The SAM R21 Xplained Pro evaluation board for the SAM R21 supports programming and debugging through the onboard embedded debugger so no external programmer or debugger is needed. Note that a pull-up resistor on the SWCLK pin is critical for reliable operations. Refer to "Operation in Noisy Environment" on page 1112. Figure 45-9. SWCLK Circuit Connections Table 45-8. SWCLK Circuit Connections | Pin Name | Description | Recommended Pin Connection | |----------|-----------------------|----------------------------| | SWCLK | Serial wire clock pin | Pull-up resistor 1kΩ | ### 45.7.1 Cortex Debug Connector (10-pin) For debuggers and/or programmers that support the Cortex Debug Connector (10-pin) interface the signals should be connected as shown in Figure 45-10 with details described in Table 45-9. Figure 45-10.Cortex Debug Connector (10-pin) Table 45-9. Cortex Debug Connector (10-pin) | Header Signal Name | Description | Recommended Pin Connection | |--------------------|------------------------------------------------------------------------------------|------------------------------| | SWDCLK | Serial wire clock pin | Pull-up resistor 1k $\Omega$ | | SWDIO | Serial wire bidirectional data pin | | | RESET | Refer to "External Reset Circuit" on page 1115 | | | RESET | Target device reset pin, active low | | | VTref | Target voltage sense, should be connected to the device $\mathbf{V}_{\mathrm{DD}}$ | | | GND | Ground | | ### 45.7.2 10-pin JTAGICE3 Compatible Serial Wire Debug Interface The JTAGICE3 debugger and programmer does not support the Cortex Debug Connector (10-pin) directly, hence a special pinout is needed to directly connect the SAM R21 to the JTAGICE3, alternatively one can use the JTAGICE3 squid cable and manually match the signals between the JTAGICE3 and SAM R21. Figure 45-11 describes how to connect a 10-pin header that support connecting the JTAGICE3 directly to the SAM R21 without the need for a squid cable. To connect the JTAGICE3 programmer and debugger to the SAM R21, one can either use the JTAGICE3 squid cable, or use a 10-pin connector as shown in Figure 45-11 with details given in Table 45-10 to connect to the target using the JTAGICE3 50 mil cable directly. 10-pin JTAGICE3 Compatible Serial Wire Debug Header GND | **SWDCLK** RESET NC VTG **SWDIO RESET SWCLK** NC NC NC NC **SWDIO GND** Figure 45-11.10-pin JTAGICE3 Compatible Serial Wire Debug Interface Table 45-10. 10-pin JTAGICE3 Compatible Serial Wire Debug Interface | Header Signal Name | Description | |--------------------|-------------------------------------------------------------------------| | SWDCLK | Serial wire clock pin | | SWDIO | Serial wire bidirectional data pin | | RESET | Target device reset pin, active low | | VTG | Target voltage sense, should be connected to the device $V_{\text{DD}}$ | | GND | Ground | ### 45.7.3 20-pin IDC JTAG Connector For debuggers and/or programmers that support the 20-pin IDC JTAG Connector, e.g. the SAM-ICE, the signals should be connected as shown in Figure 45-12 with details described in Table 45-11. Figure 45-12.20-pin IDC JTAG Connector Table 45-11. 20-pin IDC JTAG Connector | Header Signal Name | Description | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWDCLK | Serial wire clock pin | | SWDIO | Serial wire bidirectional data pin | | nRESET | Target device reset pin, active low | | VCC | Target voltage sense, should be connected to the device $V_{\text{DD}}$ | | GND | Ground | | GND* | These pins are reserved for firmware extension purposes. They can be left open or connected to GND in normal debug environment. They are not essential for SWD in general. | ### 45.8 USB Interface The USB interface consists of a differential data pair (D+/D-) and a power supply (VBUS, GND). Refer to the "Electrical Characteristics" on page 1055 for operating voltages which will allow USB operation. Table 45-12. USB Interface Checklist | Signal Name | Recommended Pin Connection | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | D+ | <ul> <li>The impedance of the pair should be matched on the PCB to minimize reflections.</li> <li>USB differential tracks should be routed with the same characteristics (length, width, number of vias, etc.)</li> <li>Signals should be routed as parallel as possible, with a minimum number of angles and vias</li> </ul> | USB full speed / low speed positive data upstream pin | | D- | | USB full speed / low speed negative data upstream pin | Figure 45-13.Low Cost USB Interface Example Schematic It is recommended to increase ESD protection on the USB D+, D-, and VBUS lines using dedicated transient suppressors. These protections should be located as close as possible to the USB connector to reduce the potential discharge path and reduce discharge propagation within the entire system. The USB FS cable includes a dedicated shield wire that should be connected to the board with caution. Special attention should be paid to the connection between the board ground plane and the shield from the USB connector and the cable. Tying the shield directly to ground would create a direct path from the ground plane to the shield, turning the USB cable into an antenna. To limit the USB cable antenna effect, it is recommended to connect the shield and ground through an RC filter. Figure 45-14.Protected USB Interface Example Schematic ### 46. About This Document ### 46.1 Conventions ### 46.1.1 Numerical Notation Table 46-1. Numerical notation | 165 | Decimal number | |--------|---------------------------------------------------------------------------| | 0101b | Binary number (example 0b0101 = 5 decimal) | | 0101 | Binary numbers are given without suffix if unambiguous | | 0x3B24 | Hexadecimal number | | Х | Represents an unknown or don't care value | | Z | Represents a high-impedance (floating) state for either a signal or a bus | ### 46.1.2 Memory Size and Type Table 46-2. Memory Size and Bit Rate | Symbol | Description | |----------|---------------------------------------------| | kB/kbyte | kilobyte (2 <sup>10</sup> = 1024) | | MB/Mbyte | megabyte (2 <sup>20</sup> = 1024*1024) | | GB/Gbyte | gigabyte (2 <sup>30</sup> = 1024*1024*1024) | | b | bit (binary 0 or 1) | | В | byte (8 bits) | | 1kbit/s | 1,000 bit/s rate (not 1,024 bit/s) | | 1Mbit/s | 1,000,000 bit/s rate | | 1Gbit/s | 1,000,000,000 bit/s rate | ### 46.1.3 Frequency and Time Table 46-3. Frequency and Time | Symbol | Description | |--------|-----------------------------------| | kHz | $1kHz = 10^3Hz = 1,000Hz$ | | MHz | 10 <sup>6</sup> = 1,000,000Hz | | GHz | 10 <sup>9</sup> = 1,000,000,000Hz | | S | second | | ms | millisecond | | μs | microsecond | | ns | nanosecond | ### 46.1.4 Registers and Bits Table 46-4. Register and bit mnemonics | R/W | Read/Write accessible register bit. The user can read from and write to this bit. | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R | Read-only accessible register bit. The user can only read this bit. Writes will be ignored. | | W | Write-only accessible register bit. The user can only write this bit. Reading this bit will return an undefined value. | | BIT | Bit names are shown in uppercase. (Example PINA1) | | BITS[n:m] | A set of bits from bit n down to m. (Example: PINA30 = {PINA3, PINA2, PINA1, PINA0} | | Reserved | Reserved bits are unused and reserved for future use. For compatibility with future devices, always write reserved bits to zero when the register is written. Reserved bits will always return zero when read. | | PERIPHERAL <i>i</i> | If several instances of a peripheral exist, the peripheral name is followed by a number to indicate the number of the instance in the range 0-n. PERIPHERAL <i>i</i> denotes one specific instance. | | Reset | Value of a register after a power reset. This is also the value of registers in a peripheral after performing a software reset of the peripheral, except for the Debug Control registers. | | SET/CLR | Registers with SET/CLR suffix allows the user to clear and set bits in a register without doing a read-modify-write operation. These registers always come in pairs. Writing a one to a bit in the CLR register will clear the corresponding bit in both registers, while writing a one to a bit in the SET register will set the corresponding bit in both registers. Both registers will return the same value when read. If both registers are written simultaneously, the write to the CLR register will take precedence. | ### 46.2 Acronyms and Abbreviations Table 46-5 contains acronyms and abbreviations used in this document. Table 46-5. Acronyms and Abbreviations | Abbreviation | Description | |--------------|------------------------------------| | AACK | Automatic Acknowledgement | | ACK | Acknowledgement | | AC | Analog Comparator | | AD | Antenna Diversity | | ADC | Analog-to-Digital Converter | | ADDR | Address | | AES | Advanced Encryption Standard | | AGC | Automatic Gain Control | | АНВ | AMBA Advanced High-performance Bus | | APB | AMBA Advanced Peripheral Bus | | AREF | Analog reference voltage | | ARET | Automatic Retransmission | | $AV_{DD}$ | Analog supply voltage | | AVREG | Analog Voltage Regulator | Table 46-5. Acronyms and Abbreviations (Continued) | Abbreviation | Description | |----------------|-----------------------------------------------------| | AWGN | Additive White Gaussian Noise | | BATMON | Battery Monitor | | BBP | Base-Band Processor | | BLB | Boot Lock Bit | | BOD | Brown-out detector | | BPF | Band-Pass Filter | | CBC | Cipher Block Chaining | | CAL | Calibration | | СС | Compare/capture | | CCA | Clear Channel Assessment | | CF | Center Frequency | | CLK | Clock | | CRC | Cyclic Redundancy Check | | CS | Carrier Sense | | CSMA-CA | Carrier Sense Multiple Access - Collision Avoidance | | CW | Continuous Wave | | CTRL | Control | | DAC | Digital to Analog converter | | DFLL | Digital Frequency Locked Loop | | DSU | Device service unit | | DVREG | Digital Voltage Regulator | | ECB | Electronic Code Book | | ED | Energy Detect | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EIC | External interrupt controller | | ESD | Electrostatic Discharge | | EVM | Error Vector Magnitude | | EVSYS | Event System | | F <sub>C</sub> | Channel Center Frequency | | FCF | Frame Control Field | | FCS | Frame Check Sequence | | FIFO | First In, First Out | | FTN | Filter Tuning Network | Table 46-5. Acronyms and Abbreviations (Continued) | Abbreviation | Description | |------------------|--------------------------------------------------| | GCLK | Generic clock | | GND | Ground | | GPIO | General Purpose Input/Output | | I <sup>2</sup> C | Inter-integrated circuit | | IEEE | Institute of Electrical and Electronic Engineers | | IF | Interrupt Flag | | INT | Interrupt | | IOBUS | I/O Bus | | IRQ | Interrupt Request | | ISM | Industrial Scientific Medical | | LDO | Low Dropout | | LNA | Low-Noise Amplifier | | LO | Local Oscillator | | LPF | Low-Pass Filter | | LQI | Link Quality Indication | | LSB | Least Significant Bit | | MAC | Medium Access Control | | MFR | MAC Footer | | MHR | MAC Header | | MIC | Message Integrity Code | | MISO | Master Input, Slave Output | | MOSI | Master Output, Slave Input | | MSB | Most Significant Bit | | MSDU | MAC Service Data Unit | | MPDU | MAC Protocol Data Unit | | MSK | Minimum Shift Key | | NMI | Non-Maskable Interrupt | | NOP | No Operation | | NVIC | Nested vector interrupt controller | | NVMCTRL | Non-Volatile Memory controller | | O-QPSK | Offset Quadrature Phase Shift Keying | | OSC | Oscillator | | PA | Power Amplifier | Table 46-5. Acronyms and Abbreviations (Continued) | Abbreviation | Description | |--------------|------------------------------------| | PAC | Peripheral access controller | | PAN | Personal Area Network | | PC | Program counter | | PCB | Printed Circuit Board | | PER | Period | | PHR | PHY Header | | PHY | Physical Layer | | PLL | Phase-Locked Loop | | PM | Power manager | | POR | Power-on reset | | PPDU | PHY Protocol Data Unit | | PPF | Poly-Phase Filter | | PRBS | Pseudo Random Binary Sequence | | PSD | Power Spectrum Density | | PSDU | PHY Service Data Unit | | PTC | Peripheral touch controller | | PWM | Pulse Width Modulation | | RAM | Random-access memory | | REF | Reference | | RF | Radio Frequency | | RMW | Read-modify-write | | RSSI | Received Signal Strength Indicator | | RTC | Real-time counter | | RX | Receiver | | SERCOM | Serial communication interface | | SFD | Start-Of-Frame Delimiter | | SHR | Synchronization Header | | SMBus | System Management Bus | | SP | Stack Pointer | | SPI | Serial peripheral interface | | SRAM | Static random-access memory | | SRD | Short Range Device | | SSBF | Single Side Band Filter | Table 46-5. Acronyms and Abbreviations (Continued) | Abbreviation | Description | |--------------|------------------------------------------------------------------------| | SYSCTRL | System controller | | SWD | Single-wire debug | | TC | Timer/Counter | | TRX | Transceiver | | TX | Transmitter | | ULP | Ultra Low Power | | USART | Universal synchronous and asynchronous serial receiver and transmitter | | $V_{DD}$ | Digital supply voltage | | VCO | Voltage Controlled Oscillator | | VREF | Voltage reference | | WDT | Watchdog timer | | WPAN | Wireless Personal Area Network | | XOSC | Crystal oscillator | | XTAL | Crystal | ### 47. Errata ### 47.1 Revision A ### 47.1.1 Device 1 - CLKM is internally connected to GCLK/IO[5] on PC16. As this clock source cannot be used as GCLK\_MAIN it is not possible to clock the CPU from the AT86RF233 CLKM clock output. Errata reference: 13152 ### Fix/Workaround: None 2 - In single shot mode and at 125°C, the ADC conversions have linearity errors. Errata reference: 13277 #### Fix/Workaround: - Workaround 1: At 125°C, do not use the ADC in single shot mode; use the ADC in free running mode only. - Workaround 2: At 125°C, use the ADC in single shot mode only with VDDANA > 3V. - 3 TCC0/WO[6] on PA16 and TCC0/WO[7] on PA17 are not available. Errata reference: 11622 ### Fix/Workaround: None 4 - On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled. Errata reference: 12368 ### Fix/Workaround: For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 5 - If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 ### Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 6 - In I2C Slave mode, writing the CTRLB register when in the AMATCH or DRDY interrupt service routines can cause the state machine to reset. Errata reference: 13574 ``` Fix/Workaround: Write CTRLB.ACKACT to 0 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Write CTRLB.ACKACT to 1 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM I2CS CTRLB ACKACT; // Re-enable interrupts if applicable. ``` Otherwise, only write to CTRLB in the AMATCH or DRDY interrupts if it is to close out a transaction. When not closing a transaction, clear the AMATCH interrupt by writing a 1 to its bit position instead of using CTRLB.CMD. The DRDY interrupt is automatically cleared by reading/writing to the DATA register in smart mode. If not in smart mode, DRDY should be cleared by writing a 1 to its bit position. ``` Code replacements examples: ``` ``` Current: SERCOM - CTRLB.reg |= SERCOM_I2CS_CTRLB_ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM_I2CS_CTRLB_ACKACT; // Re-enable interrupts if applicable. Current: SERCOM - CTRLB.reg &= ~SERCOM_I2CS_CTRLB_ACKACT; ``` ``` Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. ``` ### Current: /\* ACK or NACK address \*/ SERCOM - CTRLB.reg |= SERCOM\_I2CS\_CTRLB\_CMD(0x3); ### Change to: // CMD=0x3 clears all interrupts, so to keep the result similar, // PREC is cleared if it was set. if (SERCOM - INTFLAG.bit.PREC) SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_PREC; SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_AMATCH; # 7 - PA24 and PA25 cannot be used as input when configured as GPIO with continuous sampling (cannot be read by PORT). Errata reference: 12005 Fix/Workaround: - Use PA24 and PA25 for peripherals or only as output pins. - Or configure PA31 to PA24 for on-demand sampling (CTRL[31:24] all zeroes) and access the IN register through the APB (not the IOBUS), to allow waiting for on-demand sampling. ## 8 - The SYSTICK calibration value is incorrect. Errata reference: 14154 Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 9 - In Standby, Idle1 and Idle2 sleep modes the device might not wake up from sleep. An External Reset, Power on Reset or Watch Dog Reset will start the device again. Errata reference: 13140 ### Fix/Workaround: the SLEEPPRM bits in the NVMCTRL.CTRLB register must be written to 3 (NVMCTRL - CTRLB.bit.SLEEPPRM = 3) to ensure correct operation of the device. The average power consumption of the device will increase with 20uA compared to numbers in the electrical characteristics chapter. 10 - While the internal startup is not completed, PA07 pin is driven low by the chip. Then as all the other pins it is configured as an High Impedance pin. Errata reference: 12118 ### Fix/Workaround: None 11 - Digital pin outputs from Timer/Counters, AC (Analog Comparator), GCLK (Generic Clock Controller), and SERCOM (I2C and SPI) do not change value during standby sleep mode. Errata reference: 12537 ### Fix/Workaround: Set the voltage regulator in Normal mode before entering STANDBY sleep mode in order to keep digital pin output enabled. This is done by setting the RUNSTDBY bit in the VREG register. ## 12 - The voltage regulator in low power mode is not functional at temperatures above 85C. Errata reference: 12291 ### Fix/Workaround: Enable normal mode on the voltage regulator in standby sleep mode. Example code: // Set the voltage regulator in normal mode configuration in standby sleep mode SYSCTRL->VREG.bit.RUNSTDBY = 1; 13 - If the external XOSC32K is broken, neither the external pin RST nor the GCLK software reset can reset the GCLK generators using XOSC32K as source clock. Errata reference: 12164 ### Fix/Workaround: Do a power cycle to reset the GCLK generators after an external XOSC32K failure. ### 47.1.2 DSU 1 - If a debugger has issued a DSU Cold-Plugging procedure and then released the CPU from the resulting ""CPU Reset Extension"", the CPU will be held in ""CPU Reset Extension"" after any upcoming reset event. Errata reference: 12015 Fix/workaround: The CPU must be released from the ""CPU Reset Extension"" either by writing a one in the DSU STATUSA.CRSTEXT register or by applying an external reset with SWCLK high or by power cycling the device. 2 - The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. ### 47.1.3 PM 1 - In debug mode, if a watchdog reset occurs, the debug session is lost. Errata reference: 12196 ### Fix/Workaround: A new debug session must be restart after a watchdog reset. ### 47.1.4 XOSC32K 1 - The automatic amplitude control of the XOSC32K does not work. Errata reference: 10933 ### Fix/Workaround: Use the XOSC32K with Automatic Amplitude control disabled (XOSC32K.AAMPEN = 0) ### 47.1.5 DFLL48M 1 - The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 - If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 ### Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. 3 - The DFLL status bits in the PCLKSR register during the USB clock recovery mode can be wrong after a USB suspend state. Errata reference: 11938 ### Fix/Workaround: Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode. ### 47.1.6 FDPLL 1 - The lock flag (DPLLSTATUS.LOCK) may clear randomly. When the lock flag randomly clears, DPLLLCKR and DPLLLCKF interrupts will also trigger, and the DPLL output is masked. Errata reference: 11791 ### Fix/Workaround: Set DPLLCTRLB.LBYPASS to 1 to disable masking of the DPLL output by the lock status. 2 - FDPLL lock time-out values are different from the parameters in the datasheet. Errata reference: 12145 The time-out values are: - DPLLCTRLB.LTIME[2:0] = 4 : 10ms - DPLLCTRLB.LTIME[2:0] = 5 : 10ms - DPLLCTRLB.LTIME[2:0] = 6 : 11ms - DPLLCTRLB.LTIME[2:0] = 7 : 11ms ### 47.1.7 DMAC 1 - If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 ### Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. ### 47.1.8 **NVMCTRL** 1 - Default value of MANW in NVM.CTRLB is 0. Errata reference: 13134 This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. ### Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup 2 - When the part is secured and EEPROM emulation area configured to none, the CRC32 is not executed on the entire flash area but up to the on-chip flash size minus half a row. Errata reference: 11988 ### Fix/Workaround: When using CRC32 on a protected device with EEPROM emulation area configured to none, compute the reference CRC32 value to the full chip flash size minus half row. 3 - When external reset is active it causes a high leakage current on VDDIO. Errata reference: 13446 ### Fix/Workaround: Minimize the time external reset is active. ### 47.1.9 SERCOM 1 - The I2C Slave SCL Low Extend Time-out (CTRLA.SEXTTOEN) and Master SCL Low Extend Time-out (CTRLA.MEXTTOEN) cannot be used if SCL Low Time-out (CTRLA.LOWTOUT) is disabled. When SCTRLA.LOWTOUT=0, the GCLK\_SERCOM\_SLOW is not requested. Errata reference: 12003 Fix/Workaround: To use the Master or Slave SCL low extend time-outs, enable the SCL Low Time-out (CTRLA.LOWTOUT=1). 2 - In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 ### Fix/Workaround: None 3 - If the SERCOM is enabled in SPI mode with SSL detection enabled (CTRLB.SSDE) and CTRLB.RXEN=1, an erroneous slave select low interrupt (INTFLAG.SSL) can be generated. Errata reference: 13369 #### Fix/Workaround: Enable the SERCOM first with CTRLB.RXEN=0. In a subsequent write, set CTRLB.RXEN=1. 4 - In TWI master mode, an ongoing transaction should be stalled immediately when DBGCTRL.DBGSTOP is set and the CPU enters debug mode. Instead, it is stopped when the current byte transaction is completed and the corresponding interrupt is triggered if enabled. Errata reference: 12499 ### Fix/Workaround: In TWI master mode, keep DBGCTRL.DBGSTOP=0 when in debug mode. ### 47.1.10 USB 1 - The FLENC register negative sign management is not correct. Errata reference: 11472 ### Fix/Workaround: The following rule must be used for negative values: - FLENC 8h is equal to 0 decimal. - FLENC 9h to Fh are equal to -1 to -7 decimal instead of -7 to -1. ### 47.1.11 TC 1 - Spurious TC overflow and Match/Capture events may occur. Errata reference: 13268 ### Fix/Workaround: Do not use the TC overflow and Match/Capture events. Use the corresponding Interrupts instead. ### 47.1.12 TCC 1 - The TCC interrupts FAULT1, FAULT0, FAULTB, FAULTA, DFS, ERR, and CNT cannot wake up the chip from standby mode. Errata reference: 11951 Do not use the TCC interrupts FAULT1, FAULT0, FAULTB, FAULTA, DFS, ERR, or CNT to wake up the chip from standby mode. 2 - If the OVF flag in the INTFLAG register is already set when enabling the DMA, this will trigger an immediate DMA transfer and overwrite the current buffered value in the TCC register. Errata reference: 12127 ### Fix/Workaround: None ## 3 - In RAMP 2 mode with Fault keep, qualified and restart: Errata reference: 13262 If a fault occurred at the end of the period during the qualified state, the switch to the next ramp can have two restarts. ### Fix/Workaround: Avoid faults few cycles before the end or the beginning of a ramp. 4 - With blanking enabled, a recoverable fault that occurs during the first increment of a rising TCC is not blanked. Errata reference: 12519 ### Fix/Workaround: None 5 - In Dual slope mode a Retrigger Event does not clear the TCC counter. Errata reference: 12354 ### Fix/Workaround: None 6 - In two ramp mode, two events will be generated per cycle, one on each ramp's end. EVCTRL.CNTSEL.END cannot be used to identify the end of a double ramp cycle. Errata reference: 12224 ### Fix/Workaround: None 7 - If an input event triggered STOP action is performed at the same time as the counter overflows, the first pulse width of the subsequent counter start can be altered with one prescaled clock cycle. Errata reference: 12107 ### Fix/Workaround: None 8 - When the RUNSTDBY bit is written after the TCC is enabled, the respective TCC APB bus is stalled and the RUNDSTBY bit in the TCC CTRLA register is not enabled-protected. Errata reference: 12477 None. 9 - TCC fault filtering on inverted fault is not working. Errata reference: 12512 ### Fix/Workaround: Use only non-inverted faults. 10 - When waking up from the STANDBY power save mode, the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits may be locked to 1. Errata reference: 12227 ### Fix/Workaround: After waking up from STANDBY power save mode, perform a software reset of the TCC if you are using the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits 11 - When the Peripheral Access Controller (PAC) protection is enabled, writing to WAVE or WAVEB registers will not cause a hardware exception. Errata reference: 11468 ### Fix/Workaround: None 12 - If the MCx flag in the INTFLAG register is set when enabling the DMA, this will trigger an immediate DMA transfer and overwrite the current buffered value in the TCC register. Errata reference: 12155 ### Fix/Workaround: None ### 47.1.13 PTC 1 - WCOMP interrupt flag is not stable. The WCOMP interrupt flag will not always be set as described in the datasheet. Errata reference: 12860 ### Fix/Workaround: Do not use the WCOMP interrupt. Use the WCOMP event. ### 47.2 Revision B ### 47.2.1 Device 1 - In single shot mode and at 125°C, the ADC conversions have linearity errors. Errata reference: 13277 ### Fix/Workaround: - Workaround 1: At 125°C, do not use the ADC in single shot mode; use the ADC in free running mode only. - Workaround 2: At 125°C, use the ADC in single shot mode only with VDDANA > 3V. - 2 On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled. Errata reference: 12368 For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 3 - The PDM2 mode (i.e. when using two PDM microphones) does not work. Errata reference: 13410 #### Fix/Workaround: None. Only one PDM microphone can be connected. Thus, the I2S controller should be configured in normal Receive mode with one slot. 4 - The I2S is non-functional in the slave mode (i.e. when (FSSEL=1, SCKSEL=1). Errata reference: 13407 #### Fix/Workaround: None, FSSEL and SCKSEL must be 0. 5 - If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 ### Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 6 - In I2C Slave mode, writing the CTRLB register when in the AMATCH or DRDY interrupt service routines can cause the state machine to reset. Errata reference: 13574 ### Fix/Workaround: Write CTRLB.ACKACT to 0 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Write CTRLB.ACKACT to 1 using the following sequence: // If higher priority interrupts exist, then disable so that the ``` // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM I2CS CTRLB ACKACT; // Re-enable interrupts if applicable. Otherwise, only write to CTRLB in the AMATCH or DRDY interrupts if it is to close out a transaction. When not closing a transaction, clear the AMATCH interrupt by writing a 1 to its bit position instead of using CTRLB.CMD. The DRDY interrupt is automatically cleared by reading/writing to the DATA register in smart mode. If not in smart mode, DRDY should be cleared by writing a 1 to its bit position. Code replacements examples: Current: SERCOM - CTRLB.reg |= SERCOM_I2CS_CTRLB_ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM_I2CS_CTRLB_ACKACT; // Re-enable interrupts if applicable. Current: SERCOM - CTRLB.reg &= ~SERCOM_I2CS_CTRLB_ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Current: /* ACK or NACK address */ SERCOM - CTRLB.reg |= SERCOM_I2CS_CTRLB_CMD(0x3); Change to: // CMD=0x3 clears all interrupts, so to keep the result similar, // PREC is cleared if it was set. if (SERCOM - INTFLAG.bit.PREC) SERCOM - INTFLAG.reg = SERCOM_I2CS_INTFLAG_PREC; ``` SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_AMATCH; # 7 - PA24 and PA25 cannot be used as input when configured as GPIO with continuous sampling (cannot be read by PORT). Errata reference: 12005 Fix/Workaround: ### - Use PA24 and PA25 for peripherals or only as output pins. - Or configure PA31 to PA24 for on-demand sampling (CTRL[31:24] all zeroes) and access the IN register through the APB (not the IOBUS), to allow waiting for on-demand sampling. - 8 Rx serializer in the RIGHT Data Slot Formatting Adjust mode (SERCTRL.SLOTADJ clear) does not work when the slot size is not 32 bits. Errata reference: 13411 #### Fix/Workaround: In SERCTRL.SERMODE RX, SERCTRL.SLOTADJ RIGHT must be used with CLKCTRL.SLOTSIZE 32. ## 9 - The SYSTICK calibration value is incorrect. Errata reference: 14154 Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 10 - Depending CPU clock/ I2S clock ratio, the SYNCBUSY.CKEN0 flag occasionally stuck at 1 when starting a new audio stream with CTRLA.SWRST=1, then CTRLA.ENABLE=1, then CTRLA.CKEN0=1 Errata reference: 13408 ### Fix/Workaround: Disable the IP by writing 0 to CTRLA.ENABLE before resetting it (CTRLA.SWRST=1). 11 - In Standby, Idle1 and Idle2 sleep modes the device might not wake up from sleep. An External Reset, Power on Reset or Watch Dog Reset will start the device again. Errata reference: 13140 ### Fix/Workaround: the SLEEPPRM bits in the NVMCTRL.CTRLB register must be written to 3 (NVMCTRL - CTRLB.bit.SLEEPPRM = 3) to ensure correct operation of the device. The average power consumption of the device will increase with 20uA compared to numbers in the electrical characteristics chapter. 12 - While the internal startup is not completed, PA07 pin is driven low by the chip. Then as all the other pins it is configured as an High Impedance pin. Errata reference: 12118 None 13 - Digital pin outputs from Timer/Counters, AC (Analog Comparator), GCLK (Generic Clock Controller), and SERCOM (I2C and SPI) do not change value during standby sleep mode. Errata reference: 12537 ### Fix/Workaround: Set the voltage regulator in Normal mode before entering STANDBY sleep mode in order to keep digital pin output enabled. This is done by setting the RUNSTDBY bit in the VREG register. 14 - The voltage regulator in low power mode is not functional at temperatures above 85C. Errata reference: 12291 ### Fix/Workaround: Enable normal mode on the voltage regulator in standby sleep mode. Example code: // Set the voltage regulator in normal mode configuration in standby sleep mode SYSCTRL->VREG.bit.RUNSTDBY = 1; 15 - If the external XOSC32K is broken, neither the external pin RST nor the GCLK software reset can reset the GCLK generators using XOSC32K as source clock. Errata reference: 12164 ### Fix/Workaround: Do a power cycle to reset the GCLK generators after an external XOSC32K failure. ### 47.2.2 DSU 1 - If a debugger has issued a DSU Cold-Plugging procedure and then released the CPU from the resulting ""CPU Reset Extension"", the CPU will be held in ""CPU Reset Extension"" after any upcoming reset event. Errata reference: 12015 Fix/workaround: The CPU must be released from the ""CPU Reset Extension"" either by writing a one in the DSU STATUSA.CRSTEXT register or by applying an external reset with SWCLK high or by power cycling the device. 2 - The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. ### 47.2.3 PM 1 - In debug mode, if a watchdog reset occurs, the debug session is lost. Errata reference: 12196 ### Fix/Workaround: A new debug session must be restart after a watchdog reset. ### 47.2.4 XOSC32K 1 - The automatic amplitude control of the XOSC32K does not work. Errata reference: 10933 ### Fix/Workaround: Use the XOSC32K with Automatic Amplitude control disabled (XOSC32K.AAMPEN = 0) ### 47.2.5 DFLL48M 1 - The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 ### Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 - If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 ### Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. 3 - The DFLL status bits in the PCLKSR register during the USB clock recovery mode can be wrong after a USB suspend state. Errata reference: 11938 ### Fix/Workaround: Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode. ### 47.2.6 DMAC 1 - If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. ### **47.2.7 NVMCTRL** ### 1 - Default value of MANW in NVM.CTRLB is 0. Errata reference: 13134 This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. ### Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup 2 - When the part is secured and EEPROM emulation area configured to none, the CRC32 is not executed on the entire flash area but up to the on-chip flash size minus half a row. Errata reference: 11988 ### Fix/Workaround: When using CRC32 on a protected device with EEPROM emulation area configured to none, compute the reference CRC32 value to the full chip flash size minus half row. 3 - When external reset is active it causes a high leakage current on VDDIO. Errata reference: 13446 ### Fix/Workaround: Minimize the time external reset is active. ### 47.2.8 SERCOM 1 - The I2C Slave SCL Low Extend Time-out (CTRLA.SEXTTOEN) and Master SCL Low Extend Time-out (CTRLA.MEXTTOEN) cannot be used if SCL Low Time-out (CTRLA.LOWTOUT) is disabled. When SCTRLA.LOWTOUT=0, the GCLK\_SERCOM\_SLOW is not requested. Errata reference: 12003 ### Fix/Workaround: To use the Master or Slave SCL low extend time-outs, enable the SCL Low Time-out (CTRLA.LOWTOUT=1). 2 - In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 Fix/Workaround: None 3 - If the SERCOM is enabled in SPI mode with SSL detection enabled (CTRLB.SSDE) and CTRLB.RXEN=1, an erroneous slave select low interrupt (INTFLAG.SSL) can be generated. Errata reference: 13369 Fix/Workaround: Enable the SERCOM first with CTRLB.RXEN=0. In a subsequent write, set CTRLB.RXEN=1. 4 - In TWI master mode, an ongoing transaction should be stalled immediately when DBGCTRL.DBGSTOP is set and the CPU enters debug mode. Instead, it is stopped when the current byte transaction is completed and the corresponding interrupt is triggered if enabled. Errata reference: 12499 ### Fix/Workaround: In TWI master mode, keep DBGCTRL.DBGSTOP=0 when in debug mode. ### 47.2.9 TC 1 - Spurious TC overflow and Match/Capture events may occur. Errata reference: 13268 ### Fix/Workaround: Do not use the TC overflow and Match/Capture events. Use the corresponding Interrupts instead. ### 47.2.10 TCC 1 - In RAMP 2 mode with Fault keep, qualified and restart: Errata reference: 13262 If a fault occurred at the end of the period during the qualified state, the switch to the next ramp can have two restarts. ### Fix/Workaround: Avoid faults few cycles before the end or the beginning of a ramp. 2 - With blanking enabled, a recoverable fault that occurs during the first increment of a rising TCC is not blanked. Errata reference: 12519 ### Fix/Workaround: None 3 - In Dual slope mode a Retrigger Event does not clear the TCC counter. Errata reference: 12354 ### Fix/Workaround: None 4 - In two ramp mode, two events will be generated per cycle, one on each ramp's end. EVCTRL.CNTSEL.END cannot be used to identify the end of a double ramp cycle. Errata reference: 12224 ### Fix/Workaround: None 5 - If an input event triggered STOP action is performed at the same time as the counter overflows, the first pulse width of the subsequent counter start can be altered with one prescaled clock cycle. Errata reference: 12107 ### Fix/Workaround: None 6 - When the RUNSTDBY bit is written after the TCC is enabled, the respective TCC APB bus is stalled and the RUNDSTBY bit in the TCC CTRLA register is not enabled-protected. Errata reference: 12477 ### Fix/Workaround: None. 7 - TCC fault filtering on inverted fault is not working. Errata reference: 12512 ### Fix/Workaround: Use only non-inverted faults. 8 - When waking up from the STANDBY power save mode, the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits may be locked to 1. Errata reference: 12227 ### Fix/Workaround: After waking up from STANDBY power save mode, perform a software reset of the TCC if you are using the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits 9 - When the Peripheral Access Controller (PAC) protection is enabled, writing to WAVE or WAVEB registers will not cause a hardware exception. Errata reference: 11468 ### Fix/Workaround: None 10 - If the MCx flag in the INTFLAG register is set when enabling the DMA, this will trigger an immediate DMA transfer and overwrite the current buffered value in the TCC register. Errata reference: 12155 ### Fix/Workaround: None 47.2.11 PTC 1 - WCOMP interrupt flag is not stable. The WCOMP interrupt flag will not always be set as described in the datasheet. Errata reference: 12860 Fix/Workaround: Do not use the WCOMP interrupt. Use the WCOMP event. ### 47.3 Revision C ### 47.3.1 Device 1 - In single shot mode and at 125°C, the ADC conversions have linearity errors. Errata reference: 13277 ### Fix/Workaround: - Workaround 1: At 125°C, do not use the ADC in single shot mode; use the ADC in free running mode only. - Workaround 2: At 125°C, use the ADC in single shot mode only with VDDANA > 3V. - 2 In the table ""NVM User Row Mapping"", the WDT Window bitfield default value on silicon is not as specified in the datasheet. The datasheet defines the default value as 0x5, while it is 0xB on silicon. Errata reference: 13951 ### Fix/Workaround: None. 3 - On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled. Errata reference: 12368 ### Fix/Workaround: For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 4 - If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 ### Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 5 - In I2C Slave mode, writing the CTRLB register when in the AMATCH or DRDY interrupt service routines can cause the state machine to reset. Errata reference: 13574 ### Fix/Workaround: Write CTRLB.ACKACT to 0 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. ``` Write CTRLB.ACKACT to 1 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM_I2CS_CTRLB_ACKACT; // Re-enable interrupts if applicable. ``` Otherwise, only write to CTRLB in the AMATCH or DRDY interrupts if it is to close out a transaction. When not closing a transaction, clear the AMATCH interrupt by writing a 1 to its bit position instead of using CTRLB.CMD. The DRDY interrupt is automatically cleared by reading/writing to the DATA register in smart mode. If not in smart mode, DRDY should be cleared by writing a 1 to its bit position. ``` Code replacements examples: ``` ``` Current: SERCOM - CTRLB.reg |= SERCOM_I2CS_CTRLB_ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM_I2CS_CTRLB_ACKACT; // Re-enable interrupts if applicable. ``` ### Current: ``` SERCOM - CTRLB.reg &= ~SERCOM_I2CS_CTRLB_ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. ``` ### Current: ``` /* ACK or NACK address */ SERCOM - CTRLB.reg |= SERCOM_I2CS_CTRLB_CMD(0x3); Change to: // CMD=0x3 clears all interrupts, so to keep the result similar, ``` // PREC is cleared if it was set. if (SERCOM - INTFLAG.bit.PREC) SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_PREC; SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_AMATCH; # 6 - PA24 and PA25 cannot be used as input when configured as GPIO with continuous sampling (cannot be read by PORT). Errata reference: 12005 Fix/Workaround: - Use PA24 and PA25 for peripherals or only as output pins. - Or configure PA31 to PA24 for on-demand sampling (CTRL[31:24] all zeroes) and access the IN register through the APB (not the IOBUS), to allow waiting for on-demand sampling. - 7 Rx serializer in the RIGHT Data Slot Formatting Adjust mode (SERCTRL.SLOTADJ clear) does not work when the slot size is not 32 bits. Errata reference: 13411 #### Fix/Workaround: In SERCTRL.SERMODE RX, SERCTRL.SLOTADJ RIGHT must be used with CLKCTRL.SLOTSIZE 32. ## 8 - The SYSTICK calibration value is incorrect. Errata reference: 14154 Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 9 - In Standby, Idle1 and Idle2 sleep modes the device might not wake up from sleep. An External Reset, Power on Reset or Watch Dog Reset will start the device again. Errata reference: 13140 ### Fix/Workaround: the SLEEPPRM bits in the NVMCTRL.CTRLB register must be written to 3 (NVMCTRL - CTRLB.bit.SLEEPPRM = 3) to ensure correct operation of the device. The average power consumption of the device will increase with 20uA compared to numbers in the electrical characteristics chapter. 10 - While the internal startup is not completed, PA07 pin is driven low by the chip. Then as all the other pins it is configured as an High Impedance pin. Errata reference: 12118 ### Fix/Workaround: None ## 11 - The voltage regulator in low power mode is not functional at temperatures above 85C. Errata reference: 12291 ### Fix/Workaround: Enable normal mode on the voltage regulator in standby sleep mode. Example code: // Set the voltage regulator in normal mode configuration in standby sleep mode SYSCTRL->VREG.bit.RUNSTDBY = 1; 12 - If the external XOSC32K is broken, neither the external pin RST nor the GCLK software reset can reset the GCLK generators using XOSC32K as source clock. Errata reference: 12164 ### Fix/Workaround: Do a power cycle to reset the GCLK generators after an external XOSC32K failure. ### 47.3.2 DSU 1 - If a debugger has issued a DSU Cold-Plugging procedure and then released the CPU from the resulting ""CPU Reset Extension"", the CPU will be held in ""CPU Reset Extension"" after any upcoming reset event. Errata reference: 12015 Fix/workaround: The CPU must be released from the ""CPU Reset Extension"" either by writing a one in the DSU STATUSA.CRSTEXT register or by applying an external reset with SWCLK high or by power cycling the device. 2 - The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. ### 47.3.3 PM 1 - In debug mode, if a watchdog reset occurs, the debug session is lost. Errata reference: 12196 ### Fix/Workaround: A new debug session must be restart after a watchdog reset. ### 47.3.4 XOSC32K 1 - The automatic amplitude control of the XOSC32K does not work. Errata reference: 10933 ### Fix/Workaround: Use the XOSC32K with Automatic Amplitude control disabled (XOSC32K.AAMPEN = 0) ### 47.3.5 DFLL48M 1 - The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 ### Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 - If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 ### Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. 3 - The DFLL status bits in the PCLKSR register during the USB clock recovery mode can be wrong after a USB suspend state. Errata reference: 11938 ### Fix/Workaround: Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode. ### 47.3.6 DMAC 1 - If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 ### Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. ### **47.3.7 NVMCTRL** 1 - Default value of MANW in NVM.CTRLB is 0. Errata reference: 13134 This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. ### Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup 2 - When the part is secured and EEPROM emulation area configured to none, the CRC32 is not executed on the entire flash area but up to the on-chip flash size minus half a row. Errata reference: 11988 #### Fix/Workaround: When using CRC32 on a protected device with EEPROM emulation area configured to none, compute the reference CRC32 value to the full chip flash size minus half row. 3 - When external reset is active it causes a high leakage current on VDDIO. Errata reference: 13446 #### Fix/Workaround: Minimize the time external reset is active. #### 47.3.8 SERCOM 1 - The I2C Slave SCL Low Extend Time-out (CTRLA.SEXTTOEN) and Master SCL Low Extend Time-out (CTRLA.MEXTTOEN) cannot be used if SCL Low Time-out (CTRLA.LOWTOUT) is disabled. When SCTRLA.LOWTOUT=0, the GCLK\_SERCOM\_SLOW is not requested. Errata reference: 12003 #### Fix/Workaround: To use the Master or Slave SCL low extend time-outs, enable the SCL Low Time-out (CTRLA.LOWTOUT=1). 2 - In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 Fix/Workaround: None 3 - If the SERCOM is enabled in SPI mode with SSL detection enabled (CTRLB.SSDE) and CTRLB.RXEN=1, an erroneous slave select low interrupt (INTFLAG.SSL) can be generated. Errata reference: 13369 #### Fix/Workaround: Enable the SERCOM first with CTRLB.RXEN=0. In a subsequent write, set CTRLB.RXEN=1. 4 - In TWI master mode, an ongoing transaction should be stalled immediately when DBGCTRL.DBGSTOP is set and the CPU enters debug mode. Instead, it is stopped when the current byte transaction is completed and the corresponding interrupt is triggered if enabled. Errata reference: 12499 #### Fix/Workaround: In TWI master mode, keep DBGCTRL.DBGSTOP=0 when in debug mode. 47.3.9 TC 1 - Spurious TC overflow and Match/Capture events may occur. Errata reference: 13268 #### Fix/Workaround: Do not use the TC overflow and Match/Capture events. Use the corresponding Interrupts instead. #### 47.3.10 TCC 1 - In RAMP 2 mode with Fault keep, qualified and restart: Errata reference: 13262 If a fault occurred at the end of the period during the qualified state, the switch to the next ramp can have two restarts. #### Fix/Workaround: Avoid faults few cycles before the end or the beginning of a ramp. 2 - With blanking enabled, a recoverable fault that occurs during the first increment of a rising TCC is not blanked. Errata reference: 12519 #### Fix/Workaround: None 3 - In Dual slope mode a Retrigger Event does not clear the TCC counter. Errata reference: 12354 #### Fix/Workaround: None 4 - In two ramp mode, two events will be generated per cycle, one on each ramp's end. EVCTRL.CNTSEL.END cannot be used to identify the end of a double ramp cycle. Errata reference: 12224 ## Fix/Workaround: None 5 - If an input event triggered STOP action is performed at the same time as the counter overflows, the first pulse width of the subsequent counter start can be altered with one prescaled clock cycle. Errata reference: 12107 #### Fix/Workaround: None 6 - When the RUNSTDBY bit is written after the TCC is enabled, the respective TCC APB bus is stalled and the RUNDSTBY bit in the TCC CTRLA register is not enabled-protected. Errata reference: 12477 #### Fix/Workaround: None. 7 - TCC fault filtering on inverted fault is not working. Errata reference: 12512 #### Fix/Workaround: Use only non-inverted faults. 8 - When waking up from the STANDBY power save mode, the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits may be locked to 1. Errata reference: 12227 #### Fix/Workaround: After waking up from STANDBY power save mode, perform a software reset of the TCC if you are using the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits 9 - When the Peripheral Access Controller (PAC) protection is enabled, writing to WAVE or WAVEB registers will not cause a hardware exception. Errata reference: 11468 Fix/Workaround: None 10 - If the MCx flag in the INTFLAG register is set when enabling the DMA, this will trigger an immediate DMA transfer and overwrite the current buffered value in the TCC register. Errata reference: 12155 Fix/Workaround: None #### 47.3.11 PTC 1 - WCOMP interrupt flag is not stable. The WCOMP interrupt flag will not always be set as described in the datasheet. Errata reference: 12860 Fix/Workaround: Do not use the WCOMP interrupt. Use the WCOMP event. ## 47.4 Revision D #### 47.4.1 Device 1 - In single shot mode and at 125°C, the ADC conversions have linearity errors. Errata reference: 13277 Fix/Workaround: - Workaround 1: At 125°C, do not use the ADC in single shot mode; use the ADC in free running mode only. - Workaround 2: At 125°C, use the ADC in single shot mode only with VDDANA > 3V. 2 - In the table ""NVM User Row Mapping"", the WDT Window bitfield default value on silicon is not as specified in the datasheet. The datasheet defines the default value as 0x5, while it is 0xB on silicon. Errata reference: 13951 #### Fix/Workaround: None. 3 - On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled. Errata reference: 12368 #### Fix/Workaround: For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 4 - If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 #### Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 5 - In I2C Slave mode, writing the CTRLB register when in the AMATCH or DRDY interrupt service routines can cause the state machine to reset. Errata reference: 13574 #### Fix/Workaround: ``` Write CTRLB.ACKACT to 0 using the following sequence: ``` // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Write CTRLB.ACKACT to 1 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM\_I2CS\_CTRLB\_ACKACT; // Re-enable interrupts if applicable. Otherwise, only write to CTRLB in the AMATCH or DRDY interrupts if it is to close out a transaction. When not closing a transaction, clear the AMATCH interrupt by writing a 1 to its bit position instead of using CTRLB.CMD. The DRDY interrupt is automatically cleared by reading/writing to the DATA register in smart mode. If not in smart mode, DRDY should be cleared by writing a 1 to its bit position. ``` Code replacements examples: Current: SERCOM - CTRLB.reg |= SERCOM I2CS CTRLB ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM I2CS CTRLB ACKACT; // Re-enable interrupts if applicable. Current: SERCOM - CTRLB.reg &= ~SERCOM I2CS CTRLB ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Current: /* ACK or NACK address */ SERCOM - CTRLB.reg |= SERCOM I2CS CTRLB CMD(0x3); Change to: // CMD=0x3 clears all interrupts, so to keep the result similar, // PREC is cleared if it was set. if (SERCOM - INTFLAG.bit.PREC) SERCOM - INTFLAG.reg = SERCOM_I2CS_INTFLAG_PREC; SERCOM - INTFLAG.reg = SERCOM_I2CS_INTFLAG_AMATCH; ``` # 6 - PA24 and PA25 cannot be used as input when configured as GPIO with continuous sampling (cannot be read by PORT). Errata reference: 12005 Fix/Workaround: - Use PA24 and PA25 for peripherals or only as output pins. - Or configure PA31 to PA24 for on-demand sampling (CTRL[31:24] all zeroes) and access the IN register through the APB (not the IOBUS), to allow waiting for on-demand sampling. 7 - Rx serializer in the RIGHT Data Slot Formatting Adjust mode (SERCTRL.SLOTADJ clear) does not work when the slot size is not 32 bits. Errata reference: 13411 #### Fix/Workaround: In SERCTRL.SERMODE RX, SERCTRL.SLOTADJ RIGHT must be used with CLKCTRL.SLOTSIZE 32. #### 8 - The SYSTICK calibration value is incorrect. Errata reference: 14154 #### Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 9 - While the internal startup is not completed, PA07 pin is driven low by the chip. Then as all the other pins it is configured as an High Impedance pin. Errata reference: 12118 #### Fix/Workaround: None 10 - If the external XOSC32K is broken, neither the external pin RST nor the GCLK software reset can reset the GCLK generators using XOSC32K as source clock. Errata reference: 12164 #### Fix/Workaround: Do a power cycle to reset the GCLK generators after an external XOSC32K failure. 11 - The voltage regulator in low power mode is not functional at temperatures above 85C. Errata reference: 12291 #### Fix/Workaround: Enable normal mode on the voltage regulator in standby sleep mode. Example code: // Set the voltage regulator in normal mode configuration in standby sleep mode SYSCTRL->VREG.bit.RUNSTDBY = 1; #### 47.4.2 DSU 1 - If a debugger has issued a DSU Cold-Plugging procedure and then released the CPU from the resulting ""CPU Reset Extension"", the CPU will be held in ""CPU Reset Extension"" after any upcoming reset event. Errata reference: 12015 Fix/workaround: The CPU must be released from the ""CPU Reset Extension"" either by writing a one in the DSU STATUSA.CRSTEXT register or by applying an external reset with SWCLK high or by power cycling the device. 2 - The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. #### 47.4.3 PM 1 - In debug mode, if a watchdog reset occurs, the debug session is lost. Errata reference: 12196 #### Fix/Workaround: A new debug session must be restart after a watchdog reset. #### 47.4.4 XOSC32K 1 - The automatic amplitude control of the XOSC32K does not work. Errata reference: 10933 Fix/Workaround: Use the XOSC32K with Automatic Amplitude control disabled (XOSC32K.AAMPEN = 0) #### 47.4.5 DFLL48M 1 - The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 #### Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 - If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 #### Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. 3 - The DFLL status bits in the PCLKSR register during the USB clock recovery mode can be wrong after a USB suspend state. Errata reference: 11938 #### Fix/Workaround: Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode. #### 47.4.6 DMAC 1 - If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 #### Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. #### **47.4.7 NVMCTRL** #### 1 - Default value of MANW in NVM.CTRLB is 0. Errata reference: 13134 This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. #### Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup 2 - When the part is secured and EEPROM emulation area configured to none, the CRC32 is not executed on the entire flash area but up to the on-chip flash size minus half a row. Errata reference: 11988 #### Fix/Workaround: When using CRC32 on a protected device with EEPROM emulation area configured to none, compute the reference CRC32 value to the full chip flash size minus half row. 3 - When external reset is active it causes a high leakage current on VDDIO. Errata reference: 13446 #### Fix/Workaround: Minimize the time external reset is active. #### 47.4.8 SERCOM 1 - The I2C Slave SCL Low Extend Time-out (CTRLA.SEXTTOEN) and Master SCL Low Extend Time-out (CTRLA.MEXTTOEN) cannot be used if SCL Low Time-out (CTRLA.LOWTOUT) is disabled. When SCTRLA.LOWTOUT=0, the GCLK\_SERCOM\_SLOW is not requested. Errata reference: 12003 #### Fix/Workaround: To use the Master or Slave SCL low extend time-outs, enable the SCL Low Time-out (CTRLA.LOWTOUT=1). 2 - In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 # Fix/Workaround: None 3 - If the SERCOM is enabled in SPI mode with SSL detection enabled (CTRLB.SSDE) and CTRLB.RXEN=1, an erroneous slave select low interrupt (INTFLAG.SSL) can be generated. Errata reference: 13369 #### Fix/Workaround: Enable the SERCOM first with CTRLB.RXEN=0. In a subsequent write, set CTRLB.RXEN=1. 4 - In TWI master mode, an ongoing transaction should be stalled immediately when DBGCTRL.DBGSTOP is set and the CPU enters debug mode. Instead, it is stopped when the current byte transaction is completed and the corresponding interrupt is triggered if enabled. Errata reference: 12499 #### Fix/Workaround: In TWI master mode, keep DBGCTRL.DBGSTOP=0 when in debug mode. #### 47.4.9 TC 1 - Spurious TC overflow and Match/Capture events may occur. Errata reference: 13268 Fix/Workaround: Do not use the TC overflow and Match/Capture events. Use the corresponding Interrupts instead. #### 47.4.10 TCC 1 - In RAMP 2 mode with Fault keep, qualified and restart: Errata reference: 13262 If a fault occurred at the end of the period during the qualified state, the switch to the next ramp can have two restarts. #### Fix/Workaround: Avoid faults few cycles before the end or the beginning of a ramp. 2 - With blanking enabled, a recoverable fault that occurs during the first increment of a rising TCC is not blanked. Errata reference: 12519 #### Fix/Workaround: None 3 - In Dual slope mode a Retrigger Event does not clear the TCC counter. Errata reference: 12354 #### Fix/Workaround: None 4 - In two ramp mode, two events will be generated per cycle, one on each ramp's end. EVCTRL.CNTSEL.END cannot be used to identify the end of a double ramp cycle. Errata reference: 12224 #### Fix/Workaround: None 5 - If an input event triggered STOP action is performed at the same time as the counter overflows, the first pulse width of the subsequent counter start can be altered with one prescaled clock cycle. Errata reference: 12107 #### Fix/Workaround: None 6 - When the RUNSTDBY bit is written after the TCC is enabled, the respective TCC APB bus is stalled and the RUNDSTBY bit in the TCC CTRLA register is not enabled-protected. Errata reference: 12477 Fix/Workaround: None. 7 - TCC fault filtering on inverted fault is not working. Errata reference: 12512 #### Fix/Workaround: Use only non-inverted faults. 8 - When waking up from the STANDBY power save mode, the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits may be locked to 1. Errata reference: 12227 #### Fix/Workaround: After waking up from STANDBY power save mode, perform a software reset of the TCC if you are using the SYNCBUSY.CTRLB and SYNCBUSY.STATUS bits 9 - When the Peripheral Access Controller (PAC) protection is enabled, writing to WAVE or WAVEB registers will not cause a hardware exception. Errata reference: 11468 #### Fix/Workaround: None 10 - If the MCx flag in the INTFLAG register is set when enabling the DMA, this will trigger an immediate DMA transfer and overwrite the current buffered value in the TCC register. Errata reference: 12155 #### Fix/Workaround: None 47.4.11 PTC 1 - WCOMP interrupt flag is not stable. The WCOMP interrupt flag will not always be set as described in the datasheet. Errata reference: 12860 #### Fix/Workaround: Do not use the WCOMP interrupt. Use the WCOMP event. # 48. Datasheet Revision History Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision. # 48.1 Rev. G - 05/2016 | General: | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Removed references to device variant B. Removed references to EEPROM Read While Write (RWW). | | | | | | "I/O Multiplexing | "I/O Multiplexing and Considerations" on page 12: | | | | | | | SWDIO added to the COM column in Table 5-1. | | | | | | "EVSYS – Ever | nt System" on page 400: | | | | | | | CTRL.SWRST bit description updated. | | | | | | "TCC – Timer/C | Counter for Control Applications" on page 609: | | | | | | | Table 28-1 on page 609: Number of waveform output (WO_NUM) for TCC0 updated from 8 to 6. Register Summary: INTENCLR, INTENSET and INTFLAG registers updated. | | | | | | "USB – Univers | ral Serial Bus" on page 702: | | | | | | | HSOFC.FLENCE bit description updated. | | | | | | "Schematic Che | "Schematic Checklist" on page 1112: | | | | | | | "External Real Time Oscillator" on page 1117: Table listing equivalent internal pin capacitance removed and replaced with a reference to the electrical characteristics chapter. | | | | | # 48.2 Rev. F - 11/2015 | Introduced 256I | KB+512KB Flash Offering: | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | "Ordering Information" on page 6: Added ATSAMR21E19A-MF and -MFT. | | | "Product Mapping" on page 23: Added SAM R21E19A to "Physical Memory Map" on page 24. | | | "Block Diagrams" on page 8: Updated "SAM R21 Interconnection" on page 9. | | | "DSU – Device Service Unit" on page 45: Added SAM R21E18A to Table 11-8. | | | "Electrical Characteristics" on page 1055: Added STANDBY current consumption numbers for SAM R21E19A in "Power Consumption" on page 1060. | | | "Packaging Information" on page 1107: Added "32-pin QFN (32M5)" on page 1110. | | | "Electrical Characteristics at 125°C" on page 1171: Added VDD minimum voltage for SAM R21E19 in "General Operating Ratings" on page 1171 and added section "Supply Characteristics" on page 1172. | | "AT86RF233 Ex | ktended Feature Set" on page 1005 | | | Added "High Data Rate Modes" on page 1013 (Only applicable for T= -40°C to 85°C). | | "I/O Multiplexing | g and Considerations" on page 12: | | | Added USB/SOF1kHz to PA23 in the COM column in Table 5-1. | | "SYSCTRL - S | ystem Controller" on page 143: | | | Updated description in "Drift Compensation" on page 151. | | "NVMCTRL – N | on-Volatile Memory Controller" on page 350 | Updated Product Dependencies, Clocks section: Removed reference to the AUTOWS bit. "ADC – Analog-to-Digital Converter" on page 802: Table 30-14: ADC AIN9 pin removed. References to AREFB replaced with VREFB. INPUTCTRL Register: Updated Table 30-14. REFCTRL.REFSEL: Value 0x3 corrected to "Reserved" in Table 30-7. "RFCTRL - AT86RF233 Front-End Control Signal Interface" on page 876 Updated Product Dependencies section. "Electrical Characteristics" on page 1055 "Digital Frequency Locked Loop (DFLL48M) Characteristics" on page 1086: Removed note from Table 42-40. "Schematic Checklist" on page 1112: "Power Supply Connections" on page 1112: VDDCORE decoupling capacitor value updated from 100nF to 1μF. References to AREFB replaced with VREFB. "Electrical Characteristics at 125°C" on page 1171 "Digital Frequency Locked Loop (DFLL48M) Characteristics" on page 1187: Removed note from DFLL48M Characteristics - Closed Loop Mode table. "Power Consumption" on page 1174: Power consumption units updated. # 48.3 Rev. E - 02/2015 "Description" on page 1 CoreMark score updated from 2.14 to 2.46 CoreMark/MHz. "Processor And Architecture" on page 28: "Configuration" on page 33: Removed green connection dots between DMAC Data and AHB-APB Bridge A and Bridge B. "AT86RF233 Microcontroller Interface" on page 883: Figure 35-1: EXTINT1 replaced by EXTINT0. "Schematic Checklist" on page 1112 Updated description in "Unused or Unconnected Pins" on page 1115. "References" on page 1170: Removed reference [7] AT86RF233 Software Programming Model. #### 48.4 Rev. D - 02/2015 "Description" on page 1 and "Features" on page 2: Updated 250kB/s to 250kb/s. "PORT" on page 373: | | "I/O Pin Configuration" on page 378: Removed reference to "open-drain". Access for DRVSTR bit in Pin Configuration n register (PINCFGn.DRVCTR) updated from W to R/W. | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Errata: | | | | | | | Updated errata for revision A, B, C, D: Added Errata Reference 13507. | | | | # 48.5 Rev. C - 01/2015 | "DSU – Device | Service Unit" on page 45: | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------| | | Register Description: DID.DEVSEL, Table 11-8 Device Selection updated. | | "SYSCTRL - S | System Controller" on page 143: | | | Removed references to XOSC32K and OSC32K 1kHz clock output option: | | | - XOSC32K: "32kHz External Crystal Oscillator (XOSC32K) Operation" on page 148 | | | - OSC32K: "32kHz Internal Oscillator (OSC32K) Operation" on page 149 | | | 1kHz Output Enable (EN1K) bit set as reserved bit: | | | - Bit 4 in XOSC32K | | | - Bit 3 in OSC32K | | "Electrical Cha | racteristics" on page 1055: | | | "Brown-Out Detectors Characteristics" on page 1070: Added Figure 42-3 and Figure 42-4 and updated conditions in Table 42-17 and Table 42-18. | | Errata: | | | | Updated errata for revision A: Added Errata Reference 10933, 12015, 12291, 12354, 12368, 12499, 13268, 13277, 13574. | | | Updated errata for revision B: Added Errata Reference 10933, 12015, 12291, 12368, 12499, 13268, 13277, 13574. | | | Updated errata for revision C: Added Errata Reference 12291, 13574, 13951. | | | Added errata for revision D. | | "Electrical Cha | racteristics at 125°C" on page 1171: | | | Electrical characteristics for 125°C added. | # 48.6 Rev. B - 09/2014 | "Block Diagra | ms" on page 8 | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | NVM Controller bus connection changed from Master to Slave. | | "Clock Systen | n" on page 82 | | | "Register Synchronization" on page 83 updated by splitting the section into "Common Synchronizer Register Synchronization" on page 83 and "Distributed Synchronizer Register Synchronization" on page 86. | | "Electrical Ch | aracteristics" on page 1055 | | | "Analog-to-Digital (ADC) Characteristics" on page 1072: Added note defining gain accuracy parameter in: - ADC Differential Mode, Table 42-20 - ADC Single-Ended Mode, Table 42-21 | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Errata | | | | Updated errata for revision A and B: Added Errata Reference 13140, 12860. Added errata for revision C. | # 48.7 Rev. A - 07/2014 Initial revision # Appendix A. Continuous Transmission Test Mode ## A.1 Overview The AT86RF233 offers a Continuous Transmission Test Mode to support final application / production tests as well as certification tests. Using this test mode, the radio transceiver transmits continuously a previously transferred frame (PRBS mode) or a continuous wave signal (CW mode). In CW mode, two different signal frequencies per channel can be transmitted: - $f_1[MHz] = Fc[MHz] = 2405[MHz] + 5[MHz] \times (k 11)$ , for k = 11, 12, ..., 26[MHz] + 0.5MHz - $f_2[MHz] = Fc[MHz] = 2405[MHz] + 5[MHz] \times (k 11)$ , for k = 11, 12, ..., 26[MHz] 0.5MHz Where Fc is the channel center frequency, refer to "RF Channel Selection" on page 994. Note: 1. In CW mode, it is not possible to transmit a RF signal directly on the channel center frequency. PSDU data in the Frame Buffer must contain at least a valid PHR (see "Introduction – IEEE 802.15.4-2006 Frame Format" on page 947). It is recommended to use a frame of maximum length (127 bytes) and arbitrary PSDU data for the PRBS mode. The SHR and the PHR are not transmitted. The transmission starts with the PSDU data and is repeated continuously. # A.2 Configuration Before enabling Continuous Transmission Test Mode all register configurations should be done as follow: - TX channel setting (optional) - TX output power setting (optional) - Mode selection (PRBS / CW) A register access to register 0x36 and 0x1C enables the Continuous Transmission Test Mode. The transmission is started by enabling the PLL (TRX\_CMD = PLL\_ON) and writing the TX\_START command to register 0x02. Even for CW signal transmission, it is required to write valid PSDU data to the Frame Buffer. For PRBS mode it is recommended to write a frame of maximum length. The detailed programming sequence is shown in Table 48-1. The column R/W informs about writing (W) or reading (R) a register or the Frame Buffer. Table 48-1. Continuous Transmission Programming Sequence. | Step | Action | Register | R/W | Value | Description | |-------------------|------------------------------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------| | 1 | RESET | | | | Reset AT86RF233 | | 2 | Register<br>Access | 0x0E | W | 0x01 | Set IRQ mask register, enable IRQ_0 (PLL_LOCK) | | 3 | Register<br>Access | 0x04 | W | 0x00 | Disable TX_AUTO_CRC_ON | | 4 | Register<br>Access | 0x02 | W | 0x03 | Set radio transceiver state TRX_OFF | | 5 | Register<br>Access | 0x03 | W | 0x01 | Set clock at internal pad CLKM) | | 6 | Register<br>Access | 0x08 | W | 0x33 | Set IEEE 802.15.4 CHANNEL, for example channel 19 | | 7 | Register<br>Access | 0x05 | W | 0x00 | Set TX output power, for example to P <sub>TX_MAX</sub> | | 8 | Register<br>Access | 0x01 | R | 80x0 | Verify TRX_OFF state | | 9 | Register<br>Access | 0x36 | W | 0x0F | Enable Continuous Transmission Test Mode – step # 1 | | 10 <sup>(1)</sup> | Register<br>Access | 0x0C | W | 0x03 | Enable raw data mode | | 11 <sup>(1)</sup> | Register<br>Access | 0x0A | W | 0x37 | Enable raw data mode | | 12 <sup>(2)</sup> | Frame Buffer<br>Write Access | | W | | Write packet header containing the following number of bytes for with PSDU data (even for CW mode), refer to Table 48-2 | | 13 | Register<br>Access | 0x1C | W | 0x54 | Enable Continuous Transmission Test Mode – step # 2 | | 14 | Register<br>Access | 0x1C | W | 0x46 | Enable Continuous Transmission Test Mode – step # 3 | | 15 | Register<br>Access | 0x02 | W | 0x09 | Enable PLL_ON state | | 16 | Interrupt event | 0x0F | R | 0x01 | Wait for IRQ_0 (PLL_LOCK) | | 17 | Register<br>Access | 0x02 | W | 0x02 | Initiate Transmission, enter BUSY_TX state | | 18 | Measurement | | | | Perform measurement | | 19 | Register<br>Access | 0x1C | W | 0x00 | Disable Continuous Transmission Test Mode | | 20 | RESET | | | | Reset AT86RF233 | Notes: 1. Only required for CW mode, do not configure for PRBS mode. 2. Frame Buffer content varies for different modulation schemes. The content of the Frame Buffer has to be defined for Continuous Transmission PRBS mode or CW mode. To measure the power spectral density (PSD) mask of the transmitter it is recommended to use a random sequence of maximum length for the PSDU data. To measure CW signals it is necessary to write either 0x00 or 0xFF to the Frame Buffer, for details refer to Table 48-2. Table 48-2. Frame Buffer Content for various Continuous Transmission Modulation Schemes. | Step | Action | Frame Content | Comment | |------|---------------------|----------------------------------------------|------------------------| | 12 | Frame Buffer Access | Random Sequence | Modulated RF signal | | | | Number of bytes and 0x00 (each byte of PSDU) | Fc – 0.5MHz, CW signal | | | | Number of bytes and 0xFF (each byte of PSDU) | Fc + 0.5MHz, CW signal | Note: 1. It is recommended to use a frame of maximum length (127 bytes). # A.3 Register Description # A.3.1 TST\_CTRL\_DIGI The TST\_CTRL\_DIG register enables the continuous transmission test mode. Name: TST\_CTRL\_DIGI Offset: 0x36 Reset: 0x00 Property: - ## • Bit 3:0 - TST CTRL DIG The register bits TST CTRL DIG with value 0xF enables continuous transmission. Table 48-3. TST\_CTRL\_DIG | Value | Description | |------------|---------------------------------| | <u>0x0</u> | No mode is active | | 0xF | Continuous Transmission enabled | | | All other values are reserved | # Appendix B. References - IEEE Standard 802.15.4™ 2003: Wireless Medium Access Control (MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (WPANs). - 2. IEEE Standard 802.15.4<sup>™</sup> 2006: Wireless Medium Access Control (MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (WPANs). - 3. IEEE Standard 802.15.4™ 2011: Low-Rate Wireless Personal Area Networks (WPANs). - 4. ANSI/ESD STM5.1 2007, Electrostatic Discharge Sensitivity Testing Human Body Model (HBM); JESD22-A114E 2006; CEI/IEC 60749-26 2006; AEC-Q100-002-Ref-D. - 5. ESD-STM5.3.1-1999: ESD Association Standard Test Method for electrostatic discharge sensitivity testing Charged Device Model (CDM). - 6. NIST FIPS PUB 197: Advanced Encryption Standard (AES), Federal Information Processing Standards Publication 197, US Department of Commerce/NIST, November 26, 2001. # Appendix C. Electrical Characteristics at 125°C ## C.1 Disclaimer All typical values are measured at T = 25°C unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified. # C.2 Absolute Maximum Ratings Stresses beyond those listed in Table C-1 may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table C-1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min. | Max. | Units | |----------------------|-----------------------------------------------------|-----------------------------------------------------------------------|----------|-----------------------|-------| | $V_{DD}$ | Power supply voltage | | 0 | 3.8 | V | | I <sub>DD</sub> | Current into a V <sub>DD</sub> pin | | - | 28 | mA | | I <sub>GND</sub> | Current out of a GND pin | | - | 39 | mA | | V <sub>PIN</sub> | Pin voltage with respect to GND and $V_{\text{DD}}$ | | GND-0.3V | V <sub>DD</sub> +0.3V | V | | V <sub>ANA</sub> | Voltage on RFP, RFN, AVDD and DVDD | | -0.3 | 2.0 | V | | | | Human Body Model (HBM) [4] | 4 | | kV | | V <sub>ESD</sub> | ESD robustness | Charged Device Model (CDM) [5] | 550 | | V | | P <sub>RF</sub> | Input RF level | | | +10 | dBm | | T <sub>LEAD</sub> | Lead temperature | T = 10s<br>(soldering profile compliant with<br>IPC/JEDEC J STD 020B) | | 260 | С | | T <sub>storgae</sub> | Storage temperature | | -60 | 150 | С | Note: 1. Maximum source current is 14mA and maximum sink current is 19.5mA per cluster. A cluster is a group of GPIOs as shown in . Also note that each VDD/GND pair is connected to 2 clusters so current consumption through the pair will be a sum of the clusters source/sink currents. **Caution!** ESD sensitive device. Precaution should be used when handling the device in order to prevent permanent damage. # C.3 General Operating Ratings The device must operate within the ratings listed in Table C-2 in order for all other electrical characteristics and typical characteristics of the device to be valid. Table C-2. General Operating Conditions | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------|-----------------------------------------|---------------------------------------------------|-------------------------------------------|------|------|-------| | $V_{DD}$ | Power supply voltage | Voltage on VDDIN, VDDIO and VDDANA <sup>(2)</sup> | 1.8 <sup>(1)</sup><br>2.35 <sup>(4)</sup> | 3.3 | 3.6 | V | | V <sub>DD1.8</sub> | Power supply voltage (on AVDD and DVDD) | External supply voltage <sup>(3)</sup> | 1.7 | 1.8 | 1.9 | V | | $V_{DDANA}$ | Analog supply voltage | | 1.8 <sup>(1)</sup> | 3.3 | 3.6 | V | | T <sub>A</sub> | Temperature range | | -40 | 25 | 125 | °C | | T <sub>J</sub> | Junction temperature | | - | - | 145 | °C | Notes: 1. With BOD33 disabled. If the BOD33 is enabled, check Table 42-17. - 2. Even if an implementation uses the external 1.8V voltage supply $V_{DD1.8}$ it is required to connect $V_{DD}$ . - 3. AT86RF233 register 0x10 (VREG\_CTRL) needs to be programmed to disable internal voltage regulators and supply blocks by an external 1.8V supply, refer to "Voltage Regulators (AVREG, DVREG)" on page 983. - 4. Applicable for the SAM R21E19 due to the VDD minimum supply voltage of the Serial Flash. # C.4 Supply Characteristics The following characteristics are applicable to the operating temperature range: $T_A = -40$ °C to 125°C, unless otherwise specified and are valid for a junction temperature up to $T_J = 100$ C. Refer to "Power Supply and Start-Up Considerations" on page 20. Table 48-4. Supply Characteristics | | | Voltage | | | |--------------------------------------------------------------|--------------------|---------------------------|------|-------| | Symbol | Conditions | Min. | Max. | Units | | $egin{array}{c} V_{DDIO} \ V_{DDIN} \ V_{DDANA} \end{array}$ | Full Voltage Range | 1.8 / 2.35 <sup>(1)</sup> | 3.6 | V | Note: 1. 2.35V is only applicable for the SAM R21E19 due to the VDD minimum supply voltage of the Serial Flash. # C.5 Maximum Clock Frequencies Table C-3. Maximum GCLK Generator Output Frequencies | Symbol | Description | Conditions | Max. | Units | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------|-------| | f <sub>GCLKGEN0</sub> / f <sub>GCLK_MAIN</sub> f <sub>GCLKGEN1</sub> f <sub>GCLKGEN2</sub> f <sub>GCLKGEN3</sub> f <sub>GCLKGEN4</sub> | GCLK Generator Output | Undivided | 96 | MHz | | f <sub>GCLKGEN5</sub> f <sub>GCLKGEN6</sub> f <sub>GCLKGEN7</sub> f <sub>GCLKGEN8</sub> | Frequency | Divided | 32 | MHz | Table C-4. Maximum Peripheral Clock Frequencies | Symbol | Description | Max. | Units | |-----------------------------------|----------------------------------------|------|-------| | f <sub>CPU</sub> | CPU clock frequency | 32 | MHz | | f <sub>AHB</sub> | AHB clock frequency | 32 | MHz | | f <sub>APBA</sub> | APBA clock frequency | 32 | MHz | | f <sub>APBB</sub> | APBB clock frequency | 32 | MHz | | f <sub>APBC</sub> | APBC clock frequency | 32 | MHz | | f <sub>GCLK_DFLL48M_REF</sub> | DFLL48M Reference clock frequency | 33 | KHz | | f <sub>GCLK_DPLL</sub> | FDPLL96M Reference clock frequency | 2 | MHz | | f <sub>GCLK_DPLL_32K</sub> | FDPLL96M 32k Reference clock frequency | 32 | KHz | | f <sub>GCLK_WDT</sub> | WDT input clock frequency | 48 | MHz | | f <sub>GCLK_RTC</sub> | RTC input clock frequency | 48 | MHz | | f <sub>GCLK_EIC</sub> | EIC input clock frequency | 48 | MHz | | f <sub>GCLK_USB</sub> | USB input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_0</sub> | EVSYS channel 0 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_1</sub> | EVSYS channel 1 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_2</sub> | EVSYS channel 2 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_3</sub> | EVSYS channel 3 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_4</sub> | EVSYS channel 4 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_5</sub> | EVSYS channel 5 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_6</sub> | EVSYS channel 6 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_7</sub> | EVSYS channel 7 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_8</sub> | EVSYS channel 8 input clock frequency | 48 | MHz | Table C-4. Maximum Peripheral Clock Frequencies (Continued) | Symbol | Description | Max. | Units | |------------------------------------|------------------------------------------|------|-------| | f <sub>GCLK_EVSYS_CHANNEL_9</sub> | EVSYS channel 9 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_10</sub> | EVSYS channel 10 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_11</sub> | EVSYS channel 11 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOMx_SLOW</sub> | Common SERCOM slow input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM0_CORE</sub> | SERCOM0 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM1_CORE</sub> | SERCOM1 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM2_CORE</sub> | SERCOM2 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM3_CORE</sub> | SERCOM3 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM4_CORE</sub> | SERCOM4 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM5_CORE</sub> | SERCOM5 input clock frequency | 48 | MHz | | f <sub>GCLK_TCC0</sub> , GCLK_TCC1 | TCC0,TCC1 input clock frequency | 80 | MHz | | fgclk_tcc2, gclk_tc3 | TCC2,TC3 input clock frequency | 80 | MHz | | f <sub>GCLK_TC4</sub> , GCLK_TC5 | TC4,TC5 input clock frequency | 48 | MHz | | f <sub>GCLK_ADC</sub> | ADC input clock frequency | 48 | MHz | | f <sub>GCLK_AC_DIG</sub> | AC digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC_ANA</sub> | AC analog input clock frequency | 64 | KHz | | f <sub>GCLK_PTC</sub> | PTC input clock frequency | 48 | MHz | # **C.6** Power Consumption The values in Table C-5 are measured values of power consumption under the following conditions, except where noted: - Operating conditions - $V_{VDDIN} = 3.3V$ - Wake up time from sleep mode is measured from the edge of the wakeup signal to the execution of the first instruction fetched in flash. - Oscillators - XOSC32K (32kHz crystal oscillator) stopped - XOSC (crystal oscillator) running with external 32MHz clock on XIN - DFLL48M stopped - Clocks - XOSC used as main clock source, except otherwise specified - CPU, AHB clocks undivided - APBA clock divided by 4 - APBB and APBC bridges off - The following AHB module clocks are running: NVMCTRL, APBA bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL, RTC - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU is running on flash with 1 wait states - Cache enabled - BOD33 disabled - AT86RF233 has to be set in Deep Sleep - Stacked serial Flash not included Table C-5. Current Consumption | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |---------|--------------------------------------------------------------------------------------------------------|----------------|------|------------------|------------------|-----------------------------| | | CPU running a While(1) algorithm | | - | 3.75 | 4.12 | | | | CPU running a While(1) algorithm V <sub>DDIN</sub> =1.8V, CPU is running on Flash with 3 wait states | | - | 3.77 | 4.13 | mA | | | CPU running a While(1) algorithm, CPU is running on Flash with 3 wait states with GCLKIN as reference | | - | 62*freq<br>+422 | 62*freq<br>+484 | μΑ<br>(with freq<br>in MHz) | | | CPU running a Fibonacci algorithm | | - | 4.85 | 5.29 | | | ACTIVE | CPU running a Fibonacci algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | | - | 4.87 | 5.29 | mA | | | CPU running a Fibonacci algorithm, CPU is running on Flash with 3 wait states with GCLKIN as reference | | - | 88*freq<br>+424 | 88*freq<br>+486 | μΑ<br>(with freq<br>in MHz) | | | CPU running a CoreMark algorithm | 125 C | - | 6.70 | 7.30 | mA | | | CPU running a CoreMark algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | | - | 5.98 | 6.41 | | | | CPU running a CoreMark algorithm, CPU is running on Flash with 3 wait states with GCLKIN as reference | | - | 108*freq<br>+426 | 108*freq<br>+492 | μΑ<br>(with freq<br>in MHz) | | IDLE0 | | | - | 2.40 | 2.69 | | | IDLE1 | | | - | 1.79 | 2.05 | mA | | IDLE2 | | | - | 1.50 | 1.76 | | | STANDBY | XOSC32K running<br>RTC running at 1kHz <sup>(1)</sup> | | - | 350.0 | 852 | μA | | | XOSC32K and RTC stopped <sup>()</sup> | | - | 348.0 | 850 | | Note: 1. Measurements were done with SYSCTRL->VREG.bit.RUNSTDBY = 1 Table C-6. Wake-up Time | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |---------|-------------------------------------------------|----------------|------|------|------|-------| | IDLE0 | OSC8M used as main clock source, Cache disabled | | 3.9 | 4 | 4.1 | | | IDLE1 | OSC8M used as main clock source, Cache disabled | 125 C | 13.5 | 14.9 | 16.4 | us | | IDLE2 | OSC8M used as main clock source, Cache disabled | 1200 | 14.4 | 15.8 | 17.2 | μσ | | STANDBY | OSC8M used as main clock source, Cache disabled | | 19.2 | 20.6 | 22.1 | | Figure C-1. Measurement Schematic # **C.7** Analog Characteristics # C.7.1 Power-On Reset (POR) Characteristics Table C-7. POR Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|------------------------------------------|------|------|------|-------| | V <sub>POT+</sub> | Voltage threshold on $V_{\text{DD}}$ rising | V <sub>DD</sub> falls at 1V/ms or slower | 1.27 | 1.45 | 1.58 | V | | V <sub>POT-</sub> | Voltage threshold on V <sub>DD falling</sub> | | 0.53 | 0.99 | 1.32 | V | Figure C-2. POR Operating Principle # C.7.2 Brown-Out Detectors Characteristics BOD33 Table C-8. **BOD33 Characteristics** | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | | |------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|------|--------------------|------|-------|--| | | Step size, between adjacent values in BOD33.LEVEL | | | - | 34 | - | mV | | | V <sub>HYST</sub> | VBOD+ - VBOD- | Hysteresis ON | | 35 | - | 170 | mV | | | t <sub>DET</sub> | Detection time | Time with V <sub>DDANA</sub> < V <sub>TH</sub> necessary to generate a reset signal | | - | 0.9 <sup>(1)</sup> | - | s | | | | | | Continuous mode | 25 C | - | 25 | 48 | | | | Current | Continuous mode | -40- to 125 C | - | - | 50 | | | | I <sub>IdleBOD33</sub> | consumption om<br>Active/Idle mode | Compling mode | 25 C | - | 0.034 | 0.21 | μA | | | | | Sampling mode | -40- to 125 C | - | - | 2.92 | | | | | Current | 0 11 | 25 C | | 0.132 | 0.38 | | | | I <sub>SbyBOD33</sub> | consumption in Sampling mode Standby mode | -40- to 125 C | | | 1.62 | μА | | | | t <sub>STARTUP</sub> | Startup time | | -40- to 125 C | - | 1.2 <sup>(1)</sup> | - | S | | # C.7.3 Analog-to-Digital (ADC) Characteristics Table C-9. **Operating Conditions** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|------|--------------------------|-------------------------|--------| | RES | Resolution | | 8 | - | 12 | bits | | f <sub>CLK_ADC</sub> | ADC Clock frequency | | 30 | - | 2100 | kHz | | | Sample rate <sup>(1)</sup> | Single shot (with V <sub>DDANA</sub> > 3.0V) <sup>(4)</sup> | 5 | - | 300 | ksps | | | | Free running | 5 | - | 350 | ksps | | | Sampling time <sup>(1)</sup> | | 0.5 | - | - | cycles | | | Conversion time <sup>(1)</sup> | 1x Gain | - | 6 | - | cycles | | $V_{REF}$ | Voltage reference range | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | V <sub>REFINT1V</sub> | Internal 1V reference (2) | | - | 1.0 | - | V | | V <sub>REFINTVCC0</sub> | Internal ratiometric reference 0 <sup>(2)</sup> | | - | V <sub>DDANA</sub> /1.48 | - | V | | V <sub>REFINTVCC0</sub> Voltage Error | Internal ratiometric reference 0 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. Table C-9. Operating Conditions (Continued) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-------------------------------------------------------|-------------------------------------|-------------------------|-----------------------|-------------------------|-------| | V <sub>REFINTVCC1</sub> | Internal ratiometric reference 1 <sup>(2)</sup> | V <sub>DDANA</sub> >2.0V | - | V <sub>DDANA</sub> /2 | - | V | | V <sub>REFINTVCC1</sub> Voltage Error | Internal ratiometric reference 1 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | | Conversion range <sup>(1)</sup> | Differential mode | -V <sub>REF</sub> /GAIN | - | +V <sub>REF</sub> /GAIN | V | | | Conversion range | Single-ended mode | 0.0 | - | +V <sub>REF</sub> /GAIN | V | | C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup> | | - | 3.5 | - | pF | | R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup> | | - | - | 3.5 | kΩ | | I <sub>DD</sub> | DC supply current <sup>(1)</sup> | $f_{CLK\_ADC} = 2.1MHz^{(3)}$ | - | 1.25 | 1.85 | mA | Notes: 1. These values are based on characterization. These values are not covered by test limits in production. - 2. These values are based on simulation. These values are not covered by test limits in production or characterization. - 3. In this condition and for a sample rate of 350ksps, a conversion takes 6 clock cycles of the ADC clock (conditions: 1X gain, 12-bit resolution, differential mode, free-running). - 4. All single-shot measurements are performed with $V_{DDANA} > 3.0V$ (cf. ADC errata) Table C-10. Differential Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|--------------------------------------------|--------|--------|---------|-------| | ENOB | Effective Number Of Bits | With gain compensation | - | 10.5 | 10.9 | bits | | TUE | Total Unadjusted Error | 1x Gain | 1.5 | 4.3 | 17.0 | LSB | | INL | Integral Non Linearity | 1x Gain | 1.0 | 1.3 | 6.5 | LSB | | DNL | Differential Non Linearity | 1x Gain | +/-0.3 | +/-0.5 | +/-0.95 | LSB | | | | Ext. Ref 1x | -15.0 | 2.5 | +20.0 | mV | | | Gain Error | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -20 | -1.5 | +20.0 | mV | | | | Bandgap | -15.0 | -5.0 | +15.0 | mV | | | Gain Accuracy <sup>(5)</sup> | Ext. Ref. 0.5x | +/-0.1 | +/-0.2 | +/-0.45 | % | | | Gain Accuracy | Ext. Ref. 2x to 16x | +/-0.1 | +/-0.2 | +/-2.0 | % | | | | Ext. Ref. 1x | -10.0 | -1.5 | +10.0 | mV | | | Offset Error | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -10.0 | 0.5 | +15.0 | mV | | | | Bandgap | -10.0 | 3.0 | +15.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 64.2 | 70.0 | 78.9 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 61.4 | 65.0 | 66 | dB | | SNR | Signal-to-Noise Ratio | F <sub>IN</sub> = 40kHz | 64.3 | 65.5 | 66.0 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -74.8 | -64.0 | -65.0 | dB | | | Noise RMS | T=25 C | 0.6 | 1.0 | 1.6 | mV | Notes: 1. Maximum numbers are based on characterization and not tested in production, and valid for 5% to 95% of the input voltage range. 2. Dynamic parameter numbers are based on characterization and not tested in production. - 3. Respect the input common mode voltage through the following equations (where VCM IN is the Input channel common mode voltage): - If |VIN| > VREF/4 - VCM IN < 0.95\*VDDANA + VREF/4 0.75V - VCM IN > VREF/4 -0.05\*VDDANA -0.1V - d. If |VIN| < VREF/4 - VCM\_IN < 1.2\*VDDANA 0.75V</li> - VCM IN > 0.2\*VDDANA 0.1V - 4. The ADC channels on pins PA08, PA09 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 5. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (2\*Vref/GAIN) Table C-11. Single-Ended Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|-------------------------------|---------|---------|---------|-------| | ENOB | Effective Number of Bits | With gain compensation | - | 9.5 | 9.8 | Bits | | TUE | Total Unadjusted Error | 1x gain | - | 10.5 | 40.0 | LSB | | INL | Integral Non-Linearity | 1x gain | 1.0 | 1.6 | 7.5 | LSB | | DNL | Differential Non-Linearity | 1x gain | +/-0.5 | +/-0.6 | +/-0.95 | LSB | | | Gain Error | Ext. Ref. 1x | -10.0 | 0.7 | +10.0 | mV | | | Gain Accuracy <sup>(4)</sup> | Ext. Ref. 0.5x | +/-0.1 | +/-0.34 | +/-0.4 | % | | | Gaill Accuracy | Ext. Ref. 2x to 16X | +/-0.01 | +/-0.1 | +/-0.15 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | 1.5 | +10.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 63.1 | 65.0 | 66.5 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 50.7 | 59.5 | 61.0 | dB | | SNR | Signal-to-Noise Ratio | $F_{IN} = 40kHz$ | 49.9 | 60.0 | 64.0 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -65.4 | -63.0 | -62.1 | dB | | | Noise RMS | T = 25 C | - | 1.0 | - | mV | - Notes: 1. Maximum numbers are based on characterization and not tested in production, and for 5% to 95% of the input voltage range. - 2. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage) for all VIN: - VCM IN < 0.7\*VDDANA + VREF/4 0.75V - VCM\_IN > VREF/4 0.3\*VDDANA 0.1V - 3. The ADC channels on pins PA08, PA09 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 4. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (Vref/GAIN) #### Inputs and Sample and Hold Acquisition Times The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{SAMPLE}$ ) and a capacitor ( $C_{SAMPLE}$ ). In addition, the source resistance ( $R_{SOURCE}$ ) must be taken into account when calculating the required sample and hold time. Figure C-3 shows the ADC input channel equivalent circuit. Figure C-3. ADC Input To achieve n bits of accuracy, the $C_{SAMPLE}$ capacitor must be charged at least to a voltage of $V_{CSAMPLE} \ge V_{IN} \times (1-2^{-(n+1)})$ The minimum sampling time $t_{SAMPLEHOLD}$ for a given $R_{SOURCE}$ can be found using this formula: $t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times (n+1) \times \ln(2)$ for a 12 bits accuracy: $t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times 9.02$ where $$t_{SAMPLEHOLD} = \frac{1}{2 \times f_{ADC}}$$ # **C.7.4** Analog Comparator Characteristics Table C-12. Electrical and Timing | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------------|-------------------------------------------------------------------------------------------|--------|-------|-----------------|-------| | | Positive input voltage range | | 0 | - | $V_{\rm DDANA}$ | V | | | Negative input voltage range | | 0 | - | $V_{\rm DDANA}$ | V | | | Offset | Hysteresis = 0, Fast mode | -15 | 0.0 | +15 | mV | | | Oliset | Hysteresis = 0, Low power mode | -25 | 0.0 | +25 | mV | | | Llustorogie | Hysteresis = 1, Fast mode | 20 | 50 | 83 | mV | | | Hysteresis | Hysteresis = 1, Low power mode | 15 | 40 | 75 | mV | | | | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Fast mode | - | 60 | 116 | ns | | | Propagation delay | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Low power<br>mode | - | 225 | 370 | ns | | | Startup time | Enable to ready delay<br>Fast mode | - | 1 | 2 | S | | t <sub>STARTUP</sub> | Startup time | Enable to ready delay<br>Low power mode | - | 12 | 19 | S | | | INL <sup>(3)</sup> | | - | 0.75 | 1.58 | LSB | | V | DNL <sup>(3)</sup> | | - | 0.25 | 0.95 | LSB | | V <sub>SCALE</sub> | Offset Error (1)(2) | | -0.200 | 0.260 | +1.035 | LSB | | | Gain Error (1)(2) | | 0.55 | 1.2 | 2.0 | LSB | Notes: 1. According to the standard equation $V(X)=V_{LSB}^*(X+1)$ ; $V_{LSB}=V_{DDANA}/64$ - 2. Data computed with the Best Fit method - 3. Data computed using histogram # **C.7.5** Temperature Sensor Characteristics Table C-13. Temperature Sensor Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|-------------------------------------------|------------------------------------------------|-------|-------|------|-------| | | Temperature sensor output voltage | T= 25 C, V <sub>DDANA</sub> = 3.3V | - | 0.667 | - | V | | | Temperature sensor slope | | 2.2 | 2.4 | 2.7 | mV/ C | | | Variation over V <sub>DDANA</sub> voltage | V <sub>DDANA</sub> =1.8V to 3.6V | -9 | 1 | 14 | mV/V | | | Temperature sensor accuracy | Using the method described in section 36.9.8.2 | -13.0 | - | 13.0 | С | Note: 1. These values are based on characterization. These values are not covered by test limits in production. # C.8 NVM Characteristics Table C-14. Maximum Operation Frequency | V <sub>DD</sub> range | NVM Wait States | Maximum Operating Frequency | Units | |-----------------------|-----------------|-----------------------------|-------| | | 0 | 14 | | | 1.8V to 2.7V | 1 | 28 | | | | 2 | 40 | MHz | | 2.7\/+- 2.6\/ | 0 | 24 | | | 2.7V to 3.6V | 1 | 40 | | Note that on this flash technology, a max number of 4 consecutive write is allowed per row. Once this number is reached, a row erase is mandatory. Table C-15. Flash Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>NVM25k</sub> | Retention after up to 25k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>NVM2.5k</sub> | Retention after up to 2.5k | Average ambient 55°C | 20 | 100 | - | Years | | Ret <sub>NVM100</sub> | Retention after up to 100 | Average ambient 55°C | 25 | >100 | - | Years | | Cyc <sub>NVM</sub> | Cycling Endurance <sup>(1)</sup> | -40°C < Ta < 125°C | 25k | 150k | - | Cycles | Note: 1. An endurance cycle is a write and an erase operation. Table C-16. EEPROM Emulation<sup>(1)</sup> Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>EEPROM100k</sub> | Retention after up to 100k | Average ambient 55 C | 10 | 50 | _ | Years | | Ret <sub>EEPROM10k</sub> | Retention after up to 10k | Average ambient 55 C | 20 | 100 | - | Years | | Cyc <sub>EEPROM</sub> | Cycling Endurance <sup>(2)</sup> | -40 C < Ta < 125 C | 100k | 600k | - | Cycles | Notes: 1. The EEPROM emulation is a software emulation described in the App note AT03265. 2. An endurance cycle is a write and an erase operation. Table C-17. NVM Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------------|------------|------|------|------|-------| | t <sub>FPP</sub> | Page programming time | - | - | - | 2.5 | ms | | t <sub>FRE</sub> | Row erase time | - | - | - | 6 | ms | | t <sub>FCE</sub> | DSU chip erase time<br>(CHIP_ERASE) | - | - | - | 240 | ms | ## C.9 Oscillators Characteristics ## C.9.1 Crystal Oscillator (XOSC) Characteristics ## **Digital Clock Characteristics** The following table describes the characteristics for the oscillator when a digital clock is applied on XIN. Table C-18. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------|---------------------|------------|------|------|------|-------| | f <sub>CPXIN</sub> | XIN clock frequency | | - | - | 32 | MHz | #### **Crystal Oscillator Characteristics** The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT as shown in Figure C-4. The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. The capacitance of the external capacitors $(C_{LEXT})$ can then be computed as follows: $$C_{LEXT} = 2(C_L - C_{STRAY} - C_{SHUNT})$$ where $C_{STRAY}$ is the capacitance of the pins and PCB, $C_{SHUNT}$ is the shunt capacitance of the crystal. Table C-19. Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------------------------|--------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Crystal oscillator frequency | | 0.4 | - | 32 | MHz | | | | f = 0.455 MHz, C <sub>L</sub> = 100pF<br>XOSC.GAIN = 0 | - | - | 5.6K | | | | Chyotal Equivalent Social | f = 2MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 0 | - | - | 416 | | | | Crystal Equivalent Series Resistance Safety Factor = 3 | f = 4MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 1 | - | - | 243 | Ω | | ESR | The AGC doesn t have any noticeable impact on these measurements. | f = 8MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 2 | - | - | 138 | \$2 | | | measurements. | f = 16MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 3 | - | - | 66 | | | | | f = 32MHz, C <sub>L</sub> = 18pF<br>XOSC.GAIN = 4 | - | - | 56 | | | C <sub>XIN</sub> | Parasitic capacitor load | | - | 5.9 | - | pF | | C <sub>XOUT</sub> | Parasitic capacitor load | | - | 3.2 | - | pF | Table C-19. Crystal Oscillator Characteristics (Continued) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|-----------------------------------------------------------------|------|------|-------|--------| | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC off | 27 | 65 | 90 | | | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC on | 14 | 52 | 79 | | | | | f = 4MHz, C <sub>L</sub> = 20pF, AGC off | 61 | 117 | 161 | | | | | f = 4MHz, C <sub>L</sub> = 20pF, AGC on | 23 | 74 | 110 | | | | Current Consumption | f = 8MHz, C <sub>L</sub> = 20pF, AGC off | 131 | 226 | 319 | | | I <sub>xosc</sub> | Current Consumption | f = 8MHz, C <sub>L</sub> = 20pF, AGC on | 56 | 128 | 193 | μΑ | | | | f = 16MHz, C <sub>L</sub> = 20pF, AGC off | 305 | 502 | 742 | | | | | f = 16MHz, C <sub>L</sub> = 20pF, AGC on | 116 | 307 | 627 | | | | | f = 32MHz, C <sub>L</sub> = 18pF, AGC off | 1031 | 1622 | 2344 | | | | | f = 32MHz, C <sub>L</sub> = 18pF, AGC on | 278 | 615 | 1422 | | | | | $f = 2MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 0, ESR = $600\Omega$ | - | 14K | 48K | | | | | $f = 4MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 1, ESR = $100\Omega$ | - | 6800 | 19.5K | | | t <sub>STARTUP</sub> | Startup time | $f = 8MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 2, ESR = $35\Omega$ | - | 5550 | 13K | cycles | | | | $f = 16MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 3, ESR = $25\Omega$ | - | 6750 | 14.5K | | | | | $f = 32MHz$ , $C_L = 18pF$ ,<br>XOSC.GAIN = 4, ESR = $40\Omega$ | - | 5.3K | 9.6K | | Figure C-4. Oscillator Connection # C.9.2 External 32kHz Crystal Oscillator (XOSC32K) Characteristics # **Digital Clock Characteristics** The following table describes the characteristics for the oscillator when a digital clock is applied on XIN32 pin. Table C-20. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------|------------|------|--------|------|-------| | f <sub>CPXIN32</sub> | XIN32 clock frequency | | - | 32.768 | - | kHz | | | XIN32 clock duty cycle | | - | 50 | - | % | ## **Crystal Oscillator Characteristics** Figure C-4 and the equation in "Crystal Oscillator (XOSC) Characteristics" on page 1184 also applies to the 32kHz oscillator connection. The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. Table C-21. 32kHz Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|------|--------| | f <sub>OUT</sub> | Crystal oscillator frequency | | - | 32768 | - | Hz | | t <sub>STARTUP</sub> | Startup time | $ESR_{XTAL} = 39.9 \text{k}\Omega$ , $C_L = 12.5 \text{pF}$ | - | 28K | 31K | cycles | | C <sub>L</sub> | Crystal load capacitance | | - | - | 12.5 | | | C <sub>SHUNT</sub> | Crystal shunt capacitance | | - | 0.1 | - | pF | | C <sub>XIN32</sub> | Parasitic capacitor load | TOED64/49/22 packages | - | 3.1 | - | рг | | C <sub>XOUT32</sub> | Parasitic capacitor load | TQFP64/48/32 packages | - | 3.3 | - | | | I <sub>XOSC32K</sub> | Current consumption | | - | 1.22 | 2.44 | μA | | ESR | Crystal equivalent series<br>resistance f=32.768kHz<br>Safety Factor = 3 | C <sub>L</sub> =12.5pF | - | - | 141 | kΩ | # C.9.3 Digital Frequency Locked Loop (DFLL48M) Characteristics Table C-22. DFLL48M Characteristics - Open Loop Mode<sup>(1)</sup> (Device Variant A) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 | 47 | 48 | 49 | MHz | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 | - | 403 | 457 | A | | t <sub>STARTUP</sub> | Startup time | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 f <sub>OUT</sub> within 90% of final value | 7 | 8 | 9 | s | Note: 1. DFLL48M in Open loop after calibration at room temperature. Table C-23. DFLL48M Characteristics - Closed Loop Mode (Device Variant A) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|-------| | f <sub>OUT</sub> | Average Output frequency | fREF = 32.768kHz | 47.76 | 48 | 48.24 | MHz | | f <sub>REF</sub> | Reference frequency | | 0.732 | 32.768 | 33 | kHz | | Jitter | Period Jitter | fREF = 32.768kHz | - | - | 1.04 | ns | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | fREF = 32.768kHz | - | 425 | 482 | Α | | t <sub>LOCK</sub> | Lock time | fREF = 32.768kHz DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 DFLLCTRL.BPLCKC = 1 DFLLCTRL.QLDIS = 0 DFLLCTRL.CCDIS = 1 DFLLMUL.FSTEP = 10 | 100 | 200 | 500 | S | # C.9.4 32.768kHz Internal oscillator (OSC32K) Characteristics Table C-24. 32kHz RC Oscillator Characteristics (Device Variant A) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|------------------|---------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>оит</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25 C, over [-40, +125]C, over [1.8, 3.6]V | 28.508 | 32.768 | 35.389 | kHz | | | | Calibrated against a 32.768kHz reference at 25 C, at V <sub>DD</sub> =3.3V | 32.276 | 32.768 | 33.260 | | | | | Calibrated against a 32.768kHz reference at 25 C, over [1.8, 3.6]V | 31.457 | 32.768 | 34.079 | | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|------------|------|------|------|-------| | I <sub>OSC32K</sub> | Current consumption | | - | 0.79 | 1.80 | Α | | t <sub>STARTUP</sub> | Startup time | | - | 1 | 2 | cycle | | Duty | Duty Cycle | | - | 50 | - | % | # C.9.5 Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics Table C-25. Ultra Low Power Internal 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|------------------|---------------------------------------------------------------------------------------|--------|--------|--------|--------| | f <sub>оит</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25 C, over [-40, +125]C, over [1.8, 3.6]V | 25.559 | 32.768 | 40.305 | kHz | | | | Calibrated against a 32.768kHz reference at 25 C, at V <sub>DD</sub> =3.3V | 31.293 | 32.768 | 34.570 | | | | | Calibrated against a 32.768kHz reference at 25 C, over [1.8, 3.6]V | 31.293 | 32.768 | 34.570 | | | I <sub>OSCULP32K</sub> | | | - | - | 180 | nA | | t <sub>STARTUP</sub> | Startup time | | - | 10 | - | cycles | | Duty | Duty Cycle | | - | 50 | - | % | Notes: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. 2. This oscillator is always on. # C.9.6 8MHz RC Oscillator (OSC8M) Characteristics Figure C-5. Internal 8MHz RC Oscillator Characteristics (Device Variant A) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|--------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>оит</sub> | Output frequency | Calibrated against a 8MHz reference at 25 C, over [-40, +125]C, over [1.8, 3.6]V | 7.54 | 8 | 8.19 | MHz | | | | Calibrated against a 8MHz reference at 25 C, at $V_{\rm DD}$ =3.3V | 7.94 | 8 | 8.06 | | | | | Calibrated against a 8MHz reference at 25 C, over [1.8, 3.6]V | 7.92 | 8 | 8.08 | | | I <sub>OSC8M</sub> | Current consumption | IDLE2 on OSC32K versus IDLE2 on calibrated OSC8M enabled at 8MHz (FRANGE=1, PRESC=0) | - | 64 | 100 | A | | t <sub>STARTUP</sub> | Startup time | | - | 2.1 | 3 | s | | Duty | Duty cycle | | - | 50 | - | % | ## C.9.7 Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics Table C-26. FDPLL96M Characteristics<sup>(1)</sup> (Device Variant A) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|----------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | 1 | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | | 500 | 700 | A | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 900 | 1200 | | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 1.5 | 2.0 | 2.0 | | Jp | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 3.0 | 10.0 | | | σp | renou julei | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | | 1.3 | 2.0 | /0 | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 3.0 | 7.0 | | | t <sub>LOCK</sub> | Lock Time | After startup, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 1.3 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 25 | 50 | S | | Duty | Duty cycle | | 40 | 50 | 60 | % | Note: 1. All values have been characterized with FILTSEL[1/0] as default value. #### C.9.8 USB Characteristics The USB shares the same characteristics as in the -40 C to 85 C. # **C.10 Timing Characteristics** # C.10.1 SERCOM in SPI Mode Timing Data are not available in this current datasheet revision # C.10.2 SERCOM in I<sup>2</sup>C Mode Timing Data are not available in this current datasheet revision # **Table of Contents** | De | scripti | on | | | | |-----|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Fea | Features | | | | | | 1. | Confi | guration Summary | | | | | 2. | 2.1 | ring Information 6 SAM R21E 6 SAM R21G 7 | | | | | 3. | 3.1 | X Diagrams 8 MCU Block Diagram 8 SAM R21 Interconnection 9 | | | | | 4. | 4.1 | Jt 10 SAM R21G - QFN48 10 SAM R21E - QFN32 11 | | | | | 5. | 5.1<br>5.2<br>5.3<br>5.4 | Multiplexing and Considerations 12 Multiplexed Signals 12 Internal Multiplexed Signals 13 Other Functions 14 Analog and RF Pins 17 Digital I/O Signals 18 | | | | | 6. | 6.1<br>6.2<br>6.3 | Power Domain Overview | | | | | 7. | Produ | uct Mapping | | | | | 8. | 8.1<br>8.2 | ories 24 Embedded Memories 24 Physical Memory Map 24 NVM Calibration and Auxiliary Space 25 | | | | | 9. | 9.1<br>9.2<br>9.3<br>9.4<br>9.5 | essor And Architecture 28 Cortex M0+ Processor 28 Nested Vector Interrupt Controller 29 Micro Trace Buffer 31 High-Speed Bus System 32 AHB-APB Bridge 35 PAC - Peripheral Access Controller 36 | | | | | 10. | Perip | herals Configuration Summary43 | | | | | 11. | 11.1<br>11.2 | - Device Service Unit .45 Overview .45 Features .45 Block Diagram .45 | | | | | | 11.4 | Signal Description | | |-----|-------|-------------------------------------|--------------| | | 11.5 | Product Dependencies | 46 | | | 11.6 | Debug Operation | 47 | | | 11.7 | Chip-Erase | 48 | | | 11.8 | Programming | 48 | | | 11.9 | Intellectual Property Protection | 49 | | | 11.10 | Device Identification | 50 | | | | Functional Description | | | | | Register Summary | | | | | Register Description. | | | 12 | Clock | System | 82 | | | 12.1 | Clock Distribution | | | | 12.1 | | | | | | Synchronous and Asynchronous Clocks | | | | 12.3 | Register Synchronization | | | | 12.4 | Enabling a Peripheral | | | | 12.5 | On-demand, Clock Requests | | | | 12.6 | Power Consumption vs Speed | | | | 12.7 | Clocks after Reset | 88 | | 13. | GCLI | K – Generic Clock Controller | 90 | | | 13.1 | Overview | 90 | | | 13.2 | Features | 90 | | | 13.3 | Block Diagram | 90 | | | 13.4 | Signal Description | 91 | | | 13.5 | Product Dependencies | 91 | | | 13.6 | Functional Description | | | | 13.7 | Register Summary | | | | 13.8 | Register Description. | | | 14 | PM - | – Power Manager | 112 | | | 14.1 | Overview | | | | 14.2 | Features | | | | 14.3 | Block Diagram | | | | 14.3 | Signal Description | | | | | | | | | 14.5 | | | | | 14.6 | Functional Description | | | | 14.7 | Register Summary | | | | 14.8 | Register Description. | . 123 | | 15. | SYS | CTRL – System Controller | | | | 15.1 | Overview | . 143 | | | 15.2 | Features | . 143 | | | 15.3 | Block Diagram | . 144 | | | 15.4 | Signal Description | . 145 | | | 15.5 | Product Dependencies. | | | | 15.6 | Functional Description | | | | 15.7 | Register Summary | | | | 15.8 | Register Description. | | | 16 | | | | | 10. | | — Watchdog Timer | . <b>200</b> | | | In 1 | UVELVIEW | 1 16 | | | 16.2 | Features | 206 | |-----|-------|----------------------------------------|-----| | | 16.3 | Block Diagram | 206 | | | 16.4 | Signal Description | 207 | | | 16.5 | Product Dependencies | 207 | | | 16.6 | Functional Description | 208 | | | 16.7 | Register Summary | 213 | | | 16.8 | Register Description | 214 | | 17 | RTC | C – Real-Time Counter | 224 | | | 17.1 | Overview | | | | 17.2 | Features | | | | 17.3 | Block Diagram | | | | 17.4 | Signal Description | | | | 17.5 | Product Dependencies. | | | | 17.6 | Functional Description | | | | 17.7 | Register Summary | | | | 17.8 | Register Description | | | 18 | DMA | AC – Direct Memory Access Controller | 267 | | | 18.1 | Overview | | | | 18.2 | Features | 267 | | | 18.3 | Block Diagram | 268 | | | 18.4 | - | 268 | | | 18.5 | Product Dependencies | 268 | | | 18.6 | Functional Description | 270 | | | 18.7 | Register Summary | 288 | | | 18.8 | Register Description | 291 | | 19. | EIC - | – External Interrupt Controller | 331 | | | 19.1 | Overview | | | | 19.2 | Features | | | | 19.3 | | | | | 19.4 | Signal Description | 332 | | | 19.5 | Product Dependencies | 332 | | | 19.6 | Functional Description | 333 | | | 19.7 | Register Summary | 337 | | | 19.8 | Register Description | 338 | | 20. | NVM | ICTRL – Non-Volatile Memory Controller | 350 | | | 20.1 | Overview | 350 | | | 20.2 | Features | 350 | | | 20.3 | Block Diagram | 350 | | | 20.4 | Signal Description | 350 | | | 20.5 | Product Dependencies | 351 | | | 20.6 | Functional Description | 351 | | | 20.7 | Register Summary | 357 | | | 20.8 | | 358 | | 21. | POR | et | 373 | | | 21.1 | Overview | 373 | | | 21.2 | Features | 373 | | | 21.3 | | 374 | | | | · · · · · · · · · · · · · · · · · · · | | | | 21.4 | Signal Description | 374 | |-----|------|------------------------------------------------------|---------------------| | | 21.5 | Product Dependencies | 374 | | | 21.6 | Functional Description | 376 | | | 21.7 | Register Summary | | | | 21.8 | Register Description | | | | | - 109:0:0: 2 000: pto | | | 22. | EVS' | YS – Event System | 400 | | | 22.1 | Overview | | | | 22.2 | Features | | | | 22.3 | Block Diagram | | | | 22.4 | Signal Description | | | | 22.5 | Product Dependencies. | | | | | · | | | | 22.6 | Functional Description | | | | 22.7 | Register Summary | | | | 22.8 | Register Description | 408 | | 23 | SER | COM – Serial Communication Interface | 126 | | 20. | | | | | | 23.1 | Overview | | | | 23.2 | Features | | | | 23.3 | Block Diagram | | | | 23.4 | Signal Description | | | | 23.5 | Product Dependencies | | | | 23.6 | Functional Description | 428 | | 24 | SED | COMUSART SERCOMUniversal Synchronous and Asynchy | rangua Bagaiyar and | | 24. | SER | COM USART – SERCOM Universal Synchronous and Asynchi | ionous Receiver and | | | | Transmitter 434 | | | | 24.1 | Overview | | | | 24.2 | Features | | | | 24.3 | Block Diagram | | | | 24.4 | Signal Description | 435 | | | 24.5 | Product Dependencies | 435 | | | 24.6 | Functional Description | 437 | | | 24.7 | Register Summary | 448 | | | 24.8 | Register Description | 450 | | | | | | | 25. | SER | COM SPI – SERCOM Serial Peripheral Interface | 472 | | | 25.1 | Overview | 472 | | | 25.2 | Features | 472 | | | 25.3 | Block Diagram | 472 | | | 25.4 | Signal Description | 472 | | | 25.5 | Product Dependencies | 473 | | | 25.6 | Functional Description | 474 | | | 25.7 | Register Summary | | | | 25.8 | Register Description | | | | | -0 · · · · · · · · · · · · · · · · · · · | | | 26. | SER | COM I2C – SERCOM Inter-Integrated Circuit | 505 | | | 26.1 | Overview | 505 | | | 26.2 | Features | | | | 26.3 | Block Diagram | | | | 26.4 | Signal Description | | | | 26.5 | Product Dependencies. | | | | 26.6 | Functional Description | | | | _0.0 | - anotional Doodiption | JJ: | | | 26.7<br>26.8 | Register Summary | 525<br>530 | |-----|--------------|------------------------------------------|------------| | 27. | TC – | Timer/Counter | 568 | | | 27.1 | Overview | 568 | | | 27.2 | Features | 568 | | | 27.3 | Block Diagram | 569 | | | 27.4 | Signal Description | | | | 27.5 | | | | | 27.6 | | 571 | | | 27.7 | · | 582 | | | 27.8 | Register Description | 585 | | 28. | TCC | - Timer/Counter for Control Applications | 609 | | | 28.1 | Overview | 609 | | | 28.2 | Features | 609 | | | 28.3 | Block Diagram | 610 | | | 28.4 | Signal Description | 610 | | | 28.5 | Product Dependencies | 611 | | | 28.6 | Functional Description | 612 | | | 28.7 | Register Summary | 642 | | | 28.8 | Register Description | 645 | | 29. | USB | – Universal Serial Bus | 702 | | | 29.1 | Overview | 702 | | | 29.2 | Features | 702 | | | 29.3 | USB Block Diagram | 703 | | | 29.4 | Signal Description | 703 | | | 29.5 | Product Dependencies | 703 | | | 29.6 | Functional Description | 706 | | | 29.7 | Register Summary | 722 | | | 29.8 | Register Description | 730 | | 30. | ADC | C – Analog-to-Digital Converter | 802 | | | 30.1 | Overview | 802 | | | 30.2 | Features | 802 | | | 30.3 | Block Diagram | 802 | | | 30.4 | Signal Description | 803 | | | 30.5 | Product Dependencies | 804 | | | 30.6 | Functional Description | 805 | | | 30.7 | Register Summary | 815 | | | 30.8 | Register Description | 817 | | 31. | AC - | - Analog Comparators | 842 | | | 31.1 | Overview | 842 | | | 31.2 | Features | 842 | | | 31.3 | Block Diagram | 843 | | | 31.4 | Signal Description | 843 | | | 31.5 | Product Dependencies | 843 | | | 31.6 | Functional Description | 845 | | | 31.7 | Additional Features | 851 | | | 31.8 | Register Summary | 854 | | | 31.9 | Register Description | . 855 | |-------|--------------|----------------------------------------------------|-------| | 32. | PTC | - Peripheral Touch Controller | . 871 | | | 32.1 | Overview | . 871 | | | 32.2 | Features | . 871 | | | 32.3 | Block Diagram | . 872 | | | 32.4 | Signal Description | . 873 | | | 32.5 | Product Dependencies | . 873 | | | 32.6 | Functional Description | . 875 | | 33. | RFC | TRL – AT86RF233 Front-End Control Signal Interface | . 876 | | | 33.1 | Overview | . 876 | | | 33.2 | Features | . 876 | | | 33.3 | Block Diagram | . 876 | | | 33.4 | Product Dependencies | . 876 | | | 33.5 | Functional Description | . 876 | | | 33.6 | Register Summary | . 877 | | | 33.7 | Register Description | . 878 | | 34. | Appli | ication Schematic | .879 | | | 34.1 | Basic Application Schematic | | | | 34.2 | Extended Feature Set Application Schematic | . 881 | | 35. | AT86 | 6RF233 Microcontroller Interface | . 883 | | | 35.1 | Overview | | | | 35.2 | SPI Timing Description. | | | | 35.3 | SPI Protocol | | | | 35.4 | Radio Transceiver Status Information | | | | 35.5 | Radio Transceiver Identification | . 891 | | | 35.6 | Sleep/Wake-up and Transmit Signal (SLP_TR) | . 894 | | | 35.7 | Interrupt Logic | | | 36. | AT86 | 6RF233 Operating Modes | . 902 | | • • • | 36.1 | Basic Operating Mode | | | | 36.2 | Extended Operating Mode | | | 0.7 | | | | | 37. | | SRF233 Functional Description | | | | 37.1 | Introduction – IEEE 802.15.4-2006 Frame Format | | | | 37.2 | Frame Filter | | | | 37.3 | Frame Check Sequence (FCS) | | | | 37.4 | Received Signal Strength Indicator (RSSI) | | | | 37.5<br>37.6 | Energy Detection (ED) | | | | 37.0 | Link Quality Indication (LQI). | | | 00 | | | | | 38. | | SRF233 Module Description | | | | 38.1 | Receiver (RX). | | | | 38.2 | Transmitter (TX) | | | | 38.3 | Frame Buffer | | | | 38.4 | Voltage Regulators (AVREG, DVREG) | | | | 38.5 | Battery Monitor (BATMON) | 987 | | | JO.0 | CIVSIAI USCIIIAIUI (AUSURE) | . 905 | | | | Frequency Synthesizer (PLL). | | |-----|-------|-----------------------------------------|------| | | 38.8 | Automatic Filter Tuning (FTN) | 1001 | | 39. | AT86 | RF233 Radio Transceiver Usage | 1003 | | | 39.1 | Frame Receive Procedure | 1003 | | | 39.2 | Frame Transmit Procedure | 1003 | | 40 | ΔT86 | RF233 Extended Feature Set | 1005 | | 40. | 40.1 | Security Module (AES) | | | | 40.1 | Random Number Generator. | | | | 40.3 | High Data Rate Modes. | | | | | Antenna Diversity | | | | 40.5 | RX/TX Indicator | | | | 40.6 | RX and TX Frame Time Stamping (TX_ARET) | | | | 40.7 | Frame Buffer Empty Indicator | | | | 40.8 | Dynamic Frame Buffer Protection | | | | 40.9 | Alternate Start-Of-Frame Delimiter | | | | 40.10 | Reduced Power Consumption Mode (RPC) | 1034 | | | 40.11 | Time-Of-Flight Module (TOM) | 1039 | | | 40.12 | Phase Difference Measurement. | 1050 | | 11 | ۸Т۵6 | RF233 Register Reference | 1052 | | | | • | | | 42. | Elect | rical Characteristics | 1055 | | | 42.1 | Disclaimer | | | | 42.2 | Absolute Maximum Ratings | 1055 | | | 42.3 | General Operating Ratings | | | | 42.4 | Supply Characteristics | | | | 42.5 | Maximum Clock Frequencies | | | | 42.6 | Power Consumption | | | | 42.7 | Peripheral Power Consumption | | | | 42.8 | I/O Pin Characteristics | | | | 42.9 | Analog Characteristics | | | | | NVM Characteristics | | | | | Oscillators Characteristics | | | | | PTC Typical Characteristics | | | | | USB Characteristics | | | | | Timing Characteristics | | | | 42.15 | AT86RF233 Electrical Characteristics | 1101 | | 43. | Pack | aging Information | 1107 | | | 43.1 | Thermal Considerations | 1107 | | | 43.2 | Package Drawings | 1108 | | 44. | Solde | ering Profile | 1111 | | | | | | | 45. | | matic Checklist | | | | 45.1 | Introduction | | | | 45.2 | Power Supply | | | | 45.3 | External Analog Reference Connections | | | | 45.4 | External Reset Circuit | | | | 45.5 | Unused or Unconnected Pins | | | | 45.6 | Clocks and Crystal Oscillators | 1116 | | 45<br>45 | .7 Programming and Debug Ports | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46 | Dout This Document 1125 .1 Conventions 1125 .2 Acronyms and Abbreviations 1126 | | 47. E<br>47<br>47<br>47 | .1 Revision A | | 48<br>48<br>48<br>48<br>48 | .2 Rev. F – 11/2015 | | Appe<br>A.<br>A.<br>A. | 2 Configuration | | Appe<br>C.<br>C.<br>C.<br>C.<br>C.<br>C. | 2 Absolute Maximum Ratings 1171 3 General Operating Ratings 1171 4 Supply Characteristics 1172 5 Maximum Clock Frequencies 1173 6 Power Consumption 1174 7 Analog Characteristics 1177 8 NVM Characteristics 1183 | | Table | of Contents | **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 **F:** (+1)(408) 436.4200 www.atmel.com © 2016 Atmel Corporation. / Rev.: Atmel-42223G-SAM-R21 Datasheet 05/2016. Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. ARM®, ARM Connected® logo, and others are the registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Microchip: ATSAMR21E18A-MFT ATSAMR21G17A-MUT ATSAMR21G18A-MU ATSAMR21G16A-MFT ATSAMR21E17A-MFT ATSAMR21E16A-MU ATSAMR21G16A-MUT ATSAMR21E16A-MUT ATSAMR21G16A-MFT ATSAMR21G18A-MUT ATSAMR21G17A-MF ATSAMR21E17A-MUT ATSAMR21G18A-MF ATSAMR21E18A-MF ATSAMR21E17A-MU ATSAMR21E16A-MF ATSAMR21G18A-MFT ATSAMR21E17A-MF ATSAMR21G17A-MFT ATSAMR21E18A-MU ATSAMR21G16A-MU ATSAMR21E18A-MUT ATSAMR21E16A-MFT ATSAMR21G17A-MU ATSAMR21G18A-MFTA6 ATSAMR21E18A-MFTA7 ATSAMR21G18A-MUTA6 ATSAMR21E19A-MFT ## **ПОСТАВКА** ЭЛЕКТРОННЫХ КОМПОНЕНТОВ Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107 # Данный компонент на территории Российской Федерации Вы можете приобрести в компании MosChip. Для оперативного оформления запроса Вам необходимо перейти по данной ссылке: #### http://moschip.ru/get-element Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора. В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов. Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair. Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки. На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров. Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009 ### Офис по работе с юридическими лицами: 105318, г. Москва, ул. Щербаковская д. 3, офис 1107, 1118, ДЦ «Щербаковский» Телефон: +7 495 668-12-70 (многоканальный) Факс: +7 495 668-12-70 (доб.304) E-mail: info@moschip.ru Skype отдела продаж: moschip.ru moschip.ru\_6 moschip.ru 4 moschip.ru 9