

## Features

- Low-voltage Operation
  - $V_{CC}$  = 1.8V to 5.5V
- User-selectable Internal Organization
  - 1K: 128 x 8 or 64 x 16
- 3-wire Serial Interface
- 2MHz Clock Rate (5V)
- Self-timed Write Cycle (5ms Max)
- High Reliability
  - Endurance: 1,000,000 Write Cycles
  - Data Retention: 100 Years
- 8-lead JEDEC SOIC, 8-lead TSSOP, 8-pad UDFN, 8-lead PDIP, and 8-ball VFBGA Packages

## Description

The Atmel® AT93C46D provides 1,024 bits of Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) organized as 64 words of 16 bits each (when the ORG pin is connected to  $V_{CC}$ ) and 128 words of 8 bits each (when the ORG pin is tied to ground). The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. The AT93C46D is available in space-saving 8-lead JEDEC SOIC, 8-lead TSSOP, 8-pad UDFN, 8-lead PDIP, and 8-ball VFBGA packages.

The AT93C46D is enabled through the Chip Select pin (CS) and accessed via a 3-wire serial interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SK). Upon receiving a Read instruction at DI, the address is decoded, and the data is clocked out serially on the DO pin. The write cycle is completely self-timed, and no separate erase cycle is required before Write. The write cycle is only enabled when the part is in the Erase/Write Enable state. When CS is brought high following the initiation of a write cycle, the DO pin outputs the Ready/Busy status of the part.

The AT93C46D operates from 1.8V to 5.5V.

# 1. Pin Configurations and Pinouts

Table 1-1. Pin Configurations

| Pin Name        | Function              |
|-----------------|-----------------------|
| CS              | Chip Select           |
| SK              | Serial Data Clock     |
| DI              | Serial Data Input     |
| DO              | Serial Data Output    |
| GND             | Ground                |
| V <sub>cc</sub> | Power Supply          |
| ORG             | Internal Organization |
| NC              | No Connect            |



Note: Drawings are not to scale.

## 2. Absolute Maximum Ratings\*

|                                                    |                 |
|----------------------------------------------------|-----------------|
| Operating Temperature .....                        | -55°C to +125°C |
| Storage Temperature .....                          | -65°C to +150°C |
| Voltage on any pin<br>with respect to ground ..... | -1.0V to +7.0V  |
| Maximum Operating Voltage .....                    | 6.25V           |
| DC Output Current .....                            | 5.0mA           |

\*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 3. Block Diagram

Figure 3-1. Block Diagram



Notes:

1. When the ORG pin is connected to  $V_{CC}$ , the x16 organization is selected. When it is connected to ground, the x8 organization is selected. If the ORG pin is left unconnected and the application does not load the input beyond the capability of the internal  $1M\Omega$  pull-up resistor, then the x16 organization is selected.
2. If the x16 organization is the mode of choice and pin 6 (ORG) is left unconnected, Atmel recommends using AT93C46E device. For more details, see the AT93C46E datasheet.

## 4. Memory Organization

### 4.1 Pin Capacitance

Table 4-1. Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A = 25^\circ\text{C}$ ,  $f = 1.0\text{MHz}$ ,  $V_{CC} = 1.8\text{V}$  (unless otherwise noted).

| Symbol    | Test Conditions                | Max | Units | Conditions            |
|-----------|--------------------------------|-----|-------|-----------------------|
| $C_{OUT}$ | Output Capacitance (DO)        | 5   | pF    | $V_{OUT} = 0\text{V}$ |
| $C_{IN}$  | Input Capacitance (CS, SK, DI) | 5   | pF    | $V_{IN} = 0\text{V}$  |

Note: 1. This parameter is characterized, and is not 100% tested.

## 4.2 DC Characteristics

Table 4-2. DC Characteristics

Applicable over recommended operating range from  $T_{AI} = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $V_{CC} = 1.8\text{V}$  to  $5.5\text{V}$  (unless otherwise noted).

| Symbol          | Parameter           | Test Condition                             |                            | Min                 | Typ  | Max                 | Unit          |
|-----------------|---------------------|--------------------------------------------|----------------------------|---------------------|------|---------------------|---------------|
| $V_{CC1}$       | Supply Voltage      |                                            |                            | 1.8                 |      | 5.5                 | V             |
| $V_{CC2}$       | Supply Voltage      |                                            |                            | 2.7                 |      | 5.5                 | V             |
| $V_{CC3}$       | Supply Voltage      |                                            |                            | 4.5                 |      | 5.5                 | V             |
| $I_{CC}$        | Supply Current      | $V_{CC} = 5.0\text{V}$                     | Read at 1.0MHz             |                     | 0.5  | 2.0                 | mA            |
|                 |                     |                                            | Write at 1.0MHz            |                     | 0.5  | 2.0                 | mA            |
| $I_{SB1}$       | Standby Current     | $V_{CC} = 1.8\text{V}$                     | CS = 0V                    |                     | 0.4  | 1.0                 | $\mu\text{A}$ |
| $I_{SB2}$       | Standby Current     | $V_{CC} = 2.7\text{V}$                     | CS = 0V                    |                     | 6.0  | 10.0                | $\mu\text{A}$ |
| $I_{SB3}$       | Standby Current     | $V_{CC} = 5.0\text{V}$                     | CS = 0V                    |                     | 10.0 | 15.0                | $\mu\text{A}$ |
| $I_{IL}$        | Input Leakage       | $V_{IN} = 0\text{V}$ to $V_{CC}$           |                            |                     | 0.1  | 1.0                 | $\mu\text{A}$ |
| $I_{OL}$        | Output Leakage      | $V_{IN} = 0\text{V}$ to $V_{CC}$           |                            |                     | 0.1  | 1.0                 | $\mu\text{A}$ |
| $V_{IL1}^{(1)}$ | Input Low Voltage   | $2.7\text{V} \leq V_{CC} \leq 5.5\text{V}$ |                            | -0.6                |      | 0.8                 | V             |
| $V_{IH1}^{(1)}$ | Input High Voltage  | $2.7\text{V} \leq V_{CC} \leq 5.5\text{V}$ |                            | 2.0                 |      | $V_{CC} + 1$        | V             |
| $V_{IL2}^{(1)}$ | Input Low Voltage   | $1.8\text{V} \leq V_{CC} \leq 2.7\text{V}$ |                            | -0.6                |      | $V_{CC} \times 0.3$ | V             |
| $V_{IH2}^{(1)}$ | Input High Voltage  | $1.8\text{V} \leq V_{CC} \leq 2.7\text{V}$ |                            | $V_{CC} \times 0.7$ |      | $V_{CC} + 1$        | V             |
| $V_{OL1}$       | Output Low Voltage  | $2.7\text{V} \leq V_{CC} \leq 5.5\text{V}$ | $I_{OL} = 2.1\text{mA}$    |                     |      | 0.4                 | V             |
| $V_{OH1}$       | Output High Voltage | $2.7\text{V} \leq V_{CC} \leq 5.5\text{V}$ | $I_{OH} = -0.4\text{mA}$   | 2.4                 |      |                     | V             |
| $V_{OL2}$       | Output Low Voltage  | $1.8\text{V} \leq V_{CC} \leq 2.7\text{V}$ | $I_{OL} = 0.15\text{mA}$   |                     |      | 0.2                 | V             |
| $V_{OH2}$       | Output High Voltage | $1.8\text{V} \leq V_{CC} \leq 2.7\text{V}$ | $I_{OH} = -100\mu\text{A}$ | $V_{CC} - 0.2$      |      |                     | V             |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only, and are not tested.

## 4.3 AC Characteristics

Table 4-3. AC Characteristics

Applicable over recommended operating range from  $T_{AI} = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ,  $V_{CC}$  = as specified,  $CL = 1$  TTL gate and 100pF (unless otherwise noted).

| Symbol                   | Parameter                  | Test Condition               |                              | Min       | Typ | Max  | Units        |
|--------------------------|----------------------------|------------------------------|------------------------------|-----------|-----|------|--------------|
| $f_{SK}$                 | SK Clock Frequency         | $4.5V \leq V_{CC} \leq 5.5V$ |                              | 0         |     | 2    | MHz          |
|                          |                            | $2.7V \leq V_{CC} \leq 5.5V$ |                              | 0         |     | 1    | MHz          |
|                          |                            | $1.8V \leq V_{CC} \leq 5.5V$ |                              | 0         |     | 250  | kHz          |
| $t_{SKH}$                | SK High Time               | $4.5V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $2.7V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $1.8V \leq V_{CC} \leq 5.5V$ |                              | 1000      |     |      | ns           |
| $t_{SKL}$                | SK Low Time                | $4.5V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $2.7V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $1.8V \leq V_{CC} \leq 5.5V$ |                              | 1000      |     |      | ns           |
| $t_{CS}$                 | Minimum CS Low Time        | $4.5V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $2.7V \leq V_{CC} \leq 5.5V$ |                              | 250       |     |      | ns           |
|                          |                            | $1.8V \leq V_{CC} \leq 5.5V$ |                              | 1000      |     |      | ns           |
| $t_{CSS}$                | CS Setup Time              | Relative to SK               | $4.5V \leq V_{CC} \leq 5.5V$ | 50        |     |      | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ | 50        |     |      | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ | 200       |     |      | ns           |
| $t_{DIS}$                | DI Setup Time              | Relative to SK               | $4.5V \leq V_{CC} \leq 5.5V$ | 100       |     |      | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ | 100       |     |      | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ | 400       |     |      | ns           |
| $t_{CSH}$                | CS Hold Time               | Relative to SK               |                              | 0         |     |      | ns           |
| $t_{DIH}$                | DI Hold Time               | Relative to SK               | $4.5V \leq V_{CC} \leq 5.5V$ | 100       |     |      | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ | 400       |     |      | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ |           |     |      | ns           |
| $t_{PD1}$                | Output Delay to 1          | AC Test                      | $4.5V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ |           |     | 1000 | ns           |
| $t_{PDO}$                | Output Delay to 0          | AC Test                      | $4.5V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ |           |     | 1000 | ns           |
| $t_{SV}$                 | CS to Status Valid         | AC Test                      | $4.5V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ |           |     | 1000 | ns           |
| $t_{DF}$                 | CS to DO in High-impedance | AC Test<br>$CS = V_{IL}$     | $4.5V \leq V_{CC} \leq 5.5V$ |           |     | 100  | ns           |
|                          |                            |                              | $2.7V \leq V_{CC} \leq 5.5V$ |           |     | 250  | ns           |
|                          |                            |                              | $1.8V \leq V_{CC} \leq 5.5V$ |           |     | 400  | ns           |
| $t_{WP}$                 | Write Cycle Time           |                              | $1.8V \leq V_{CC} \leq 5.5V$ | 0.1       | 3   | 5    | ms           |
| Endurance <sup>(1)</sup> | 5.0V, 25°C                 |                              |                              | 1,000,000 |     |      | Write Cycles |

Note: 1. This parameter is characterized, and is not 100% tested.

## 5. Functional Description

The AT93C46D is accessed via a simple and versatile 3-wire serial communication interface. Device operation is controlled by seven instructions issued by the Host processor. A valid instruction starts with a rising edge of CS and consists of a Start bit (Logic 1), followed by the appropriate opcode, and the desired memory address location.

Table 5-1. AT93C46D Instruction Set

| Instruction | SB | Opcode | Address                         |                                 | Data                            |                                  | Comments                                                                                                                     |
|-------------|----|--------|---------------------------------|---------------------------------|---------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------|
|             |    |        | x8 <sup>(1)</sup>               | x16 <sup>(1)</sup>              | x8                              | x16                              |                                                                                                                              |
| READ        | 1  | 10     | A <sub>6</sub> – A <sub>0</sub> | A <sub>5</sub> – A <sub>0</sub> |                                 |                                  | Reads data stored in memory at specified address.                                                                            |
| EWEN        | 1  | 00     | 11XXXXXX                        | 11XXXXXX                        |                                 |                                  | Write Enable must precede all programming modes.                                                                             |
| ERASE       | 1  | 11     | A <sub>6</sub> – A <sub>0</sub> | A <sub>5</sub> – A <sub>0</sub> |                                 |                                  | Erases memory location A <sub>N</sub> – A <sub>0</sub> .                                                                     |
| WRITE       | 1  | 01     | A <sub>6</sub> – A <sub>0</sub> | A <sub>5</sub> – A <sub>0</sub> | D <sub>7</sub> – D <sub>0</sub> | D <sub>15</sub> – D <sub>0</sub> | Writes memory location A <sub>N</sub> – A <sub>0</sub> .                                                                     |
| ERAL        | 1  | 00     | 10XXXXXX                        | 10XXXXXX                        |                                 |                                  | Erases all memory locations. Valid only at V <sub>CC3</sub> ( <a href="#">Section 4.2, “DC Characteristics” on page 4</a> ). |
| WRAL        | 1  | 00     | 01XXXXXX                        | 01XXXXXX                        | D <sub>7</sub> – D <sub>0</sub> | D <sub>15</sub> – D <sub>0</sub> | Writes all memory locations. Valid only at V <sub>CC3</sub> ( <a href="#">Section 4.2</a> ).                                 |
| EWDS        | 1  | 00     | 00XXXXXX                        | 00XXXXXX                        |                                 |                                  | Disables all programming instructions.                                                                                       |

Note: 1. The 'X' in the address field represent don't care values, and must be clocked.

**READ:** The READ instruction contains the address code for the memory location to be read. After the instruction and address are decoded, data from the selected memory location is available at the Serial Output pin, DO. Output data changes are synchronized with the rising edges of the Serial Clock pin, SK. It should be noted that a dummy bit (Logic 0) precedes the 8-bit or 16-bit data output string.

**Erase/Write Enable (EWEN):** To ensure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any programming instructions can be carried out.

Note: Once in the EWEN state, programming remains enabled until an EWDS instruction is executed, or V<sub>CC</sub> power is removed from the part.

**ERASE:** The ERASE instruction programs all bits in the specified memory location to the Logic 1 state. The self-timed erase cycle starts once the ERASE instruction and address are decoded. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of t<sub>CS</sub>. A Logic 1 at the DO pin indicates that the selected memory location has been erased, and the part is ready for another instruction.

**WRITE:** The WRITE instruction contains the 8-bits or 16-bits of data to be written into the specified memory location. The self-timed programming cycle,  $t_{WP}$ , starts after the last bit of data is received at Serial Data Input pin DI. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . A Logic 0 at DO indicates that programming is still in progress. A Logic 1 indicates that the memory location at the specified address has been written with the data pattern contained in the instruction, and the part is ready for further instructions. A Ready/Busy status cannot be obtained if CS is brought high after the end of the self-timed programming cycle,  $t_{WP}$ .

**Erase All (ERAL):** The Erase All (ERAL) instruction programs every bit in the Memory Array to the Logic 1 state and is primarily used for testing purposes. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . The ERAL instruction is valid only at  $V_{CC} = 5.0V \pm 10\%$  ([Section 4.2, "DC Characteristics" on page 4](#)).

**Write All (WRAL):** The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the instruction. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . The WRAL instruction is valid only at  $V_{CC} = 5.0V \pm 10\%$  ([Section 4.2](#)).

**Erase/Write Disable (EWDS):** To protect against accidental data disturbance, the Erase/Write Disable (EWDS) instruction disables all programming modes and should be executed after all programming operations. The operation of the Read instruction is independent of both the EWEN and EWDS instructions and can be executed at any time.

## 6. Timing Diagrams

Figure 6-1. Synchronous Data Timing



Note: 1. This is the minimum SK period.

Table 6-1. Organization Key for Timing Diagrams

| I/O            | AT93C46D (1K)  |                 |
|----------------|----------------|-----------------|
|                | x8             | x16             |
| A <sub>N</sub> | A <sub>6</sub> | A <sub>5</sub>  |
| D <sub>N</sub> | D <sub>7</sub> | D <sub>15</sub> |

**Figure 6-2. READ Timing**



**Figure 6-3. EWEN Timing**



**Figure 6-4. EWDS Timing**



**Figure 6-5. WRITE Timing**



**Figure 6-6. WRAL Timing<sup>(1)</sup>**



Note: 1. Valid only at  $V_{CC3}$  (Section 4.2, "DC Characteristics" on page 4).

**Figure 6-7. ERASE Timing**



**Figure 6-8. ERAL Timing<sup>(1)</sup>**



Note: 1. Valid only at  $V_{CC3}$  (Section 4.2, "DC Characteristics" on page 4).

## 7. Ordering Code Detail



## 8. Ordering Information

| Atmel Ordering Code          | Lead Finish                           | Package    | Delivery Information |                 | Operation Range                              |
|------------------------------|---------------------------------------|------------|----------------------|-----------------|----------------------------------------------|
|                              |                                       |            | Form                 | Quantity        |                                              |
| AT93C46DN-SH-B               | NiPdAu<br>(Lead-free/Halogen-free)    | 8S1        | Bulk (Tubes)         | 100 per Tube    | Industrial<br>Temperature<br>(-40°C to 85°C) |
| AT93C46DN-SH-T               |                                       |            | Tape and Reel        | 4,000 per Reel  |                                              |
| AT93C46D-TH-B                |                                       | 8X         | Bulk (Tubes)         | 100 per Tube    |                                              |
| AT93C46D-TH-T                |                                       |            | Tape and Reel        | 5,000 per Reel  |                                              |
| AT93C46DY6-YH-T              |                                       | 8MA2       | Tape and Reel        | 5,000 per Reel  |                                              |
| AT93C46DY6-YH-E              |                                       |            | Tape and Reel        | 15,000 per Reel |                                              |
| AT93C46D-PU                  | Matte Tin<br>(Lead-free/Halogen free) | 8P3        | Bulk (Tubes)         | 50 per Tube     |                                              |
| AT93C46DU3-UU-T              | SnAgCu<br>(Lead-free/Halogen-free)    | 8U3-1      | Tape and Reel        | 5,000 per Reel  |                                              |
| AT93C46D-W-11 <sup>(1)</sup> | N/A                                   | Wafer Sale | Note 1               |                 |                                              |

Note: 1. For wafer sales, please contact Atmel sales. Bumped die available upon request.

| Package Type |                                                                               |
|--------------|-------------------------------------------------------------------------------|
| 8S1          | 8-lead, 0.150" wide, Plastic Gull Wing, Small Outline (JEDEC SOIC)            |
| 8X           | 8-lead, 0.170" wide, Thin Shrink Small Outline (TSSOP)                        |
| 8MA2         | 8-pad, 2.00mm x 3.00mm body, 0.50mm pitch, Ultra Thin Dual No Lead (UDFN)     |
| 8P3          | 8-lead, 0.300" wide body, Plastic Dual In-line Package (PDIP)                 |
| 8U3-1        | 8-ball, 1.50mm x 2.00mm body, 0.50mm pitch, Small Die Ball Grid Array (VFBGA) |

## 9. Part Markings

### AT93C46D: Package Marking Information

| 8-lead SOIC                                                                                                    | 8-lead TSSOP                                                                                                                                                                                       | 8-pad UDFN                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
|  ATMLHYWW<br>### %<br>AAAAAAA |  HYWW<br>### %<br><small>Note: Lot Number and location of assembly and on the bottom side of the package.</small> | 2.0 x 3.0 mm Body<br> # ##<br>H %<br>YXX |
| 8-lead PDIP                                                                                                    | 8-ball VFBGA                                                                                                                                                                                       |                                                                                                                             |
|  ATMLUYWW<br>### %<br>AAAAAAA | 1.5 x 2.0 mm Body<br> # ## U<br>YMXZ<br>PIN 1                                                                     |                                                                                                                             |

Note 1: ● designates pin 1

Note 2: Package drawings are not to scale

| Catalog Number Truncation                                                            |           |                                                        |                     |  |  |
|--------------------------------------------------------------------------------------|-----------|--------------------------------------------------------|---------------------|--|--|
| AT93C46D                                                                             |           | Truncation Code ###: 46D                               |                     |  |  |
| Date Codes                                                                           |           | Volts                                                  |                     |  |  |
| Y = Year                                                                             | M = Month | WW = Work Week of Assembly                             | % = Minimum Voltage |  |  |
| 4: 2014                                                                              | 8: 2018   | 02: Week 2                                             | 1: 1.8V min         |  |  |
| 5: 2015                                                                              | 9: 2019   | 04: Week 4                                             |                     |  |  |
| 6: 2016                                                                              | 0: 2020   | ...                                                    |                     |  |  |
| 7: 2017                                                                              | 1: 2021   | L: December                                            | 52: Week 52         |  |  |
| Country of Assembly                                                                  |           | Lot Number                                             |                     |  |  |
| @ = Country of Assembly                                                              |           | AAA...A = Atmel Wafer Lot Number                       |                     |  |  |
|                                                                                      |           | H: Industrial/NiPdAu<br>U: Industrial/Matte Tin/SnAgCu |                     |  |  |
| Trace Code                                                                           |           |                                                        |                     |  |  |
| XX = Trace Code (Atmel Lot Numbers Correspond to Code)<br>Example: AA, AB.... YZ, ZZ |           |                                                        |                     |  |  |
| AT: Atmel<br>ATM: Atmel<br>ATML: Atmel                                               |           |                                                        |                     |  |  |

6/11/14

| Atmel                                              | TITLE<br>93C46DSM, AT93C46D Package Marking Information | DRAWING NO. | REV. |
|----------------------------------------------------|---------------------------------------------------------|-------------|------|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com |                                                         | 93C46DSM    | A    |

## 10. Packaging Information

### 10.1 8S1 — 8-lead JEDEC SOIC



## 10.2 8X — 8-lead TSSOP



## 10.3 8MA2 — 8-pad UDFN



Notes:

1. This drawing is for general information only. Refer to Drawing MO-229, for proper dimensions, tolerances, datums, etc.
2. The Pin #1 ID is a laser-marked feature on Top View.
3. Dimensions b applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension should not be measured in that radius area.
4. The Pin #1 ID on the Bottom View is an orientation feature on the thermal pad.

COMMON DIMENSIONS  
(Unit of Measure = mm)

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| A      | 0.50     | 0.55 | 0.60 |      |
| A1     | 0.0      | 0.02 | 0.05 |      |
| A2     | -        | -    | 0.55 |      |
| D      | 1.90     | 2.00 | 2.10 |      |
| D2     | 1.40     | 1.50 | 1.60 |      |
| E      | 2.90     | 3.00 | 3.10 |      |
| E2     | 1.20     | 1.30 | 1.40 |      |
| b      | 0.18     | 0.25 | 0.30 | 3    |
| C      | 1.52 REF |      |      |      |
| L      | 0.30     | 0.35 | 0.40 |      |
| e      | 0.50 BSC |      |      |      |
| K      | 0.20     | -    | -    |      |

11/26/14

| Atmel                                                 | TITLE                                                                                                  | GPC | DRAWING NO. | REV. |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-------------|------|
| Package Drawing Contact:<br>packagedrawings@atmel.com | 8MA2, 8-pad 2 x 3 x 0.6mm Body, Thermally Enhanced Plastic Ultra Thin Dual Flat No-Lead Package (UDFN) | YNZ | 8MA2        | G    |

## 10.4 8P3 — 8-lead PDIP



## 10.5 8U3-1 — 8-ball VFBGA



TOP VIEW



SIDE VIEW



BOTTOM VIEW  
8 SOLDER BALLS

Notes:

1. This drawing is for general information only.
2. Dimension 'b' is measured at maximum solder ball diameter.
3. Solder ball composition shall be 95.5Sn-4.0Ag-.5Cu.

COMMON DIMENSIONS  
(Unit of Measure - mm)

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| A      | 0.73     | 0.79 | 0.85 |      |
| A1     | 0.09     | 0.14 | 0.19 |      |
| A2     | 0.40     | 0.45 | 0.50 |      |
| b      | 0.20     | 0.25 | 0.30 | 2    |
| D      | 1.50 BSC |      |      |      |
| E      | 2.0 BSC  |      |      |      |
| e      | 0.50 BSC |      |      |      |
| e1     | 0.25 REF |      |      |      |
| d      | 1.00 BSC |      |      |      |
| d1     | 0.25 REF |      |      |      |

6/11/13

|                                                                       |                                                                                                                             |                   |                             |                  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|------------------|
| <b>Atmel</b><br>Package Drawing Contact:<br>packagedrawings@atmel.com | <b>TITLE</b><br>8U3-1, 8-ball, 1.50mm x 2.00mm body, 0.50mm pitch,<br>Very Thin, Fine-Pitch Ball Grid Array Package (VFBGA) | <b>GPC</b><br>GXU | <b>DRAWING NO.</b><br>8U3-1 | <b>REV.</b><br>F |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|------------------|

## 11. Revision History

| Revision No. | Date    | Comments                                                                                                                                  |
|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 5193H        | 01/2015 | Added the UDFN expanded quantity option and the ordering information section.<br>Updated the 8MA2 and 8P3 package drawings.               |
| 5193G        | 08/2014 | Updated package drawings, template, logos, and disclaimer page.                                                                           |
| 5193F        | 01/2008 | Removed the 'preliminary' status.                                                                                                         |
| 5193E        | 11/2007 | Modified the 'max' value in AC Characteristics table.                                                                                     |
| 5193D        | 08/2007 | Moved Pinout figure.<br>Added new feature for Die Sales.<br>Modified Ordering Information table layout.<br>Modified Park Marking Schemes. |
| 5193C        | 06/2007 | Updated to new template.<br>Added Product Markup Scheme.<br>Added Technical email contact.<br>Corrected Figures 4 and 5.                  |
| 5193B        | 02/2007 | Added 'Ultra Thin' description to 8-lead Mini-MAP package.                                                                                |
| 5193A        | 01/2007 | Initial document release.                                                                                                                 |



Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 | [www.atmel.com](http://www.atmel.com)

© 2015 Atmel Corporation. / Rev.: Atmel-5193H-SEEPROM-AT93C46D-Datasheet\_012015.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

**DISCLAIMER:** The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATTEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATTEL WEBSITE, ATTEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATTEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATTEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

**SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER:** Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.

**Данный компонент на территории Российской Федерации****Вы можете приобрести в компании MosChip.**

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

<http://moschip.ru/get-element>

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибуторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ Р В 0015-002 и ЭС РД 009

**Офис по работе с юридическими лицами:**

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: [info@moschip.ru](mailto:info@moschip.ru)

Skype отдела продаж:

moschip.ru  
moschip.ru\_4

moschip.ru\_6  
moschip.ru\_9