# **Description**

The 8L30110 is a low skew, 1-to-10 LVCMOS / LVTTL Fanout Buffer. The low impedance LVCMOS/LVTTL outputs are designed to drive 50 $\Omega$  series or parallel terminated transmission lines.

The 8L30110 is characterized at full 3.3V and 2.5V, mixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 2.5V/1.8V and 2.5V/1.5V output operating supply modes. The input clock is selected from two differential clock inputs or a crystal input. The differential input can be wired to accept a single-ended input. The internal oscillator circuit is automatically disabled if the crystal input is not selected.

# Features

- Ten LVCMOS / LVTTL outputs up to 200MHz
- Differential input pair can accept the following differential input levels: LVPECL, LVDS, HCSL
- Crystal Oscillator Interface
- Crystal input frequency range: 8MHz to 50MHz
- Output skew: 63ps (typical)
- Additive RMS phase jitter: 22fs (typical)
- Power supply modes:
- Core / Output 3.3V / 3.3V 3.3V / 2.5V 3.3V / 1.8V 3.3V / 1.5V 2.5V / 2.5V 2.5V / 1.8V 2.5V / 1.5V
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging
- Supports  $\leq 105^{\circ}$ C board temperature operations





# **32-pin, 5mm x 5mm VFQFN Package**

#### ©2018 Integrated Device Technology, Inc. 1 and 1 april 11, 2018 1 april 11, 2018

# Pin Characteristics

# **Table 1. Pin Descriptions[a]**



[a] *Pullup* and *Pulldown* refer to internal input resistors. See [Table 2](#page-2-0), *Pin Characteristics,* for typical values.

### <span id="page-2-0"></span>**Table 2. Pin Characteristics[a]**



[a] Measured at ambient temperature (unless otherwise noted.)

# Function Tables

#### <span id="page-2-1"></span>**Table 3A. SELx Function Table**



#### **Table 3B. OE Function Table**



# **Table 3C. Input/Output Operation Table[a]**



[a] Device must have switching edge to obtain output states.

# Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# DC Electrical Characteristics

#### **Table 4A. Power Supply DC Characteristics,**

 $V_{DD}$  = 3.3V±5%,  $V_{DDO}$  = 3.3V±5% or 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V, T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



#### **Table 4B. Power Supply DC Characteristics,**

 $V_{DD}$  = 2.5V±5%,  $V_{DDO}$  = 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V,T<sub>A</sub> = -40°C to 85°C or T<sub>B</sub> = -40°C to 105°C



#### **Table 4C. LVCMOS/LVTTL DC Characteristics,**

VDD = 3.3V±5% or 2.5V±5%, VDDO (<VDD) = 3.3V±5% or 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V,  $T_A$  = -40°C to 85°C or  $T_B$  = -40°C to 105°C



#### **Table 4D. Differential DC Characteristics,**

VDD = 3.3V±5% or 2.5V±5%, VDDO (<VDD) = 3.3V±5% or 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V,  $T_A$  = -40°C to 85°C or  $T_B$  = -40°C to 105°C



<span id="page-4-0"></span>[a]  $V_{\text{IL}}$  should not be less than -0.3V and  $V_{\text{IH}}$  should not be greater than  $V_{\text{DD}}$ .

[b] Common mode voltage is defined at the crosspoint.

#### **Table 5. Crystal Characteristics[a]**



[a] To insure crystal accuracy, the use of external tuning capacitors is required.

# AC Electrical Characteristics

#### **Table 6. AC Characteristics,**

VDD = 3.3V±5% or 2.5V±5%, VDDO (≤VDD) = 3.3V±5% or 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V, T<sub>A</sub> = -40°C to 85°C<sup>[a][b]</sup> or  $T_B$  = -40°C to 105°C



#### **Table 6. AC Characteristics,**

VDD = 3.3V±5% or 2.5V±5%, VDDO (VDD) = 3.3V±5% or 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V, TA = -40°C to 85°C**[a][b]** or  $T_B$  = -40°C to 105°C



[a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

[b] All parameters measured at  $f \le f_{\text{OUT}}$  unless noted otherwise.

[c] Measured from the differential input crossing point to  $V_{DDO}$  /2 of the output.

[d] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{DDO}$  /2.

[e] This parameter is defined in accordance with JEDEC Standard 65.

[f] Input source is IDT 8T49NS010.

[g]  $f_{IN} = f_{OUT} = 125 MHz$ ,  $V_{DD} = V_{DDO} = 3.3V$ .

<span id="page-6-0"></span>[h] These parameters are guaranteed by characterization. Not tested in production.



<span id="page-6-1"></span>Figure 1. Stabilization Time  $(T_{stab})$ 

# Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise.* This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

The additive phase jitter for this device was measured using an IDT Clock Driver 8T49NS010 as an input source and Agilent E5052 phase noise analyzer.



# **Typical Phase Noise at 25MHz (3.3V) with 25MHz Crystal Input**

Offset Frequency (Hz)

# Applications Information

# Recommendations for Unused Input and Output Pins

#### Inputs

#### *CLK/nCLK Inputs*

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from CLK to ground.

#### *Crystal Inputs*

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from XTAL\_IN to ground.

#### LVCMOS Control Pins

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A 1k $\Omega$  resistor can be used.

#### **Outputs**

#### LVCMOS Outputs

All unused LVCMOS outputs can be left floating. IDT recommends that there be no trace attached.

# Wiring the Differential Input to Accept Single-Ended Levels

*Figure 2* shows how a differential input can be wired to accept single ended levels. The reference voltage V<sub>1</sub>= V<sub>DD</sub>/2 is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$  in the center of the input voltage swing. For example, if the input clock is driven from a single-ended 2.5V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25V, the R1 and R2 values should be adjusted to set the V<sub>1</sub> at 1.25V. The values below are for when both the single ended swing and V<sub>DD</sub> are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R3 and R4 can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced while maintaining an edge rate faster than 1V/ns. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>DD</sub> +0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

#### Crystal Input Interface

The 8L30110 has been characterized with 12pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 3* below were determined using a 12pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



Figure 3. Crystal Input Interface

### Overdriving the XTAL Interface

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 4A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and changing R2 to 50 $\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. *Figure 4B* shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



**Figure 4A. General Diagram for LVCMOS Driver to XTAL Input Interface**



**Figure 4B. General Diagram for LVPECL Driver to XTAL Input Interface**

# 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 5A to 5D show interface examples for the CLK /nCLK input with built-in 50Ω terminations driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.







**Figure 5C. CLK/nCLK Input Driven by a 3.3V HCSL Driver**

# 2.5V Differential Clock Input Interface

CLKx/nCLKx accepts LVDS, LVPECL, HCSL and other differential signals show interface examples for the CLK /nCLK input with built-in  $50\Omega$  terminations driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.







**Figure 5D. CLK/nCLK Input Driven by a 3.3V LVDS Driver**



**Figure 6A. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver**



**Figure 6C. CLKx/nCLKx Input Driven by a 2.5V HCSL Driver**



**Figure 6B. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver**



**Figure 6D. CLKx/nCLKx Input Driven by a 2.5V LVDS Driver**

# VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 7.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 7. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

# Power Considerations

This section provides information on power dissipation and junction temperature for the 8L30110. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 8L30110 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

#### **Total Static Power:**

Power (core)<sub>MAX</sub> =  $V_{DD}$  <sub>MAX</sub>  $*$   $I_{DD}$  = 3.465V  $*$  22mA = **76.23mW** 

#### **Dynamic Power Dissipation at F<sub>OUT</sub> (200MHz)**

```
Total Power (F<sub>OUT_MAX</sub>) = [(C<sub>PD</sub> * N) * Frequency * (V<sub>DDO</sub>)<sup>2</sup>] = [(9.5pF *10) * 200MHz * (3.465V)<sup>2</sup>] = 228mW
N = number of outputs
```
#### **Total Power**

= Static Power + Dynamic Power Dissipation = 76.23mW + 228mW **= 304.23mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 35.23°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.304 \* 35.23°C/W = 95.7°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### **Table 7. Thermal Resistance for 32-VFQFN, Forced Convection**



[a] Multi-Layer PCB, JEDEC Standard Test Boards

#### Transistor Count

The transistor count for 8L30110 is: 1628

### Case Temperature Considerations

This device supports applications in a natural convection environment which does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter Ψ<sub>JB</sub> (Psi-JB) to calculate the junction temperature (T<sub>J</sub>) and ensure it does not exceed the maximum allowed junction temperature in the Absolute Maximum Rating table.

The junction-to-board thermal characterization parameter,  $\Psi_{JB}$ , is calculated using the following equation:

- $\blacksquare$  T<sub>J</sub> = T<sub>B</sub> + Ψ<sub>JB</sub> x P<sub>d</sub>, where
- **T**<sub>J</sub> = Junction temperature at steady state condition in  $(^{o}C)$ .
- $\blacksquare$  T<sub>B</sub> = Board or case temperature (Bottom) at steady state condition in (<sup>o</sup>C).
- $\Psi_{JB}$  = Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board.
- $\blacksquare$  P<sub>d</sub> = power dissipation (W) in desired operating configuration.



The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It's critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC bottom case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_B$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate.

Example Calculation for Junction Temperature  $(T_J)$ :  $T_J = T_B + \Psi_{JB} \times P_d$ 



For the variables above, the junction temperature is equal to 105.5<sup>o</sup>C. Since this is below the maximum junction temperature of 125<sup>o</sup>C, there are no long term reliability concerns. In addition, since the junction temperature at which the device was characterized using forced convection is 95.7°C, this device can function without the degradation of the specified AC or DC parameters.

# Package Outline Drawings

The package outline drawings are located at the end of this document. The package information is the most current data available.

# Ordering Information



# Revision History





Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA <www.IDT.com>

Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 <www.IDT.com/go/sales>

Tech Support <www.IDT.com/go/support>

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as "IDT") reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

[Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property](www.IDT.com/go/glossary) [of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit w](www.IDT.com/go/glossary)ww.idt.com/go/glossary. Integrated Device Technology, Inc.. All rights reserved.



# 32-VFQFPN, Package Outline Drawing

5.0 x 5.0 x 0.90 mm Body, Epad 3.15 x 3.15 mm. NLG32P1, PSC-4171-01, Rev 02, Page 1



© Integrated Device Technology, Inc.



# 32-VFQFPN, Package Outline Drawing

5.0 x 5.0 x 0.90 mm Body, Epad 3.15 x 3.15 mm. ickage Outline Drawing<br>0 x 0.90 mm Body, Epad 3.15 x 3.15 mm.<br>NLG32P1, PSC-4171-01, Rev 02, Page 2



#### RECOMMENDED LAND PATTERN DIMENSION

- 
- 
- 1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES.<br>2. TOP DOWN VIEW. AS VIEWED ON PCB.<br>3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN.





info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

#### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9