# **TJA1100 100BASE-T1 PHY for Automotive Ethernet**

**Rev. 3 — 23 May 2017 Product data sheet**

### **1. General description**

The TJA1100 is a 100BASE-T1 compliant Ethernet PHY optimized for automotive use cases. The device provides 100 Mbit/s transmit and receive capability over a single Unshielded Twisted Pair (UTP) cable, supporting a cable length of up to at least 15 m. Optimized for automotive use cases such as IP camera links, driver assistance systems and back-bone networks, the TJA1100 has been designed to minimize power consumption and system costs, while still providing the robustness required for automotive use cases.

### <span id="page-0-1"></span><span id="page-0-0"></span>**2. Features and benefits**

#### **2.1 Optimized for automotive use cases**

- Transmitter optimized for capacitive coupling to unshielded twisted-pair cable
- Enhanced integrated PAM-3 pulse shaping for low RF emissions
- Adaptive receive equalizer optimized for automotive cable length of up to at least 15 m
- Reduced power consumption through configurable transmitter pulse amplitude adapted to cable length
- Dedicated PHY enable/disable input pin to minimize power consumption
- Low-power Sleep mode with local wake-up support
- $\blacksquare$  Robust remote wake-up via the bus lines
- Gap-free supply undervoltage detection with fail-silent behavior
- EMC-optimized output driver strength for Media Independent Interface (MII) and Reduced MII (RMII)
- Diagnosis of cabling errors (shorts and opens)
- Small HVQFN-36 package for PCB space-constrained applications
- $\blacksquare$  MDI pins protected against ESD to  $\pm$ 6kV HBM and  $\pm$ 6kV IEC61000-4-2
- MDI pins protected against transients in automotive environment
- Automotive-grade temperature range from  $-40$  °C to  $+125$  °C
- Automotive product qualification in accordance with AEC-Q100

#### <span id="page-0-2"></span>**2.2 Miscellaneous**

- MII as well as RMII standard compliant interface
- Reverse MII mode for back-to-back connection of two PHYs
- 3V3 single supply operation with on-chip 1.8 V LDO regulators
- On-chip termination resistors for balanced UTP cable
- $\blacksquare$  Jumbo frame support up to 16 kB
- Internal, external and remote loopback mode for diagnosis



- Bus pins short-circuit proof to battery voltage and ground (including common mode choke, 100 nF coupling capacitors)
- **LED** control output for link diagnosis

### <span id="page-1-0"></span>**3. Ordering information**

#### **Table 1. Ordering information**



### <span id="page-2-1"></span>**4. Block diagram**

A block diagram of the TJA1100 is shown in [Figure 1](#page-2-0). The 100BASE-T1 section contains the functional blocks specified in the 100BASE-T1 standard that make up the Physical Coding Sublayer (PCS) and the Physical Medium Attachment (PMA) layer for both the transmit and receive signal paths. The MII/RMII interface (including the Serial Management Interface (SMI)) conforms to IEEE802.3 clause 22.

Additional blocks are defined for mode control, register configuration, interrupt control, system configuration, reset control, LED control, local wake-up and configuration control. A number of power supply related functional blocks are defined: Very Low Power (VLP) supply in Sleep mode, Reset circuit, supply monitoring and a 1.8 V regulator for the digital core. Pin strapping allows a number of default PHY settings (e.g. Master or Slave configuration) to be hardware-configured at power-up.

The clock signals needed for the operation of the PHY are generated in the PLL block, derived from an external crystal or an oscillator input signal.

<span id="page-2-0"></span>

### <span id="page-3-2"></span><span id="page-3-1"></span>**5. Pinning information**

### **5.1 Pinning**

The pin configuration of the TJA1100 is shown in [Figure 2.](#page-3-0) The following standard interfaces are provided by the TJA1100: MII/RMII (including SMI) and MDI. Since 100BASE-T1 allows for full-duplex bidirectional communication, the standard MII signals COL and CRS are not needed.

<span id="page-3-0"></span>

### <span id="page-4-1"></span>**5.2 Pin description**

<span id="page-4-0"></span>



<span id="page-5-0"></span>[1] AIO: analog input/output; AO: analog output; AI: analog input; I: digital input  $(V_{DD(IO)}$  related); O: digital output (V<sub>DD(IO)</sub> related); IO: digital input/output (V<sub>DD(IO)</sub> related); P: power supply; G: ground.

<span id="page-5-1"></span>[2] The HVQFN36 package die supply ground is connected to the GND pins and the exposed center pad. The GND pins must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended to connect the exposed center pad to board ground as well.

### <span id="page-6-2"></span><span id="page-6-1"></span>**6. Functional description**

### **6.1 System configuration**

A 100BASE-T1 compliant Ethernet PHY, the TJA1100 provides 100 Mbit/s transmit and receive capability over a single unshielded twisted-pair cable, supporting a cable length of up to at least 15 m with a bit error rate less than or equal to  $1E-10$ . It is optimized for capacitive signal coupling to the twisted-pair lines. To comply with automotive EMC requirements, a common-mode choke (CMC) is typically inserted into the signal path.

The TJA1100 is designed to provide a cost-optimized system solution for automotive Ethernet links. Communication with the Media Access Control (MAC) unit can be realized via the MII or the RMII.



#### <span id="page-6-3"></span><span id="page-6-0"></span>**6.2 MII and RMII**

The TJA1100 contains MII and RMII interfaces to the MAC controller.

#### **6.2.1 MII**

#### <span id="page-6-5"></span><span id="page-6-4"></span>**6.2.1.1 Signaling and encoding**

The connections between the PHY and the MAC are shown in more detail in [Figure 4.](#page-7-0) Data is exchanged via 4-bit wide data nibbles on TXD[3:0] and RXD[3:0]. Transmit and receive data is synchronized with the transmit (TXC) and receive (RXC) clocks. Both clock signals are provided by the PHY and are typically derived from an external crystal running at a nominal frequency of 25 MHz  $(\pm 100 \text{ ppm})$ . Normal data transmission is initiated with a HIGH level on TXEN, while a HIGH level on RXDV indicates normal data reception.

MII encoding is described in [Table 3](#page-7-1) and [Table 4](#page-7-2).



#### <span id="page-7-1"></span><span id="page-7-0"></span>**Table 3. MII encoding of TXD[3:0], TXEN and TXER**



#### <span id="page-7-2"></span>**Table 4. MII encoding of RXD[3:0], RXDV and RXER**



Since 100BASE-T1 provides full-duplex communication, the standard signals COL and CRS are not needed.

#### **6.2.2 RMII**

#### <span id="page-7-4"></span><span id="page-7-3"></span>**6.2.2.1 Signaling and encoding**

In the case of RMII, data is exchanged via 2-bit wide data nibbles on TXD[1:0] and RXD[1:0], as illustrated in [Figure 5](#page-8-0). To achieve the same data rate as MII, the interface is clocked at a nominal frequency of 50 MHz. A single clock signal, REF\_CLK, is provided for both transmit and received data. This clock signal is provided by the PHY and is typically derived from an external 25 MHz  $(\pm 100$  ppm) crystal (see [Figure 5\)](#page-8-0). Alternatively, a 50 MHz clock signal  $(\pm 50$  ppm) generated by an external oscillator can be connected to pin REFCLK\_IN (see [Figure 6\)](#page-8-3).

RMII encoding is described in [Table 5](#page-8-1) and [Table 6.](#page-8-2)



<span id="page-8-0"></span>

#### <span id="page-8-3"></span><span id="page-8-1"></span>**Table 5. RMII encoding of TXD[1:0], TXEN**



#### <span id="page-8-2"></span>**Table 6. RMII encoding of RXD[1:0], CRSDV and RXER**



#### <span id="page-9-1"></span>**6.2.3 Reverse MII**

In Reverse MII mode, two PHYs are connected back-to-back via the MII interface to realize a repeater function on the physical layer (see [Figure 7](#page-9-0)). The MII signals are cross-connected: RX output signals from each PHY are connected to the TX inputs on the other PHY. For the PHY connected in Reverse MII mode, the TXC and RXC clock signals become inputs.

Since the MII interface is a standardized solution, two PHYs can be used to implement two different physical layers to realize, for example, a conversion from Fast Ethernet to 100BASE-T1 and vice versa. Another use case for such a repeater could be to double the link length up to 30 m.



#### <span id="page-9-0"></span>**6.3 System controller**

#### <span id="page-9-2"></span>**6.3.1 Operating modes**

#### <span id="page-9-4"></span><span id="page-9-3"></span>**6.3.1.1 Power-off mode**

TJA1100 remains in Power-off mode as long as the voltage on pin  $V_{BAT}$  is below the power-on reset threshold. The analog blocks are disabled and the digital blocks are in a passive reset state in this mode.

#### <span id="page-9-5"></span>**6.3.1.2 Standby mode**

At power-on, when the voltage on pin  $V_{BAT}$  rises above the under-voltage recovery threshold (Vuvr(VBAT)), the TJA1100 enters Standby mode, switching on the INH control output. This control signal may be used to activate the supply to the microcontroller in the ECU. Once the 3.3 V supply voltage is available, the internal 1.8 V regulators are activated and the PHY is configured according to the pin-strapping implemented on the CONFIGn and PHYADn pins. No SMI access takes place during the power-on settling time  $(t_{s(pon)})$ .

From an operating point of view, Standby mode corresponds to the IEEE 802.3 Power-down mode, where the transmit and receive functions (in the PHY) are disabled. Standby mode also acts as a fail-silent mode. The TJA1100 switches to Standby mode when an under-voltage condition is detected on  $V_{DDA(3V3)}$ ,  $V_{DDA(1V8)}$ ,  $V_{DDD(1V8)}$  or  $V_{DDI(1O)}$ .

#### <span id="page-10-0"></span>**6.3.1.3 Normal mode**

To establish a communication link, the TJA1100 must be switched to Normal mode, either autonomously (AUTO\_OP = 1; see [Table 20](#page-25-0)) or via an SMI command (AUTO\_OP = 0).

When the PHY is configured for autonomous operation, the TJA1100 will automatically enter Normal mode and activate the link on power-on.

When the PHY is host-controlled, the internal PLL starts running when the TJA1100 enters Normal mode and the transmit and receive functions (both PCS and PMA) are enabled. After a period of stabilization,  $t_{init(PHY)}$ , the TJA1100 is ready to set up a link. Once the LINK\_CONTROL bit is set to 'ENABLE', the PHY configured as Master initiates the training sequence by transmitting idle pulses. The link is established when bit LINK\_UP in the Communication Status register is set.

#### <span id="page-10-1"></span>**6.3.1.4 Disable mode**

Whenever the Ethernet interface is not in use or must be disabled for fail-safe reasons, the PHY can be switched off by pulling pin EN LOW. The PHY is switched off completely in Disable mode, minimizing power consumption. The configuration register settings are maintained. To exit Disable mode, pin EN must be forced HIGH to activate the PHY.

#### <span id="page-10-2"></span>**6.3.1.5 Sleep mode**

If the network management in a node decides to withdraw from the network because the functions of the node are no longer needed, it may power down the entire ECU via PHY Sleep mode. In Sleep mode, the transmit and receive functions are switched off and no signal is driven onto the twisted-pair lines. Transmit requests from the MII interface are ignored and the MII output pins are in a high-ohmic state. The SMI is also deactivated to minimize power consumption.

By releasing the INH output, the ECU is allowed to switch off its main power supply unit. Typically, the entire ECU is powered-down. The TJA1100 is kept partly alive by the permanent battery supply and can still react to activity on the Ethernet lines. Once valid Ethernet idle pulses are detected on the lines, the TJA1100 wakes up, switching on the main power unit via the INH control signal. As soon as the supply voltages are stable within their operating ranges, the TJA1100 can be switched to Normal mode via an SMI command and the communication link to the partner can be re-established. Sleep mode can be entered from Normal mode via the intermediate Sleep Request mode as well as from Standby mode, as shown in [Figure 8](#page-13-0). Note that the configuration register settings are maintained in Sleep mode.

#### <span id="page-10-3"></span>**6.3.1.6 Sleep Request mode**

Sleep Request mode is an intermediate state used to introduce a transition to Sleep mode. The PHY sleep request timer starts when the TJA1100 enters Sleep Request mode. This timer determines how long the PHY remains in Sleep Request mode. When the timer expires (after  $t_{to(rea)sleep}$ ), the PHY switches to Sleep mode and INH is switched off. The PHY does not expect to receive Ethernet frames in Sleep Request mode. If any Ethernet frames are received at MDI or MII in Sleep Request mode, the PHY returns to Normal mode, the DATA\_DET\_WU flag in the General status register is set and a WAKEUP interrupt is generated.

[Table 7](#page-11-0) presents an overview of the status of TJA1100 functional blocks in each operating mode.

| <b>Functional block</b> | <b>Normal</b>         | Standby <sup>[1]</sup>    | <b>Sleep Request</b>  | <b>Sleep</b>          | <b>Disable</b>        |
|-------------------------|-----------------------|---------------------------|-----------------------|-----------------------|-----------------------|
| MII                     | on                    | high-ohmic <sup>[2]</sup> | on                    | high-ohmic            | high-ohmic            |
| <b>PMA/PCS-TX</b>       | on                    | off                       | on                    | off                   | off                   |
| PMA/PCS-RX              | on                    | off                       | on                    | off                   | off                   |
| <b>SMI</b>              | on                    | on                        | on                    | off                   | off                   |
| Activity detection      | off                   | on                        | off                   | on                    | off                   |
| Crystal oscillator      | on                    | off                       | on                    | off                   | off                   |
| LDO_1V8                 | on                    | on                        | on                    | off                   | off                   |
| RST_N input             | on                    | <b>on</b>                 | on                    | off                   | on                    |
| EN input                | on <sup>[3]</sup>     | on                        | on                    | off                   | on                    |
| WAKE input              | off                   | on/off <sup>[4]</sup>     | on/off <sup>[4]</sup> | on/off <sup>[4]</sup> | off                   |
| INT N output            | on                    | on                        | on.                   | high-ohmic            | high-ohmic            |
| LED output              | on/off <sup>[4]</sup> | off                       | on/off <sup>[4]</sup> | off                   | off                   |
| <b>INH</b> output       | on                    | on                        | on                    | off                   | on/off <sup>[5]</sup> |
| Temp detection          | on                    | on                        | on                    | off                   | off                   |

<span id="page-11-0"></span>**Table 7. Status of functional blocks in TJA1100 operating modes**

<span id="page-11-3"></span>[1] Outputs RXD[3:0], RXER and RXDV are LOW in Standby mode; the other MII pins are configured as inputs via internal 100 k $\Omega$  pull-down resistors.

<span id="page-11-4"></span>[3] In Normal mode, this pin is used as the TXCLK output for the test modes and the slave jitter test (the PHY enable input is held HIGH internally during this time).

- <span id="page-11-1"></span>[4] The WAKE input is active in Standby, Sleep Request and Sleep modes if LED\_ENABLE = 0; the LED output is active in Normal and Sleep Request modes if LED\_ENABLE = 1.
- <span id="page-11-2"></span>[5] The behavior of the INH output in Disable mode is configurable.

#### <span id="page-11-6"></span>**6.3.1.7 Reset mode**

The TJA1100 switches to Reset mode from any mode except Power-off when pin RST\_N is held LOW for at least the maximum reset detection time  $(t_{\text{det(rst)(max)}})$ , provided the voltage on  $V_{DD(IO)}$  is above the undervoltage threshold.

When RST\_N goes HIGH again, or an undervoltage is detected on  $V_{DD(IO)}$ , the TJA1100, switches to Standby mode. All register bits are reset to their default values in Reset mode.

<span id="page-11-5"></span><sup>[2]</sup> Pins configured as outputs will be LOW in Standby mode.

#### <span id="page-12-0"></span>**6.3.2 Transitions between operating modes**

One of the key features of the TJA1100 is the possibility to put a link and its associated nodes into Sleep mode, while ensuring that the node can be woken up by activity on the Ethernet wires. A node can be switched to Sleep mode when link operation is not needed, minimizing power consumption.

[Figure 8](#page-13-0) shows the TJA1100 mode transition diagram. For a detailed description of the Sleep transition process, see the TJA1100 application hints [\[Ref. 1\]](#page-49-0).

The following events, listed in order of priority, trigger mode transitions:

- **•** Power on/off
- Undervoltage on V<sub>DD(IO)</sub> or V<sub>DDD(1V8)</sub>
- **•** RST\_N input
- **•** EN input
- Overtemperature or Undervoltage on V<sub>DDA(3V3)</sub>, V<sub>DDA(1V8)</sub> or V<sub>DDD(1V8)</sub>
- **•** SMI command and wake-up (local or remote)



#### <span id="page-13-1"></span><span id="page-13-0"></span>**6.4 Wake-up request**

A link that is in Sleep mode must be woken up before the link can be re-established. The node requesting the link can issue a wake request by sending idle symbols onto the link. The link partner detects the idle activity and wakes up.

For the Master PHY, it is only necessary to enable link control (LINK\_CONTROL = 1). The training sequence is then detected as a wake-up request. For the Slave PHY, a link wake-up request is issued by setting bit WAKE\_REQUEST in the Extended Control

register to 1 while the TJA1100 is in Normal mode with link control disabled  $(LINK\_CONTROL = 0)$ . The wake request phase lasts at least 5 ms to ensure a reliable wake-up. The TJA1100 aborts this wake request and stops sending idle symbols if bit WAKE\_REQUEST is reset or link control is enabled.

#### <span id="page-14-0"></span>**6.5 Wake-up**

When the TJA1100 detects a wake-up event, a WAKEUP interrupt is generated and the wake-up source is indicated in the General status register (status bits LOCAL WU, REMOTE\_WU and DATA\_DET\_WU; see [Table 26](#page-31-0)). The wake-up source status bits are reset when the TJA1100 enters Sleep Request or Sleep mode. The TJA1100 distinguishes three wake-up sources:

#### <span id="page-14-1"></span>**6.5.1 Remote wake-up**

In Standby and Sleep modes, any Ethernet activity on the MDI (idle pulses or Ethernet frames) triggers a remote wake-up.

#### <span id="page-14-2"></span>**6.5.2 Local wake-up**

In Standby, Sleep Request and Sleep modes, a falling edge on pin WAKE (provided configuration bit LED\_ENABLE = 0) triggers a local wake-up.

#### <span id="page-14-3"></span>**6.5.3 Wake-up by data detection**

In Sleep Request mode, any Ethernet frame detected at the MDI or MII triggers wake-up by data detection.

#### <span id="page-14-4"></span>**6.6 Autonomous operation**

If the PHY is configured for autonomous operation (either via pin strapping, see [Section 6.11,](#page-19-0) or via bit AUTO OP in Configuration register 1, see [Table 20\)](#page-25-0), the TJA1100 can operate and establish a link without further interaction with a host controller. On power-on or wake-up from Sleep mode, the TJA1100 goes directly to Normal mode once all supply voltages are available and the link-up process starts automatically. AUTO\_OP must be reset when link or mode control are configured by the Host.

#### <span id="page-14-5"></span>**6.7 Autonomous power-down**

If autonomous power-down is enabled via Configuration register 1 (AUTO\_PWD = 1), the TJA1100 goes to Sleep Request mode automatically if no Ethernet frames have been received at the MDI and MII for the time-out time,  $t_{\text{to(odd)}}$ .

#### <span id="page-14-6"></span>**6.8 Transmitter amplitude**

Power can be saved by adapting the amplitude of the transmitter output to the specific needs of a link. For example, a short link of up to 2 m does not need to operate on the same transmitter amplitude as a link of 15 m to achieve the same signal-to-noise ratio. The nominal transmitter output amplitude can be selected via bit TX\_AMPLITUDE (see [Table 20\)](#page-25-0). The default value of 1000 mV can support a link of up to 15 m, while the lower values of 500 mV and 750 mV may be sufficient for shorter links of up to 2 m. The compliance, interoperability and EMC tests are performed at the default amplitude.

#### <span id="page-15-1"></span>**6.9 Test modes**

Five test modes are supported. Only test modes 1, 2, 4 and 5 are included in 100BASE-T1 [[Ref. 2\]](#page-49-1). The test modes can be individually selected via an SMI command in Normal mode while link control is disabled. The EN pin is used as a clock output in test modes that need a reference clock. The normal EN function is disabled in test modes.

#### <span id="page-15-2"></span>**6.9.1 Test mode 1**

Test mode 1 is for testing the transmitter droop. In Test mode 1, the PHY transmits '+1' symbols for 600 ns followed by '-1' symbols for a further 600 ns. This sequence is repeated continuously.

#### <span id="page-15-3"></span>**6.9.2 Test mode 2**

Test mode 2 is for testing the transmitter timing jitter in Master configuration. In test mode 2, the PHY transmits the data symbol sequence {+1, -1} repeatedly. The transmission of the symbols is synchronized with the local external oscillator.

#### <span id="page-15-4"></span>**6.9.3 Test mode 3**

Test mode 3 is for testing the transmitter timing jitter in Slave configuration. In test mode 3, the PHY transmits the data symbol sequence {+1, -1} repeatedly. The transmission of the symbols is synchronized with the recovered receiver clock.

#### <span id="page-15-5"></span>**6.9.4 Test mode 4**

Test mode 4 is for testing the transmitter distortion. In test mode 4, the PHY transmits the sequence of symbols generated by the scrambler polynomial  $gs1 = 1 + x9 + x11$ .

The bit sequence x0n, x1n is derived from the scrambler according to the following equations:

 $x0n = Scrn[0]$  $x1n = Scrn[1] XOR Scrn[4]$ 

This stream of 3-bit nibbles is mapped to a stream of ternary symbols according to [Table 8](#page-15-0).

| x1n | <b>x0n</b> | PAM-3 transmit symbol |
|-----|------------|-----------------------|
|     |            |                       |
|     |            |                       |
|     |            |                       |
|     |            |                       |

<span id="page-15-0"></span>**Table 8. Symbol mapping in test mode 4**

#### <span id="page-15-6"></span>**6.9.5 Test mode 5**

Test mode 5 is for testing the transmit PSD mask. In test mode 5, the PHY transmits a random sequence of PAM-3 symbols.

#### <span id="page-15-7"></span>**6.9.6 Slave jitter test**

Selecting the 100BASE-T1 Slave jitter test (SLAVE\_JITTER\_TEST = 1; see [Table 19\)](#page-24-0) in Normal mode with LINK\_CONTROL = 1 feeds the transmitter reference clock to pin EN. The normal EN function is disabled in this mode.

### **6.10 Error diagnosis**

#### <span id="page-16-3"></span><span id="page-16-2"></span>**6.10.1 Undervoltage detection**

Like state-of-the-art CAN and FlexRay transceivers, the TJA1100 monitors the status of the supply voltages continuously. Once a supply voltage drops below the specified minimum operating voltage, the TJA1100 enters the fail-silent Standby mode and communication is halted. A UV\_ERR interrupt is generated and the source of the undervoltage (V<sub>DDA(1V8)</sub>, V<sub>DDD(1V8)</sub> or V<sub>DDA(3V3)</sub>) is indicated in the External status register [\(Table 27](#page-31-1)). The under-voltage detection/recovery range is positioned immediately next to the operating range, without a gap. Since parameters are specified down to the min. value of the under-voltage detection threshold, it is guaranteed that the behavior of the TJA1100 is fully specified and defined for all possible voltage condition on the supply pins.

#### <span id="page-16-1"></span>**6.10.2 Cabling errors**

The TJA1100 can detect open and short circuits between the twisted-pair bus lines when neither of the link partners is transmitting (link control disabled). It may make sense to run the diagnostic before establishing the Ethernet link. When bit CABLE\_TEST in the Extended Control register ([Table 19](#page-24-0)) is set to 1, test pulses are transmitted onto the transmission medium with a repetition rate of 666.6 kHz. The TJA1100 evaluates the reflected signals and uses impedance mismatch data along the channel to determine the quality of the link. The results of the cable test are available in the External status register [\(Table 27](#page-31-1)) within  $t_{\text{to(chl test)}}$ . The tests performed and associated results are summarized in [Table 9](#page-16-0).

*The cable bus lines are designated BI\_DA+ and BI\_DA, in alignment with 100BASE-T1 [\[Ref. 2\]](#page-49-1).*



#### <span id="page-16-0"></span>**Table 9. Cable tests and results**

#### <span id="page-16-4"></span>**6.10.3 Link stability**

The signal-to-noise ratio is the parameter used to estimate link stability. The PMA Receive function monitors the signal-to-noise ratio continuously. Once the signal-to-noise ratio falls below a configurable threshold (SQI\_FAILLIMIT), the link status is set to FAIL and communication is interrupted. The TJA1100 allows for adjusting the sensitivity of the PMA Receive function by configuring this threshold. The microcontroller can always check the current value of the signal-to-noise ratio via the SMI, allowing it to track a possible degradation in link stability.

#### <span id="page-17-2"></span>**6.10.4 Link-fail counter**

High losses and/or a noisy channel may cause the link to shut down when reception is no longer reliable. In such cases, a LINK\_STATUS\_FAIL interrupt is generated by the PHY. Retraining of the link begins automatically provided link control is enabled  $(LINK\_CONTROL = 1)$ .

LOC\_RCVR\_COUNTER and REM\_RCVR\_COUNTER in the Link-fail counter register [\(Table 28](#page-32-0)) are incremented after every link fail event. Both counters are reset when this register is read.

#### <span id="page-17-3"></span>**6.10.5 Jabber detection**

The Jabber detection function prevents the PHY being locked in the DATA state of the PCS Receive state diagram when the End-of-Stream Delimiters, ESD1 and ESD2, are not detected. The maximum time the PHY can reside in the DATA state is limited to  $t_{to(PCS-RX)}$ (rcv\_max\_timer in 100BASE-T1;  $[Ref. 2]$  $[Ref. 2]$ ). After this time, the PCS-RX state machine is reset and a transition to PHY Idle state is triggered.

#### <span id="page-17-0"></span>**6.10.6 Polarity detection**

When the TJA1100 is in Slave configuration, it can detect when the ternary symbols sent from the Master PHY are received with the wrong polarity. A polarity error would occur if the two signal wires of the UTP cable were mixed up at the Slave node connection. If the TJA1100 detects a polarity error in the Slave, it will correct it internally while setting the POLARITY DETECT bit in the External status register ([Table 27](#page-31-1)).

#### <span id="page-17-4"></span>**6.10.7 Interleave detection**

A 100BASE-T1 PHY can send two different interleave sequences of ternary symbols, (TAn, TBn) or (TBn, TAn). The receiver in the TJA1100 is able to de-interleave both sequences. The order of the ternary symbols detected by the receiver is indicated by the INTERLEAVE\_DETECT bit in the External status register ([Table 27](#page-31-1)).

#### <span id="page-17-1"></span>**6.10.8 Loopback modes**

The TJA1100 supports three loopback modes:

- **•** Internal loopback (PCS loopback in accordance with 100BASE-T1)
- **•** External loopback
- **•** Remote loopback

#### <span id="page-17-5"></span>**6.10.8.1 Internal loopback**

In Internal loopback mode, the PCS Receive function gets the ternary symbols  $A_n$  and  $B_n$ directly from the PCS Transmit function as shown in [Figure 9](#page-18-0). This action allows the MAC to compare packets sent through the MII transmit function with packets received from the MII receive function and, therefore, to validate the functionality of the 100BASE-T1 PCS function.



#### <span id="page-18-2"></span>**6.10.8.2 External loopback**

<span id="page-18-0"></span>In external loopback mode, the PMA Receive function receives signals directly from the PMA Transmit function as shown in [Figure 10.](#page-18-1) This external loopback test allows the MAC to compare packets sent through the MII transmit function with packets received from the MII receive function and, therefore, to validate the functionality of the 100BASE-T1 PCS and PMA functions.



#### <span id="page-18-3"></span>**6.10.8.3 Remote loopback**

<span id="page-18-1"></span>In Remote loopback mode, the packet received by the link partner at the MDI is passed through the PMA Receive and PCS Receive functions and forwarded to the PCS Transmit functions, which in turn sends it back to the link partner from where it came. The PCS receive data is made available at the MII. Remote loopback allows the MAC to compare the packets sent to the MDI with the packets received back from the MDI and thus to validate the functionality of the physical channel, including both 100BASE-T1 PHYs. To run the PHY in a loopback mode, the LOOPBACK control bit in the Basic control register should be set before enabling link control.



### <span id="page-19-0"></span>**6.11 Auto-configuration of the PHY during power-up via pin strapping**

The logic levels on inputs PHYAD0, PHYAD1 and CONFIG0 to CONFIG3 determine the default configuration of the PHY at power-up or after a hardware reset. Pin strapping occurs during the power-on settling time  $(t_{s(pon)})$ , once all voltages (including 1V8) are available.

Pin strapping at pins 23 (PHYAD1) and 24 (PHYAD0) determine bits 1 and 0, respectively, of the PHY address used for the SMI address/Cipher scrambler. The PHY address cannot be changed once the PHY has been configured. Besides the address configured via pin strapping, the TJA1100 can always be accessed via address 0.

| Pin              | <b>Value</b>     | <b>Description</b>                     |
|------------------|------------------|----------------------------------------|
| CONFIG0 (pin 22) | <b>HIGH</b>      | PHY configured as Master               |
|                  | <b>LOW</b>       | PHY configured as Slave                |
| CONFIG1 (pin 21) | <b>HIGH</b>      | Autonomous operation                   |
|                  | <b>LOW</b>       | Managed operation                      |
| CONFIG3/CONFIG2  | <b>LOW LOW</b>   | Normal MII mode                        |
| (pin 17/pin 18)  | LOW HIGH         | RMII mode (external 50 MHz oscillator) |
|                  | <b>HIGH LOW</b>  | RMII mode (25 MHz crystal)             |
|                  | <b>HIGH HIGH</b> | Reverse MII mode                       |

**Table 10. Hardware configuration via CONFIG0 to CONFIG3 pin strapping during power-up**

#### **6.12 SMI registers**

#### <span id="page-19-3"></span><span id="page-19-2"></span>**6.12.1 SMI register mapping**

#### <span id="page-19-1"></span>**Table 11. SMI register mapping**



#### **Table 12. Register notation**



#### **Table 13. Basic control register (Register 0)**





#### **Table 13. Basic control register (Register 0)** *…continued*

<span id="page-21-0"></span>[1] Default value.

<span id="page-21-1"></span>[2] Speed Select: 00: 10 Mbit/s; 01: 100 Mbit/s; 10: 1000 Mbit/s; 11: reserved; a write access value other than 01 is ignored.



#### **Table 14. Basic status register (Register 1)**

<span id="page-22-0"></span>[1] Default value.

<span id="page-22-1"></span>[2] Reset to default value when link control is disabled  $(LINK\_CONTROL = 0)$ .



#### **Table 15. PHY identification register 1 (Register 2)**

<span id="page-23-0"></span>[1] Default value.

<span id="page-23-2"></span>[2] OUI = 00.60.37h (note that bits 1 and 2 of OUI are always 0).

#### <span id="page-23-7"></span>**Table 16. PHY identification register 2 (Register 3)**



<span id="page-23-1"></span>[1] Default value.

<span id="page-23-3"></span>[2] OUI = 00.60.37h (note that bits 1 and 2 of OUI are always 0).

#### <span id="page-23-5"></span>**Table 17. Extended status register (Register 15)**



<span id="page-23-4"></span>[1] Default value.

#### <span id="page-23-6"></span>**Table 18. PHY identification register 3 (Register 16)**



### <span id="page-24-0"></span>**Table 19. Extended control register (Register 17)**



TJA1100 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.

- <span id="page-25-1"></span>[1] Default value is 0 when AUTO\_OP = 0; default value is 1 when AUTO\_OP = 1.
- <span id="page-25-2"></span>[2] Any other value generates a CONTROL\_ERR interrupt.
- <span id="page-25-3"></span>[3] Default value.
- <span id="page-25-4"></span>[4] Link control must be disabled (LINK\_CONTROL = 0) before WAKE\_REQUEST is set.



#### <span id="page-25-0"></span>**Table 20. Configuration register 1 (Register 18)**



#### **Table 20. Configuration register 1 (Register 18)** *…continued*

<span id="page-26-0"></span>[1] Default value determined by pin strapping (see [Section 6.11](#page-19-0)).

<span id="page-26-4"></span>[2] Function is obsolete due to improved echo cancelation; default value is 0.

<span id="page-26-1"></span>[3] Default value.

<span id="page-26-3"></span>[4] The active state of the LED output will be lengthened by  $t_{w(LED)}$ .

<span id="page-26-2"></span>[5] The WAKE input is enabled in Sleep, Sleep Request and Standby modes if LED\_ENABLE = 0.



#### <span id="page-26-5"></span>**Table 21. Configuration register 2 (Register 19)**



#### **Table 21. Configuration register 2 (Register 19)** *…continued*

<span id="page-27-2"></span>[1] Default value determined by pin strapping.

<span id="page-27-1"></span>[2] The SQI is derived from the actual internal slicer margin and includes filtering. Averaging the SQI value itself does not, therefore, have any added value.

<span id="page-27-0"></span>[3] Default value.

#### **Table 22. Symbol error counter register 2 (Register 20)**



<span id="page-27-3"></span>[1] Default value. Bits NOT reset to default value when link control is disabled (LINK\_CONTROL = 0).



#### <span id="page-28-2"></span>**Table 23. Interrupt status register (Register 21)**

<span id="page-28-0"></span>[1] Default value.

<span id="page-28-1"></span>[2] Interrupts LINK\_STATUS\_FAIL, LINK\_STATUS\_UP, SYM\_ERR and SQI\_WARNING are cleared on entering Sleep Request mode, on entering Standby mode due to an undervoltage and when an undervoltage is detected in Standby mode.

#### <span id="page-29-1"></span>**Table 24. Interrupt enable register (Register 22)**



<span id="page-29-0"></span>[1] Default value.



<span id="page-30-2"></span>

<span id="page-30-0"></span>[1] Default value.

<span id="page-30-1"></span>[2] Reset to default value when link control is disabled  $(LINK\_CONTROL = 0)$ .



#### <span id="page-31-0"></span>**Table 26. General status register (Register 24)**

<span id="page-31-2"></span>[1] Default value.

<span id="page-31-3"></span>[2] Default value; bits NOT reset to default value when link control is disabled (LINK\_CONTROL = 0).

#### <span id="page-31-1"></span>**Table 27. External status register (Register 25)**



TJA1100 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.



#### **Table 27. External status register (Register 25)** *…continued*

<span id="page-32-1"></span>[1] Default value.

<span id="page-32-2"></span>[2] Default value; bit NOT reset to default value when link control is disabled (LINK\_CONTROL = 0).

#### <span id="page-32-0"></span>**Table 28. Link fail counter register (Register 26)**



<span id="page-32-3"></span>[1] Default value; bits NOT reset to default value when link control is disabled (LINK\_CONTROL = 0).

### <span id="page-33-2"></span>**7. Limiting values**

#### **Table 29. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.*



<span id="page-33-0"></span>[1] According to ISO7637, class C; verified by an external test house.

<span id="page-33-1"></span>[2] Verified by external test house; test result must be equal to or better than  $\pm 6$  kV.

- <span id="page-34-1"></span>[3] Tested with a common mode choke and 100 nF coupling capacitors.
- <span id="page-34-5"></span>[4] Tested with 10 nF capacitor to GND and 10 k $\Omega$  in series between the capacitor and the WAKE/LED pin.
- <span id="page-34-6"></span>[5] Tested with 100 nF from  $V_{BAT}$  to GND.
- <span id="page-34-2"></span>[6] According to AEC-Q100-002.
- <span id="page-34-3"></span>[7] According to AEC-Q100-002 with 10 nF capacitor to GND and 10 k $\Omega$  in series between the capacitor and the WAKE/LED pin.
- <span id="page-34-4"></span>[8] According to AEC-Q100-002 with 100 nF from V<sub>BAT</sub> to GND.
- <span id="page-34-0"></span>[9] According to AEC-Q100-011.

### <span id="page-34-9"></span>**8. Thermal characteristics**

#### **Table 30. Thermal characteristics**



<span id="page-34-7"></span>[1] TJA1100 mounted on a JEDEC 2s2p board with 25 vias between layer 1 and layer 2; via diameter: 0.5 mm, wall thickness: 18 um.

### <span id="page-34-10"></span>**9. Static characteristics**

#### <span id="page-34-8"></span>**Table 31. Static characteristics**



#### **Table 31. Static characteristics** *…continued*



#### **Table 31. Static characteristics** *…continued*

| Symbol                     | <b>Parameter</b>                                  | <u>rollages are achilica militi respect to ground amess offici mise specified, positive carrents from file tre for</u><br><b>Conditions</b> | Min                           | <b>Typ</b> | <b>Max</b>                    | Unit      |
|----------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------|-------------------------------|-----------|
| V <sub>OH</sub>            | HIGH-level output voltage                         | $I_{OH} = -4$ mA                                                                                                                            | $V_{DD(IO)}$                  |            |                               | $\vee$    |
|                            |                                                   |                                                                                                                                             | - 0.4                         |            |                               |           |
| <b>V<sub>OL</sub></b>      | LOW-level output voltage                          | $I_{OL} = 4 mA$                                                                                                                             |                               |            | 0.4                           | V         |
| $I_{\mathsf{IH}}$          | HIGH-level input current                          | $V_{IH} = V_{DD(IO)}$                                                                                                                       |                               |            | 200                           | $\mu$ A   |
| $I_{IL}$                   | LOW-level input current                           | $V_{IL} = 0 V$                                                                                                                              | -20                           |            |                               | μA        |
| $R_{pd}$                   | pull-down resistance                              | on pins TXER, TXEN, TXDx                                                                                                                    | 70                            | 100        | 130                           | kΩ        |
|                            |                                                   | on pin TXC; reverse MII mode                                                                                                                | 70                            | 100        | 130                           | $k\Omega$ |
| pins RST_N, EN             |                                                   |                                                                                                                                             |                               |            |                               |           |
| V <sub>IH</sub>            | HIGH-level input voltage                          |                                                                                                                                             | $\overline{c}$                |            |                               | $\vee$    |
| $V_{IL}$                   | LOW-level input voltage                           |                                                                                                                                             |                               | ä,         | 0.8                           | V         |
| $ V_{\mathsf{hys}(i)} $    | input hysteresis voltage                          |                                                                                                                                             | 0.36                          | 0.5        |                               | $\vee$    |
| $C_i$                      | input capacitance                                 | $[1]$                                                                                                                                       |                               |            | 8                             | pF        |
| $I_{\text{IH}}$            | HIGH-level input current                          | at pin RST_N; $V_{IH} = V_{DD(IO)}$                                                                                                         |                               |            | 20                            | $\mu$ A   |
| $I_{IL}$                   | LOW-level input current                           | at pin EN; $V_{IL} = 0 V$                                                                                                                   | -20                           | L,         | L.                            | $\mu$ A   |
| $R_{pd}$                   | pull-down resistance                              | on pin EN                                                                                                                                   | 70                            | 100        | 130                           | $k\Omega$ |
| $R_{pu}$                   | pull-up resistance                                | on pin RST_N                                                                                                                                | 70                            | 100        | 130                           | $k\Omega$ |
| pin TXCLK                  |                                                   |                                                                                                                                             |                               |            |                               |           |
| <b>V<sub>OH</sub></b>      | HIGH-level output voltage                         | TEST_MODE = 001, 010, 011 or                                                                                                                | $V_{DD(IO)}$                  |            |                               | $\vee$    |
|                            |                                                   | 100 or SLAVE_JITTER_TEST =                                                                                                                  | $-0.4$                        |            |                               |           |
|                            |                                                   | 1 (see Table 19); $I_{OH} = -4$ mA                                                                                                          |                               |            |                               |           |
| $V_{OL}$                   | LOW-level output voltage                          | TEST_MODE = 001, 010, 011 or<br>100 or SLAVE_JITTER_TEST =                                                                                  |                               |            | 0.4                           | $\vee$    |
|                            |                                                   | 1 (see Table 19); $I_{OL} = 4$ mA                                                                                                           |                               |            |                               |           |
|                            | pins RXD[3:0], RXER and RXDV during pin strapping |                                                                                                                                             |                               |            |                               |           |
| $V_{IH}$                   | HIGH-level input voltage                          |                                                                                                                                             | $\overline{c}$                |            |                               | V         |
| $V_{IL}$                   | LOW-level input voltage                           |                                                                                                                                             |                               |            | 0.8                           | $\vee$    |
|                            | pin WAKE (LED_ENABLE = 0)                         |                                                                                                                                             |                               |            |                               |           |
| $V_{IH}$                   | HIGH-level input voltage                          | CONFIG_WAKE = 0 (see                                                                                                                        | 2.8                           |            | 4.1                           | $\vee$    |
|                            |                                                   | Table 20)                                                                                                                                   |                               |            |                               |           |
|                            |                                                   | $CONFIG_WAKE = 1$                                                                                                                           | $0.44 \times$                 |            | $0.64 \times$                 | $\vee$    |
|                            |                                                   |                                                                                                                                             | $V_{DD(IO)}$                  |            | $V_{DD(IO)}$                  |           |
| $V_{IL}$                   | LOW-level input voltage                           | CONFIG_WAKE = $0$                                                                                                                           | 2.4                           |            | 3.75                          | $\vee$    |
|                            |                                                   | $CONFIG_WAKE = 1$                                                                                                                           | $0.38 \times$<br>$V_{DD(IO)}$ |            | $0.55 \times$<br>$V_{DD(IO)}$ | V         |
| $ V_{\mathsf{hys}(i)} $    | input hysteresis voltage                          | $CONFIG_WAKE = 0$                                                                                                                           | 0.25                          |            | 0.8                           | V         |
|                            |                                                   | CONFIG WAKE = $1$                                                                                                                           | $0.025 \times$                |            | $0.2 \times$                  | $\vee$    |
|                            |                                                   |                                                                                                                                             | $V_{DD(IO)}$                  |            | $V_{DD(IO)}$                  |           |
| H <sub>i</sub>             | input current                                     | LED driver off                                                                                                                              | -5                            |            | $+5$                          | μA        |
| $pin LED (LED_ENABLE = 1)$ |                                                   |                                                                                                                                             |                               |            |                               |           |
| $V_{OL}$                   | LOW-level output voltage                          | LED driver on; $I_{LED} = 0.8$ mA                                                                                                           |                               |            | 1.4                           | V         |
|                            |                                                   | LED driver on; $I_{LED} = 3$ mA                                                                                                             |                               |            | $\overline{2}$                | V         |
| I <sub>O</sub> (sc)        | short-circuit output current                      | $V_{LED} = 40 V$                                                                                                                            |                               |            | 20                            | mA        |
|                            |                                                   |                                                                                                                                             |                               |            |                               |           |

#### **Table 31. Static characteristics** *…continued*



#### **Table 31. Static characteristics** *…continued*

 $T_{Vj}$  = -40 °C to +150 °C;  $V_{DD(10)}$  = 2.9 V to 3.5 V;  $V_{BAT}$  = 2.8 V to 40 V;  $V_{DDA(3V3)}$  =  $V_{DDA(TX)}$  =  $V_{DDD(3V3)}$  = 2.9 V to 3.5 V; all *voltages are defined with respect to ground unless otherwise specified; positive currents flow into the IC.*



<span id="page-38-0"></span>[1] Guaranteed by design.

### <span id="page-38-2"></span>**10. Dynamic characteristics**

#### <span id="page-38-1"></span>**Table 32. Dynamic characteristics**



#### **Table 32. Dynamic characteristics** *…continued*

| <b>Symbol</b>                             | <b>Parameter</b>                           | <b>Conditions</b>                                                                                                        | Min            | <b>Typ</b> | <b>Max</b> | Unit |
|-------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------|------------|------------|------|
| $t_{\text{su(TXD)}}$                      | TXD set-up time                            | to rising edge on REF_CLK                                                                                                | 4              |            |            | ns   |
| $t_{\text{su(TXEN)}}$                     | TXEN set-up time                           | to rising edge on REF_CLK                                                                                                | 4              |            |            | ns   |
| $t_{h(TXD)}$                              | TXD hold time                              | from rising edge on REF_CLK                                                                                              | 2              |            |            | ns   |
| $t_{h(TXEN)}$                             | <b>TXEN</b> hold time                      | from rising edge on REF_CLK                                                                                              | $\overline{c}$ |            |            | ns   |
| $t_{d(REF_CLK-RXD)}$                      | delay time from REF_CLK to<br><b>RXD</b>   | from rising edge on REF_CLK                                                                                              | 4              |            | 13         | ns   |
| $t_{d(REF_CLK-RXER)}$                     | delay time from REF_CLK to<br><b>RXER</b>  | from rising edge on REF_CLK                                                                                              | 4              |            | 13         | ns   |
| t <sub>d</sub> (REF_CLK-CRSDV)            | delay time from REF_CLK to<br><b>CRSDV</b> | from rising edge on REF_CLK                                                                                              | 4              |            | 13         | ns   |
| (R)MII interface timing[1]                |                                            |                                                                                                                          |                |            |            |      |
| $t_f$                                     | fall time                                  | from 2 V to 0.8 V                                                                                                        |                |            |            |      |
|                                           |                                            | MII output pins; $C_L = 15$ pF;<br>MII mode; $MII_DIRIVER = 0$ ;                                                         | 1.3            |            | 5          | ns   |
|                                           |                                            | MII output pins; reduced EMC;<br>MII mode; MII_DRIVER = 1;<br>$C_1 = 7.5$ pF                                             | $\overline{c}$ |            | 7.7        | ns   |
|                                           |                                            | RMII output pins; $C_L = 15$ pF;<br>RMII mode; MII_DRIVER = 0                                                            | 0.7            |            | 2.5        | ns   |
|                                           |                                            | RMII output pins; reduced EMC;<br>RMII mode; MII_DRIVER = 1;<br>$C_L$ = 7.5 pF                                           | 0.9            |            | 3.4        | ns   |
| $t_r$                                     | rise time                                  | from 0.8 V to 2 V                                                                                                        |                |            |            |      |
|                                           |                                            | MII output pins; $C_L = 15$ pF;<br>MII mode; $MII_DRIVER = 0$                                                            | 1.3            |            | 5          | ns   |
|                                           |                                            | MII output pins; reduced EMC;<br>MII mode; MII_DRIVER = 1;<br>$C_L$ = 7.5 pF                                             | 2              |            | 7.7        | ns   |
|                                           |                                            | RMII output pins; $C_L = 15$ pF;<br>RMII mode; MII DRIVER = $0$                                                          | 0.7            |            | 2.5        | ns   |
|                                           |                                            | RMII output pins; reduced EMC;<br>RMII mode; MII_DRIVER = 1;<br>$C_L = 7.5 \,\text{pF}$                                  | 0.9            |            | 3.4        | ns   |
| <b>TXCLK timing[1]</b>                    |                                            |                                                                                                                          |                |            |            |      |
| $t_{f}$                                   | fall time                                  | from $2 V$ to $0.8 V$ ;<br>TEST_MODE = 001, 010, 011 or 100<br>or SLAVE_JITTER_TEST = 1 (see<br>Table 19); $C_L = 15 pF$ | 0.7            |            | 2.5        | ns   |
| $t_{\rm r}$                               | rise time                                  | from 0.8 V to 2 V;<br>TEST_MODE = 001, 010, 011 or 100<br>or SLAVE_JITTER_TEST = 1 (see<br>Table 19); $C_L = 15 pF$      | 0.7            |            | 2.5        | ns   |
| SMI timing <sup>[1]</sup> ; see Figure 16 |                                            |                                                                                                                          |                |            |            |      |
| $T_{\text{clk}(\text{MDC})}$              | MDC clock period                           |                                                                                                                          | 400            |            |            | ns   |
| $t_{WH(MDC)}$                             | MDC pulse width HIGH                       |                                                                                                                          | 160            |            |            | ns   |

#### **Table 32. Dynamic characteristics** *…continued*



#### **Table 32. Dynamic characteristics** *…continued*

 $T_{vj}$  = -40 °C to +150 °C;  $V_{DD(10)}$  = 2.9 V to 3.5 V;  $V_{BAT}$  = 2.8 V to 40 V;  $V_{DDA(3V3)}$  =  $V_{DDA(TX)}$  =  $V_{DDD(3V3)}$  = 2.9 V to 3.5 V; all *voltages are defined with respect to ground unless otherwise specified; positive currents flow into the IC.*



<span id="page-41-0"></span>[1] Guaranteed by design.

<span id="page-41-2"></span>[2] rcv\_max\_timer in 100BASE-T1; [Ref. 2.](#page-49-1)

<span id="page-41-3"></span>[3] Measured at the EN pin, representing the transmit clock (TX\_CLK).

<span id="page-41-1"></span>



<span id="page-42-1"></span><span id="page-42-0"></span>

**Product data sheet 43 of 55 Rev. 3 — 23 May 2017 12 All 2017 12 All 2017 13 All 2017 13 Of 55** 



<span id="page-43-1"></span><span id="page-43-0"></span>

### <span id="page-44-1"></span>**11. Application information**

The MDI interface connects the PHY to the twisted pair cable and consists of the following elements, illustrated from left to right in [Figure 17:](#page-44-0)

- **•** low-pass filter
- **•** ESD protection
- **•** common-mode choke
- **•** capacitive coupling
- **•** common-mode termination (optional)
- **•** connector head/plug

Minimum requirements for these components are shown. Robustness requirements depend on the application. Further information can be found in the TJA1100 application hints [[Ref. 1](#page-49-0)].

The MDI interface acts as termination for the transmission line of the balanced 100  $\Omega$ cable. Any deviation from the nominal 100  $\Omega$  at the MDI interface will cause a portion of the incoming signal to be reflected. The amount of reflected signal is measured by the Return Loss parameter (over frequency) and must not exceed the limits specified in 100BASE-T1 [[Ref. 2\]](#page-49-1).



<span id="page-44-0"></span>It is advised to use a PESD2ETH diode to protect against shorts to bus lines greater than 5 V. The supply terminal of the diode should be connected to a 3.3 V domain that is available when the TJA1100 is active. The diode layout should be symmetrical, as shown in the routing scheme example in [Figure 18.](#page-45-0)



<span id="page-45-0"></span>Further details on ESD protection, along with additional recommendations, can be found in the TJA1100 applications hints, [Ref. 1](#page-49-0).

### <span id="page-45-1"></span>**12. Package information**

The TJA1100 comes in the HVQFN-36 package as shown in [Figure 19.](#page-46-0) Measuring just 36 mm2 with a pitch of 0.5 mm, it is particularly suitable for use in PCB space-constrained applications, such as an integrated IP camera module. The package features wettable sides/flanks to allow for optical inspection of the soldering process. The exposed die pad shown in the package diagram should be connected to ground.

### <span id="page-46-1"></span>**13. Package outline**



#### <span id="page-46-0"></span>**Fig 19. Package outline SOT1092-2 (HVQFN36)**

### <span id="page-47-0"></span>**14. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### <span id="page-47-1"></span>**14.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### <span id="page-47-2"></span>**14.2 Wave and reflow soldering**

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- **•** Through-hole components
- **•** Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- **•** Board specifications, including the board finish, solder masks and vias
- **•** Package footprints, including solder thieves and orientation
- **•** The moisture sensitivity level of the packages
- **•** Package placement
- **•** Inspection and repair
- **•** Lead-free soldering versus SnPb soldering

#### <span id="page-47-3"></span>**14.3 Wave soldering**

Key characteristics in wave soldering are:

- **•** Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- **•** Solder bath specifications, including temperature and impurities

### <span id="page-48-2"></span>**14.4 Reflow soldering**

Key characteristics in reflow soldering are:

- **•** Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see [Figure 20\)](#page-49-2) than a SnPb process, thus reducing the process window
- **•** Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- **•** Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with [Table 33](#page-48-0) and [34](#page-48-1)



#### <span id="page-48-0"></span>**Table 33. SnPb eutectic process (from J-STD-020D)**

#### <span id="page-48-1"></span>**Table 34. Lead-free process (from J-STD-020D)**



Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see [Figure 20](#page-49-2).



<span id="page-49-2"></span>For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

### <span id="page-49-3"></span>**15. References**

- <span id="page-49-0"></span>[1] AH1310 TJA1100 Application Hints
- <span id="page-49-1"></span>[2] IEEE Std 802.3bw-2015, 26 October 2015

### <span id="page-50-0"></span>**16. Revision history**

#### **Table 35. Revision history**



#### **Table 35. Revision history** *…continued*



### <span id="page-52-3"></span>**17. Legal information**

### <span id="page-52-4"></span>**17.1 Data sheet status**



<span id="page-52-0"></span>[1] Please consult the most recently issued document before initiating or completing a design.

- <span id="page-52-1"></span>[2] The term 'short data sheet' is explained in section "Definitions".
- <span id="page-52-2"></span>[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### <span id="page-52-5"></span>**17.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### <span id="page-52-6"></span>**17.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications —** This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at<http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations —** A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### <span id="page-53-0"></span>**17.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### <span id="page-53-1"></span>**18. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

# **NXP Semiconductors TJA1100**

**100BASE-T1 PHY for Automotive Ethernet**

### <span id="page-54-0"></span>**19. Contents**





Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP Semiconductors N.V. 2017. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 23 May 2017 Document identifier: TJA1100**



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

#### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9