

# 600 kHz Dual Output Synchronous Buck PWM Controller with Linear Regulator

# Data Sheet **[ADP1876](http://www.analog.com/ADP1876)**

#### <span id="page-0-0"></span>**FEATURES**

**Wide input range: 2.75 V to 20 V Power stage input voltage: 1 V to 20 V Output voltage range: 0.6 V up to 90% VIN Linear dropout (LDO) regulator with a fixed output 1.5 V at 150 mA Output current more than 25 A per channel 180º phase shift between channels for reduced input capacitance ±0.85% reference voltage accuracy from −40°C to +85°C Integrated boost diodes Independent channel precision enable Overcurrent limit protection Externally programmable soft start, slope compensation, and current sense gain Thermal overload protection Input undervoltage lockout (UVLO) Power good with internal pull-up resistor Available in 32-lead, 5 mm × 5 mm LFCSP** 

#### <span id="page-0-1"></span>**APPLICATIONS**

**Consumer applications Telecommunications base station and networking Industrial and instrumentation**

#### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [ADP1876](http://www.analog.com/ADP1876) is a dual output dc-to-dc synchronous buck controller operating at 600 kHz fixed frequency with integrated drivers that drive N-channel power MOSFETs. An additional fixed voltage output, 150 mA linear regulator is available for powering low power loads. The device operates in current mode for improved transient response and uses valley current

#### **TYPICAL OPERATION CIRCUIT**

<span id="page-0-2"></span>

<span id="page-0-4"></span>sensing for enhanced noise immunity. The two PWM outputs are phase shifted 180° for reducing the input current ripple and the required input capacitance.

The [ADP1876](http://www.analog.com/ADP1876) provides high speed, high peak current drive capability with dead time optimization to enable energy efficient power conversion.

#### **Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=%20ADP1876.pdf&page=%201&product=ADP1876&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no**  responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other **rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

## TABLE OF CONTENTS



### <span id="page-1-0"></span>**REVISION HISTORY**





#### **9/2011—Revision 0: Initial Version**



## <span id="page-2-0"></span>FUNCTIONAL BLOCK DIAGRAM



*Figure 2. Functional Block Diagram*

## <span id="page-3-0"></span>**SPECIFICATIONS**

All limits at temperature extremes are guaranteed via correlation using standard statistical quality control.  $V_{IN} = 12$  V. The specifications are valid for T<sub>J</sub> = −40°C to +125°C, unless otherwise specified. Typical values are at T<sub>A</sub> = 25°C.

<span id="page-3-1"></span>





<span id="page-5-0"></span><sup>1</sup> Guaranteed by design. Not production tested.

 $^2$  Connect V<sub>IN</sub> to VCCO when V<sub>IN</sub>  $<$  5.5 V.

#### <span id="page-6-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### **Table 2.**



<sup>1</sup> Measured with exposed pad attached to the printed circuit board (PCB). <sup>2</sup> Junction-to-ambient thermal resistance ( $\theta$ <sub>JA</sub>) of the package was calculated

or simulated on a multilayer PCB.

 $3$  The junction temperature, T<sub>J</sub>, of the device is dependent on the ambient temperature,  $T_{A}$ , the power dissipation of the device,  $P_{D}$ , and the junction to ambient thermal resistance of the package,  $θ_{JA}$ . Maximum junction temperature is calculated from the ambient temperature and power dissipation using the formula,  $T_J = T_A + P_D \times \theta_{JA}$ .

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all other voltages are referenced to GND.

#### <span id="page-6-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

#### **Table 3. Pin Function Descriptions**





## <span id="page-9-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

Test conditions are at  $T_A = 25^{\circ}$ C and  $V_{IN} = 12$  V, unless otherwise specified.







*Figure 9. Soft Start Into Precharged Output*



*Figure 12. Change in f<sub>SW</sub> vs. V<sub>IN</sub>* 

*Figure 15. DHx Minimum On Time and Off Time Over Temperature*







## <span id="page-13-0"></span>THEORY OF OPERATION

The [ADP1876](http://www.analog.com/ADP1876) is a dual output dc-to-dc synchronous buck controller with integrated drivers that drive N-channel power MOSFETs. The device operates in current mode for improved transient response and uses valley current sensing for enhanced noise immunity. The two outputs are phase shifted 180°. This reduces the input current ripple and the required input capacitance.

The integrated boost diodes in the [ADP1876](http://www.analog.com/ADP1876) reduce the overall system cost and component count. Th[e ADP1876](http://www.analog.com/ADP1876) operates at a fixed frequency of 600 kHz and includes programmable soft start, current limit, and power good.

#### <span id="page-13-1"></span>**INDEPENDENT LOW DROPOUT LINEAR REGULATOR**

In addition to the dual channel step-down controller, a standalone linear dropout (LDO) voltage regulator with a fixed output of 1.5 V is built into th[e ADP1876](http://www.analog.com/ADP1876) and operates independently from the controllers. The output of the LDO delivers up to 150 mA to the load. See the [Applications Information](#page-16-0) section for more information.

#### <span id="page-13-2"></span>**CONTROLLER ARCHITECTURE**

The [ADP1876](http://www.analog.com/ADP1876) is based on a fixed frequency, current mode PWM control architecture. The inductor current is sensed by the voltage drop measured across the external low-side MOSFET R<sub>DSON</sub> during the off period of the switching cycle (valley inductor current). The current sense signal is further processed by the current sense amplifier. The output of the current sense amplifier is held, and the emulated current ramp is multiplexed and fed into the PWM comparator (se[e Figure 24\)](#page-13-5). The valley current information is captured at the end of the off period, and the emulated current ramp is applied at that point when the next on cycle begins. An error amplifier integrates the error between the feedback voltage and the generated error voltage from the COMP pin (see the "from error amp" in [Figure 24\)](#page-13-5).



<span id="page-13-5"></span>*Figure 24. Simplified Control Architecture*

As shown in [Figure 24,](#page-13-5) the emulated current ramp is generated inside the IC but offers programmability through the RAMPx pin (see [Figure 1](#page-0-4) for the typical operation circuit). Selecting an appropriate value resistor from  $V_{\text{IN}}$  to the RAMPx pin programs a desired slope compensation value and, at the same time, provides a feedforward feature. The benefits realized by deploying this type of control scheme are as follows:

- The turn-on current spike does not corrupt the current ramp.
- The current signal is stable because the current signal is sampled at the end of the turn-off period, which gives time for the switch node ringing to settle.

The normal benefits of using current mode control scheme still apply, such as simplicity of loop compensation. Control logic enforces antishoot through operation to limit cross conduction of the internal drivers and external MOSFETs.

#### *Synchronous Rectifier and Dead Time*

The synchronous rectifier (low-side MOSFET) improves efficiency by replacing the Schottky diode that is normally used in an asynchronous buck regulator. In th[e ADP1876,](http://www.analog.com/ADP1876) the antishoot through circuit monitors the SW and DL nodes and adjusts the low-side and high-side drivers to ensure break-before-make switching to prevent cross conduction or shoot through between the high-side and low-side MOSFETs. This break-before-make switching is known as the dead time, which is not fixed and depends on how fast the MOSFETs are turned on and off. In a typical application circuit that uses medium sized MOSFETs with input capacitance of approximately 3 nF, the typical dead time is approximately 30 ns. When small and fast MOSFETs are used, the dead time can be as low as 13 ns.

#### <span id="page-13-3"></span>**INPUT UNDERVOLTAGE LOCKOUT**

When the bias input voltage,  $V_{IN}$ , is less than the undervoltage lockout (UVLO) threshold, the switch drivers stay inactive. When V<sub>IN</sub> exceeds the UVLO threshold, the switchers begin switching.

#### <span id="page-13-4"></span>**INTERNAL LINEAR REGULATOR (VCCO)**

The internal linear regulator is low dropout, meaning it can regulate its output voltage, VCCO. VCCO powers the internal control circuitry and provides power for the gate drivers. It is guaranteed to have more than 200 mA of output current capability, which is sufficient to handle the gate drive requirements of typical logic threshold MOSFETs. VCCO is always active and cannot be shut down by the EN1/EN2 pins. Bypass VCCO to AGND with a  $1 \mu$ F or greater capacitor.

Because the LDO supplies the gate drive current, the output of VCCO is subject to sharp transient currents as the drivers switch and the boost capacitors recharge during each switching cycle.

The LDO has been optimized to handle these transients without overload faults. Due to the gate drive loading, using the VCCO output for other external auxiliary system loads is not recommended.

The LDO includes a current limit well above the expected maximum gate drive load. This current limit also includes a short-circuit fold back to further limit the VCCO current in the event of a short-circuit fault.

The VDL pin provides power to the low-side driver. Connect VDL to VCCO. Bypass VDL to PGND with a 1 µF (minimum) ceramic capacitor, which must be placed close to the VDL pin.

For an input voltage of less than 5.5 V, it is recommended to bypass the LDO by connecting VIN to VCCO, as shown in [Figure 25,](#page-14-4) thus eliminating the dropout voltage. However, for example, if the input range is 4 V to 7 V, the LDO cannot be bypassed by shorting VIN to VCCO because the 7 V input has exceeded the maximum voltage rating of the VCCO pin. In this case, use the LDO to drive the internal drivers noting that there is a dropout when  $V_{IN}$  is less than 5 V.



*Figure 25. Configuration for V<sub>IN</sub> < 5.5 V* 

#### <span id="page-14-4"></span><span id="page-14-0"></span>**OVERVOLTAGE PROTECTION**

The [ADP1876](http://www.analog.com/ADP1876) operates at a 600 kHz fixed frequency PWM. When the output is shorted to a voltage higher than the regulation voltage, the duty cycle of the controller modulates to keep the output stable at the preset regulation voltage by sinking current through the low-side N-channel MOSFET during the off cycle.

### <span id="page-14-1"></span>**POWER GOOD**

The PGOODx pin is an open-drain NMOS with an internal 12 kΩ pull-up resistor connected between PGOODx and VCCO. PGOODx is internally pulled up to VCCO during normal operation and is active low when tripped. When the feedback voltage, V<sub>FB</sub>, rises above the overvoltage threshold or drops below the undervoltage threshold, the PGOODx output is pulled to ground after a delay of 12 µs. The overvoltage or undervoltage condition must exist for more than 12 µs for PGOODx to become active. The PGOODx output also becomes active if a thermal overload condition is detected.

#### <span id="page-14-2"></span>**SHORT-CIRCUIT AND CURRENT-LIMIT PROTECTION**

When the output is shorted or the output current exceeds the current limit set by the current-limit setting resistor (between ILIMx and SWx) for eight consecutive cycles, th[e ADP1876](http://www.analog.com/ADP1876) shuts off both the high-side and low-side drivers and restarts the soft start sequence every 10 ms, which is known as hiccup mode. The SS node discharges to zero through an internal 1 kΩ resistor during an overcurrent or short-circuit event. [Figure 26](#page-14-5) shows that th[e ADP1876](http://www.analog.com/ADP1876) (a 20 A application circuit) is entering current-limit hiccup mode when the output is shorted.



#### <span id="page-14-5"></span><span id="page-14-3"></span>**SHUTDOWN CONTROL**

The EN1 and EN2 pins enable or disable Channel 1 and Channel 2, respectively, of th[e ADP1876.](http://www.analog.com/ADP1876) The precision enable threshold for EN1 or EN2 is typically 0.63 V. When the EN1 or EN2 voltage rises above 0.63 V, the [ADP1876](http://www.analog.com/ADP1876) is enabled and starts normal operation after the soft start period. When the voltage at ENx drops below 0.57 V, the switchers and the internal circuits in the [ADP1876](http://www.analog.com/ADP1876) are turned off. Note that EN1/EN2 cannot shut down the VOUTLDO or VCCO, which are always active.

For the purpose of start-up power sequencing, the startup of the [ADP1876](http://www.analog.com/ADP1876) can be programmed by connecting an appropriate resistor divider from the master power supply to the EN1 or EN2 pin, as shown in [Figure 27.](#page-14-6) For instance, if the desired start-up voltage from the master power supply is 10 V, R1 and R2 can be set to 156 k $\Omega$  and 10 k $\Omega$ , respectively.



<span id="page-14-6"></span>*Figure 27. Optional Power-Up Sequencing Circuit*

#### <span id="page-15-0"></span>**THERMAL OVERLOAD PROTECTION**

The [ADP1876](http://www.analog.com/ADP1876) has an internal temperature sensor that senses the junction temperature of the chip. When the junction temperature of th[e ADP1876](http://www.analog.com/ADP1876) reaches approximately 155°C, the [ADP1876](http://www.analog.com/ADP1876) enters thermal shutdown, where the converter,

VCCO, and VOUTLDO are turned off and SSx discharges toward zero through an internal 1 k $\Omega$  resistor. When the junction temperature drops below 135°C, the [ADP1876](http://www.analog.com/ADP1876) resumes normal operation after the soft start sequence.

### <span id="page-16-1"></span><span id="page-16-0"></span>APPLICATIONS INFORMATION **INDEPENDENT LOW DROPOUT LINEAR REGULATOR**

The input voltage range to VINLDO of the independent LDO regulator is 2.7 V to 5.5 V, and the output is fixed at 1.5 V with a 150 mA maximum load current. The internal short-circuit current limit is set to about 430 mA. Apply power to the VIN pin to keep the LDO operating within specification. The LDO is enabled when VINLDO exceeds the input undervoltage lockout (UVLO) threshold. Safety features include short-circuit protection and thermal overload shutdown.

#### <span id="page-16-2"></span>**SETTING THE OUTPUT VOLTAGE OF THE CONTROLLER**

The output voltage is set using a resistive voltage divider from the output to FBx. The voltage divider divides down the output voltage to the 0.6 V FBx regulation voltage to set the regulation output voltage. The output voltage can be set to as low as 0.6 V and as high as 90% of the power input voltage.

The maximum input bias current into FBx is 100 nA. For a 0.15% degradation in regulation voltage, and with 100 nA bias current, the low-side resistor, R<sub>BOT</sub>, must be less than 9 kΩ, which results in 67 μA of divider current. For R<sub>BOT</sub>, use a 1 kΩ to 20 kΩ resistor. A larger value resistor can be used but results in a reduction in output voltage accuracy due to the input bias current at the FBx pin, whereas lower values cause increased quiescent current consumption. Choose  $R_{TOP}$  to set the output voltage by using the following equation:

$$
R_{TOP} = R_{BOT}\Bigg(\frac{V_{OUT} - V_{FB}}{V_{FB}}\Bigg)
$$

where:

*RTOP* is the high-side voltage divider resistance. *RBOT* is the low-side voltage divider resistance. *V<sub>OUT</sub>* is the regulated output voltage. *VFB* is the feedback regulation threshold, 0.6 V.

The minimum output voltage is dependent on  $\rm f_{\rm SW}$  and minimum DHx on time. The maximum output voltage is dependent on fsw, the minimum DHx off time, the IR drop across the highside N-channel MOSFET, and the DCR of the inductor.

### <span id="page-16-3"></span>**SOFT START**

The soft start period is set by an external capacitor between SS1 or SS2 and AGND. The soft start function limits the input inrush current and prevents output overshoot.

When EN1/EN2 is enabled, a current source of 6.5 µA starts charging the capacitor, and the regulation voltage is reached when the voltage at SS1/SS2 reaches 0.6 V.

The soft start period is approximated by the following equation:

$$
t_{SS} = \frac{0.6 \,\mathrm{V}}{6.5 \,\mathrm{\mu A}} C_{SS}
$$

The SSx pin reaches a final voltage of 3.2 V. If the output voltage is precharged prior to turn on, the [ADP1876](http://www.analog.com/ADP1876) prevents reverse inductor current, which discharges the output capacitor. When the voltage at SSx exceeds the regulation voltage (typically at 0.6 V), the reverse current is enabled to allow the output voltage regulation to be independent of load current.

When a controller is disabled, for instance, EN1/EN2 is pulled low or experiences an overcurrent limit condition, the soft start capacitor is discharged through an internal 1 kΩ pull-down resistor.

#### <span id="page-16-4"></span>**SETTING THE CURRENT LIMIT**

The current-limit comparator measures the voltage across the low-side MOSFET to determine the load current.

The current limit is set by an external current-limit resistor, RILIM, between ILIMx and SWx. The current sense pin, ILIMx, sources nominally 50 μA to this external resistor. This creates an offset voltage of  $R_{\text{ILIM}}$  multiplied by 50  $\mu$ A. When the drop across the low-side MOSFET RDSON is equal to or greater than this offset voltage, th[e ADP1876](http://www.analog.com/ADP1876) flags a current-limit event.

Because the ILIMx current and the MOSFET RDSON vary over process and temperature, set the minimum current limit to ensure that the system can handle the maximum desired load current. To do this, use the peak current in the inductor, which is the desired output current-limit level, plus ½ of the ripple current, the maximum RDSON of the MOSFET at its highest expected temperature, and the minimum ILIM current. Keep in mind that the temperature coefficient of the MOSFET RDSON is typically 0.4%/°C.

$$
R_{ILIM} = \frac{I_{LPK} \times R_{DSON\_MAX}}{40 \,\mu\text{A}}
$$

where: *ILPK* is the peak inductor current.

#### <span id="page-16-5"></span>**ACCURATE CURRENT-LIMIT SENSING**

RDSON of the MOSFET can vary by more than 50% over the temperature range. Accurate current-limit sensing is achieved by adding a current sense resistor from the source of the lowside MOSFET to PGNDx. Make sure that the power rating of the current sense resistor is adequate for the application. Apply the previous equation and calculate RILIM by replacing RDSON\_MAX with RSENSE. Se[e Figure 28](#page-17-3) for the implementation of this accurate current-limit sensing scheme.



*Figure 28. Accurate Current-Limit Sensing*

#### <span id="page-17-3"></span><span id="page-17-0"></span>**SETTING THE SLOPE COMPENSATION**

In a current mode control topology, slope compensation is needed to prevent subharmonic oscillations in the inductor current and to maintain a stable output. The external slope compensation is implemented by summing the amplified sense signal and a scaled voltage at the RAMPx pin. To implement the slope compensation, connect a resistor between RAMPx and the input voltage. The resistor,  $R_{RAMP}$ , is calculated by

$$
R_{RAMP} = \frac{3.6 \times 10^{10} L}{A_{CS} \times R_{DSON\_MAX}}
$$

where:

 $3.6 \times 10^{10}$  is an internal parameter.

*L* is the inductance of the inductor.

*RDSON MAX* is the the low-side MOSFET maximum on resistance. *A*CS is the gain, either 3 V/V, 6 V/V, 12 V/V, or 24 V/V, of the current sense amplifier (see th[e Setting the Current Sense Gain](#page-17-1) section for more details).

Keep in mind that R<sub>DSON</sub> is temperature dependent and can vary as much as 0.4%/°C. Choose R<sub>DSON</sub> at the maximum operating temperature. The voltage at RAMPx is fixed at 0.2 V, and the current going into RAMPx should be between 6 µA and 200 µA. Ensure that the following condition is satisfied:

$$
6 \mu A \leq \frac{V_{\text{IN}} - 0.2 \text{ V}}{R_{\text{RAMP}}} \leq 200 \mu A
$$

For instance, with an input voltage of 12 V,  $R_{RAMP}$  should not exceed 1.9 M $\Omega$ . If the calculated RRAMP produces less than 6  $\mu$ A, select an  $R_{RAMP}$  value that produces between 6  $\mu A$  and 20  $\mu A$ . [Figure 29](#page-17-4) illustrates the connection of the slope compensation resistor, RRAMP, and the current sense gain resistor, RcsG.



<span id="page-17-4"></span>*Figure 29. Slope Compensation and CS Gain Connection*

#### <span id="page-17-1"></span>**SETTING THE CURRENT SENSE GAIN**

The voltage drop across the external low-side MOSFET is sensed by a current sense amplifier by multiplying the peak inductor current and the RDSON of the MOSFET. The result is amplified by a gain factor of either 3 V/V, 6 V/V, 12 V/V, or 24 V/V, which is programmable by an external resistor,  $R_{CSG}$ , connected to the DLx pin. This gain is sensed during power-up only and not during normal operation. The amplified voltage is summed with the slope compensation ramp voltage and fed into the PWM controller for a stable regulation voltage.

The voltage range of the internal node,  $V_{CS}$ , is between 0.4 V and 2.2 V. Select the current sense gain such that the internal minimum amplified voltage ( $V_{CSMIN}$ ) is above 0.4 V and the maximum amplified voltage ( $V_{CSMAX}$ ) is 2.1 V. Note that  $V_{CSMIN}$ or  $V_{CSMAX}$  is not the same as  $V_{COMP}$ , which has a range of 0.85 V to 2.3 V. Make sure that the maximum  $V_{\text{COMP}}$  ( $V_{\text{COMPMAX}}$ ) does not exceed 2.2 V to account for temperature and device to device variations. The following are equations for  $V_{CSMIN}$ , V<sub>CSMAX</sub>, and V<sub>COMPMAX</sub>:

$$
V_{CSMIN} = 0.75\,\text{V} - \frac{1}{2}I_{LPP} \times R_{DSON\_MIN} \times A_{CS}
$$
\n
$$
V_{CSMAX} = 0.75\,\text{V} + (I_{LOADMAX} + \frac{1}{2}I_{LPP}) \times R_{DSON\_MAX} \times A_{CS}
$$
\n
$$
V_{COMPMAX} = \frac{(V_{IN} - 0.2\,\text{V})t_{ON}}{25\,\text{pF} \times R_{RAMP}} + V_{CSMAX}
$$

where:

*VCSMIN* is the minimum amplified voltage of the internal current sense amplifier at zero output current.

*VCSMAX* is the maximum amplified voltage of the internal current sense amplifier at maximum output current.

*RDSON\_MIN* is the the low-side MOSFET minimum on resistance. *ILPP* is the peak-to-peak ripple current in the inductor.

*ILOADMAX* is the maximum output dc load current.

 $V_{COMPMAX}$  is the maximum voltage at the COMP pin. *ACS* is the current sense gain of either 3 V/V, 6 V/V, 12 V/V, or 24 V/V set by the gain resistor between DLx and PGNDx. 25 pF is an internal parameter.

 $t_{ON}$  is on time for the high-side driver (DH).

#### <span id="page-17-2"></span>**INPUT CAPACITOR SELECTION**

The input current to a buck converter is a pulse waveform. It is zero when the high-side switch is off and approximately equal to the load current when it is on. The input capacitor carries the input ripple current, allowing the input power source to supply only the direct current. The input capacitor needs a sufficient ripple current rating to handle the input ripple, as well as an equivalent series resistance (ESR) that is low enough to mitigate input voltage ripple. For the usual current ranges for these converters, it is good practice to use two parallel capacitors placed close to the drains of the high-side switch MOSFETs (one bulk capacitor of sufficiently high current rating and a 10 μF ceramic decoupling capacitor, typically).

Select an input bulk capacitor based on its ripple current rating. First, determine the duty cycle of the output.

$$
D=\frac{V_{OUT}}{V_{IN}}
$$

The input capacitor rms ripple current is given by

$$
I_{RMS} = I_O \sqrt{D(1 - D)}
$$

where: *I*<sub>o</sub> is the output current. *D* is the duty cycle.

The minimum input capacitance required for a particular load is

$$
C_{N,MIN} = \frac{I_o \times D(1-D)}{(V_{PP} - I_o \times D \times R_{ESR}) f_{SW}}
$$

where:

*VPP* is the desired input ripple voltage. *RESR* is the equivalent series resistance of the capacitor. If an MLCC capacitor is used, the ESR is near 0, then the equation is simplified to

$$
C_{\text{IN,MIN}} = I_o \times \frac{D(1-D)}{V_{pp} \times f_{\text{SW}}}
$$

The capacitance of MLCC is voltage dependent. The actual capacitance of the selected capacitor must be derated according to the manufacturer's specification. In addition, add more bulk capacitance, such as by using electrolytic or polymer capacitors, as necessary for large step load transients. Make sure the current ripple rating of the bulk capacitor exceeds the maximum input current ripple of a particular design.

#### <span id="page-18-0"></span>**INPUT FILTER**

Normally a 0.1 µF (or greater value) bypass capacitor from the input pin (VIN) to AGND is sufficient for filtering any unwanted switching noise. However, depending on the printed circuit board (PCB) layout, some switching noise can enter th[e ADP1876](http://www.analog.com/ADP1876) internal circuitry; therefore, it is recommended to have a lowpass filter at the VIN pin. Connecting a resistor, between 2  $\Omega$ and 5  $\Omega$ , in series with VIN and a 1 µF ceramic capacitor between VIN and AGND creates a low-pass filter that effectively filters out any unwanted glitches caused by the switching regulator. Note that the input current can be larger than 100 mA when driving large MOSFETs. A 100 mA current across a 5  $\Omega$  resistor creates a 0.5 V drop, which is the same voltage drop in VCCO. In this case, a lower resistor value is desirable.



*Figure 30. Input Filter Configuration*

10103-030 10103-030

#### <span id="page-18-1"></span>**BOOST CAPACITOR SELECTION**

To lower system component count and cost, th[e ADP1876](http://www.analog.com/ADP1876) has an integrated rectifier (equivalent to the boost diode) between VCCO and BSTx. Choose a boost ceramic capacitor with a value between 0.1  $\mu$ F and 0.22  $\mu$ F; this capacitor provides the current for the high-side driver during switching.

#### <span id="page-18-2"></span>**INDUCTOR SELECTION**

The output LC filter smoothes the switched voltage at SWx. For most applications, choose an inductor value such that the inductor ripple current is between 20% and 40% of the maximum dc output load current. Generally, a larger inductor current ripple generates more power loss in the inductor and larger voltage ripples at the output. Check the inductor data sheet to make sure that the saturation current of the inductor is well above the peak inductor current of a particular design.

Choose the inductor value by using the following equation:

$$
L = \frac{V_{IN} - V_{OUT}}{f_{SW} \times \Delta I_L} \times \frac{V_{OUT}}{V_{IN}}
$$

where: *L* is the inductor value. *f<sub>SW</sub>* is the switching frequency. *VOUT* is the output voltage. *VIN* is the input voltage. ∆*IL* is the inductor ripple current.

#### <span id="page-18-3"></span>**OUTPUT CAPACITOR SELECTION**

Choose the output bulk capacitor to set the desired output voltage ripple. The impedance of the output capacitor at the switching frequency multiplied by the ripple current gives the output voltage ripple. The impedance comprises the capacitive impedance plus the nonideal parasitic characteristics, the equivalent series resistance (ESR), and the equivalent series inductance (ESL). The output voltage ripple can be approximated by

$$
\Delta V_{OUT} \cong \Delta I_L \left( R_{ESR} + \frac{1}{8 f_{SW} \times C_{OUT}} + 4 f_{SW} \times L_{ESL} \right)
$$

where:

 $ΔV<sub>OUT</sub>$  is the output ripple voltage.

 $ΔI<sub>L</sub>$  is the inductor ripple current.

*RESR* is the equivalent series resistance of the output capacitor (or the parallel combination of ESR of all output capacitors). *LESL* is the equivalent series inductance of the output capacitor (or the parallel combination of ESL of all capacitors).

Solving C<sub>OUT</sub> in the previous equation yields

$$
C_{OUT} \cong \frac{\Delta I_L}{8 f_{SW}} \times \frac{1}{\Delta V_{OUT} - \Delta I_L R_{ESR} - 4 \Delta I_L f_{SW} \times L_{ESL}}
$$

Usually, the impedance is dominated by ESR, such as in electrolytic or polymer capacitors, at the switching frequency, as stated in the maximum ESR rating on the capacitor data sheet; therefore, output ripple reduces to

$$
\Delta V_{OUT} \cong \Delta I_L \times R_{ESR}
$$

Electrolytic capacitors also have significant ESL, on the order of 5 nH to 20 nH, depending on type, size, and geometry. PCB traces contribute some ESR and ESL, as well. However, using the maximum ESR rating from the capacitor data sheet often provides enough margin such that measuring the ESL is not usually required.

In the case of output capacitors where the impedance of the ESR and ESL are small at the switching frequency, for instance, where the output capacitor is a bank of parallel MLCC capacitors, the capacitive impedance dominates and the output capacitance equation reduces to

$$
C_{OUT} \cong \frac{\Delta I_L}{8 \, \Delta V_{OUT} \times f_{SW}}
$$

Ensure that the ripple current rating of the output capacitors is greater than the maximum inductor ripple current.

For example, during a load step transient on the output, when the load is suddenly increased, the output capacitor supplies the load until the control loop has a chance to ramp the inductor current. This initial output voltage deviation results in a voltage droop or undershoot. The output capacitance (assuming  $0 \Omega$ ) ESR) that is required to satisfy the voltage droop requirement can be approximated by

$$
C_{OUT} \cong \frac{\Delta I_{STEP}}{\Delta V_{DROOP} \times f_{SW}}
$$

where:

∆*ISTEP* is the step load.

∆*VDROOP* is the voltage droop at the output.

When a load is suddenly removed from the output, the energy stored in the inductor rushes into the capacitor, causing the output to overshoot. The output capacitance required to satisfy the output overshoot requirement can be approximated by

$$
C_{OUT} \cong \frac{\Delta I_{STEP}{}^2 L}{\left(V_{OUT}+\Delta V_{OVERSHOOT}\right)^2 - {V_{OUT}}^2}
$$

where:

∆*VOVERSHOOT* is the overshoot voltage during the step load.

Select the largest output capacitance given by any of the previous three equations.

### <span id="page-19-0"></span>**MOSFET SELECTION**

The choice of MOSFET directly affects the dc-to-dc converter performance. A MOSFET with low on resistance reduces I<sup>2</sup>R losses, and a low gate charge reduces transition losses. A MOSFET that has low thermal resistance ensures that the power dissipated in the MOSFET does not result in excessive MOSFET die temperature.

The high-side MOSFET carries the load current during on time and usually carries most of the transition losses of the converter. Typically, the lower the on resistance of the MOSFET, the higher the gate charge, and vice versa. Therefore, it is important to choose a high-side MOSFET that balances the two losses. The conduction loss of the high-side MOSFET is determined by the equation

$$
P_C \cong (I_{LOAD})^2 \times R_{DSON} \left(\frac{V_{OUT}}{V_{IN}}\right)
$$

where:

*RDSON* is the MOSFET on resistance.

The gate charging loss is approximated by the equation

$$
P_G \cong V_{PV} \times Q_G \times f_{SW}
$$

where

 $V_{PV}$  is the gate driver supply voltage. *QG* is the MOSFET total gate charge.

Note that the gate charging power loss is not dissipated in the MOSFET but rather in th[e ADP1876](http://www.analog.com/ADP1876) internal drivers. This power loss must be considered when calculating the overall power efficiency.

The high-side MOSFET transition loss is approximated by the equation

$$
P_T \cong \frac{V_{IN} \times I_{LOAD} \times (t_R + t_F) \times f_{SW}}{2}
$$

where:

 $P_T$  is the high-side MOSFET switching loss power.  $t_R$  is the rise time in charging the high-side MOSFET.  $t_F$  is the fall time in discharging the high-side MOSFET.  $t<sub>R</sub>$  and  $t<sub>F</sub>$  can be estimated by the following equations:

$$
t_R \cong \frac{Q_{GSW}}{I_{DRIVER\_RISE}}
$$
  

$$
t_F \cong \frac{Q_{GSW}}{I_{DRIVER\_FALL}}
$$

where:

*QGSW* is the gate charge of the MOSFET during switching and is given in the MOSFET data sheet.

*IDRIVER\_RISE* and *IDRIVER\_FALL* are the driver current output by the [ADP1876](http://www.analog.com/ADP1876) internal gate drivers.

If *QGSW* is not given in the data sheet, it can be approximated by

$$
Q_{GSW} \cong Q_{GD} + \frac{Q_{GS}}{2}
$$

where *QGD* and *QGS* are the gate-to-drain and gate-to-source charges given in the MOSFET data sheet.

IDRIVER\_RISE and IDRIVER\_FALL can be estimated by

$$
I_{DRIVER\_RISE} \cong \frac{V_{DD} - V_{SP}}{R_{ON\_SOURCE} + R_{GATE}}
$$

$$
I_{DRIVER\_FALL} \cong \frac{V_{SP}}{R_{ON\_SINK} + R_{GATE}}
$$

where:

*VDD* is the input supply voltage to the driver and is between 2.75 V and 5 V, depending on the input voltage.

*VSP* is the switching point where the MOSFET fully conducts; this voltage can be estimated by inspecting the gate charge graph given in the MOSFET data sheet.

*R<sub>ON</sub>* source is the on resistance of th[eADP1876](http://www.analog.com/ADP1876) internal driver (listed i[n Table 1\)](#page-3-1), when charging the MOSFET.

 $R_{ON\ SINK}$  is the on resistance of th[e ADP1876](http://www.analog.com/ADP1876) internal driver (listed i[n Table 1\)](#page-3-1), when discharging the MOSFET. *RGATE* is the on gate resistance of MOSFET listed in the MOSFET

data sheet. If an external gate resistor is added, add this external resistance to RGATE.

The total power dissipation of the high-side MOSFET is the sum of conduction and transition losses:

 $P_{HS} \cong P_C + P_T$ 

The synchronous rectifier, or low-side MOSFET, carries the inductor current when the high-side MOSFET is off. The lowside MOSFET transition loss is small and can be neglected in the calculation. For high input voltage and low output voltage, the low-side MOSFET carries the current most of the time. Therefore, to achieve high efficiency, it is critical to optimize the low-side MOSFET for low on resistance. In cases where the power loss exceeds the MOSFET rating or lower resistance is required than is available in a single MOSFET, connect multiple low-side MOSFETs in parallel. The equation for low-side MOSFET conduction power loss is

$$
P_{CLS} \cong (I_{LOAD})^2 \times R_{DSON}\Bigg[1-\frac{V_{OUT}}{V_{IN}}\Bigg]
$$

There is an additional power loss during the time known as dead time between the turn off of the high-side switch and the turn on of the low-side switch when the body diode of the lowside MOSFET conducts the output current.

The power loss in the body diode is given by

 $P_{BODYDDIODE} = V_F \times t_D \times f_{SW} \times I_O$ 

where:

*VF* is the forward voltage drop of the body diode, typically 0.7 V.  $t_D$  is the dead time in th[e ADP1876,](http://www.analog.com/ADP1876) typically 30 ns when driving some medium-size MOSFETs with input capacitance, Ciss, of approximately 3 nF. The dead time is not fixed. Its effective value varies with gate drive resistance and C<sub>iss</sub> thereby increasing PBODYDIODE in high load current designs and low voltage designs. Therefore, the power loss in the low-side MOSFET becomes

$$
P_{LS} = P_{CLS} + P_{BODYDIODE}
$$

Note that MOSFET R<sub>DSON</sub> increases as temperature increases with a typical temperature coefficient of 0.4%/°C. The MOSFET junction temperature rise over the ambient temperature is

$$
T_J=T_A+\theta_{JA}\times P_D
$$

where:

 $\theta_{JA}$  is the thermal resistance of the MOSFET package.

*TA* is the ambient temperature.

 $P<sub>D</sub>$  is the total power dissipated in the MOSFET.

#### <span id="page-20-0"></span>**LOOP COMPENSATION**

As with most current mode step-down controllers, a transconductance error amplifier is used to stabilize the external voltage loop. Compensating the [ADP1876](http://www.analog.com/ADP1876) is fairly easy; an RC compensator is needed between COMP and AGND[. Figure 31](#page-20-1) shows the configuration of the compensation components: RCOMP, CCOMP, and Cc<sub>2</sub>. Because C<sub>C2</sub> is very small compared to  $C_{\text{COMP}}$ , to simplify calculation,  $C_{C2}$  is ignored for the stability compensation analysis.



*Figure 31. Compensation Components*

<span id="page-20-1"></span>The open-loop gain transfer function at angular frequency, s, is given by

$$
H(s) = g_m \times G_{CS} \times \frac{V_{REF}}{V_{OUT}} \times Z_{COMP}(s) \times Z_{FILTER}(s)
$$
 (1)

where:

*gm* is the transconductance of the error amplifer, 500 µS *GCS* is the tranconductance of the current sense amplifier. Z<sub>COMP</sub> is the impedance of the compensation network. *ZF*ILTER is the impedance of the output filter.  $V_{REF} = 0.6 V$ 

 $G_{CS}$  with units of A/V is given by

$$
G_{CS} = \frac{1}{A_{CS} \times R_{DSON\_MIN}}
$$
 (2)

where:

*ACS* is the current sense gain of either 3 V/V, 6 V/V, 12 V/V, or 24 V/V set by the gain resistor between DLx and PGNDx. *RDSON\_MIN* is the the low-side MOSFET minimum on resistance.

If a sense resistor, R<sub>s</sub>, is added in series with the low-side FET, then Gcs becomes

$$
G_{CS} = \frac{1}{A_{CS} \times (R_{DSON\_MIN} + R_S)}
$$

Because the zero produced by the ESR of the output capacitor is not needed to stabilize the control loop, assuming ESR is small, the ESR is ignored for analysis. Then, ZFILTER is given by

$$
Z_{FILTER} = \frac{1}{sC_{OUT}}\tag{3}
$$

Because C<sub>C2</sub> is small relative to C<sub>COMP</sub>, Z<sub>COMP</sub> can be simplified to

$$
Z_{COMP} = R_{COMP} + \frac{1}{sC_{COMP}} = \frac{1 + sR_{COMP} \times C_{COMP}}{sC_{COMP}} \tag{4}
$$

At the crossover frequency, the open-loop transfer function is unity of 0 dB, H ( $f_{CROSS}$ ) = 1. Combining Equation 1 and Equation 3,  $Z_{\text{COMP}}$  at the crossover frequency can be written as

$$
Z_{COMP}(f_{CROS}) = \left(\frac{2\pi \times f_{CROS}}{g_m \times G_{CS}}\right) \left(\frac{C_{OUT} \times V_{OUT}}{V_{REF}}\right)
$$
(5)

The zero produced by RCOMP and CCOMP is

$$
f_{\text{ZERO}} = \frac{1}{2\pi R_{\text{COMP}} \times C_{\text{COMP}}}
$$
 (6)

At the crossover frequency, Equation 4 can be shown as

$$
Z_{COMP}(f_{CROS}) = R_{COMP} \times \frac{\sqrt{f_{CROS}^2 + f_{ZERO}^2}}{f_{CROS}} \tag{7}
$$

Combining Equation 5 and Equation 7 and solving for RCOMP gives

$$
R_{COMP} = \frac{f_{CROS}}{f_{CROS} + f_{ZERO}} \times (\frac{2\pi \times f_{CROS}}{g_m \times G_{CS}}) \times (\frac{C_{OUT} \times V_{OUT}}{V_{REF}})
$$
(8)

Choose the crossover and zero frequencies as follows:

$$
f_{\text{CROS}} = \frac{f_{\text{SW}}}{12} \tag{9}
$$

$$
f_{\text{ZERO}} = \frac{f_{\text{CROS}}}{4} = \frac{f_{\text{SW}}}{48} \tag{10}
$$

Substituting Equation 2, Equation 9, and Equation 10 into Equation 8 yields

$$
R_{COMP}=0.97\times A_{CS}\times R_{DSON}\left(\frac{2\pi\times f_{CROS}}{g_m}\right)\times\left(\frac{C_{OUT}\times V_{OUT}}{V_{REF}}\right)(11)
$$

where:

*gm* is the transconductance of the error amplifer, 500 µS. *ACS* is the current sense gain of 3 V/V, 6 V/V, 12 V/V, or 24 V/V. *RDSON* is the on resistance of the low-side MOSFET.  $V_{REF} = 0.6 V$ .

And combining Equation 6 and Equation 10 yields

$$
C_{COMP} = \frac{2}{\pi R_{COMP} \times f_{CROS}}\tag{12}
$$

Note that the previous simplified compensation equations for RCOMP and CCOMP yield reasonable results in fcROSS and phase margin assuming that the compensation ramp current is ideal. Varying the ramp current, or deviating the ramp current from ideal, can affect f<sub>CROSS</sub> and phase margin.

Lastly, set  $C_{C2}$  to

$$
\frac{1}{20} \times C_{COMP} \le C_{C2} \le \frac{1}{10} \times C_{COMP} \tag{13}
$$

#### <span id="page-21-0"></span>**SWITCHING NOISE AND OVERSHOOT REDUCTION**

In any high speed step-down regulator, high frequency noise (generally in the range of 50 MHz to 100 MHz) and voltage overshoot are always present at the gate, the switch node (SW), and the drains of the external MOSFETs. The high frequency noise and overshoot are caused by the parasitic capacitance, CGD, of the external MOSFET as well as the parasitic inductance of the gate trace and the packages of the MOSFETs. When the high current is switched, electromagnetic interference (EMI) is generated, which can affect the operation of the surrounding circuits. To reduce voltage ringing and noise, it is recommended to add an RC snubber between SWx and PGNDx for high current applications, as illustrated i[n Figure](#page-22-3) 32.

In most applications, R<sub>SNUB</sub> is typically 2  $\Omega$  to 4  $\Omega$ , and C<sub>SNUB</sub> is typically 1.2 nF to 3 nF.

RSNUB can be estimated by

$$
R_{SNUB} \cong 2\sqrt{\frac{L_{MOSFET}}{C_{OSS}}}
$$

And C<sub>SNUB</sub> can be estimated by

$$
C_{SNUB} \cong C_{OSS}
$$

where*:*

*LMOSFET* is the total parasitic inductance of the high-side and lowside MOSFETs, typically 3 nH, and is package dependent. *COSS* is the total output capacitance of the high-side and low-side MOSFETs given in the MOSFET data sheet.

The size of the RC snubber components need to be chosen correctly to handle the power dissipation. The power dissipated in RSNUB is

$$
R_{SNUB} = V_{IN}^2 \times C_{SNUB} \times f_{SW}
$$

In most applications, a component size 0805 for RSNUB is sufficient. However, the use of an RC snubber reduces the overall efficiency, generally by an amount in the range of 0.1% to 0.5%. The RC snubber does not reduce the voltage overshoot.

10103-033

10103-033

A resistor, shown as RRISE in [Figure](#page-22-3) 32 at the BST1 pin, helps to reduce overshoot and is generally between 2  $Ω$  and 4  $Ω$ . Adding a resistor in series, typically between 2  $\Omega$  and 4  $\Omega$ , with the gate driver also helps to reduce overshoot. If a gate resistor is added, RRISE is not needed.



#### <span id="page-22-3"></span><span id="page-22-1"></span>**TYPICAL APPLICATIONS CIRCUIT**

#### <span id="page-22-0"></span>**PCB LAYOUT GUIDELINE**

For additional information about PCB layout, see the [AN-1119](http://www.analog.com/AN-1119)  [Application Note,](http://www.analog.com/AN-1119) *Printed Circuit Board Layout Guidelines for Step-Down Regulators, Optimizing for Low Noise Design with Dual Channel Switching Controllers*.



<span id="page-22-2"></span>**CIN = 150µF/20V, OS-CON, 20SEP150M, SANYO L1, L2: 1.2µH, WURTH ELEKTRONIK, 744325120 M1, M3: BSC080N03LS M2, M4: BSC030N03LS**

CIN1, CIN2: 10µF/X7R/25V/1210 × 2, GRM32DR71E106KA12, MUR ATA<br>COUT<sub>11</sub>, COUT<sub>21</sub>: 330µF/6.3V/POSCAP × 2, 6TPF330M9L, SANYO<br>COUT<sub>12</sub>, COUT<sub>22</sub>: 22µF/X5R/0805/6.3V × 3, GRM21BR60J226ME39, MUR ATA

*Figure 33. Typical Applications Circuit*

## <span id="page-23-0"></span>PACKAGING AND ORDERING INFORMATION

#### <span id="page-23-1"></span>**OUTLINE DIMENSIONS**



#### <span id="page-23-2"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.

**©2011-2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D10103-0-3/17(B)**



www.analog.com

Rev. B | Page 24 of 24



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9