<span id="page-0-0"></span>

# Phase Detector/Frequency Synthesizer

# ADF4002

#### **FEATURES**

**400 MHz bandwidth 2.7 V to 3.3 V power supply**  Separate charge pump supply (V<sub>P</sub>) allows extended **tuning voltage in 3 V systems Programmable charge pump currents 3-wire serial interface Analog and digital lock detect Hardware and software power-down mode 200 MHz phase detector** 

### **APPLICATIONS**

**Clock conditioning Clock generation IF LO generation** 

### **GENERAL DESCRIPTION**

The ADF4002 frequency synthesizer is used to implement local oscillators in the upconversion and downconversion sections of wireless receivers and transmitters. It consists of a low-noise digital phase frequency detector (PFD), a precision charge pump, a programmable reference divider, and programmable N divider. The 14-bit reference counter (R counter), allows selectable REFIN frequencies at the PFD input. A complete phase-locked loop (PLL) can be implemented if the synthesizer is used with an external loop filter and voltage controlled oscillator (VCO). In addition, by programming R and N to 1, the part can be used as a stand alone PFD and charge pump.



### **FUNCTIONAL BLOCK DIAGRAM**

**Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# <span id="page-1-0"></span>**TABLE OF CONTENTS**



### **REVISION HISTORY**

4/06-Revision 0: Initial Version



# <span id="page-2-0"></span>**SPECIFICATIONS**

 $AV_{DD} = DV_{DD} = 3 V \pm 10\%, AV_{DD} \le V_P \le 5.5 V$ ,  $AGND = DGND = CPGND = 0 V$ ,  $R_{SET} = 5.1 k\Omega$ , dBm referred to 50  $\Omega$ ,  $T_A = T_{MAX}$  to  $T_{MIN}$ , unless otherwise noted.

#### **Table 1.**



<sup>1</sup> Operating temperature range (B version) is -40°C to +85°C.

 $^2$  AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V.<br><sup>3</sup> AC coupling ensure

 $3$  AC coupling ensures AV<sub>DD</sub>/2 bias.

4 Guaranteed by design. Sample tested to ensure compliance. Use of the PFD at frequencies above 104 MHz requires the minimum antibacklash pulse width enabled.<br><sup>5</sup> T<sub>A</sub> = 25℃; AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V; RF<sub>M</sub> = 350 MHz. The cu

frequency in MHz.

6 The normalized phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20logN (where N is the N divider value) and 10logF $_{\rm PFD}$ . PN $_{\rm SVWH}$  = PN $_{\rm TO}$  – 10logF $_{\rm PFD}$  – 20logN. All phase noise measurements were performed with an Agilent E5500 phase noise test system, using the EVAL-ADF4002EB1 and the HP8644B as the PLL reference.

### <span id="page-3-0"></span>**TIMING CHARACTERISTICS**

 $AV_{DD} = DV_{DD} = 3 V \pm 10\%, AV_{DD} \leq V_P \leq 5.5 V, AGND = DGND = CPGND = 0 V, R<sub>SET</sub> = 5.1 kΩ, dBm referred to 50 Ω, T<sub>A</sub> = T<sub>MAX</sub> to T<sub>MIN</sub>,$ unless otherwise noted.<sup>[1](#page-23-0)</sup>

#### **Table 2.**



1 Guaranteed by design, but not production tested. 2 Operating temperature range (B version) is –40°C to +85°C.

### <span id="page-3-1"></span>**Timing Diagram**



# <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted.

#### **Table 3.**



 $1$  GND = AGND = DGND = 0 V.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

This device is a high performance RF integrated circuit with an ESD rating of <2 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly.

### **THERMAL CHARACTERISTICS**

#### **Table 4. Thermal Impedance**



#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# <span id="page-5-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. TSSOP (Top View)



#### **Table 5. Pin Function Descriptions**



# <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. RF Input Sensitivity



Figure 6. RF Input Sensitivity, Low Frequency



Figure 7. Integrated Phase Noise (400 MHz, 1 MHz, 50 kHz)



Figure 8. Integrated Phase Noise (400 MHz, PFD = 200 MHz, 50 kHz)



Figure 9. Phase Noise (Referred to CP Output) vs. PFD Frequency



Figure 10. Reference Spurs (400 MHz, 1 MHz, 7 kHz)

# <span id="page-7-0"></span>THEORY OF OPERATION **REFERENCE INPUT SECTION**

The reference input stage is shown in [Figure 11](#page-7-2). SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the  $REF_{IN}$  pin on power-down.



### <span id="page-7-2"></span>**RF INPUT STAGE**

The RF input stage is shown in [Figure 12](#page-7-1). It is followed by a 2-stage limiting amplifier to generate the CML clock levels needed for the N counter.



### <span id="page-7-1"></span>**N COUNTER**

The N CMOS counter allows a wide ranging division ratio in the PLL feedback counter. Division ratios from 1 to 8191 are allowed.

### **N and R Relationship**

The N counter makes it possible to generate output frequencies that are spaced only by the reference frequency divided by R.

The equation for the VCO frequency is

$$
f_{VCO} = N \times \frac{f_{REFIN}}{R}
$$

where:

*fvco* is the output frequency of external voltage controlled oscillator (VCO).

*N* is the preset divide ratio of binary 13-bit counter (1 to 8191). *fREFIN* is the external reference frequency oscillator.



# **R COUNTER**

The 14-bit R counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed.

### **PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP**

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. [Figure 14](#page-8-1) is a simplified schematic. The PFD includes a programmable delay element that controls the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer function, and minimizes phase noise and reference spurs. Two bits in the reference counter latch (ABP2 and ABP1) control the width of the pulse. See [Figure 17](#page-10-1) for details. The smallest antibacklash pulse width (1.3 ns) should be used if the desired PFD exceeds 104 MHz.

<span id="page-8-0"></span>

Figure 14. PFD Simplified Schematic and Timing (In Lock)

### <span id="page-8-1"></span>**MUXOUT AND LOCK DETECT**

The output multiplexer on the ADF4002 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 in the function latch. [Figure 19](#page-12-1) shows the full truth table. [Figure 15](#page-8-2) shows the MUXOUT section in block diagram form.

<span id="page-8-3"></span>

#### <span id="page-8-2"></span>**Lock Detect**

MUXOUT can be programmed for two types of lock detect: digital lock detect and analog lock detect.

Digital lock detect is active high. When LDP in the R counter latch is set to 0, digital lock detect is set high when the phase error on three consecutive phase detector (PD) cycles is less than 15 ns. With LDP set to 1, five consecutive cycles of less than 15 ns are required to set the lock detect. It stays set at high until a phase error of greater than 25 ns is detected on any subsequent PD cycle. For PFD frequencies greater than 10 MHz, analog lock detect is more accurate because of the smaller pulse widths.

The N-channel, open-drain, analog lock detect should be operated with an external pull-up resistor of 10 kΩ nominal. When lock has been detected this output is high with narrow, low-going pulses.

### **INPUT SHIFT REGISTER**

The ADF4002 digital section includes a 24-bit input shift register, a 14-bit R counter, and a 13-bit N counter. Data is clocked into the 24-bit shift register on each rising edge of CLK. The data is clocked in MSB-first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs, DB1 and DB0, as shown in the timing diagram (see [Figure 2](#page-3-1)). [Table 6](#page-8-3) provides the truth table for these bits. [Figure 16](#page-9-1) shows a summary of how the latches are programmed.





# <span id="page-9-0"></span>LATCH MAPS AND DESCRIPTIONS

# **LATCH SUMMARY**

#### **REFERENCE COUNTER LATCH**



#### **N COUNTER LATCH**



#### **FUNCTION LATCH**



#### **INITIALIZATION LATCH**

<span id="page-9-1"></span>

Figure 16. Latch Summary

#### <span id="page-10-0"></span>**REFERENCE COUNTER LATCH MAP**



<span id="page-10-1"></span>Figure 17. Reference Counter Latch Map

### <span id="page-11-0"></span>**N COUNTER LATCH MAP**



**THESE BITS ARE NOT USED BY THE DEVICE AND ARE DON'T CARE BITS.**

Figure 18. N Counter Latch Map

06052-016

06052-016

06052-017

06052-017

### <span id="page-12-0"></span>**FUNCTION LATCH MAP**



<span id="page-12-1"></span>Figure 19. Function Latch Map

### <span id="page-13-0"></span>**INITIALIZATION LATCH MAP**



**DON'T CARE BITS.**

Figure 20. Initialization Latch Map

### <span id="page-14-0"></span>**THE FUNCTION LATCH**

With C2, C1 set to 1, 0, the on-chip function latch is programmed. [Figure 19](#page-12-1) shows the input data format for programming the function latch.

#### **Counter Reset**

DB2 (F1) is the counter reset bit. When this bit is set to 1, the R counter and the N counters are reset. For normal operation, set this bit to 0. Upon powering up, the F1 bit needs to be disabled (set to 0). Then, the N counter resumes counting in close alignment with the R counter (the maximum error is one prescaler cycle).

#### **Power-Down**

DB3 (PD1) and DB21 (PD2) provide programmable powerdown modes. These bits are enabled by the CE pin.

When the CE pin is low, the device is immediately disabled regardless of the states of the PD2, PD1 bits.

In the programmed asynchronous power-down, the device powers down immediately after latching a 1 into Bit PD1, with the condition that Bit PD2 has been loaded with a 0.

In the programmed synchronous power-down, the device power-down is gated by the charge pump to prevent unwanted frequency jumps. Once the power-down is enabled by writing a 1 into Bit PD1 (on condition that a 1 has also been loaded to Bit PD2), then the device enters power-down on the occurrence of the next charge pump event.

When a power-down is activated (either in synchronous or asynchronous mode, including a CE pin activated powerdown), the following events occur:

- All active dc current paths are removed.
- The R, N, and timeout counters are forced to their loadstate conditions.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry is reset.
- The RFIN input is debiased.
- The reference input buffer circuitry is disabled.
- The input register remains active and capable of loading and latching data.

#### **MUXOUT Control**

The on-chip multiplexer is controlled by M3, M2, and M1 on the ADF4002. [Figure 19](#page-12-1) shows the truth table.

#### **Fastlock Enable Bit**

DB9 of the function latch is the fastlock enable bit. Only when this is 1 is fastlock enabled.

#### **Fastlock Mode Bit**

DB10 of the function latch is the fastlock mode bit. When fastlock is enabled, this bit determines the fastlock mode to be used. If the fastlock mode bit is 0, then Fastlock Mode 1 is selected, and if the fastlock mode bit is 1, then Fastlock Mode 2 is selected.

#### **Fastlock Mode 1**

In this mode, the charge pump current is switched to the contents of Current Setting 2. The device enters fastlock by having a 1 written to the CP gain bit in the N counter latch. The device exits fastlock by having a 0 written to the CP gain bit in the AB counter latch.

#### **Fastlock Mode 2**

In this mode, the charge pump current is switched to the contents of Current Setting 2. The device enters fastlock by having a 1 written to the CP gain bit in the N counter latch. The device exits fastlock under the control of the timer counter. After the timeout period determined by the value in TC4 to TC1, the CP gain bit in the N counter latch is automatically reset to 0 and the device reverts to normal mode instead of fastlock. See [Figure 19](#page-12-1) for the timeout periods.

#### **Timer Counter Control**

The user has the option of programming two charge pump currents. The intent is to use the Current Setting 1 when the RF output is stable and the system is in a static state. Current Setting 2 is meant to be used when the system is dynamic and in a state of change, that is, when a new output frequency is programmed.

The normal sequence of events is as follows:

The user initially decides the referred charge pump currents. For example, the choice can be 2.5 mA as Current Setting 1 and 5 mA as Current Setting 2.

At the same time, the decision must be made as to how long the secondary current is to stay active before reverting to the primary current. This is controlled by Timer Counter Control Bit DB14 to Timer Counter Control Bit DB11 (TC4 to TC1) in the function latch. See [Figure 19](#page-12-1) for the truth table.

To program a new output frequency, simply program the N counter latch with a new value for N. At the same time, the CP gain bit can be set to 1. This sets the charge pump with the value in CPI6 to CPI4 for a period of time determined by TC4 to TC1. When this time is up, the charge pump current reverts to the value set by CPI3 to CPI1. At the same time, the CP gain bit in the N counter latch is reset to 0 and is ready for the next time that the user wishes to change the frequency.

Note that there is an enable feature on the timer counter. It is enabled when Fastlock Mode 2 is chosen by setting the Fastlock Mode Bit DB10 in the function latch to 1.

#### <span id="page-15-0"></span>**Charge Pump Currents**

CPI3, CPI2, and CPI1 program Current Setting 1 for the charge pump. CPI6, CPI5, and CPI4 program Current Setting 2 for the charge pump. See [Figure 19](#page-12-1) for the truth table.

### **PD Polarity**

This bit sets the phase detector polarity bit (see [Figure 19](#page-12-1)).

### **CP Three-State**

This bit controls the CP output pin. Setting the bit high, puts the CP output into three-state. With the bit set low, the CP output is enabled.

### **THE INITIALIZATION LATCH**

The initialization latch is programmed when C2,  $C1 = 1$ , 1. This is essentially the same as the function latch (programmed when  $C2, C1 = 1, 0$ .

However, when the initialization latch is programmed there is an additional internal reset pulse applied to the R and N counters. This pulse ensures that the N counter is at load point when the N counter data is latched and the device begins counting in close phase alignment.

If the latch is programmed for synchronous power-down (CE pin is high; PD1 bit is high; and PD2 bit is low), the internal pulse also triggers this power-down. The prescaler reference and the oscillator input buffer are unaffected by the internal reset pulse, thereby maintaining close phase alignment when counting resumes.

When the first N counter data is latched after initialization, the internal reset pulse is reactivated. However, successive AB counter loads after this do not trigger the internal reset pulse.

#### **Device Programming After Initial Power-Up**

After initially powering up the device, there are three ways to program the device.

#### **Initialization Latch Method**

- 1. Apply  $V_{DD}$ .
- 2. Program the initialization latch (11 in two LSBs of input word). Make sure that the F1 bit is programmed to 0.
- 3. Conduct a function latch load (10 in two LSBs of the control word). Make sure that the F1 bit is programmed to 0.
- 4. Perform an R load (00 in two LSBs).
- 5. Perform an N load (01 in two LSBs).

When the initialization latch is loaded, the following occurs:

The function latch contents are loaded.

- An internal pulse resets the R, N, and timeout counters to load-state conditions and three-states the charge pump. Note that the prescaler band gap reference and the oscillator input buffer are unaffected by the internal reset pulse, allowing close phase alignment when counting resumes.
- Latching the first N counter data after the initialization word activates the same internal reset pulse. Successive N loads do not trigger the internal reset pulse unless there is another initialization.

#### **CE Pin Method**

- 1. Apply V<sub>DD</sub>.
- 2. Bring CE low to put the device into power-down. This is an asynchronous power-down because it happens immediately.
- 3. Program the function latch (10).
- 4. Program the R counter latch (00).
- 5. Program the N counter latch (01).
- 6. Bring CE high to take the device out of power-down. The R and N counters resume counting in close alignment. Note that after CE goes high, a duration of 1 μs can be required for the prescaler band gap voltage and oscillator input buffer bias to reach steady state.

CE can be used to power the device up and down to check for channel activity. The input register does not need to be reprogrammed each time the device is disabled and enabled, as long as it has been programmed at least once after  $V_{DD}$  was initially applied.

#### **Counter Reset Method**

- 1. Apply  $V_{DD}$ .
- 2. Do a function latch load (10 in two LSBs). As part of this step, load 1 to the F1 bit. This enables the counter reset.
- 3. Perform an R counter load (00 in two LSBs).
- 4. Perform an N counter load (01 in two LSBs).
- 5. Do a function latch load (10 in two LSBs). As part of this step, load 0 to the F1 bit. This disables the counter reset.

This sequence provides the same close alignment as the initialization method. It offers direct control over the internal reset. Note that counter reset holds the counters at load point and three-states the charge pump, but does not trigger synchronous power-down.

# <span id="page-16-0"></span>APPLICATIONS **VERY LOW JITTER ENCODE CLOCK FOR HIGH SPEED CONVERTERS**

[Figure 21](#page-16-1) shows the ADF4002 with a VCXO to provide the encode clock for a high speed analog-to-digital converter (ADC).

The converter used in this application is an [AD9215-80](http://www.analog.com/en/prod/0%2C2877%2CAD9215%2C00.html), a 12-bit converter that accepts up to an 80 MHz encode clock. To realize a stable low jitter clock, use a 77.76 MHz, narrow band VCXO. This example assumes a 19.44 MHz reference clock.

To minimize the phase noise contribution of the ADF4002, the smallest multiplication factor of 4 is used. Thus, the R divider is programmed to 1, and the N divider is programmed to 4.

The charge pump output of the ADF4002 (Pin 2) drives the loop filter. The loop filter bandwidth is optimized for the best possible rms jitter, a key factor in the signal-to-noise ratio (SNR) of the ADC. Too narrow a bandwidth allows the VCXO noise to dominate at small offsets from the carrier frequency. Too wide a bandwidth allows the ADF4002 noise to dominate at offsets where the VCXO noise is lower than the ADF4002 noise. Thus, the intersection of the VCXO noise and the ADF4002 inband noise is chosen as the optimum loop filter bandwidth.

The design of the loop filter uses the ADIsimPLL (Version 3.0) and is available as a free download from [www.analog.com/pll](http://www.analog.com/pll). The rms jitter is measured at <1.2 ps. This level is lower than the maximum allowable 6 ps rms required to ensure the theoretical SNR performance of 59 dB for this converter.

The setup shown in [Figure 21](#page-16-1) using the ADF4002, AD9215, and HSC-ADC-EVALA-SC, allows the user to quickly and effectively determine the suitability of the converter and encode clock. The SPI® interface is used to control the ADF4002, and the USB interface helps control the operation of the AD9215- 80. The controller board sends back FFT information to the PC that, if using an ADC analyzer, provides all conversion results from the ADC.

<span id="page-16-1"></span>

### <span id="page-17-0"></span>**PFD**

As the ADF4002 permits both R and N counters to be programmed to 1, the part can effectively be used as a stand alone PFD and charge pump. This is particularly useful in either a clock cleaning application or a high performance LO. Additionally, the very low normalized phase noise floor (−222 dBc/Hz) enables very low in-band phase noise levels. It is possible to operate the PFD up to a maximum frequency of 200 MHz.

In [Figure 22](#page-17-1), the reference frequency equals the PFD, therefore,  $R = 1$ . The charge pump output integrates into a stable control voltage for the VCXO, and the output from the VCXO is divided down to the desired PFD frequency using an external divider.



Figure 22. ADF4002 as a PFD

### <span id="page-17-2"></span><span id="page-17-1"></span>**INTERFACING**

The ADF4002 has a simple SPI-compatible serial interface for writing to the device. CLK, DATA, and LE control the data transfer. When the latch enable (Pin LE) goes high, the 24 bits that have been clocked into the input register on each rising edge of CLK are transferred to the appropriate latch. For more information, see [Figure 2](#page-3-1) for the timing diagram and [Table 6](#page-8-3) for the latch truth table.

The maximum allowable serial clock rate is 20 MHz. This means that the maximum update rate possible for the device is 833 kHz, or one update every 1.2 μs. This is certainly more than adequate for systems that have typical lock times in hundreds of microseconds.

### **ADuC812 Interface**

<span id="page-17-3"></span>[Figure 23](#page-17-2) shows the interface between the ADF4002 and the [ADuC812](http://www.analog.com/en/prod/0,2877,ADUC812,00.html) MicroConverter®. Since the [ADuC812](http://www.analog.com/en/prod/0,2877,ADUC812,00.html) is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The MicroConverter is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF4002 needs a 24-bit word. This is accomplished by writing three, 8-bit bytes from the MicroConverter to the device. When the third byte

has been written, bring the LE input high to complete the transfer.

On first applying power to the ADF4002, it needs four writes (one each to the initialization latch, function latch, R counter latch, and N counter latch) for the output to become active.

I/O port lines on the [ADuC812 a](http://www.analog.com/en/prod/0,2877,ADUC812,00.html)re also used to control powerdown (CE input) and to detect lock (MUXOUT configured as lock detect and polled by the port input).

When operating in the SPI master mode, the maximum SCLOCK rate of the [ADuC812](http://www.analog.com/en/prod/0%2C2877%2CADuC812%2C00.html) is 4 MHz. This means that the maximum rate at which the output frequency can be changed is 166 kHz.



Figure 23. ADuC812 to ADF4002 Interface

### **ADSP2181 Interface**

[Figure 24](#page-17-3) shows the interface between the ADF4002 and the [ADSP21xx d](http://search.analog.com/search/default.aspx?query=adsp21xx&local=en)igital signal processor. The ADF4002 needs a 24-bit serial word for each latch write. The easiest way to accomplish this using the [ADSP21xx f](http://search.analog.com/search/default.aspx?query=adsp21xx&local=en)amily is to use the autobuffered transmit mode of operation with alternate framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for 8 bits and use three memory locations for each 24-bit word. To program each 24-bit latch, store the three 8-bit bytes, enable the autobuffered mode, and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.



Figure 24. ADSP-21xx to ADF4002 Interface

#### **PCB DESIGN GUIDELINES FOR CHIP SCALE PACKAGE**

The lands on the lead frame chip scale package (CP-20-1) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized.

The bottom of the lead frame chip scale package has a central thermal pad.

The thermal pad on the printed circuit board should be at least as large as this exposed pad. On the printed circuit board, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided.

Thermal vias can be used on the printed circuit board thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at a 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm and the via barrel should be plated with 1 oz. copper to plug the via.

The user should connect the printed circuit board thermal pad to AGND.

# <span id="page-19-0"></span>OUTLINE DIMENSIONS



#### **COMPLIANT TO JEDEC STANDARDS MO-153-AB**

Figure 25. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters



**COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-1**

Figure 26. 20-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] (CP-20-1) Dimensions shown in millimeters

#### <span id="page-20-0"></span>**ORDERING GUIDE**

<span id="page-20-1"></span>

 $1 Z = Pb$ -free part.

# **NOTES**

# **NOTES**

# <span id="page-23-1"></span><span id="page-23-0"></span>**NOTES**

**©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06052-0-4/06(0)** 



www.analog.com

Rev. 0 | Page 24 of 24



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

## Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9