

#### CK420BQ DERIVATIVE SUPPORTING SRNS PCIE CLOCKINGS

932SQ426

### **General Description**

The 932SQ426 is a CK420BQ derivative supporting Separate Reference no Spread (SRnS) PCIe clocking architectures. It uses a 25MHz crystal for maximum performance and has 100MHz outputs tuned for non-spreading applications to provide the most open eye diagram on PCIe links.

### **Recommended Application**

CK420BQ for SRnS applications

### **Output Features**

- 11 HCSL 100MHz outputs for SRnS
- 4 NS\_SAS/SRC outputs
- 4 CPU outputs
- 3 SRC outputs
- 1 HCSL DOT96 output
- 1 3.3V 48M output
- 5 3.3V PCI outputs
- 1 3.3V 14.318M output

### Features/Benefits

- Non-spread 100MHz outputs/ Supports SRnS PCIe architectures
- 64-pin TSSOP and VFQFPN packages; maximum space savings

### **Key Specifications**

- Cycle to cycle jitter: CPU/SRC/NS\_SRC/NS\_SAS < 50ps
- Phase jitter: PCle Gen2 <3ps rms
- Phase jitter: PCle Gen3 <1ps rms
- Phase jitter: QPI 9.6GB/s <0.2ps rms
- Phase jitter: NS-SAS <0.4ps rms using raw phase data</li>
- Phase jitter: NS-SAS <1.3ps rms using Clk Jit Tool 1.6.4</li>

## **Block Diagram**



# **Pin Configuration (TSSOP)**

| SMBCLK GND14 AVDD14 VDD14 'REF14_3x/TEST_SEL GND14 GNDXTAL X1_25 X2_25 VDDXTAL GNDPCI VDDPCI PCI4_2x PCI3_2x PCI2_2x PCI1_2x PCI2_2x PCI1_2x PCI0_2x GNDPCI VDDPCI VDDPCI VDD48 48M_2x GND48 GND96 DOT96T DOT96C AVDD96 TEST_MODE CKPWRGD#/PD VDSRC SRC0T SRC0C GNDSRC | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>31<br>31<br>31<br>31<br>31<br>31<br>31<br>31<br>31 | 932SQ426 | 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 44 47 49 38 37 36 35 34 | SMBDAT VDDCPU CPU3T CPU3C CPU2T CPU2C GNDCPU VDDCPU CPU1T CPU1C CPU0T CPU0C GNDNS AVDD_NS_SAS NS_SAS1T NS_SAS1C NS_SAS0C GNDNS VDDNS NS_SRC1T NS_SRC1C NS_SRC0T NS_SRC0T NS_SRC0C IREF GNDSRC AVDD_SRC VDDSRC SRC2T SRC2C SRC1T SRC1C SRC1T SRC1C SRC2T SRC1C SRC1T SRC2C SRC1T SRC1C |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDSRC                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                      | 1-TSSOP  | 33                                                                                  | onu IU                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                        | •                                                                                                                                                                                                                                    |          |                                                                                     |                                                                                                                                                                                                                                                                                       |

Note: Pins with ^ prefix have internal 120K pullup Pins with v prefix have internal 120K pulldown

### 932SQ426 Functionality

| CPU, SRC, |       |        |       |       |     |
|-----------|-------|--------|-------|-------|-----|
| NS_SAS,   |       |        |       |       |     |
| NS_SRC    | PCI   | REF    | DOT96 | USB   |     |
| 100       | 33.33 | 14.318 | 96.00 | 48.00 | MHz |

### **Power Group Pin Numbers**

| QFN      | I   | TSS      | OP    |                                            |
|----------|-----|----------|-------|--------------------------------------------|
| VDD      | GND | VDD      | GND   | Description                                |
| 57       | 56  | 3        | 2     | 14MHz PLL Analog                           |
| 58       | 60  | 4        | 6     | REF14M Output and Logic                    |
| 64       | 61  | 10       | 7     | 25MHz XTAL                                 |
| 2,9      | 1,8 | 12, 19   | 11,18 | PCI Outputs and Logic                      |
| 10       | 12  | 20       | 22    | 48MHz Output and Logic                     |
| 16       | 13  | 26       | 23    | 96MHz PLL Analog, Output and Logic         |
| 19,27,28 | 22  | 29,37,38 | 32,39 | SRC Outputs and Logic                      |
| 35       | 36  | 45       | 46    | Non-Spreading Differential Outputs & Logic |
| 41       | 42  | 51       | 52    | NS-SAS/SRC PLL Analog                      |
| 47,53    | 48  | 57,63    | 58    | CPU Outputs and Logic                      |

### 932SQ426 Power Down Functionality

| CKPWRGD#/PD | Differential<br>Outputs | Single-<br>ended<br>Outputs | Single<br>ended<br>Outputs<br>w/Latch |
|-------------|-------------------------|-----------------------------|---------------------------------------|
| 1           | HI-Z <sup>1</sup>       | Low                         | Low <sup>2</sup>                      |
| 0           |                         | Running                     |                                       |

- Hi-Z on the differential outputs will result in both True and Complement being low due to the termination
   Those outputs are Hi-Z after VDD is applied and before the complement of the complement of the complement.
- 2. These outputs are Hi-Z after VDD is applied and before the first assertion of CKPWRGD#.

# **Pin Descriptions (TSSOP)**

| PIN# | PIN NAME           | TYPE | DESCRIPTION                                                                                                                                                                                   |
|------|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SMBCLK             |      | Clock pin of SMBUS circuitry, 5V tolerant                                                                                                                                                     |
| 2    | GND14              |      | Ground pin for 14MHz output and logic.                                                                                                                                                        |
| 3    | AVDD14             |      | Analog power pin for 14MHz PLL                                                                                                                                                                |
| 4    | VDD14              |      | Power pin for 14MHz output and logic                                                                                                                                                          |
| 5    | vREF14_3x/TEST_SEL |      | 14.318 MHz reference clock. 3X drive strength as default / TEST_SEL latched input to enable test mode.  Refer to Test Clarification Table. This pin has a weak (~120Kohm) internal pull down. |
| 6    | GND14              | PWR  | Ground pin for 14MHz output and logic.                                                                                                                                                        |
| 7    | GNDXTAL            |      | Ground pin for Crystal Oscillator.                                                                                                                                                            |
| 8    | X1_25              |      | Crystal input, Nominally 25.00MHz.                                                                                                                                                            |
| 9    | X2_25              |      | Crystal output, Nominally 25.00MHz.                                                                                                                                                           |
| 10   | VDDXTAL            |      | 3.3V power for the crystal oscillator.                                                                                                                                                        |
| 11   | GNDPCI             |      | Ground pin for PCI outputs and logic.                                                                                                                                                         |
| 12   | VDDPCI             |      | 3.3V power for the PCI outputs and logic                                                                                                                                                      |
| 13   | PCI4_2x            |      | 3.3V PCI clock output                                                                                                                                                                         |
| 14   | PCI3_2x            |      | 3.3V PCI clock output                                                                                                                                                                         |
| 15   | PCI2_2x            |      | 3.3V PCI clock output                                                                                                                                                                         |
| 16   | PCI1_2x            |      | 3.3V PCI clock output                                                                                                                                                                         |
| 17   | PCI0_2x            |      | 3.3V PCI clock output                                                                                                                                                                         |
| 18   | GNDPCI             |      | Ground pin for PCI outputs and logic.                                                                                                                                                         |
| 19   | VDDPCI             |      | 3.3V power for the PCI outputs and logic                                                                                                                                                      |
| 20   | VDD48              |      | 3.3V power for the 48MHz output and logic                                                                                                                                                     |
| 21   | 48M 2x             |      | 3.3V 48MHz output                                                                                                                                                                             |
| 22   | GND48              |      | Ground pin for 48MHz output and logic.                                                                                                                                                        |
| 23   | GND96              |      | Ground pin for DOT96 output and logic.                                                                                                                                                        |
|      | G.1500             |      | True clock of differential 96MHz output. These are current mode outputs and external series resistors                                                                                         |
| 24   | DOT96T             | OUT  | and shunt resistors are required for termination. See Test Loads and Recommended Terminations for                                                                                             |
|      | 201001             | 001  | specific values.                                                                                                                                                                              |
|      |                    |      | Complementary clock of differential 96MHz output. These are current mode outputs and external series                                                                                          |
| 25   | DOT96C             |      | resistors and shunt resistors are required for termination. See Test Loads and Recommended                                                                                                    |
| 23   | DO 1300            | 001  | Terminations for specific values.                                                                                                                                                             |
| 26   | AVDD96             | PW/R | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic                                                                                                                                |
|      |                    |      | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test mode.                                                                                              |
| 27   | TEST_MODE          | IN   | Refer to Test Clarification Table.                                                                                                                                                            |
|      |                    |      | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power Up. PD is                                                                                         |
| 28   | CKPWRGD#/PD        | IN   | an asynchronous active high input pin used to put the device into a low power state. The internal clocks                                                                                      |
|      |                    |      | and PLLs are stopped.                                                                                                                                                                         |
| 29   | VDDSRC             | PWR  | 3.3V power for the SRC outputs and logic                                                                                                                                                      |
|      |                    |      | True clock of differential SRC output. These are current mode outputs and external series resistors and                                                                                       |
| 30   | SRC0T              | OUT  | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific                                                                                        |
|      |                    |      | values.                                                                                                                                                                                       |
|      |                    |      | Complementary clock of differential SRC output. These are current mode outputs and external series                                                                                            |
| 31   | SRC0C              |      | resistors and shunt resistors are required for termination. See Test Loads and Recommended                                                                                                    |
|      |                    |      | Terminations for specific values.                                                                                                                                                             |
| 32   | GNDSRC             | PWR  | Ground pin for SRC outputs and logic.                                                                                                                                                         |
| 1    |                    |      | Complementary clock of differential SRC output. These are current mode outputs and external series                                                                                            |
| 33   | SRC1C              | OUT  | resistors and shunt resistors are required for termination. See Test Loads and Recommended                                                                                                    |
|      |                    |      | Terminations for specific values.                                                                                                                                                             |
|      |                    |      | True clock of differential SRC output. These are current mode outputs and external series resistors and                                                                                       |
| 34   | SRC1T              | OUT  | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific                                                                                        |
|      |                    |      | values.                                                                                                                                                                                       |
|      |                    |      | Complementary clock of differential SRC output. These are current mode outputs and external series                                                                                            |
| 35   | SRC2C              | OUT  | resistors and shunt resistors are required for termination. See Test Loads and Recommended                                                                                                    |
|      |                    |      | Terminations for specific values.                                                                                                                                                             |
|      |                    |      | True clock of differential SRC output. These are current mode outputs and external series resistors and                                                                                       |
| 36   | SRC2T              | OUT  | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific                                                                                        |
|      |                    |      | values.                                                                                                                                                                                       |
| 37   | VDDSRC             |      | 3.3V power for the SRC outputs and logic                                                                                                                                                      |
| 38   | AVDD_SRC           |      | 3.3V power for the SRC PLL analog circuits                                                                                                                                                    |
| 39   | GNDSRC             | PWR  | Ground pin for SRC outputs and logic.                                                                                                                                                         |
| 1 7  |                    |      | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a                                                                                |
| 40   | IREF               | OUT  | fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the                                                                                        |
|      |                    |      | standard value.                                                                                                                                                                               |

# Pin Descriptions (TSSOP, cont.)

| PIN#     | PIN NAME    | TYPE   | DESCRIPTION                                                                                             |
|----------|-------------|--------|---------------------------------------------------------------------------------------------------------|
|          |             | 1      | Complementary clock of differential non-spreading SRC output. These are current mode outputs and        |
| 41       | NS_SRC0C    | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
|          | 110_011000  |        | Recommended Terminations for specific values.                                                           |
|          |             |        | True clock of differential non-spreading SRC output. These are current mode outputs and external        |
| 42       | NS_SRC0T    | OUT    | series resistors and shunt resistors are required for termination. See Test Loads and Recommended       |
| 72       | 140_011001  | 001    | Terminations for specific values.                                                                       |
|          |             |        | Complementary clock of differential non-spreading SRC output. These are current mode outputs and        |
| 43       | NS_SRC1C    | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
| 40       | 140_011010  | 001    | Recommended Terminations for specific values.                                                           |
|          |             |        | True clock of differential non-spreading SRC output. These are current mode outputs and external        |
| 44       | NS_SRC1T    | OUT    | series resistors and shunt resistors are required for termination. See Test Loads and Recommended       |
|          | 140_011011  | 001    | Terminations for specific values.                                                                       |
| 45       | VDDNS       | PWR    | 3.3V power for the Non-Spreading differential outputs outputs and logic                                 |
| 46       | GNDNS       |        | Ground pin for non-spreading differential outputs and logic.                                            |
| 40       | CINDING     | I VVII | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and         |
| 47       | NS_SAS0C    | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
| 47       | 110_04000   | 001    | Recommended Terminations for specific values.                                                           |
|          |             |        | True clock of differential non-spreading SAS output. These are current mode outputs and external series |
| 48       | NS_SAS0T    | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| 40       | 110_0A001   | 001    | Terminations for specific values.                                                                       |
|          |             |        | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and         |
| 49       | NS_SAS1C    | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
| 43       | 110_04010   | 001    | Recommended Terminations for specific values.                                                           |
|          |             |        | True clock of differential non-spreading SAS output. These are current mode outputs and external series |
| 50       | NS_SAS1T    | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| 50       | NO_SASTI    | 001    | Terminations for specific values.                                                                       |
| 51       | AVDD_NS_SAS | D\A/D  | 3.3V power for the non-spreading SAS/SRC PLL analog circuits.                                           |
| 52       | GNDNS       |        | Ground pin for non-spreading differential outputs and logic.                                            |
| 52       | GINDING     | FVVN   | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 53       | CPU0C       | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| 55       | OF UUC      | 001    | Terminations for specific values.                                                                       |
|          |             |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 54       | CPU0T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
| 34       | 01 001      | 001    | values.                                                                                                 |
|          |             |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 55       | CPU1C       | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| 33       | 01 010      | 001    | Terminations for specific values.                                                                       |
|          |             |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 56       | CPU1T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
| 30       | Or OTT      | 001    | values.                                                                                                 |
| 57       | VDDCPU      | PW/R   | 3.3V power for the CPU outputs and logic                                                                |
| 58       | GNDCPU      |        | Ground pin for CPU outputs and logic.                                                                   |
| 30       | GIVEOI O    | 1 7711 | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 59       |             | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| 39       | CPU2C       | 001    | Terminations for specific values.                                                                       |
|          | 01 020      |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 60       | CPU2T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
| 00       | 01 021      | 001    | values.                                                                                                 |
|          |             |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 61       | CPU3C       | OUT    | · · · · · · · · · · · · · · · · · · ·                                                                   |
| 61       | CFU3C       | 001    | resistors and shunt resistors are required for termination. See Test Loads and Recommended              |
| $\vdash$ |             | -      | Terminations for specific values.                                                                       |
| 60       | CDUST       | OUT    | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 62       | CPU3T       | 001    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
| 60       | VDDCDII     | DIAID  | values.                                                                                                 |
| 63       | VDDCPU      |        | 3.3V power for the CPU outputs and logic                                                                |
| 64       | SMBDAT      | I/O    | Data pin of SMBUS circuitry, 5V tolerant                                                                |

## **Pin Configuration (VFQFPN)**



#### 64-pin VFQFPN

Note: Pins with ^ prefix have internal 120K pullup
Pins with v prefix have internal 120K pulldowm

# Pin Descriptions (VFQFPN)

| PIN# | PIN NAME    | TYPE   | DESCRIPTION                                                                                                    |
|------|-------------|--------|----------------------------------------------------------------------------------------------------------------|
| 1    | GNDPCI      | 932S   | Ground pin for PCI outputs and logic.                                                                          |
| '    |             | Q426   |                                                                                                                |
| 2    | VDDPCI      | PWR    |                                                                                                                |
| 3    | PCI4_2x     |        | 3.3V PCI clock output                                                                                          |
| 4    | PCI3_2x     |        | 3.3V PCI clock output                                                                                          |
| 5    | PCI2_2x     |        | 3.3V PCI clock output                                                                                          |
| 6    | PCI1_2x     |        | 3.3V PCI clock output                                                                                          |
| 7    | PCI0_2x     |        | 3.3V PCI clock output                                                                                          |
| 8    | GNDPCI      |        | Ground pin for PCI outputs and logic.                                                                          |
| 9    | VDDPCI      |        | 3.3V power for the PCI outputs and logic                                                                       |
| 10   | VDD48       |        | 3.3V power for the 48MHz output and logic                                                                      |
| 11   | 48M_2x      |        | 3.3V 48MHz output                                                                                              |
| 12   | GND48       |        | Ground pin for 48MHz output and logic.                                                                         |
| 13   | GND96       |        | Ground pin for DOT96 output and logic.                                                                         |
|      |             |        | True clock of differential 96MHz output. These are current mode outputs and external series resistors and      |
| 14   | DOT96T      | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific         |
|      |             |        | values.                                                                                                        |
|      |             |        | Complementary clock of differential 96MHz output. These are current mode outputs and external series           |
| 15   | DOT96C      |        | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations        |
|      |             |        | for specific values.                                                                                           |
| 16   | AVDD96      |        | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic                                                 |
| 17   | TEST_MODE   | I IINI | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test mode. Refer         |
|      |             |        | to Test Clarification Table.                                                                                   |
|      |             |        | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power Up. PD is          |
| 18   | CKPWRGD#/PD |        | an asynchronous active high input pin used to put the device into a low power state. The internal clocks       |
|      |             |        | and PLLs are stopped.                                                                                          |
| 19   | VDDSRC      |        | 3.3V power for the SRC outputs and logic                                                                       |
|      |             |        | True clock of differential SRC output. These are current mode outputs and external series resistors and        |
| 20   | SRC0T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific         |
|      |             |        | values.                                                                                                        |
|      |             |        | Complementary clock of differential SRC output. These are current mode outputs and external series             |
| 21   | SRC0C       |        | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations        |
|      |             |        | for specific values.                                                                                           |
| 22   | GNDSRC      |        | Ground pin for SRC outputs and logic.                                                                          |
|      |             |        | Complementary clock of differential SRC output. These are current mode outputs and external series             |
| 23   | SRC1C       |        | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations        |
|      |             |        | for specific values.                                                                                           |
|      |             |        | True clock of differential SRC output. These are current mode outputs and external series resistors and        |
| 24   | SRC1T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific         |
|      |             |        | values.                                                                                                        |
|      |             |        | Complementary clock of differential SRC output. These are current mode outputs and external series             |
| 25   | SRC2C       | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations        |
|      |             |        | for specific values.                                                                                           |
|      |             |        | True clock of differential SRC output. These are current mode outputs and external series resistors and        |
| 26   | SRC2T       | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific         |
|      |             |        | values.                                                                                                        |
| 27   | VDDSRC      |        | 3.3V power for the SRC outputs and logic                                                                       |
| 28   | AVDD_SRC    |        | 3.3V power for the SRC PLL analog circuits                                                                     |
| 29   | GNDSRC      |        | Ground pin for SRC outputs and logic.                                                                          |
|      |             |        | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a |
| 30   | IREF        |        | fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the         |
|      |             |        | standard value.                                                                                                |
|      |             |        | Complementary clock of differential non-spreading SRC output. These are current mode outputs and               |
| 31   | NS_SRC0C    | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and                 |
|      |             |        | Recommended Terminations for specific values.                                                                  |
|      |             |        | True clock of differential non-spreading SRC output. These are current mode outputs and external series        |
| 32   | NS_SRC0T    |        | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations        |
|      |             |        | for specific values.                                                                                           |
|      |             | -      | <del> </del>                                                                                                   |

# Pin Descriptions (VFQFPN, cont.)

| PIN# | PIN NAME          | TYPE   | DESCRIPTION                                                                                             |
|------|-------------------|--------|---------------------------------------------------------------------------------------------------------|
|      | I III IVAIIL      |        | Complementary clock of differential non-spreading SRC output. These are current mode outputs and        |
| 33   | NS_SRC1C          | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
| 00   | 140_011010        | 001    | Recommended Terminations for specific values.                                                           |
|      |                   |        | True clock of differential non-spreading SRC output. These are current mode outputs and external series |
| 34   | NS_SRC1T          | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
| 04   | 140_011011        | 001    | for specific values.                                                                                    |
| 35   | VDDNS             | PWR    | 3.3V power for the Non-Spreading differential outputs outputs and logic                                 |
|      | GNDNS             |        | Ground pin for non-spreading differential outputs and logic.                                            |
| 00   | CINDINO           | . **** | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and         |
| 37   | NS_SAS0C          | ОПТ    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
| 0,   | 110_0/1000        |        | Recommended Terminations for specific values.                                                           |
|      |                   |        | True clock of differential non-spreading SAS output. These are current mode outputs and external series |
| 38   | NS_SAS0T          | ОПТ    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   | 00.    | for specific values.                                                                                    |
|      |                   |        | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and         |
| 39   | NS_SAS1C          | OUT    | external series resistors and shunt resistors are required for termination. See Test Loads and          |
|      |                   |        | Recommended Terminations for specific values.                                                           |
|      |                   |        | True clock of differential non-spreading SAS output. These are current mode outputs and external series |
| 40   | NS_SAS1T          | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   |        | for specific values.                                                                                    |
| 41   | AVDD_NS_SAS       | PWR    | 3.3V power for the non-spreading SAS/SRC PLL analog circuits.                                           |
|      | GNDNS             |        | Ground pin for non-spreading differential outputs and logic.                                            |
|      |                   |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 43   | CPU0C             | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   |        | for specific values.                                                                                    |
|      |                   |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 44   | CPU0T             | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
|      |                   |        | values.                                                                                                 |
|      |                   |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 45   | CPU1C             | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   |        | for specific values.                                                                                    |
|      |                   |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 46   | CPU1T             | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
|      |                   |        | values.                                                                                                 |
| 47   | VDDCPU            | PWR    | 3.3V power for the CPU outputs and logic                                                                |
| 48   | GNDCPU            | PWR    | Ground pin for CPU outputs and logic.                                                                   |
|      |                   |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 49   | CPU2C             | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   |        | for specific values.                                                                                    |
|      |                   |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 50   | CPU2T             | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
|      |                   |        | values.                                                                                                 |
|      |                   |        | Complementary clock of differential CPU output. These are current mode outputs and external series      |
| 51   | CPU3C             | OUT    | resistors and shunt resistors are required for termination. See Test Loads and Recommended Terminations |
|      |                   |        | for specific values.                                                                                    |
|      |                   |        | True clock of differential CPU output. These are current mode outputs and external series resistors and |
| 52   | CPU3T             | OUT    | shunt resistors are required for termination. See Test Loads and Recommended Terminations for specific  |
|      |                   |        | values.                                                                                                 |
| 53   | VDDCPU            |        | 3.3V power for the CPU outputs and logic                                                                |
|      | SMBDAT            | I/O    | Data pin of SMBUS circuitry, 5V tolerant                                                                |
|      | SMBCLK            | IN     | Clock pin of SMBUS circuitry, 5V tolerant                                                               |
|      | GND14             |        | Ground pin for 14MHz output and logic.                                                                  |
|      | AVDD14            |        | Analog power pin for 14MHz PLL                                                                          |
| 58   | VDD14             | PWR    | Power pin for 14MHz output and logic                                                                    |
| 59   | vREF14_3x/TEST_SE | I/O    | 14.318 MHz reference clock. 3X drive strength as default / TEST_SEL latched input to enable test mode.  |
|      | L                 |        | Refer to Test Clarification Table. This pin has a weak (~120Kohm) internal pull down.                   |
|      | GND14             |        | Ground pin for 14MHz output and logic.                                                                  |
|      | GNDXTAL           |        | Ground pin for Crystal Oscillator.                                                                      |
| 62   | X1_25             | IN     | Crystal input, Nominally 25.00MHz.                                                                      |
|      | _                 |        |                                                                                                         |
|      | X2_25<br>VDDXTAL  |        | Crystal output, Nominally 25.00MHz.  3.3V power for the crystal oscillator.                             |

# **Test Loads and Recommended Terminations**

#### 932SQ426 Differential Test Loads



#### **Differential Output Termination Table**

| DIF Zo (Ω) | Iref (Ω) | Rs (Ω) | Rp (Ω) |
|------------|----------|--------|--------|
| 100        | 475      | 33     | 50     |
| 85         | 412      | 27     | 43.2   |



Single-ended Output Termination Table

|         | Rs Value |                 |         |  |
|---------|----------|-----------------|---------|--|
|         |          | (for each load) |         |  |
| Output  | Loads    | $Zo = 50\Omega$ | Zo =60Ω |  |
| PCI/USB | 1        | 36              | 43      |  |
| PCI/USB | 2        | 22 33           |         |  |
| REF     | 1        | 39              | 47      |  |
| REF     | 2        | 27              | 36      |  |
| REF     | 3        | 10              | 20      |  |

# **Electrical Characteristics - Absolute Maximum Ratings**

| PARAMETER                 | SYMBOL             | CONDITIONS                 | MIN     | TYP | MAX           | UNITS | NOTES |
|---------------------------|--------------------|----------------------------|---------|-----|---------------|-------|-------|
| 3.3V Core Supply Voltage  | VDDA               |                            |         |     | 4.6           | V     | 1,2   |
| 3.3V Logic Supply Voltage | VDD                |                            |         |     | 4.6           | V     | 1,2   |
| Input Low Voltage         | $V_{IL}$           |                            | GND-0.5 |     |               | V     | 1     |
| Input High Voltage        | $V_{IH}$           | Except for SMBus interface |         |     | $V_{DD}+0.5V$ | V     | 1     |
| Input High Voltage        | V <sub>IHSMB</sub> | SMBus clock and data pins  |         |     | 5.5V          | V     | 1     |
| Storage Temperature       | Ts                 |                            | -65     |     | 150           | °C    | 1     |
| Junction Temperature      | Tj                 |                            |         |     | 125           | °C    | 1     |
| Input ESD protection      | ESD prot           | Human Body Model           | 2000    |     |               | V     | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

### **Electrical Characteristics - Current Consumption**

 $TA = T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER                | SYMBOL                | CONDITIONS                                        | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|-----------------------|---------------------------------------------------|-----|-----|-----|-------|-------|
| Operating Supply Current | I <sub>DD3.3OP</sub>  | All outputs active @100MHz,<br>$C_L = Full load;$ |     | 370 | 400 | mA    | 1     |
| Powerdown Current        | I <sub>DD3.3PDZ</sub> | All differential pairs tri-stated                 |     | 17  | 20  | mA    | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

### **DC Electrical Characteristics - Differential Current Mode Outputs**

 $T_A = T_{COM_i}$  Supply Voltage VDD = 3.3 V +/-5%

| A COM, Capper           |            |                                                         |      |      |      | 1     |         |
|-------------------------|------------|---------------------------------------------------------|------|------|------|-------|---------|
| PARAMETER               | SYMBOL     | CONDITIONS                                              | MIN  | TYP  | MAX  | UNITS | NOTES   |
| Slew rate               | dV/dt      | Scope averaging on                                      | 1    | 2.3  | 4    | V/ns  | 1, 2, 3 |
| Slew rate matching      | ΔdV/dt     | Slew rate matching, Scope averaging on                  |      | 9.9  | 20   | %     | 1, 2, 4 |
| Rise/Fall Time Matching | ΔTrf       | Rise/fall matching, Scope averaging off                 |      | 17   | 125  | ps    | 1, 8, 9 |
| Voltage High            | VHigh      | Statistical measurement on<br>single-ended signal using | 660  | 716  | 850  | mV    | 1       |
| Voltage Low             | VLow       | oscilloscope math function. (Scope averaging on)        | -150 | 20   | 150  | IIIV  | 1       |
| Max Voltage             | Vmax       | Measurement on single ended                             |      | 757  | 1150 | mV    | 1, 7    |
| Min Voltage             | Vmin       | signal using absolute value.                            | -300 | -9   |      | IIIV  | 1, 7    |
| Vswing                  | Vswing     | Scope averaging off                                     | 300  | 1393 |      | mV    | 1, 2    |
| Crossing Voltage (abs)  | Vcross_abs | Scope averaging off                                     | 250  | 338  | 550  | mV    | 1, 5    |
| Crossing Voltage (var)  | Δ-Vcross   | Scope averaging off                                     |      | 32   | 140  | mV    | 1, 6    |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. IREF = VDD/(3xR<sub>R</sub>). For R<sub>R</sub> =412 $\Omega$  (1%), I<sub>REF</sub> = 2.67mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @ Z<sub>O</sub>= 85 $\Omega$  differential impedance.

<sup>&</sup>lt;sup>2</sup> Measured from differential waveform

<sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.

<sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of V\_cross\_min/max (V\_cross absolute) allowed. The intent is to limit Vcross induced modulation by setting V\_cross\_delta to be smaller than

<sup>&</sup>lt;sup>7</sup> Includes overshoot and undershoot.

<sup>&</sup>lt;sup>8</sup> Measured from single-ended waveform

<sup>&</sup>lt;sup>9</sup> Measured with scope averaging off, using statistics function. Variation is difference between min and max.

# **Electrical Characteristics - Input/Supply/Common Parameters**

TA =  $T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER                            | SYMBOL              | CONDITIONS                                                                                                                                           | MIN                   | TYP   | MAX                   | UNITS | NOTES |
|--------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------------|-------|-------|
| Ambient Operating Temperature        | T <sub>COM</sub>    | Commmercial range                                                                                                                                    | 0                     | 25    | 70                    | °C    | 1     |
| Input High Voltage                   | V <sub>IH</sub>     | Single-ended inputs, except<br>SMBus, low threshold and tri-<br>level inputs                                                                         | 2                     | 2.4   | V <sub>DD</sub> + 0.3 | V     | 1     |
| Input Low Voltage                    | $V_{IL}$            | Single-ended inputs, except<br>SMBus, low threshold and tri-<br>level inputs                                                                         | GND - 0.3             | 0.4   | 0.8                   | V     | 1     |
|                                      | I <sub>IN</sub>     | Single-ended inputs,<br>$V_{IN} = GND, V_{IN} = VDD$                                                                                                 | -5                    |       | 5                     | uA    | 1     |
| Input Current                        | I <sub>INP</sub>    | Single-ended inputs.  V <sub>IN</sub> = 0 V; Inputs with internal pull-up resistors  V <sub>IN</sub> = VDD; Inputs with internal pull-down resistors | -200                  |       | 200                   | uA    | 1     |
| Low Threshold Input-<br>High Voltage | $V_{IH\_FS}$        | 3.3 V +/-5%                                                                                                                                          | 0.7                   |       | V <sub>DD</sub> + 0.3 | V     | 1     |
| Low Threshold Input-<br>Low Voltage  | $V_{IL\_FS}$        | 3.3 V +/-5%                                                                                                                                          | V <sub>SS</sub> - 0.3 |       | 0.35                  | V     | 1     |
| Input Frequency                      | Fi                  |                                                                                                                                                      |                       | 25.00 |                       | MHz   | 2     |
| Pin Inductance                       | $L_{pin}$           |                                                                                                                                                      |                       |       | 7                     | nH    | 1     |
|                                      | $C_{IN}$            | Logic Inputs                                                                                                                                         |                       |       | 5                     | pF    | 1     |
| Capacitance                          | C <sub>OUT</sub>    | Output pin capacitance                                                                                                                               |                       |       | 5                     | pF    | 1     |
|                                      | $C_{INX}$           | X1 & X2 pins                                                                                                                                         |                       |       | 5                     | pF    | 1     |
| Clk Stabilization                    | T <sub>STAB</sub>   | From V <sub>DD</sub> Power-Up and after input clock stabilization or deassertion of PD# to 1st clock                                                 |                       | 1.200 | 1.8                   | ms    | 1,2   |
| Tdrive_PD#                           | t <sub>DRVPD</sub>  | Differential output enable after PD# de-assertion                                                                                                    |                       |       | 300                   | us    | 1,3   |
| Tfall                                | t <sub>F</sub>      | Fall time of control inputs                                                                                                                          |                       |       | 5                     | ns    | 1,2   |
| Trise                                | t <sub>R</sub>      | Rise time of control inputs                                                                                                                          |                       |       | 5                     | ns    | 1,2   |
| SMBus Input Low                      | $V_{ILSMB}$         |                                                                                                                                                      |                       |       | 0.8                   | V     | 1     |
| SMBus Input<br>High Voltage          | V <sub>IHSMB</sub>  |                                                                                                                                                      | 2.1                   |       | V <sub>DDSMB</sub>    | V     | 1     |
| SMBus Output<br>Low Voltage          | V <sub>OLSMB</sub>  | @ I <sub>PULLUP</sub>                                                                                                                                |                       |       | 0.4                   | V     | 1     |
| SMBus Sink Current                   | I <sub>PULLUP</sub> | @ V <sub>OL</sub>                                                                                                                                    | 4                     |       |                       | mA    | 1     |
| Nominal Bus Voltage                  | $V_{\text{DDSMB}}$  | 3V to 5V +/- 10%                                                                                                                                     | 2.7                   |       | 5.5                   | V     | 1     |
| SCLK/SDATA Rise Time                 | t <sub>RSMB</sub>   | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                                 |                       |       | 1000                  | ns    | 1     |
| SCLK/SDATA Fall Time                 | t <sub>FSMB</sub>   | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                                 |                       |       | 300                   | ns    | 1     |
| SMBus Operating<br>Frequency         | f <sub>MAXSMB</sub> | Maximum SMBus operating frequency                                                                                                                    |                       |       | 100                   | kHz   | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^2\</sup>mbox{Control}$  input must be monotonic from 20% to 80% of input swing.

 $<sup>^3</sup>$ Time from deassertion until outputs are >200 mV

## **AC Electrical Characteristics - Differential Current Mode Outputs**

 $TA = T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| SYMBOL                | CONDITIONS                              | MIN                                                                                                                                                                                                                                                                     | TYP                                                                                                                                                                                                                                                                                               | MAX                                                  | UNITS                                                 | NOTES                                                 |
|-----------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| t <sub>DC</sub>       | Measured differentially, PLL<br>Mode    | 45                                                                                                                                                                                                                                                                      | 51.8                                                                                                                                                                                                                                                                                              | 55                                                   | %                                                     | 1                                                     |
| t <sub>sk3SRC</sub>   | Across all SRC outputs,<br>$V_T = 50\%$ |                                                                                                                                                                                                                                                                         | 18                                                                                                                                                                                                                                                                                                | 50                                                   | ps                                                    | 1                                                     |
| t <sub>sk3CPU</sub>   | Across all CPU outputs,<br>$V_T = 50\%$ |                                                                                                                                                                                                                                                                         | 35                                                                                                                                                                                                                                                                                                | 50                                                   | ps                                                    | 1                                                     |
| t <sub>icvc-cvc</sub> | CPU, SRC, NS_SAS outputs                |                                                                                                                                                                                                                                                                         | 22                                                                                                                                                                                                                                                                                                | 50                                                   | ps                                                    | 1,3<br>1,3                                            |
|                       | t <sub>DC</sub>                         | $t_{DC} \begin{tabular}{ll} Measured differentially, PLL \\ Mode \\ t_{sk3SRC} \begin{tabular}{ll} Measured differentially, PLL \\ Mode \\ Across all SRC outputs, \\ V_T = 50\% \\ Across all CPU outputs, \\ V_T = 50\% \\ CPU, SRC, NS_SAS outputs \\ \end{tabular}$ | $t_{DC} \qquad \begin{array}{c} \text{Measured differentially, PLL} \\ \text{Mode} \\ \\ t_{sk3SRC} \qquad \begin{array}{c} \text{Across all SRC outputs,} \\ V_T = 50\% \\ \\ \\ V_T = 50\% \\ \\ \\ V_T = 50\% \\ \\ \\ \\ V_T = 50\% \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

### **Electrical Characteristics - Phase Jitter Parameters**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD/}V_{DDA} = 3.3 \text{ V +/-5\%}$ ,

| PARAMETER    | SYMBOL                   | CONDITIONS                                                | MIN | TYP  | MAX | UNITS       | Notes   |
|--------------|--------------------------|-----------------------------------------------------------|-----|------|-----|-------------|---------|
|              | t <sub>jphPCleG1</sub>   | PCIe Gen 1                                                |     | 16   | 86  | ps (p-p)    | 1,2,3,6 |
|              | <b>t</b>                 | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz                  |     | 0.37 | 3   | ps<br>(rms) | 1,2,6   |
|              | t <sub>jphPCleG2</sub>   | PCle Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)      |     | 1.45 | 3.1 | ps<br>(rms) | 1,2,6   |
|              | t <sub>jphPCleG3</sub>   | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR =<br>10MHz)          |     | 0.35 | 1   | ps<br>(rms) | 1,2,4,6 |
| Phase Jitter |                          | QPI & SMI<br>(100MHz or 133MHz, 4.8Gb/s,<br>6.4Gb/s 12UI) |     | 0.29 | 0.5 | ps<br>(rms) | 1,5,6   |
|              | t <sub>jphQPI_</sub> SMI | QPI & SMI<br>(100MHz, 8.0Gb/s, 12UI)                      |     | 0.15 | 0.3 | ps<br>(rms) | 1,5,6   |
|              |                          | QPI & SMI<br>(100MHz, 9.6Gb/s, 12UI)                      |     | 0.13 | 0.2 | ps<br>(rms) | 1,5,6   |
|              | t <sub>jphSAS12G</sub>   | SAS12G<br>(Filtered REFCLK Jitter 20KHz<br>to 20MHz.)     |     | 0.30 | 0.4 | ps<br>(rms) | 1,7,8   |
|              | t <sub>jphSAS12G</sub>   | SAS 12G                                                   |     | 0.54 | 1.3 | ps<br>(rms) | 1,5,8   |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^2</sup>$  I<sub>REF</sub> = VDD/(3xRR). For RR =412 $\Omega$  (1%), IREF = 2.67mA. IOH = 6 x IREF and VOH = 0.7V @ ZO= 85 $\Omega$  differential impedance.

<sup>&</sup>lt;sup>3</sup> Measured from differential waveform

<sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>&</sup>lt;sup>4</sup> Subject to final radification by PCI SIG.

<sup>&</sup>lt;sup>5</sup> Calculated from Intel-supplied Clock Jitter Tool v 1.6.4

<sup>&</sup>lt;sup>6</sup> Applies to CPU, SRC and NS\_SAS outputs

<sup>&</sup>lt;sup>7</sup> Intel calculation from raw phase noise data

<sup>&</sup>lt;sup>8</sup> Applies to NS\_SAS and NS\_SRC outputs only.

### **Electrical Characteristics - PCI**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD/}V_{DDA} = 3.3 \text{ V +/-5\%}$ ,

| PARAMETER              | SYMBOL                | CONDITIONS                      | MIN | TYP  | MAX  | UNITS | NOTES |
|------------------------|-----------------------|---------------------------------|-----|------|------|-------|-------|
| Output Impedance       | R <sub>DSP</sub>      | $V_{O} = V_{DD}^{*}(0.5)$       | 12  |      | 55   | Ω     | 1     |
| Output High Voltage    | $V_{OH}$              | $I_{OH} = -1 \text{ mA}$        | 2.4 |      |      | V     | 1     |
| Output Low Voltage     | $V_{OL}$              | $I_{OL} = 1 \text{ mA}$         |     |      | 0.55 | V     | 1     |
| Output High Current    |                       | MIN @V <sub>OH</sub> = 1.0 V    | -33 |      |      | mA    | 1     |
| Output High Current    | Іон                   | MAX $@V_{OH} = 3.135 \text{ V}$ |     |      | -33  | mA    | 1     |
| Output Low Current     | 1                     | MIN @V <sub>OL</sub> = 1.95 V   | 30  |      |      | mA    | 1     |
| Output Low Current     | I <sub>OL</sub>       | MAX @ $V_{OL} = 0.4 V$          |     |      | 38   | mA    | 1     |
| Clock High Time        | T <sub>HIGH</sub>     | 1.5V                            | 12  |      |      | ns    | 1     |
| Clock Low Time         | $T_LOW$               | 1.5V                            | 12  |      |      | ns    | 1     |
| Edge Rate              | t <sub>slewr/f</sub>  | Rising/Falling edge rate        | 1   | 1.7  | 4    | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>       | V <sub>T</sub> = 1.5 V          | 45  | 51.3 | 55   | %     | 1     |
| Group Skew             | t <sub>skew</sub>     | V <sub>T</sub> = 1.5 V          |     | 279  | 500  | ps    | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | V <sub>T</sub> = 1.5 V          |     | 96   | 500  | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

### **Electrical Characteristics - 48MHz**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD/}V_{DDA} = 3.3 \text{ V } +/-5\%$ ,

| PARAMETER              | SYMBOL                   | CONDITIONS                      | MIN   | TYP | MAX    | UNITS | NOTES |
|------------------------|--------------------------|---------------------------------|-------|-----|--------|-------|-------|
| Output Impedance       | R <sub>DSP</sub>         | $V_{O} = V_{DD}^{*}(0.5)$       | 20    |     | 60     | Ω     | 1     |
| Output High Voltage    | V <sub>OH</sub>          | $I_{OH} = -1 \text{ mA}$        | 2.4   |     |        | V     | 1     |
| Output Low Voltage     | V <sub>OL</sub>          | I <sub>OL</sub> = 1 mA          |       |     | 0.55   | V     | 1     |
| Output High Current    |                          | MIN @V <sub>OH</sub> = 1.0 V    | -29   |     |        | mA    | 1     |
| Output High Current    | I <sub>OH</sub>          | MAX $@V_{OH} = 3.135 \text{ V}$ |       |     | -33    | mA    | 1     |
| Output Low Current     |                          | MIN @V <sub>OL</sub> = 1.95 V   | 29    |     |        | mA    | 1     |
| Output Low Current     | I <sub>OL</sub>          | MAX @ $V_{OL} = 0.4 V$          |       |     | 27     | mA    | 1     |
| Clock High Time        | T <sub>HIGH</sub>        | 1.5V                            | 8.094 |     | 10.036 | ns    | 1     |
| Clock Low Time         | $T_LOW$                  | 1.5V                            | 7.694 |     | 9.836  | ns    | 1     |
| Edge Rate              | t <sub>slewr/f_USB</sub> | Rising/Falling edge rate        | 1     | 1.8 | 2      | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>          | $V_{T} = 1.5 V$                 | 45    | 51  | 55     | %     | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub>    | $V_T = 1.5 V$                   |       | 122 | 350    | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

 $<sup>^1\</sup>mbox{Guaranteed}$  by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V

### **Electrical Characteristics - REF**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD/}V_{DDA} = 3.3 \text{ V +/-5}\%$ ,

| PARAMETER              | SYMBOL                | CONDITIONS                      | MIN  | TYP  | MAX  | UNITS | Notes |
|------------------------|-----------------------|---------------------------------|------|------|------|-------|-------|
| Output Impedance       | $R_{DSP}$             | $V_{O} = V_{DD}^{*}(0.5)$       | 12   |      | 55   | Ω     | 1     |
| Output High Voltage    | $V_{OH}$              | $I_{OH} = -1 \text{ mA}$        | 2.4  |      |      | V     | 1     |
| Output Low Voltage     | $V_{OL}$              | I <sub>OL</sub> = 1 mA          |      |      | 0.55 | V     | 1     |
| Output High Current    |                       | MIN @V <sub>OH</sub> = 1.0 V    | -33  |      |      | mA    | 1     |
| Output High Current    | I <sub>OH</sub>       | MAX $@V_{OH} = 3.135 \text{ V}$ |      |      | -33  | mA    | 1     |
| Output Low Current     |                       | MIN @V <sub>OL</sub> = 1.95 V   | 30   |      |      | mA    | 1     |
| Output Low Current     | I <sub>OL</sub>       | MAX @ $V_{OL} = 0.4 V$          |      |      | 38   | mA    | 1     |
| Clock High Time        | T <sub>HIGH</sub>     | 1.5V                            | 27.5 |      |      | ns    | 1     |
| Clock Low Time         | $T_LOW$               | 1.5V                            | 27.5 |      |      | ns    | 1     |
| Edge Rate              | t <sub>slewr/f</sub>  | Rising/Falling edge rate        | 1    | 1.5  | 4    | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>       | $V_{T} = 1.5 V$                 | 45   | 50.5 | 55   | %     | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | $V_{T} = 1.5 V$                 |      | 89   | 1000 | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

## **Clock AC Tolerances**

|                       |     | SRC,    |     |       |        |      |     |
|-----------------------|-----|---------|-----|-------|--------|------|-----|
|                       |     | NS_SAS, |     |       |        |      |     |
|                       | CPU | NS_SRC  | PCI | DOT96 | 48 MHz | REF  |     |
| PPM tolerance         | 100 | 100     | 100 | 100   | 100    | 100  | ppm |
| Cycle to Cycle Jitter | 50  | 50      | 500 | 250   | 350    | 1000 | ps  |

# Clock Periods - Outputs without Spread Spectrum

|                           |              |                              |                                      | M                                    | easurement Wi           | ndow                                 |                                      |                              |         |       |
|---------------------------|--------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|---------|-------|
|                           | Center       | 1 Clock                      | 1 us                                 | 0.1s                                 | 0.1s                    | 0.1s                                 | 1us                                  | 1 Clock                      | ĺ       |       |
| SSC ON                    | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units I | Notes |
| CPU                       | 100.00000    | 9.94900                      |                                      | 9.99900                              | 10.00000                | 10.00100                             |                                      | 10.05100                     | ns      | 1,2   |
| SRC,<br>NS_SAS,<br>NS_SRC | 100.00000    | 9.94900                      |                                      | 9.99900                              | 10.00000                | 10.00100                             |                                      | 10.05100                     | ns      | 1,2   |
| PCI                       | 33.33333     | 29.49700                     |                                      | 29.99700                             | 30.00000                | 30.00300                             |                                      | 30.50300                     | ns      | 1,2   |
| DOT96                     | 96.00000     | 10.16563                     |                                      | 10.41563                             | 10.41667                | 10.41771                             |                                      | 10.66771                     | ns      | 1,2   |
| 48MHz                     | 48.00000     | 20.48125                     |                                      | 20.83125                             | 20.83333                | 20.83542                             |                                      | 21.18542                     | ns      | 1,2   |
| REF                       | 14.31818     | 69.78429                     |                                      | 69.83429                             | 69.84128                | 69.84826                             |                                      | 69.89826                     | ns      | 1,2   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V

<sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the REF output is tuned to exactly 14.31818MHz.

#### **General SMBus Serial Interface Information**

#### **How to Write**

- · Controller (host) sends a start bit
- · Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the byte count = X
- IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N+X-1
- IDT clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

|           | Index Blo          | ock '  | Write Operation      |
|-----------|--------------------|--------|----------------------|
| Controll  | er (Host)          |        | IDT (Slave/Receiver) |
| Т         | starT bit          |        |                      |
| Slave A   | Address            |        |                      |
| WR        | WRite              |        |                      |
|           |                    |        | ACK                  |
| Beginning | Beginning Byte = N |        |                      |
|           |                    |        | ACK                  |
| Data Byte | Count = X          |        |                      |
|           |                    |        | ACK                  |
| Beginnin  | g Byte N           |        |                      |
|           |                    |        | ACK                  |
| 0         |                    | ×      |                      |
| 0         |                    | X Byte | 0                    |
| 0         |                    | ē      | 0                    |
|           |                    |        | 0                    |
| Byte N    | Byte N + X - 1     |        |                      |
|           |                    |        | ACK                  |
| Р         | stoP bit           |        |                      |

SMBus write address = D2 hex

SMBus read address = D3 hex

#### **How to Read**

- · Controller (host) will send a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) will send a separate start bit
- Controller (host) sends the read address
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N+X-1
- IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- Controller (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

|      | Index Block F      | Read O | peration             |
|------|--------------------|--------|----------------------|
| Cor  | ntroller (Host)    |        | IDT (Slave/Receiver) |
| Т    | starT bit          |        |                      |
| SI   | ave Address        |        |                      |
| WR   | WRite              |        |                      |
|      |                    |        | ACK                  |
| Begi | Beginning Byte = N |        |                      |
|      |                    |        | ACK                  |
| RT   | Repeat starT       |        |                      |
| SI   | ave Address        |        |                      |
| RD   | ReaD               |        |                      |
|      |                    |        | ACK                  |
|      |                    |        |                      |
|      |                    |        | Data Byte Count=X    |
|      | ACK                |        |                      |
|      |                    |        | Beginning Byte N     |
|      | ACK                |        |                      |
|      |                    | ē      | 0                    |
|      | 0                  | X Byte | 0                    |
|      | 0                  |        | 0                    |
|      | 0                  |        |                      |
|      |                    |        | Byte N + X - 1       |
| N    | Not acknowledge    |        |                      |
| Р    | stoP bit           |        |                      |

SMBus Table: Output Enable Register

| Byte  | 0 Pin # | Name           | Control Function | Type | 0            | 1      | Default |
|-------|---------|----------------|------------------|------|--------------|--------|---------|
| Bit 7 | 24/25   | DOT96 Enable   | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 6 | 50/49   | NS_SAS1 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 5 | 48/47   | NS_SAS0 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 4 | 44/43   | NS_SRC1 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 3 | 42/41   | NS_SRC0 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 2 | 36/35   | SRC2 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 1 | 34/33   | SRC1 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 0 | 30/31   | SRC0 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |

SMBus Table: Output Enable Register

| Byte  | 1 Pin# | Name            | Control Function | Type | 0            | 1      | Default |  |
|-------|--------|-----------------|------------------|------|--------------|--------|---------|--|
| Bit 7 | 5      | REF14_3x Enable | Output Enable    | RW   | Disable-Low  | Enable | 1       |  |
| Bit 6 |        |                 | RESERVED         |      |              |        |         |  |
| Bit 5 |        |                 | RESERVED         |      |              |        | 0       |  |
| Bit 4 | 62/61  | CPU3            | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |  |
| Bit 3 | 60/59  | CPU2            | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |  |
| Bit 2 | 56/55  | CPU1            | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |  |
| Bit 1 | 54/53  | CPU0            | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |  |
| Bit 0 |        | RESERVED        |                  |      |              |        | 0       |  |

SMB us Table: Output Enable Register

| Byte  | 2 Pin # | Name         | Control Function | Type | 0           | 1      | Default |
|-------|---------|--------------|------------------|------|-------------|--------|---------|
| Bit 7 |         |              | RESERVED         |      |             |        |         |
| Bit 6 |         |              | RESERVED         |      |             |        | 0       |
| Bit 5 | 13      | PCI4 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |
| Bit 4 | 14      | PCI3 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |
| Bit 3 | 15      | PCI2 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |
| Bit 2 | 16      | PCI1 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |
| Bit 1 | 17      | PCI0 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |
| Bit 0 | 21      | 48MHz Enable | Output Enable    | RW   | Disable-Low | Enable | 1       |

SMBus Table: Reserved Register

| Byte 3 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       |      | RESERVED         |      |   |   | 0       |
| Bit 6  |       |      | RESERVED         |      |   |   |         |
| Bit 5  |       |      | RESERVED         |      |   |   |         |
| Bit 4  |       |      | RESERVED         |      |   |   | 0       |
| Bit 3  |       |      | RESERVED         |      |   |   | 0       |
| Bit 2  |       |      | RESERVED         |      |   |   | 0       |
| Bit 1  |       |      | RESERVED         |      |   |   | 0       |
| Bit 0  |       |      | RESERVED         |      |   |   | 0       |

SMB us Table: Reserved Register

| Byte 4 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       |      | RESERVED         |      |   |   | 0       |
| Bit 6  |       |      | RESERVED         |      |   |   |         |
| Bit 5  |       |      | RESERVED         |      |   |   | 0       |
| Bit 4  |       |      | RESERVED         |      |   |   | 0       |
| Bit 3  |       |      | RESERVED         |      |   |   | 0       |
| Bit 2  |       |      | RESERVED         |      |   |   | 0       |
| Bit 1  |       |      | RESERVED         |      |   |   | 0       |
| Bit 0  |       |      | RESERVED         |      |   |   | 0       |

SMBus Table: Reserved Register

| Byte  | 5 | Pin # | Name | Control Function | Type | 0 | 1 | Default |  |
|-------|---|-------|------|------------------|------|---|---|---------|--|
| Bit 7 |   |       |      | RESERVED         |      |   |   | 0       |  |
| Bit 6 |   |       |      | RESERVED         |      |   |   |         |  |
| Bit 5 |   |       |      | RESERVED         |      |   |   |         |  |
| Bit 4 |   |       |      | RESERVED         |      |   |   | 0       |  |
| Bit 3 |   |       |      | RESERVED         |      |   |   | 1       |  |
| Bit 2 |   |       |      | RESERVED         |      |   |   | 1       |  |
| Bit 1 |   |       |      | RESERVED         |      |   |   | 1       |  |
| Bit 0 |   |       |      | RESERVED         |      |   |   | 1       |  |

SMBus Table: Test Mode Register

| Byte  | 6 Pin # | Name        | Control Function | Type | 0       | 1      | Default |  |
|-------|---------|-------------|------------------|------|---------|--------|---------|--|
| Bit 7 | -       | Test Mode   | Test Mode Type   | RW   | Hi-Z    | REF/N  | 0       |  |
| Bit 6 | -       | Test Select | Select Test Mode | RW   | Disable | Enable | 0       |  |
| Bit 5 | -       |             | RESERVED         |      |         |        |         |  |
| Bit 4 | -       |             | RESERVED         |      |         |        |         |  |
| Bit 3 | -       |             | RESERVED         |      |         |        | 1       |  |
| Bit 2 | -       |             | RESERVED         |      |         |        | 0       |  |
| Bit 1 | -       | RESERVED    |                  |      |         |        | 0       |  |
| Bit 0 | -       |             | RESERVED         |      |         |        | 0       |  |

SMBus Table: Vendor & Revision ID Register

| Byte  | 7 Pin # | Name | Control Function | Type | 0                  | 1              | Default |
|-------|---------|------|------------------|------|--------------------|----------------|---------|
| Bit 7 | -       | RID3 |                  | R    |                    |                | 0       |
| Bit 6 | -       | RID2 | REVISION ID      | R    | 0000 for A rev     | 0              |         |
| Bit 5 | -       | RID1 | REVISION ID      | R    | 0000 10            | 0000 for A rev |         |
| Bit 4 | -       | RID0 |                  | R    |                    | 0              |         |
| Bit 3 | -       | VID3 |                  | R    |                    |                | 0       |
| Bit 2 | -       | VID2 | VENDODID         | R    | 0001 for           | ICC/IDT        | 0       |
| Bit 1 | -       | VID1 | VENDOR ID        | R    | R 0001 for ICS/IDT |                | 0       |
| Bit 0 | -       | VID0 |                  | R    |                    |                | 1       |

**SMBus Table: Byte Count Register** 

| Byte  | 8 Pin# | Name | Control Function   | Type | 0                                                              | 1 | Default |
|-------|--------|------|--------------------|------|----------------------------------------------------------------|---|---------|
| Bit 7 | 1      | BC7  |                    | RW   |                                                                |   | 0       |
| Bit 6 | -      | BC6  |                    | RW   | Writing to thi                                                 | 0 |         |
| Bit 5 | -      | BC5  |                    | RW   | Writing to thi                                                 | 0 |         |
| Bit 4 | -      | BC4  | Byte Count         | RW   | configure how many bytes will be read back, default is Abytes. |   | 0       |
| Bit 3 | -      | BC3  | Programming b(7:0) | RW   |                                                                |   | 1       |
| Bit 2 | -      | BC2  |                    | RW   |                                                                |   | 0       |
| Bit 1 | -      | BC1  |                    | RW   |                                                                |   | 1       |
| Bit 0 | -      | BC0  |                    | RW   |                                                                |   | 0       |

SMBus Table: Device ID Register

| Byte 9 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       | DID7 |                  | R    | - | - | 0       |
| Bit 6  |       | DID6 |                  | R    | - | - | 0       |
| Bit 5  |       | DID5 |                  | R    | - | - | 0       |
| Bit 4  |       | DID4 | Device ID        | R    | - | - | 1       |
| Bit 3  |       | DID3 | (1A hex)         | R    | - | - | 1       |
| Bit 2  |       | DID2 |                  | R    | - | - | 0       |
| Bit 1  |       | DID1 |                  | R    | - | - | 1       |
| Bit 0  | •     | DID0 |                  | R    | - | - | 0       |

| DIF Reference Clock                             |                    |      |        |  |  |  |  |
|-------------------------------------------------|--------------------|------|--------|--|--|--|--|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |  |  |  |  |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |  |  |  |  |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |  |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |  |
| Rs                                              | 33                 | ohm  | 1      |  |  |  |  |
| Rt                                              | 49.9               | ohm  | 1      |  |  |  |  |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                            |                  |   |
|--------------------------------------------------------------------------|------------------|---|
| L4 length, route as coupled microstrip 100ohm differential trace 0.25 to | max inch         | 2 |
| L4 length, route as coupled stripline 100ohm differential trace 0.225 m  | to 12.6 max inch | 2 |





|       | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |
|-------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|
| Vdiff | Vp-p                                                                              | Vcm  | R1 | R2   | R3   | R4  | Note                           |  |
| 0.45v | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |
| 0.58  | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |
| 0.80  | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |
| 0.60  | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |

R1a = R1b = R1 R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|
| Component                                         | Value       | Note |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |
| Сс                                                | 0.1 μF      |      |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |



### **Test Clarification Table**

| Comments                                                                                                                                                                          | H                  | lW                  | SW                        |                          |        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|---------------------------|--------------------------|--------|
|                                                                                                                                                                                   | TEST_SEL<br>HW PIN | TEST_MODE<br>HW PIN | TEST<br>ENTRY BIT<br>B6b6 | REF/N or<br>HI-Z<br>B6b7 | OUTPUT |
|                                                                                                                                                                                   | 0                  | X                   | 0                         | X                        | NORMAL |
| Power-up w/ TEST_SEL = 1 (>2.0V) to enter test mode.                                                                                                                              | 1                  | 0                   | Χ                         | 0                        | HI-Z   |
| Cycle power to disable test mode.                                                                                                                                                 | 1                  | 0                   | Χ                         | 1                        | REF/N  |
| Cycle power to disable test mode.                                                                                                                                                 | 1                  | 1                   | Χ                         | 0                        | REF/N  |
|                                                                                                                                                                                   | 1                  | 1                   | X                         | 1                        | REF/N  |
| If TEST_SEL HW pin is 0 during power-up,                                                                                                                                          | 0                  | Χ                   | 1                         | 0                        | HI-Z   |
| test mode can be selected through B6b6. If test mode is selected by B6b6, then B6b7 is used to select HI-Z or REF/N. TEST_Mode pin is not used. Cycle power to disable test mode. | 0                  | ×                   | 1                         | 1                        | REF/N  |

B6b6: 1= ENTER TEST MODE, Default = 0 (NORMAL OPERATION)

B6b7: 1= REF/N, Default = 0 (HI-Z)

## **Marking Diagrams**





#### Notes:

- 1. "LOT" denotes lot number.
- 2. "YYWW" is the date code.
- 3. "COO" denotes country of origin.
- 4. "L" or "LF" denotes RoHS compliant package.

### Package Outline and Package Dimensions (NLG64)



#### NOTES:

- DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- N IS THE TOTAL NUMBER OF TERMINALS.
- 4. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEDEC PUBLICATION 95 SPP-002. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- ⚠ DIMENSION 5 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP.
- AND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- 8 CORNER LEAD CHAMFERS ARE APPLIED TO MAINTAIN MINIMUM CORNER LEAD SPACING (8 PLACES).



DETAIL B CORNER LEAD CHAMFER DETAILS Æ



### Package Outline and Package Dimensions, cont. (NLG64)



| DIMENSIONS |          |           |      |  |  |
|------------|----------|-----------|------|--|--|
| PACKAGE    | 641      | 9.0×9.0   | 0.50 |  |  |
| REF.       | MIN.     | NDM.      | MAX. |  |  |
| Α          | 0.80     | 0.90      | 1.00 |  |  |
| b          | 0.18     | 0.25      | 0.30 |  |  |
| D          | 9.00 BSC |           |      |  |  |
| D2         | 6.0      | 6.15      | 6.25 |  |  |
| E          |          | 9.00 BSC  |      |  |  |
| E2         | 6.0      | 6.15      | 6.25 |  |  |
| e          |          | 0.50 BSC. |      |  |  |
| L          | 0.30     | 0.40      | 0.50 |  |  |
| N          |          | 64        |      |  |  |
| ND         |          | 16        |      |  |  |
| NE         |          | 16        |      |  |  |
| k          | 0.20     |           |      |  |  |



| У<br>М<br>В | COMMON DIMENSIONS MIN. NOM. MAX. |           |      |  |  |  |
|-------------|----------------------------------|-----------|------|--|--|--|
|             |                                  |           |      |  |  |  |
| A1          | 0                                | 0.02      | 0.05 |  |  |  |
| АЗ          | -                                | 0.20 REF. | -    |  |  |  |
| ×           | b/2                              | -         | -    |  |  |  |
| TDL         | TOLERANCES OF FORM AND POSIT     |           |      |  |  |  |
| bbb         |                                  | 0.10      |      |  |  |  |
| ccc         | 0.10                             |           |      |  |  |  |
| dold        | 0.05                             |           |      |  |  |  |

#### NOTES:

- 1, ALL DIMENSION ARE IN mm, ANGLES IN DEGREES,
- 2, TOP DOWN VIEW, AS VIEWED ON PCB,
- 3. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.
- 4. LAND PATTERN RECOMMENDATION PER IPC-7351B LP CALCULATOR.

### Package Outline and Package Dimensions (64-pin TSSOP)



|          | CONTRACTOR OF THE PARTY OF THE | imeters  | 25-25-25-25-25-25-25-25-25-25-25-25-25-2 | ches     |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------|----------|--|
| SYMBOL   | COMMON DIMENSIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          | COMMON DIMENSIONS                        |          |  |
|          | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MAX      | MIN                                      | MAX      |  |
| Α        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.20     |                                          | .047     |  |
| A1       | 0.05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.15     | .002                                     | .006     |  |
| A2       | 0.80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.05     | .032                                     | .041     |  |
| b        | 0.17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.27     | .007                                     | .011     |  |
| С        | 0.09                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.20     | .0035                                    | .008     |  |
| D        | SEE VAF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RIATIONS | SEE VARIATIONS<br>0.319 BASIC            |          |  |
| Е        | 8.10 E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | BASIC    |                                          |          |  |
| E1       | 6.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.20     | .236                                     | .244     |  |
| е        | 0.50 E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | BASIC    | 0.020                                    | BASIC    |  |
| L        | 0.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.75     | .018                                     | .030     |  |
| N        | SEE VAF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RIATIONS | SEE VAR                                  | RIATIONS |  |
| α        | 0°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8°       | 0°                                       | 8°       |  |
| aaa      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.10     | -                                        | .004     |  |
| RIATIONS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                                          |          |  |
| N N      | Dr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | nm.      | D (i                                     | nch)     |  |
| IN       | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MAX      | MIN                                      | MAX      |  |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                                          |          |  |

| N  | Dn    | nm.   | D (inch) |      |  |
|----|-------|-------|----------|------|--|
| IN | MIN   | MAX   | MIN      | MAX  |  |
| 64 | 16.90 | 17.10 | .665     | .673 |  |

Reference Doc.: JEDEC Publication 95, MO-153

10-0039

## **Ordering Information**

| Part / Order Number | <b>Shipping Pacakging</b> | Package       | Temperature |
|---------------------|---------------------------|---------------|-------------|
| 932SQ426AGLF        | Tubes                     | 64-pin TSSOP  | 0 to +70° C |
| 932SQ426AGLFT       | Tape and Reel             | 64-pin TSSOP  | 0 to +70° C |
| 932SQ426AKLF        | Tray                      | 64-pin VFQFPN | 0 to +70° C |
| 932SQ426AKLFT       | Tape and Reel             | 64-pin VFQFPN | 0 to +70° C |

<sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration, RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

<sup>&</sup>quot;A" is the device revision designator (will not correlate with the datasheet revision).

# **Revision History**

| Rev. | Issue Date | Who | Description                                                                                                                                                                                                                                                                                                                                                          | Page #        |
|------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| А    | 10/14/2011 | RDW | Updated Electrical Tables with typical values     Updated Pin Descriptions on Differential outputs to refer to "Test Loads and Recommended Termiations" table for Rs and Rp values.     Updated Byte 5 to Reserved     Updated Byte 6 Default value to 18hex from 00hex     Removed Non-Spread Output Margining Table on page 15     Add Mark Spec     Move to Final | Various       |
| В    | 7/8/2015   | RDW | <ol> <li>Updated front page text</li> <li>Added 64-QFN power groupings to power grouping table.</li> <li>Added 64-QFN pin out, pin description</li> <li>Updated marking info for 64-QFN</li> <li>Added 64-QFN ordering info</li> </ol>                                                                                                                               | 1-<br>5,17,18 |

## Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support

www.idt.com/go/clockhelp pcclockhelp@idt.com

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com



### **ПОСТАВКА** ЭЛЕКТРОННЫХ КОМПОНЕНТОВ

многоканальный

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

# Данный компонент на территории Российской Федерации Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г. Москва, ул. Щербаковская д. 3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@moschip.ru

Skype отдела продаж:

moschip.ru moschip.ru\_6 moschip.ru\_4 moschip.ru\_9