

# **Please note that Cypress is an Infineon Technologies Company.**

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# **CYUSB301X/CYUSB201X**

# $\overline{EZ\text{-}USB^@FX3:}$ SuperSpeed USB Controller

## <span id="page-1-0"></span>**Features**

- Universal serial bus (USB) integration
	- ❐ USB 3.1, Gen 1 and USB 2.0 peripherals compliant with USB 3.1 Specification Revision 1.0 (TID # 340800007)
	- ❐ 5-Gbps SuperSpeed PHY compliant with USB 3.1 Gen 1 ❐ High-speed On-The-Go (HS-OTG) host and peripheral
- compliant with OTG Supplement Version 2.0 ❐ Thirty-two physical endpoints
- General Programmable Interface (GPIF™ II)
- ❐ Programmable 100-MHz GPIF II enables connectivity to a wide range of external devices
- ❐ 8-, 16-, 24-, and 32-bit data bus
- ❐ Up to16 configurable control signals
- Fully accessible 32-bit CPU ❐ ARM926EJ core with 200-MHz operation ❐ 512-KB or 256-KB embedded SRAM
- Additional connectivity to the following peripherals ❐ SPI master at up to 33 MHz
	-
	- ❐ UART support of up to 4 Mbps ❐ I 2C master controller at 1 MHz
	- ❐ I 2S master (transmitter only) at sampling frequencies of 8 kHz, 16 kHz, 32 kHz, 44.1 kHz, 48 kHz, 96 kHz and 192 kHz
- Selectable clock input frequencies
	- ❐ 19.2, 26, 38.4, and 52 MHz
	- ❐ 19.2-MHz crystal input support
- Ultra low-power in core power-down mode ❐ Less than 60 µA with VBATT on and 20 µA with VBATT off
- Independent power domains for core and I/O
	- ❐ Core operation at 1.2 V
	- ❐ I2S, UART, and SPI operation at 1.8 to 3.3 V
	- ם I<sup>2</sup>C operation at 1.2 V to 3.3 V
- Package options
	- ❐ 121-ball, 10- × 10-mm, 0.8-mm pitch Pb-free ball grid array (BGA)
	- ❐ See [Table 24](#page-45-0) for details on the seven FX3 variants
- EZ-USB<sup>®</sup> Software Development Kit (SDK) for code development of firmware and PC Applications ❐ Includes RTOS Framework (using ThreadX Version 5)
- ❐ Firmware examples covering all I/O modules
- ❐ Visual Studio host examples using C++ and C#
- SuperSpeed Explorer Board available for rapid prototyping
	- ❐ Several accessory boards also available:
		- Adapter boards for Xilinx/Altera FPGA development
		- Adapter board for Video development
		- CPLD board for concept testing and initial development

## **Applications**

- Digital video camcorders
- Digital still cameras
- Printers
- Scanners
- Video capture cards
- Test and measurement equipment
- Surveillance cameras
- Personal navigation devices
- Medical imaging devices
- Video IP phones
- Portable media players
- Industrial cameras
- Data loggers
- Data acquisition
- High-performance Human Interface Devices (gesture recognition)

## <span id="page-1-1"></span>**Functional Description**

For a complete list of related documentation, click [here](http://www.cypress.com/fx3).



## <span id="page-2-0"></span>**Logic Block Diagram**





## <span id="page-3-0"></span>**More Information**

Cypress provides a wealth of data at [www.cypress.com](http://www.cypress.com/?source=PSoC5LP_Datasheet) to help you to select the right <product> device for your design, and to help you to quickly and effectively integrate the device into your design.

- Overview: [USB Portfolio](http://www.cypress.com/?id=167), [USB Roadmap](http://www.cypress.com/?rID=94780)
- USB 3.0 Product Selectors: [FX3](http://www.cypress.com/?id=3526), [FX3S,](http://www.cypress.com/?id=4833) [CX3,](http://www.cypress.com/cx3/) GX3, HX3
- Application notes: Cypress offers a large number of USB application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with FX3 are:
	- ❐ [AN75705](http://www.cypress.com/?rid=59979) Getting Started with EZ-USB FX3
	- ❐ [AN76405](http://www.cypress.com/?rid=63358) EZ-USB FX3 Boot Options
	- ❐ [AN70707](http://www.cypress.com/?rid=53203) EZ-USB FX3/FX3S Hardware Design Guidelines and Schematic Checklist
	- ❐ [AN65974](http://www.cypress.com/?rid=51581) Designing with the EZ-USB FX3 Slave FIFO Interface
	- ❐ [AN75779 -](http://www.cypress.com/?rid=62824) How to Implement an Image Sensor Interface with EZ-USB FX3 in a USB Video Class (UVC) Framework
	- ❐ [AN86947](http://www.cypress.com/?rID=84341) Optimizing USB 3.0 Throughput with EZ-USB FX3
	- ❐ [AN84868](http://www.cypress.com/?rid=75048) Configuring an FPGA over USB Using Cypress EZ-USB FX3
	- ❐ [AN68829 -](http://www.cypress.com/?rid=59936) Slave FIFO Interface for EZ-USB FX3: 5-Bit Address Mode

### **EZ-USB FX3 Software Development Kit**

- ❐ [AN73609](http://www.cypress.com/?rid=57610) EZ-USB FX2LP/ FX3 Developing Bulk-Loop Example on Linux
- ❐ [AN77960](http://www.cypress.com/?rid=62942) Introduction to EZ-USB FX3 High-Speed USB Host Controller
- ❐ [AN76348](http://www.cypress.com/?rid=61948) Differences in Implementation of EZ-USB FX2LP and EZ-USB FX3 Applications
- ❐ [AN89661](http://www.cypress.com/?rID=88018) USB RAID 1 Disk Design Using EZ-USB FX3S
- Code Examples:
- ❐ [USB Hi-Speed](http://www.cypress.com/?rID=101782)
- ❐ [USB Full-Speed](http://www.cypress.com/?rid=101780)
- □ [USB SuperSpeed](http://www.cypress.com/?rid=101781)
- Technical Reference Manual (TRM): ❐ EZ-USB FX3 [Technical Reference Manual](http://www.cypress.com/?rID=80775)
- Development Kits:
	- ❐ [CYUSB3KIT-003](http://www.cypress.com/?rID=99916), EZ-USB FX3 SuperSpeed Explorer Kit ❐ [CYUSB3KIT-001](http://www.cypress.com/?rID=58321), EZ-USB FX3 Development Kit
- Models: [IBIS](http://www.cypress.com/?rID=68389)

Cypress delivers the complete software and firmware stack for FX3, in order to easily integrate SuperSpeed USB into any embedded application. The [Software Development Kit \(](http://www.cypress.com/?rID=57990)SDK) comes with tools, drivers and application examples, which help accelerate application development.

## **GPIF™ II Designer**

The [GPIF II Designer](http://www.cypress.com/?rID=59628) is a graphical software that allows designers to configure the GPIF II interface of the EZ-USB FX3 USB 3.0 Device Controller.

The tool allows users the ability to select from one of five Cypress supplied interfaces, or choose to create their own GPIF II interface from scratch. Cypress has supplied industry standard interfaces such as Asynchronous and Synchronous Slave FIFO, Asynchronous and Synchronous SRAM, and Asynchronous SRAM. Designers who already have one of these pre-defined interfaces in their system can simply select the interface of choice, choose from a set of standard parameters such as bus width (x8, 16, x32) endianess, clock settings, and compile the interface. The tool has a streamlined three step GPIF interface development process for users who need a customized interface. Users are able to first select their pin configuration and standard parameters. Secondly, they can design a virtual state machine using configurable actions. Finally, users can view output timing to verify that it matches the expected timing. Once the three step process is complete, the interface can be compiled and integrated with FX3.



## **Contents**







## <span id="page-5-0"></span>**Functional Overview**

Cypress's EZ-USB FX3 is a SuperSpeed peripheral controller, providing integrated and flexible features.

FX3 has a fully configurable, parallel, general programmable interface called GPIF II, which can connect to any processor, ASIC, or FPGA. GPIF II is an enhanced version of the GPIF in FX2LP, Cypress's flagship USB 2.0 product. It provides easy and glueless connectivity to popular interfaces, such as asynchronous SRAM, asynchronous and synchronous address data multiplexed interfaces, and parallel ATA.

FX3 has integrated the USB 3.1 Gen 1 and USB 2.0 physical layers (PHYs) along with a 32-bit ARM926EJ-S microprocessor for powerful data processing and for building custom applications. It implements an architecture that enables 375-MBps data transfer from GPIF II to the USB interface.

An integrated USB 2.0 OTG controller enables applications in which FX3 may serve dual roles; for example, EZ-USB FX3 may function as an OTG Host to MSC as well as HID-class devices.

FX3 contains 512 KB or 256 KB of on-chip SRAM (see [Ordering](#page-45-1) [Information on page 45\)](#page-45-1) for code and data. EZ-USB FX3 also provides interfaces to connect to serial peripherals such as UART, SPI,  $I^2C$ , and  $I^2S$ .

FX3 comes with application development tools. The software development kit comes with firmware and host application examples for accelerating time to market.

FX3 complies with the USB 3.1, Gen 1.0 specification and is also backward compatible with USB 2.0. It also complies with USB 2.0 OTG Specification v2.0.

### <span id="page-5-1"></span>**Application Examples**

In a typical application (see [Figure 1](#page-5-2)), the FX3 functions as the main processor running the application software that connects external hardware to the SuperSpeed USB connection. Additionally, FX3 can function as a coprocessor connecting via the GPIF II interface to an application processor (see [Figure 2\)](#page-6-2) and operates as a subsystem providing SuperSpeed USB connectivity to the application processor.

**Figure 1. EZ-USB FX3 as Main Processor**

<span id="page-5-2"></span>



<span id="page-6-2"></span>

### **Figure 2. EZ-USB FX3 as a Coprocessor**

CLKIN pin instead of a crystal input

## <span id="page-6-0"></span>**USB Interface**

FX3 complies with the following specifications and supports the following features:

- Supports USB peripheral functionality compliant with USB 3.1 Specification Revision 1.0 and is also backward compatible with the USB 2.0 Specification.
- FX3 Hi-Speed parts (CYUSB201X) only support USB 2.0.
- Complies with OTG Supplement Revision 2.0. It supports High-Speed, Full-Speed, and Low-Speed OTG dual-role device capability. As a peripheral, FX3 is capable of SuperSpeed, High-Speed, and Full-Speed. As a host, it is capable of High-Speed, Full-Speed, and Low-Speed.
- Supports Carkit Pass-Through UART functionality on USB D+/D– lines based on the CEA-936A specification.
- Supports 16 IN and 16 OUT endpoints.
- Supports the USB 3.0 Streams feature. It also supports USB Attached SCSI (UAS) device-class to optimize mass-storage access performance.
- As a USB peripheral, application examples show that the FX3 supports UAS, USB Video Class (UVC), and Mass Storage Class (MSC) USB peripheral classes. All other device classes can be supported by customer firmware; a template example is provided as a starting point.
- As an OTG host, application examples show that FX3 supports MSC and HID device classes.

**Note** When the USB port is not in use, disable the PHY and transceiver to save power.

## <span id="page-6-1"></span>**OTG**

FX3 is compliant with the OTG Specification Revision 2.0. In OTG mode, FX3 supports both A and B device modes and supports Control, Interrupt, Bulk, and Isochronous data transfers.

FX3 requires an external charge pump (either standalone or integrated into a PMIC) to power VBUS in the OTG A-device mode.

The Target Peripheral List for OTG host implementation consists of MSC- and HID-class devices.

FX3 does not support Attach Detection Protocol (ADP).

### *OTG Connectivity*

In OTG mode, FX3 can be configured to be an A, B, or dual-role device. It can connect to the following:

- ACA device
- Targeted USB peripheral
- SRP-capable USB peripheral
- HNP-capable USB peripheral
- OTG host
- HNP-capable host
- OTG device





### <span id="page-7-0"></span>**ReNumeration**

Because of FX3's soft configuration, one chip can take on the identities of multiple distinct USB devices.

When first plugged into USB, FX3 enumerates automatically with the Cypress Vendor ID (0x04B4) and downloads firmware and USB descriptors over the USB interface. The downloaded firmware executes an electrical disconnect and connect. FX3 enumerates again, this time as a device defined by the downloaded information. This patented two-step process, called ReNumeration, happens instantly when the device is plugged in.

### <span id="page-7-1"></span>**VBUS Overvoltage Protection**

The maximum input voltage on FX3's VBUS pin is 6 V. A charger can supply up to 9 V on VBUS. In this case, an external overvoltage protection (OVP) device is required to protect FX3 from damage on VBUS. [Figure 3](#page-7-3) shows the system application diagram with an OVP device connected on VBUS. Refer to [Table](#page-19-4) [8 on page 19](#page-19-4) for the operating range of VBUS and VBATT.

### <span id="page-7-3"></span>**Figure 3. System Diagram with OVP Device For VBUS**



### **Figure 4. Carkit UART Pass-through Block Diagram**

<span id="page-7-4"></span>

## <span id="page-7-2"></span>**Carkit UART Mode**

The USB interface supports the Carkit UART mode (UART over D+/D–) for non-USB serial data transfer. This mode is based on the CEA-936A specification.

In the Carkit UART mode, the output signaling voltage is 3.3 V. When configured for the Carkit UART mode, TXD of UART (output) is mapped to the D– line, and RXD of UART (input) is mapped to the D+ line.

In the Carkit UART mode, FX3 disables the USB transceiver and D+ and D– pins serve as pass-through pins to connect to the UART of the host processor. The Carkit UART signals may be routed to the GPIF II interface or to GPIO[48] and GPIO[49], as shown in [Figure 4.](#page-7-4)

In this mode, FX3 supports a rate of up to 9600 bps.



## <span id="page-8-0"></span>**GPIF II**

The high-performance GPIF II interface enables functionality similar to, but more advanced than, FX2LP's GPIF and Slave FIFO interfaces.

The GPIF II is a programmable state machine that enables a flexible interface that may function either as a master or slave in industry-standard or proprietary interfaces. Both parallel and serial interfaces may be implemented with GPIF II.

Here is a list of GPIF II features:

- Functions as master or slave
- Provides 256 firmware programmable states
- Supports 8-bit, 16-bit, 24-bit, and 32-bit parallel data bus
- Enables interface frequencies up to 100 MHz
- Supports 14 configurable control pins when a 32- bit data bus is used. All control pins can be either input/output or bidirectional.
- Supports 16 configurable control pins when a 16/8 data bus is used. All control pins can be either input/output or bi-directional.

GPIF II state transitions are based on control input signals. The control output signals are driven as a result of the GPIF II state transitions. The INT# output signal can be controlled by GPIF II. Refer to the GPIFII Designer tool. The GPIF II state machine's behavior is defined by a GPIF II descriptor. The GPIF II descriptor is designed such that the required interface specifications are met. 8 KB of memory (separate from the 256/512 KB of embedded SRAM) is dedicated to the GPIF II waveform where the GPIF II descriptor is stored in a specific format.

Cypress's GPIFII Designer Tool enables fast development of GPIF II descriptors and includes examples for common interfaces.

Example implementations of GPIF II are the asynchronous slave FIFO and synchronous slave FIFO interfaces.

### *Slave FIFO interface*

The Slave FIFO interface signals are shown in [Figure 5.](#page-8-5) This interface allows an external processor to directly access up to four buffers internal to FX3. Further details of the Slave FIFO interface are described on [page 25.](#page-25-0)

**Note** Access to all 32 buffers is also supported over the slave FIFO interface. For details, contact Cypress Applications Support.

### <span id="page-8-5"></span>**Figure 5. Slave FIFO Interface**



Note: Multiple Flags may be configured.

## <span id="page-8-1"></span>**CPU**

FX3 has an on-chip 32-bit, 200-MHz ARM926EJ-S core CPU. The core has direct access to 16 KB of Instruction Tightly Coupled Memory (TCM) and 8 KB of Data TCM. The ARM926EJ-S core provides a JTAG interface for firmware debugging.

FX3 offers the following advantages:

- Integrates 256/512 KB of embedded SRAM for code and data and 8 KB of Instruction cache and Data cache.
- Implements efficient and flexible DMA connectivity between the various peripherals (such as, USB, GPIF II, I<sup>2</sup>S, SPI, UART, I<sup>2</sup>C), requiring firmware only to configure data accesses between peripherals, which are then managed by the DMA fabric.
- Allows easy application development using industry-standard development tools for ARM926EJ-S.

Examples of the FX3 firmware are available with the Cypress EZ-USB FX3 Development Kit.

## <span id="page-8-2"></span>**JTAG Interface**

FX3's JTAG interface has a standard five-pin interface to connect to a JTAG debugger in order to debug firmware through the CPU-core's on-chip-debug circuitry.

Industry-standard debugging tools for the ARM926EJ-S core can be used for the FX3 application development.

For ARM JTAG access, TCK frequency should not be more than 1/6 of the CPU clock frequency.

### <span id="page-8-3"></span>**Other Interfaces**

FX3 supports the following serial peripherals:

- SPI
- UART
- $l^2C$
- I<sup>2</sup>S

The SPI, UART, and I<sup>2</sup>S interfaces are multiplexed on the serial peripheral port.

The [CYUSB3012 and CYUSB3014 Pin List on page 15](#page-15-1) shows details of how these interfaces are multiplexed. Note that when GPIF II is configured for a 32-bit data bus width (CYUSB3012 and CYUSB3014), then the SPI interface is not available.

### <span id="page-8-4"></span>**SPI Interface**

FX3 supports an SPI Master interface on the Serial Peripherals port. The maximum operation frequency is 33 MHz.

The SPI controller supports four modes of SPI communication (see [SPI Timing Specification on page 41](#page-41-0) for details on the modes) with the Start-Stop clock. This controller is a single-master controller with a single automated SSN control. It supports transaction sizes ranging from four bits to 32 bits.





### <span id="page-9-0"></span>**UART Interface**

The UART interface of FX3 supports full-duplex communication. It includes the signals noted in [Table 1.](#page-9-8)

### <span id="page-9-8"></span>**Table 1. UART Interface Signals**



The UART is capable of generating a range of baud rates, from 300 bps to 4608 Kbps, selectable by the firmware. If flow control is enabled, then FX3's UART only transmits data when the CTS input is asserted. In addition to this, FX3's UART asserts the RTS output signal, when it is ready to receive data.

## <span id="page-9-1"></span>**I 2C Interface**

FX3's  $1^2C$  interface is compatible with the  $1^2C$  Bus Specification Revision 3. This  $1^2C$  interface is capable of operating only as  $1^2C$ master; therefore, it may be used to communicate with other I<sup>2</sup>C slave devices. For example, FX3 may boot from an EEPROM connected to the  $I^2C$  interface, as a selectable boot option.

FX3's I<sup>2</sup>C Master Controller also supports multi-master mode functionality.

The power supply for the  $1^2C$  interface is VIO5, which is a separate power domain from the other serial peripherals. This gives the  $I^2C$  interface the flexibility to operate at a different voltage than the other serial interfaces.

The  $I^2C$  controller supports bus frequencies of 100 kHz, 400 kHz, and 1 MHz. When VIO5 is 1.2 V, the maximum operating frequency supported is 100 kHz. When VIO5 is 1.8 V, 2.5 V, or 3.3 V, the operating frequencies supported are 400 kHz and 1 MHz. The  $I^2C$  controller supports clock-stretching to enable slower devices to exercise flow control.

The I<sup>2</sup>C interface's SCL and SDA signals require external pull-up resistors. The pull-up resistors must be connected to VIO5.

## <span id="page-9-2"></span>**I 2S Interface**

FX3 has an  $I^2S$  port to support external audio codec devices. FX3 functions as  $I^2S$  Master as transmitter only. The  $I^2S$  interface consists of four signals: clock line (I2S\_CLK), serial data line (I2S SD), word select line (I2S WS), and master system clock (I2S\_MCLK). FX3 can generate the system clock as an output on I2S\_MCLK or accept an external system clock input on I2S\_MCLK.

The sampling frequencies supported by the  $I^2S$  interface are 8 kHz, 16 kHz, 32 kHz, 44.1 kHz, 48 kHz, 96 kHz and 192 kHz.

## <span id="page-9-3"></span>**Boot Options**

FX3 can load boot images from various sources, selected by the configuration of the PMODE pins. Following are the FX3 boot options:

- Boot from USB
- $\blacksquare$  Boot from  $1^2C$
- Boot from SPI
	- ❐ Cypress SPI Flash parts supported are S25FS064S (64-Mbit), S25FS128S (128-Mbit) and S25LFL064L (64-Mbit).
	- ❐ W25Q32FW (32-Mbit) is also supported.
- Boot from GPIF II ASync ADMux mode
- Boot from GPIF II Sync ADMux mode
- Boot from GPIF II ASync SRAM mode

### **Table 2. FX3 Booting Options**



## <span id="page-9-4"></span>**Reset**

### <span id="page-9-5"></span>**Hard Reset**

A hard reset is initiated by asserting the Reset# pin on FX3. The specific reset sequence and timing requirements are detailed in [Figure 29 on page 43](#page-43-1) and [Table 23 on page 43](#page-43-2). All I/Os are tristated during a hard reset. Note however, that the on-chip bootloader has control after a hard reset and it will configure I/O signals depending on the selected boot mode; see AN76405 - EZ-USB® FX3™ Boot Options for more details.

### <span id="page-9-6"></span>**Soft Reset**

In a soft reset, the processor sets the appropriate bits in the PP\_INIT control register. There are two types of Soft Reset:

- CPU Reset The CPU Program Counter is reset. Firmware does not need to be reloaded following a CPU Reset.
- Whole Device Reset This reset is identical to Hard Reset.
- The firmware must be reloaded following a Whole Device Reset.

<span id="page-9-7"></span>**Note** 1. F indicates Floating.



# <span id="page-10-0"></span>**Clocking**

FX3 allows either a crystal to be connected between the XTALIN and XTALOUT pins or an external clock to be connected at the CLKIN pin. The XTALIN, XTALOUT, CLKIN, and CLKIN\_32 pins can be left unconnected if they are not used.

Crystal frequency supported is 19.2 MHz, while the external clock frequencies supported are 19.2, 26, 38.4, and 52 MHz.

FX3 has an on-chip oscillator circuit that uses an external 19.2-MHz (±100 ppm) crystal (when the crystal option is used). An appropriate load capacitance is required with a crystal. Refer to the specification of the crystal used to determine the appropriate load capacitance. The FSLC[2:0] pins must be configured appropriately to select the crystal- or clock-frequency option. The configuration options are shown in [Table 3.](#page-10-2)

Clock inputs to FX3 must meet the phase noise and jitter requirements specified in [Table 4](#page-10-3).

The input clock frequency is independent of the clock and data rate of the FX3 core or any of the device interfaces. The internal PLL applies the appropriate clock multiply option depending on the input frequency.

<span id="page-10-2"></span>



<span id="page-10-3"></span>



### <span id="page-10-1"></span>**32-kHz Watchdog Timer Clock Input**

FX3 includes a watchdog timer. The watchdog timer can be used to interrupt the ARM926EJ-S core, automatically wake up the FX3 in Standby mode, and reset the ARM926EJ-S core. The watchdog timer runs a 32-kHz clock, which may be optionally supplied from an external source on a dedicated FX3 pin.

The firmware can disable the watchdog timer. Requirements for the optional 32-kHz clock input are listed in [Table 5.](#page-10-4)

<span id="page-10-4"></span>**Table 5. 32-kHz Clock Input Requirements**

| <b>Parameter</b>    | Min | <b>Max</b> | <b>Units</b> |
|---------------------|-----|------------|--------------|
| Duty cycle          | 40  | 60         | %            |
| Frequency deviation |     | ±200       | ppm          |
| Rise time/fall time |     | 200        | ns           |



## <span id="page-11-0"></span>**Power**

FX3 has the following power supply domains:

■ **IO\_VDDQ**: This is a group of independent supply domains for digital I/Os. The voltage level on these supplies is 1.8 V to 3.3 V. FX3 provides six independent supply domains for digital I/Os listed as follows (see [Table 7 on page 15](#page-15-1) for details on each of the power domain signals):

❐ VIO1: GPIF II I/O

- ❐ VIO2: IO2
- ❐ VIO3: IO3
- ❐ VIO4: UART-/SPI/I2S
- ❐ VIO5: I2C and JTAG (supports 1.2 V to 3.3 V)
- ❐ **CVDDQ**: This is the supply voltage for clock and reset I/O. It should be either 1.8 V or 3.3 V based on the voltage level of the CLKIN signal.
- □  $V_{DD}$ : This is the supply voltage for the logic core. The nominal supply-voltage level is 1.2 V. This supplies the core logic circuits. The same supply must also be used for the following:
	- AVDD: This is the 1.2-V supply for the PLL, crystal oscillator, and other core analog circuits
	- **U3TXVDDQ/U3RXVDDQ**: These are the 1.2-V supply voltages for the USB 3.0 interface.
- VBATT/VBUS: This is the 3.2-V to 6-V battery power supply for the USB I/O and analog circuits. This supply powers the

### <span id="page-11-2"></span>**Table 6. Entry and Exit Methods for Low-Power Modes**

USB transceiver through FX3's internal voltage regulator. VBATT is internally regulated to 3.3 V.

### **Note:**

No specific power-up sequence for FX3 power domains. Minimum power on reset time of 1 ms should be met and the power domains must be stable for FX3 operation.

### <span id="page-11-1"></span>**Power Modes**

FX3 supports the following power modes:

- Normal mode: This is the full-functional operating mode. The internal CPU clock and the internal PLLs are enabled in this mode.
	- ❐ Normal operating power consumption does not exceed the sum of  $I_{CC}$  Core max and  $I_{CC}$  USB max (see Table 8 on page [19](#page-19-4) for current consumption specifications).
	- ❐ The I/O power supplies VIO2, VIO3, VIO4, and VIO5 can be turned off when the corresponding interface is not in use. VIO1 cannot be turned off at any time if the GPIF II interface is used in the application.
- Low-power modes (see [Table 6\)](#page-11-2):
	- ❐ Suspend mode with USB 3.0 PHY enabled (L1)
	- ❐ Suspend mode with USB 3.0 PHY disabled (L2)
	- ❐ Standby mode (L3)
	- ❐ Core power-down mode (L4)















**Note:** The power consumption depends on how the FX3 IOs are utilized in the application. Refer to [KBA85505](https://community.cypress.com/docs/DOC-9406) to estimate the current consumption by different power domains (VIO1–VIO5).

## <span id="page-13-0"></span>**Digital I/Os**

FX3 has internal firmware-controlled pull-up or pull-down resistors on all digital I/O pins. An internal 50-k $\Omega$  resistor pulls the pins high, while an internal 10-k $\Omega$  resistor pulls the pins low to prevent them from floating. The I/O pins may have the following states:

- Tristated (High-Z)
- **Weak pull-up (via internal 50 k** $\Omega$ **)**
- **Pull-down (via internal 10 k** $\Omega$ **)**
- Hold (I/O hold its value) when in low-power modes
- The JTAG TDI, TMS, and TRST# signals have fixed 50-k $\Omega$ internal pull-ups, and the TCK signal has a fixed 10-k $\Omega$ pull-down resistor.

All unused I/Os should be pulled high by using the internal pull-up resistors. All unused outputs should be left floating. All I/Os can be driven at full-strength, three-quarter strength, half-strength, or quarter-strength. These drive strengths are configured separately for each interface.

## <span id="page-13-1"></span>**GPIOs**

EZ-USB enables a flexible pin configuration both on the GPIF II and the serial peripheral interfaces. Any unused control pins (except CTL[15]) on the GPIF II interface can be used as GPIOs. Similarly, any unused pins on the serial peripheral interfaces may be configured as GPIOs. See [Pin Configurations](#page-14-0) for pin configuration options.

All GPIF II and GPIO pins support an external load of up to 16 pF for every pin.

## **EMI**

FX3 meets EMI requirements outlined by FCC 15B (USA) and EN55022 (Europe) for consumer electronics. FX3 can tolerate EMI, conducted by the aggressor, outlined by these specifications and continue to function as expected.

## <span id="page-13-2"></span>**System-level ESD**

FX3 has built-in ESD protection on the D+, D–, and GND pins on the USB interface. The ESD protection levels provided on these ports are:

- ±2.2-kV human body model (HBM) based on JESD22-A114 Specification
- ±6-kV contact discharge and ±8-kV air gap discharge based on IEC61000-4-2 level 3A
- ± 8-kV Contact Discharge and ±15-kV Air Gap Discharge based on IEC61000-4-2 level 4C.

This protection ensures the device continues to function after ESD events up to the levels stated in this section.

The SSRX+, SSRX–, SSTX+, and SSTX– pins only have up to ±2.2-kV HBM internal ESD protection.





## <span id="page-14-0"></span>**Pin Configurations**

<span id="page-14-1"></span>

## **Figure 6. FX3 121-ball BGA Ball Map (Top View)**

## **Figure 7. FX3 Hi-Speed 121-Ball BGA Ball Map (Top View)**

<span id="page-14-2"></span>

**Note:** A2 and C3 need not be connected for FX3 Hi-Speed part.



## <span id="page-15-0"></span>**Pin Description**

## <span id="page-15-1"></span>**Table 7. CYUSB3012 and CYUSB3014 Pin List**



- <span id="page-15-3"></span>
- <span id="page-15-4"></span>4. GPIF II can also be configured as a serial interface. The DQ[15] pin becomes a serial output and DQ[14] becomes a serial input in this mode.

<span id="page-15-2"></span>**Notes**<br>\_2. \_Slave FIFO is an example configuration of GPIF II Interface. The Slave FIFO control signal assignments can be modified using GPIF-II designer tool.<br>\_3. \_For 8-bit data bus configuration, GPIO[8] and GPIO[9] ac





### **Table 7. CYUSB3012 and CYUSB3014 Pin List** (continued)



**Note**

<span id="page-16-0"></span>5. For 24-bit data bus configuration, GPIO[41] and GPIO[42] act as address lines.



### **Table 7. CYUSB3012 and CYUSB3014 Pin List** (continued)







### **Table 7. CYUSB3012 and CYUSB3014 Pin List** (continued)



## <span id="page-19-0"></span>**Electrical Specifications**

### <span id="page-19-1"></span>**Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device.



■ ± 2.2-kV HBM based on JESD22-A114

## <span id="page-19-3"></span>**DC Specifications**

### <span id="page-19-4"></span>**Table 8. DC Specifications**

- Additional ESD protection levels on D+, D-, and GND pins, and serial peripheral pins
- ± 6-kV contact discharge, ± 8-kV air gap discharge based on IEC61000-4-2 level 3A, ± 8-kV contact discharge, and ± 15-kV air gap discharge based on IEC61000-4-2 level 4C Latch-up current .........................................................> 200 mA



## <span id="page-19-2"></span>**Operating Conditions**







### **Table 8. DC Specifications** (continued)

<span id="page-20-0"></span>





## <span id="page-21-4"></span>Table 9. I<sub>OH</sub>/I<sub>OL</sub> values for different drive strength and V<sub>DDIO</sub> values

## <span id="page-21-0"></span>**Thermal Characteristics**

## **Table 10. Thermal Characteristics**



## <span id="page-21-1"></span>**AC Timing Parameters**

### <span id="page-21-2"></span>**GPIF II lines AC characteristics at 100 MHz**

### **Table 11. GPIF II lines AC characteristics at 100 MHz**



<span id="page-21-3"></span>**GPIF II PCLK Jitter characteristics**

### **Table 12. GPIF II PCLK Jitter characteristics**



**Note:** The clock jitter is measured using internally generated PCLK. ie. PCLK is configured as an output from GPIF. The data is measured over 10,000 clock cycles.



## <span id="page-22-0"></span>**GPIF II Timing**



<span id="page-22-2"></span>



<span id="page-22-1"></span>**Note** 7. All parameters guaranteed by design and validated through characterization.





**Figure 9. GPIF II Timing in Asynchronous Mode**







## **Table 14. GPIF II Timing in Asynchronous Mode**[\[8](#page-24-0), [9](#page-24-1)]

**Note** The following parameters assume one state transition



### **Notes**

<span id="page-24-0"></span>

<span id="page-24-1"></span>8. All parameters guaranteed by design and validated through characterization.<br>9. "alpha" output corresponds to "early output" and "beta" corresponds to "delayed output". Please refer to the GPIFII Designer Tool for th





### <span id="page-25-0"></span>**Slave FIFO Interface**

<span id="page-25-1"></span>*Synchronous Slave FIFO Read Sequence Description*

- FIFO address is stable and SLCS is asserted
- FLAG indicates FIFO not empty status
- SLOE is asserted. SLOE is an output-enable only, whose sole function is to drive the data bus.

### ■ SLRD is asserted

The FIFO pointer is updated on the rising edge of the PCLK, while the SLRD is asserted. This starts the propagation of data from the newly addressed location to the data bus. After a propagation delay of tco (measured from the rising edge of PCLK), the new data value is present. N is the first data value read from the FIFO. To have data on the FIFO data bus, SLOE must also be asserted.

The same sequence of events is applicable for a burst read.

### **FLAG Usage:**

The FLAG signals are monitored for flow control by the external processor. FLAG signals are outputs from FX3 that may be configured to show empty, full, or partial status for a dedicated thread or the current thread that is addressed.

### **Socket Switching Delay (Tssd):**

The socket-switching delay is measured from the time EPSWITCH# is asserted by the master, with the new socket address on the address bus, to the time the Current\_Thread\_D-MA Ready flag is asserted. For the Producer socket, the flag is asserted when it is ready to receive data in the DMA buffer. For the Consumer socket, the flag is asserted when it is ready to drive data out of the DMA buffer. For a synchronous slave FIFO interface, the switching delay is measured in the number of GPIF interface clock cycles; for an asynchronous slave FIFO interface, in PIB clock cycles. This is applicable only for the 5-bit Slave FIFO interface; there is no socket-switching delay in FX3's 2-bit Slave FIFO interface, which makes use of thread switching in the GPIF™ II state machine.

**Note** For burst mode, the SLRD# and SLOE# are asserted during the entire duration of the read. When SLOE# is asserted, the data bus is driven (with data from the previously addressed FIFO). For each subsequent rising edge of PCLK, while the SLRD# is asserted, the FIFO pointer is incremented and the next data value is placed on the data bus.

### **Figure 11. Synchronous Slave FIFO Read Mode**

<span id="page-25-2"></span>



<span id="page-26-1"></span>*Synchronous Slave FIFO Write Sequence Description*

- FIFO address is stable and the signal SLCS# is asserted
- External master or peripheral outputs the data to the data bus
- SLWR# is asserted
- While the SLWR# is asserted, data is written to the FIFO and on the rising edge of the PCLK, the FIFO pointer is incremented
- $\blacksquare$  The FIFO flag is updated after a delay of t  $_{\mathsf{WFLG}}$  from the rising edge of the clock

The same sequence of events is also applicable for burst write

**Note** For the burst mode, SLWR# and SLCS# are asserted for the entire duration, during which all the required data values are written. In this burst write mode, after the SLWR# is asserted, the data on the FIFO data bus is written to the FIFO on every rising edge of PCLK. The FIFO pointer is updated on each rising edge of PCLK.

**Short Packet:** A short packet can be committed to the USB host by using the PKTEND#. The external device or processor should be designed to assert the PKTEND# along with the last word of data and SLWR# pulse corresponding to the last word. The FIFOADDR lines must be held constant during the PKTEND# assertion.

**Zero-Length Packet:** The external device or processor can signal a Zero-Length Packet (ZLP) to FX3 simply by asserting PKTEND#, without asserting SLWR#. SLCS# and address must be driven as shown in [Figure 12](#page-26-0).

<span id="page-26-0"></span>

### **Figure 12. Synchronous Slave FIFO Write Mode**





# **Figure 13. Synchronous Slave FIFO ZLP Write Cycle Timing**

<span id="page-27-1"></span>



### **Note**

<span id="page-27-0"></span>10. All parameters guaranteed by design and validated through characterization.



*Asynchronous Slave FIFO Read Sequence Description*

- FIFO address is stable and the SLCS# signal is asserted.
- SLOE# is asserted. This results in driving the data bus.
- SLRD # is asserted.
- Data from the FIFO is driven after assertion of SLRD#. This data is valid after a propagation delay of tRDO from the falling edge of SLRD#.
- <span id="page-28-0"></span>■ FIFO pointer is incremented on deassertion of SLRD#

In [Figure 14,](#page-28-0) data N is the first valid data read from the FIFO. For data to appear on the data bus during the read cycle, SLOE# must be in an asserted state. SLRD# and SLOE# can also be tied.

The same sequence of events is also shown for a burst read.

**Note** In the burst read mode, during SLOE# assertion, the data bus is in a driven state (data is driven from a previously addressed FIFO). After assertion of SLRD# data from the FIFO is driven on the data bus (SLOE# must also be asserted). The FIFO pointer is incremented after deassertion of SLRD#.

### **Figure 14. Asynchronous Slave FIFO Read Mode**



### **Asynchronous Read Cycle Timing**



*Asynchronous Slave FIFO Write Sequence Description*

- FIFO address is driven and SLCS# is asserted
- SLWR# is asserted. SLCS# must be asserted with SLWR# or before SLWR# is asserted
- Data must be present on the tWRS bus before the deasserting edge of SLWR#
- Deassertion of SLWR# causes the data to be written from the data bus to the FIFO, and then the FIFO pointer is incremented
- The FIFO flag is updated after the tWFLG from the deasserting edge of SLWR.

The same sequence of events is shown for a burst write.

Note that in the burst write mode, after SLWR# deassertion, the data is written to the FIFO, and then the FIFO pointer is incremented.

**Short Packet**: A short packet can be committed to the USB host by using the PKTEND#. The external device or processor should be designed to assert the PKTEND# along with the last word of data and SLWR# pulse corresponding to the last word. The FIFOADDR lines must be held constant during the PKTEND# assertion.

**Zero-Length Packet**: The external device or processor can signal a zero-length packet (ZLP) to FX3 simply by asserting PKTEND#, without asserting SLWR#. SLCS# and the address must be driven as shown in [Figure 16 on page 30.](#page-30-0)

**FLAG Usage**: The FLAG signals are monitored by the external processor for flow control. FLAG signals are FX3 outputs that can be configured to show empty, full, and partial status for a dedicated address or the current address.

### **Figure 15. Asynchronous Slave FIFO Write Mode**



**Asynchronous Write Cycle Timing**

 tWRPE: SLWR# de-assert to PKTEND deassert = 2 ns min (This means that PKTEND should not be be deasserted before SLWR#) Note: PKTEND must be asserted at the same time as SLWR #.

<span id="page-30-0"></span>



**Table 16. Asynchronous Slave FIFO Parameters**[[11](#page-30-1)]



### **Note**

<span id="page-30-1"></span>11. All parameters guaranteed by design and validated through characterization.





## <span id="page-31-0"></span>**Host Processor Interface (P-Port) Timing**

### *Asynchronous SRAM Timing*

### **Figure 17. Non-multiplexed Asynchronous SRAM Read Timing**







### **Figure 18. Non-multiplexed Asynchronous SRAM Write Timing (WE# and CE# Controlled)**



**Write Cycle 1 WE# Controlled, OE# High During Write**







### **Figure 19. Non-multiplexed Asynchronous SRAM Write Timing (WE# controlled, OE# LOW)**

**Write Cycle 3 WE# Controlled. OE# Low**



**Note**: tWP must be adjusted such that tWP > tWHZ + tDS

## **Table 17. Asynchronous SRAM Timing Parameters**[[12\]](#page-33-0)



### **Note**

<span id="page-33-0"></span><sup>12.</sup> All parameters guaranteed by design and validated through characterization.



### *ADMux Timing for Asynchronous Access*



**Figure 20. ADMux Asynchronous Random Read**

Note:

1. Multiple read cycles can be executed while keeping CE# low.

2. Read operation ends with either de-assertion of either OE# or CE#, whichever comes earlier.



**Figure 21. ADMux Asynchronous Random Write**

Note:

- 1. Multiple write cycles can be executed while keeping CE# low.
- 2. Write operation ends with de-assertion of either WE# or CE#, whichever comes earlier.



# **Table 18. Asynchronous ADMux Timing Parameters**[[13\]](#page-35-0)

<span id="page-35-0"></span>





### *Synchronous ADMux Timing*



Note:

1) External P-Port processor and FX3 operate on the same clock edge

2) External processor sees RDY assert 2 cycles after OE # asserts andand sees RDY deassert a cycle after the data appears on the output

3) Valid output data appears 2 cycle after OE # asserted. The data is held until OE # deasserts<br>4) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (t





Note:

1) External P-Port processor and FX3 operate on the same clock edge 2) External processor sees RDY assert 2 cycles after WE # asserts and deassert 3 cycles after the edge sampling the data. 3) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader)





### **Figure 24. Synchronous ADMux Interface – Burst Read Timing**

Note:

1) External P-Port processor and FX3 work operate on the same clock edge

2) External processor sees RDY assert 2 cycles after OE # asserts andand sees RDY deassert a cycle after the last burst data appears on the output

3) Valid output data appears 2 cycle after OE # asserted. The last burst data is held until OE # deasserts

4) Burst size of 4 is shown. Transfer size for the operation must be a multiple of burst size. Burst size is usually power of 2. RDY will not deassert in the middle of the burst.

5) External processor cannot deassert OE in the middle of a burst. If it does so, any bytes remaining in the burst packet could get lost.

6) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader)



**Figure 25. Sync ADMux Interface – Burst Write Timing** 

Note:

1) External P-Port processor and FX3 operate on the same clock edge

2) External processor sees RDY assert 2 cycles after WE # asserts and deasserts 3 cycles after the edge sampling the last burst data.

3) Transfer size for the operation must be a multiple of burst size. Burst size is usually power of 2. RDY will not deassert in the middle of the burst. Burst size of 4 is shown

4) External processor cannot deassert WE in the middle of a burst. If it does so, any bytes remaining in the burst packet could get lost.

5)Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader)





## **Table 19. Synchronous ADMux Timing Parameters**[\[14](#page-38-1)]

## <span id="page-38-0"></span>**Serial Peripherals Timing**

*I 2C Timing*

## **Figure 26. I2C Timing Definition**



<span id="page-38-1"></span>**Note** 14. All parameters guaranteed by design and validated through characterization.



# Table 20. I<sup>2</sup>C Timing Parameters<sup>[[15\]](#page-39-0)</sup>



<span id="page-39-0"></span>**Note** 15. All parameters guaranteed by design and validated through characterization.



# Table 20. I<sup>2</sup>C Timing Parameters<sup>[15]</sup> (continued)



*I 2S Timing Diagram*

## **Figure 27. I2S Transmit Cycle**



## Table 21. I<sup>2</sup>S Timing Parameters<sup>[\[16](#page-40-0)]</sup>



### **Note**

<span id="page-40-0"></span><sup>16.</sup> All parameters guaranteed by design and validated through characterization.



### <span id="page-41-0"></span>*SPI Timing Specification*



**Figure 28. SPI Timing**

LSB LSB MSB MSB  $\mathrm{t}_{\mathrm{dis}}$ t<sub>sdi</sub>  $t_{dv} \rightarrow$ thoi **(CPOL=1, Output) MISO (input) MOSI (output)**  $\overline{t}_{di}$ 

**SPI Master Timing for CPHA = 1**



## **Table 22. SPI Timing Parameters**[\[17](#page-42-0)]



**Notes**

<span id="page-42-0"></span><sup>17.</sup> All parameters guaranteed by design and validated through characterization. 18. Depends on LAG and LEAD setting in the SPI\_CONFIG register.

<span id="page-42-1"></span>



## <span id="page-43-0"></span>**Reset Sequence**

FX3's hard reset sequence requirements are specified in this section.

<span id="page-43-2"></span>**Table 23. Reset and Standby Timing Parameters**

| <b>Parameter</b> | <b>Definition</b>                                                                        | <b>Conditions</b> | Min $(ms)$ | Max(ms) |
|------------------|------------------------------------------------------------------------------------------|-------------------|------------|---------|
| tRPW             | Minimum RESET# pulse width                                                               | Clock Input       |            |         |
|                  |                                                                                          | Crystal Input     |            |         |
| tRH              | Minimum high on RESET#                                                                   |                   | 5          |         |
| tRR              | Reset recovery time (after which Boot loader begins firmware download)                   | Clock Input       |            |         |
|                  |                                                                                          | Crystal Input     | 5          |         |
| tSBY             | Time to enter standby/suspend (from the time MAIN CLOCK EN/<br>MAIN POWER EN bit is set) |                   |            |         |
| tWU              | Time to wakeup from standby                                                              | Clock Input       |            |         |
|                  |                                                                                          | Crystal Input     | 5          |         |
| tWH              | Minimum time before Standby/Suspend source may be reasserted                             |                   | 5          |         |

<span id="page-43-1"></span>

### **Figure 29. Reset Sequence**



# **CYUSB301X/CYUSB201X**

## <span id="page-44-0"></span>**Package Diagram**



**Figure 30. 121-ball BGA Package Diagram**



### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- "e" REPRESENTS THE SOLDER BALL GRID PITCH. 3.
- N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. 4. SIZE MD X ME.
- $5\backslash$  DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A  $\,$ PLANE PARALLEL TO DATUM C.
- WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW. DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.  $6\!$  "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND "SD" OR "SE" = 0.
	- WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.
- $\gamma$  a1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS.
- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS. 001-54471 \*F



## <span id="page-45-1"></span>**Ordering Information**

### <span id="page-45-0"></span>**Table 24. Ordering Information**



## <span id="page-45-2"></span>**Ordering Code Definitions**







## <span id="page-46-0"></span>Acronyms **Document Conventions**

## <span id="page-46-2"></span><span id="page-46-1"></span>**Units of Measure**





## <span id="page-47-0"></span>**Errata**

This section describes the errata for Revision D, C and B of the FX3. Details include errata trigger conditions, scope of impact, available workaround, and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions.

## **Part Numbers Affected**



### <span id="page-47-1"></span>**Qualification Status**

Product Status: Production

### <span id="page-47-2"></span>**Errata Summary**

The following table defines the errata applicability to available Rev. D EZ-USB FX3 SuperSpeed USB Controller family devices.





### <span id="page-48-0"></span>1. **Turning off VIO1 during Normal, Suspend, and Standby modes causes the FX3 to stop working.**

### ■**Problem Definition**

Turning off the VIO1 during Normal, Suspend, and Standby modes will cause the FX3 to stop working.

### ■**Parameters Affected**  N/A

### ■**Trigger Conditions**

This condition is triggered when the VIO1 is turned off during Normal, Suspend, and Standby modes.

### ■**Scope Of Impact**

FX3 stops working.

### ■**Workaround**

VIO1 must stay on during Normal, Suspend, and Standby modes.

### ■**Fix Status**

No fix. Workaround is required.

### <span id="page-48-1"></span>**2. USB enumeration failure in USB boot mode when FX3 is self-powered.**

### ■**Problem Definition**

When FX3 is self-powered and not connected to the USB host, it enters low-power mode and does not wake up when connected to USB host afterwards. This is because the bootloader does not check the VBUS pin on the connector to detect USB connection. It expects that the USB bus is connected to the host when it is powered on.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered when FX3 is self-powered in USB boot mode.

### ■**Scope Of Impact**

Device does not enumerate

### ■**Workaround**

Reset the device after connecting to USB host.

### ■**Fix Status**

No fix. Workaround is required.

### <span id="page-48-2"></span>3. **Extra ZLP is generated by the COMMIT action in the GPIF II state.**

### ■**Problem Definition**

When COMMIT action is used in a GPIF-II state without IN\_DATA action then an extra Zero Length Packet (ZLP) is committed along with the data packets.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered when COMMIT action is used in a state without IN\_DATA action.

### ■**Scope Of Impact**

Extra ZLP is generated.

### ■**Workaround**

Use IN\_DATA action along with COMMIT action in the same state.

### ■**Fix Status**

No fix. Workaround is required.



### <span id="page-49-0"></span>4. **Invalid PID Sequence in USB 2.0 ISOC data transfer.**

### ■**Problem Definition**

When the FX3 device is functioning as a high speed USB device with high bandwidth isochronous endpoints, the PID sequence of the ISO data packets is governed solely by the isomult setting. The length of the data packet is not considered while generating the PID sequence during each microframe. For example, even if a short packet is being sent on an endpoint with MULT set to 2; the PID used will be DATA2

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered when high bandwidth ISOC transfer endpoints are used.

### ■**Scope Of Impact**

ISOC data transfers failure.

### ■**Workaround**

This problem can be worked around by reconfiguring the endpoint with a lower isomult setting prior to sending short packets, and then switching back to the original value.

### ■**Fix Status**

No fix. Workaround is required.

### <span id="page-49-1"></span>**5. USB data transfer errors are seen when ZLP is followed by data packet within same microframe.**

### ■**Problem Definition**

Some data transfer errors may be seen if a Zero Length Packet is followed very quickly (within one microframe or 125 us) by another data packet on a burst enabled USB IN endpoint operating at super speed.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered in SuperSpeed transfer with ZLPs

### ■**Scope Of Impact**

Data failure and lower data speed.

### ■**Workaround**

The solution is to ensure that some time is allowed to elapse between a ZLP and the next data packet on burst enabled USB IN endpoints. If this cannot be ensured at the data source, the CyU3PDmaChannelSetSuspend() API can be used to suspend the corresponding USB DMA socket on seeing the EOP condition. The channel operation can then be resumed as soon as the suspend callback is received.

### ■**Fix Status**

No fix. Workaround is required.

### <span id="page-49-2"></span>**6. Bus collision is seen when the I2C block is used as a master in the I2C Multi-master configuration.**

### ■**Problem Definition**

When FX3 is used as a master in the  $I^2C$  multi-master configuration, there can be occasional bus collisions.

### ■**Parameters Affected**

NA

### ■**Trigger Conditions**

This condition is triggered only when the FX3 <sup>12</sup>C block operates in Multi-master configuration.

### ■**Scope Of Impact**

The FX3  $1^2C$  block can transmit data when the  $1^2C$  bus is not idle leading to bus collision.

### ■**Workaround**

Use FX3 as a single master.

### ■**Fix Status**

No fix.



### <span id="page-50-0"></span>**7. Low Power U1 Fast-Exit Issue with USB3.0 host controller.**

### ■**Problem Definition**

When FX3 device transitions from Low power U1 state to U0 state within 5 µs after entering U1 state, the device sometimes fails to transition back to U0 state, resulting in USB Reset.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered during low power transition mode.

### ■**Scope Of Impact**

Unexpected USB warm reset during data transfer.

### ■**Workaround**

This problem can be worked around in the FW by disabling LPM (Link Power Management) during data transfer.

### ■**Fix Status**

FW workaround is proven and reliable.

### <span id="page-50-1"></span>**8. USB data corruption when operating on hosts with poor link quality.**

### ■**Problem Definition**

If FX3 is operating on a USB 3.0 link with poor signal quality, the device could send corrupted data on any of the IN endpoints (including the control endpoint).

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered when the USB3.0 link signal quality is very poor.

### ■**Scope Of Impact**

Data corruption in any of the IN endpoints (including the control endpoint).

### ■**Workaround**

The application firmware should perform an error recovery by stalling the endpoint on receiving CYU3P\_USBEPSS\_RESET\_EVT event, and then stop and restart DMA path when the CLEAR\_FEATURE request is received. Note: SDK versions 1.3.3 and above internally manages the DMA transfers and performs the endpoint reset when potential error conditions are seen. For more details in application firmware, please refer to [GpiftoUsb](http://www.cypress.com/products/ez-usb-fx3-superspeed-usb-30-peripheral-controller) example available with SDK.

### ■**Fix Status**

FW Work-around is proven and reliable.



### <span id="page-51-0"></span>**9. Device treats Rx Detect sequence from the USB 3.0 host as a valid U1 exit LFPS burst.**

### ■**Problem Definition**

The USB 3.0 PHY in the FX3 device uses an electrical idle detector to determine whether LFPS is being received. The duration for which the receiver does not see an electrical idle condition is timed to detect various LFPS bursts. This implementation causes the device to treat an Rx Detect sequence from the USB host as a valid U1 exit LFPS burst.

### ■**Parameters Affected**

NA

### ■**Trigger Conditions**

This condition is triggered when the USB host is initiating an Rx Detect sequence while the USB 3.0 Link State Machine on the FX3 is in the U1 state. Since the host will only perform Rx Detect sequence in the RX Detect and U2 states, the error condition is seen only in cases where the USB link on the host has moved into the U2 state while the link on FX3 is in the U1 state.

### ■**Scope Of Impact**

FX3 moves into Recovery prematurely leading to a Recovery failure followed by Warm Reset and USB re-enumeration. This sequence can repeat multiple times resulting in data transfer failures.

### ■**Workaround**

FX3 can be configured to transition from U1 to U2 a few microseconds before the host does so. This will ensure that the link will be in U2 on the device side before the host attempts any Rx Detect sequence; thereby preventing a false detection of U1 exit.

### ■**Fix Status**

Workaround is implemented in FX3 SDK library 1.3.4 and above.

### <span id="page-51-1"></span>**10. I2C Data Valid (tVD:DAT) specification violation at 400 kHz with a 40/60 duty cycle.**

### ■**Problem Definition**

I<sup>2</sup>C Data Valid (tVD:DAT) parameter at 400 kHz with a 40/60 duty cycle is 1.0625 µs, which exceeds the I<sup>2</sup>C specification limit of  $0.9$  µs.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This violation occurs only at 400 kHz with a 40/60 duty cycle of the  $I<sup>2</sup>C$  clock.

### ■**Scope Of Impact**

Setup time (t<sub>SUDAT</sub>) is met with a huge margin for the transmitted data for 400 kHz and so t<sub>vd:DAT</sub> violation will not cause any data integrity issues.

### ■**Workaround**

No workaround needed.

### ■**Fix Status**

No fix needed.



### <span id="page-52-0"></span>**11. FX3 Device does not respond correctly to Port Capability Request from Host after multiple power cycles.**

### ■**Problem Definition**

During multiple power cycles, sometimes the FX3 device does not respond correctly to the Port Capability request (Link Packet) from the USB Controller. In view of this, FX3 does not get the subsequent Port Configuration request from the USB controller, resulting in SS.Disabled state. The device fails to recover from this state and finally results in enumeration failure.

### ■**Parameters Affected**

N/A

### ■**Trigger Conditions**

This condition is triggered when the FX3 provides an incorrect response to the Port Capability request from the host.

### ■**Scope Of Impact**

Device fails to enumerate after multiple retries.

### ■**Workaround**

Since the host does not send the Port Configuration request to the FX3 device, it causes a Port Configuration request timeout interrupt to be triggered in the device. This interrupt is handled in the FX3 SDK 1.3.4 onwards to generate and signal CY\_U3P\_US-B\_EVENT\_LMP\_EXCH\_FAIL event to the application. This event should be handled in the user application such that it does a USB Interface Block Restart. Refer the Knowledge Base Article ([KBA225778\)](https://community.cypress.com/docs/DOC-16300) for more details and the firmware workaround example project.

### ■**Fix Status**

Suggested firmware work-around is proven and reliable.



# <span id="page-53-0"></span>**Document History Page**





















## <span id="page-58-0"></span>**Sales, Solutions, and Legal Information**

### <span id="page-58-1"></span>**Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/about-us/sales-offices).

### <span id="page-58-2"></span>**[Products](http://www.cypress.com/go/products)**



<span id="page-58-3"></span>**[PSoC](http://www.cypress.com/psoc)® [Solutions](http://www.cypress.com/psoc)**

[PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP |](http://www.cypress.com/products/32-bit-arm-cortex-m3-psoc-5lp) [PSoC 6 MCU](http://cypress.com/psoc6)

<span id="page-58-4"></span>**[Cypress Developer Community](http://www.cypress.com/cdc)** [Community |](https://community.cypress.com/welcome) [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

<span id="page-58-5"></span>**[Technical Support](http://www.cypress.com/support)** [cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2009–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document,<br>including any software or firmware worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress<br>hereby grants you a per modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product<br>to deviate from published liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this<br>information and any re systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device<br>or system whose failure to p shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

### Document Number: 001-52136 Rev. \*X Berger 17, 2018 Revised December 17, 2018 Page 58 of 58

EZ-USB™ is a trademark and West Bridge® is a registered trademark of Cypress Semiconductor Corporation.



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

## Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9