

**850MHz and 950MHz ISM Band Transceiver** 

# **General Description**

The MICRF505 is a true single-chip, frequency shift keying (FSK) transceiver intended for use in halfduplex, bidirectional RF links. The multi-channeled FSK transceiver is intended for UHF radio equipment in compliance with the North American Federal Communications Commission (FCC) part 15.247 and the European Telecommunication Standard Institute (ETSI) specification, EN300 220.

The transmitter consists of a PLL frequency synthesizer and power amplifier. The frequency synthesizer consists of a voltage-controlled oscillator (VCO), a crystal oscillator, dual modulus prescaler, programmable frequency dividers, and a phasedetector. The loop-filter is external for flexibility and can be a simple passive circuit. The output power of the power amplifier can be programmed to seven levels. A lock-detect circuit detects when the PLL is in lock. In receive mode, the PLL synthesizer generates the local oscillator (LO) signal. The N, M, and A values that give the LO frequency are stored in the N0, M0, and A0 registers.

The receiver is a zero intermediate frequency (IF) type which makes channel filtering possible with lowpower, integrated low-pass filters. The receiver consists of a low noise amplifier (LNA) that drives a quadrature mix pair. The mixer outputs feed two identical signal channels in phase quadrature. Each channel includes a pre-amplifier, a third order Sallen-Key RC low-pass filter that protects the following switched-capacitor filter from strong adjacent channel signals, and a limiter. The main channel filter is a switched-capacitor implementation of a six-pole elliptic low pass filter. The cut-off frequency of the Sallen-Key RC filter can be programmed to four different frequencies: 100kHz, 150kHz, 230kHz, and 340kHz. The I and Q channel outputs are demodulated and produce a digital data output. The demodulator detects the relative phase of the I and the Q channel signal. If the I channel signal lags behind the Q channel, the FSK tone frequency is above the LO frequency (data '1'). If the I channel leads the Q channel, the FSK tone is below the LO frequency (data '0'). The output of the receiver is available on the DataIXO pin. A receive signal strength indicator (RSSI) circuit indicates the received signal level. All support documentation can be found on Micrel's web site at www.micrel.com.



# **Features**

- True single chip transceiver
- Digital bit synchronizer
- Received signal strength indicator (RSSI)
- RX and TX power management
- Power down function
- Reference crystal tuning capabilities
- Frequency error estimator
- Baseband shaping
- Three-wire programmable serial interface
- Register read back function

# **Applications**

- Telemetry
- Remote metering
- Wireless controller
- Remote data repeater
- Remote control systems
- Wireless modem
- Wireless security system







# **RadioWire® RF Selection Guide**

# **Ordering Information**



### $\mathcal{L}_\mathcal{L} = \mathcal{L}_\mathcal{L} = \mathcal{L}_\mathcal{L}$ **Block Diagram**



# **Pin Configuration**



**MICRF505BML 32-Pin MLFTM**

# **Pin Description**





# **Absolute Maximum Ratings(1)**



# **Operating Ratings(2)**



# **Electrical Characteristics(4)**

 $f_{RF}$  = 915MHz. Data-rate = 125kbps, Modulation type = closed-loop VCO modulation, V<sub>DD</sub> = 2.5V; T<sub>A</sub> = 25°C, bold values indicate  $-40^{\circ}$ C $\leq$  T<sub>A</sub> $\leq$  +85 $^{\circ}$ C, unless noted.







**Notes:** 

**1.** Exceeding the absolute maximum rating may damage the device.

**2.** The device is not guaranteed to function outside its operating rating.

**3.** Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF.

**4.** Specification for packaged product only.

**5.** Guaranteed by design.

# **Programming**

# **General**

The MICRF505 functions are enabled through a number of programming bits. The programming bits are organized as a set of addressable control registers, each register holding 8 bits.

There are 23 control registers in total in the MICRF505, and they have addresses ranging from 0 to 22. The user can read all the control registers. The user can write to the first 22 registers (0 to 21); the register 22 is a read-only register.

All control registers hold 8 bits and all 8 bits must be written to when accessing a control register, or they will be read. Some of the registers do not utilize all 8 bits. The value of an unused bit is "don't care."

The control register with address 0 is referred to as ControlRegister0, the control register with address 1 is ControlRegister1 and so on. A summary of the control registers is given in the table below. In addition to the unused bits (marked with"-") there are a number of mandatory bits (marked with "0" or "1"). Always maintain these as shown in the table.

The control registers in MICRF505 are accessed through a 3-wire interface; clock, data and chip select. These lines are referred to as SCLK, IO, and CS, respectively. This 3-wire interface is dedicated to control register access and is referred to as the control interface. Received data (via RF) and data to transmit (via RF) are handled by the DataIXO and DataClk (if enabled) lines; this is referred to as the data interface.

The SCLK line is applied externally; access to the control registers are carried out at a rate determined by the user. The MICRF505 will ignore transitions on the SCLK line if the CS line is inactive. The MICRF505 can be put on a bus, sharing clock and data lines with other devices.

All control registers should be written to after a battery reset. During operation, it is sufficient to write to one register only. The MICRF505 will automatically enter power down mode after a battery reset.



**Table 1. Control Registers in MICRF505** 

### **Writing to the control registers in MICRF505**

Writing: A number of octets are entered into MICRF505 followed by a load-signal to activate the new setting. Making these events is referred to as a "write sequence." It is possible to update all, 1, or n control registers in a write sequence. The address to write to (or the first address to write to) can be any valid address (0-21). The IO line is always an input to the MICRF505 (output from user) when writing.

### **What to write:**

- The address of the control register to be written (or if more than 1 control register should be written to, the address of the  $1<sup>st</sup>$ control register to write to).
- A bit to enable reading or writing of the control registers. This bit is called the R/W bit.
- The values to write into the control register(s).

### What to write:



**Table 2.** 

#### **How to write:**

Bring CS active to active to start a write sequence. The active state of the CS line is "high." Use the SCLK/IO serial interface to clock "Address" and "R/W" bit and "Values" into the MICRF505. MICRF505 will sample the IO line at negative edges of SCLK. Make sure to change the state of the IO line before the negative edge. Refer to figures below.

Bring CS inactive to make an internal load-signal and complete the write-sequence. Note: there is an exception to this point. If the programming bit called "load\_en" (bit0 in ControlRegister0) is "0", then no load pulse is generated.

### **The two different ways to "program the chip" are:**

- Write to a number of control registers (0-22) when the registers have incremental addresses (write to 1, all or n registers)
- Write to a number of control registers when the registers have non-incremental addresses.

### **Writing to a Single Register**

Writing to a control register with address "A6. A5, …A0" is described here. During operation, writing to 1 register is sufficient to change the way the transceiver works. Typical example: Change from receive mode to power-down.

What to write:



#### **Table 3.**

"Address" and "R/W bit" together make 1 octet. In addition, 1 octet with programming bits is entered. In total, 2 octets are clocked into the MICRF505.

### **How to write:**

- Bring CS high
- Use SCLK and IO to clock in the 2 octets
	- Bring CS low



## **Figure 1.**

In Figure 1, IO is changed at positive edges of SCLK. The MICRF505 samples the IO line at negative edges. The value of the R/W bits is always "0" for writing.

### **Writing to All Registers**

After a power-on, all writable registers should be written. This is described here.

Writing to all register can be done at any time. To get the simplest firmware, always write to all registers. The price to pay for the simplicity is increased write-time, which leads to increased time to change the way the MICRF505 works.

### What to write



#### **Table 4.**

"Address" and "R/W bit" together make 1 octet. In addition, 22 octets with programming bits are entered. In total, 23 octets are clocked into the MICRF505.

### **How to write:**

- Bring CS high
- Use SCLK and IO to clock in the 23 octets
- Bring CS low

Refer to the figure in the next section, "Writing to n registers having incremental addresses".

### **Writing to n Registers having Incremental Addresses**

In addition to entering all bytes, it is also possible to enter a set of n bytes, starting from address  $i = 46$ , A5, … A0". Typical example: Clock in a new set of frequency dividers (i.e. change the RF frequency). "Incremental addresses". Registers to be written are located in i, i+1, i+2.





### **Table 5.**

"Address" and "R/W bit" together make 1 octet. In addition, n octets with programming bits are entered. Totally, 1 +n octets are clocked into the MICRF505.

### **How to write:**

- Bring CS high
- Use SCLK and IO to clock in the  $1 + n$ octets
- **Bring CS low**

In Figure 1, IO is changed at positive edges of SCLK. The MICRF505 samples the IO line at negative edges. The value of the R/W bits is always "0" for writing.





### **Writing to n Registers having Non-Incremental Addresses**

Registers with non-incremental addresses can be written to in one write-sequence as well. Example of non-incremental addresses: "0,1,3". However, this requires more overhead, and the user should consider the possibility to make a "continuous" update, for example, by writing to "0,1,2,3" (writing the present value of "2" into "2"). The simplest firmware is achieved by always writing to all registers. Refer to previous sections.

This write-sequence is divided into several subparts:

- Disable the generation of load-signals by clearing bit "load\_en" (bit0 in ControlRegister0)
- Repeat for each group of register having incremental addresses:
	- o Bring CS active
	- o Enter first address for this group, R/W bit and values
	- o Bring CS inactive
	- o Finally, enable and make a loadsignal by setting "load\_en"

Refer to the previous sections for how to write to 1 or n (with incremental addresses) registers in the MICRF505.

# **Reading from the control registers in MICRF505**

The "read-sequence" is:

- 1. Enter address and R/W bit
- 2. Change direction of IO line
- 3. Read out a number of octets and change IO direction back again.

It is possible to read all, 1 or n registers. The address to read from (or the first address to read from) can be any valid address (0-22). Reading is not destructive, i.e. values are not changed. The IO line is output from the MICRF505 (input to user) for a part of the read-sequence. Refer to procedure description below.

A read-sequence is described for reading n registers, where n is number 1-23.

## **Reading n registers from MICRF505**



In the figure, 1 register is read. The address is A6, A5,  $\dots$  A0. A6 = msb. The data read out is D7, D6, …D0. The value of the R/W bit is always "1" for reading.

SCLK and IO together form a serial interface. SCLK is applied externally for reading as well as for writing.

- **Bring CS active**
- Enter address to read from (or the first address to read from) (7 bits) and
- The R/W bit  $= 1$  to enable reading
- Make the IO line an input to the user (set pin in tristate)
- Read n octets. The first rising edge of SCLK will set the IO as an output from the MICRF505. MICRF will change the IO line at positive edges. The user should read the IO line at the negative edges.
- Make the IO line an output from the user again.

## **Programming interface timing**

Figure 4 and Table 6 shows the timing specification for the 3-wire serial programming interface.



**Figure 4.** 



#### **Table 6. Timing Specification for the 3-wire Programming Interface**

### **Power on Reset**

When applying voltage to the MICRF505 a power on reset state is entered. During the time period of power on reset, the MICRF505 should be considered to be in an unknown state and the user should wait until completed (See Table 6). The power on reset timing given in Table 6 is covering all conditions and should be treated as a maximum delay time. In some application it might be beneficial to minimize the power on reset time. In these cases we recommend to follow below procedure:



## **Programming summary**

- Use CS, SCLK, and IO to get access to the control registers in MICRF505.
- SCLK is user-controlled.
- Write to the MICRF505 at positive edges (MICRF505 reads at negative edges).
- Read from the MICRF505 at negative edges (MICRF505 writes at positive edges)
- After power-on: Write to the complete set of control registers.
- Address field is 7 bits long. Enter msb first.
- R/W bit is 1 bit long ("1" for read, "0" for write)
- Address and R/W bit together make 1 octet
- All control registers are 8 bits long. Enter/read msb in every octet first.
- Always write 8 bits to/read 8 bits from a control register. This is the case for registers with less than 8 used programming bits as well.
- Writing: Bring CS high, write address and R/W bit followed by the new values to fill into the addressed control register(s) and bring CS low for loading, i.e. activation of the new control register values ("load en" = 1).
- Reading: Bring CS high, write address and R/W bit, set IO as an input, read present contents of the addressed control register(s), bring CS low and set IO an output.

# **Frequency Synthesizer**

The MICRF505 frequency synthesizer consists of a voltage-controlled oscillator (VCO), a crystal oscillator, dual modulus prescaler, programmable frequency dividers and a phase-detector. The loopfilter is external for flexibility and can be a simple passive circuit. The phase detector compares frequencies of two signals and produces an error signal which is proportional to the difference between the input frequencies. The error signal is used to control a voltage-controlled oscillator (VCO) which creates an output frequency. The output frequency is fed through a frequency divider back to the input of the phase detector, producing a feedback loop. If the output frequency drifts, the error signal will increase, driving the frequency in the opposite direction so as to reduce the error. Thus, the output is locked to the frequency at the other input. This input is called the reference and is

derived from a crystal oscillator, which is very stable in frequency. The block diagram below shows the basic elements and arrangement of a PLL-based frequency synthesizer. The MICRF505 has a dual modulus prescaler for increased frequency resolution. In a dual modulus prescaler the main divider is split into two parts, the main part N and an additional divider A, where  $A < N$ . Both dividers are clocked from the output of the dual-modulus prescaler, but only the output of the N divider is fed into the phase detector. The prescaler will first divide by 16. Both N and A count down until A reaches zero, at which point the prescaler is switched to a division ratio 16+1. At this point, the divider N has completed A counts. Counting continues until N reaches zero, which is an additional N-A counts. At this point the cycle repeats.



The lengths of the N, M, and A registers are 12, 12 and 6 respectively The values can be calculated from the following formula:

$$
f_{PhD} = \frac{f_{XCO}}{M} = \frac{f_{VCO}/2}{(16 \times N + A)} = \frac{f_{RF}}{(16 \times N + A)}
$$
  
M \neq 0  

$$
1 \le A \le N
$$

where

f<sub>PhD</sub>: Phase detector comparison frequency

 $f_{XCO}$ : Crystal oscillator frequency

 $f_{VCO}$ : Voltage controlled oscillator frequency

 $f_{RF}$ : RF carrier frequency

There are two sets of each of the divide factors (i.e. A0 and A1). If modulation by using the dividers is selected (that is Modulation1=1, Modulation0=0), the two sets should be programmed to give two RF frequencies, separated by two times the specified frequency deviation. For all other modulation methods, and also in receive mode, the 0-set will be used.

## *Crystal Oscillator (XCO)*



The crystal oscillator is a very critical block. As the crystal oscillator is a reference for the RF output frequency and also for the LO frequency in the receiver, very good phase and frequency stability is required. The schematic of the crystal oscillator's external components for 16MHz are shown in Figure 5.



**Figure 5. Crystal Oscillator Circuit** 

The crystal should be connected between pins XTALIN and XTALOUT (pin 23 and 24). In addition, loading capacitors for the crystal are required. The loading capacitor values depend on the total load capacitance,  $C_{\text{L}}$ , specified for the crystal. The load capacitance seen between the crystal terminals should be equal to  $C_1$  for the crystal to oscillate at the specified frequency.

$$
C_{L} = \frac{1}{\frac{1}{C_{10}} + \frac{1}{C_{11}}} + C_{\text{parasitic}}
$$

The parasitic capacitance is the pin input capacitance and PCB stray capacitance. Typically, the total parasitic capacitance is around 6pF. For instance, for a 9pF load crystal the recommended values of the external load capacitors are 5.6pF.

It is also possible to tune the crystal oscillator internally by switching in internal capacitance using 5 tune bits XCOtune4 – XCOtun0. When XCOtune4 – XCOtune0 = 0 no internal capacitors are connected to the crystal pins. When XCOtune4 – XCOtune0 = 1 all of the internal capacitors are connected to the crystal pins. Figure 6 shows the tuning range for two different capacitor values, 1.5pF and no capacitors.

The crystal used is a TN4-26011 from Toyocom. Specification: Package TSX-10A, Nominal frequency 16.000000 MHz, frequency tolerance ±10ppm, frequency stability ±9ppm, load capacitance 9pF, pulling sensitivity 15ppm/pF. When the external capacitors are set to 1.5pF and the XCOtune=16, the total capacitance will normally be ~9pF.



**Figure 6. XCO Tuning** 

The start up time is given in Table 7. As can be seen, more capacitance will slow down the start up time.

The start-up time of a crystal oscillator is typically around a millisecond. Therefore, to save current consumption, the XCO is turned on before any other circuit block. During start-up the XCO amplitude will eventually reach a sufficient level to trigger the Mcounter. After counting 2 M-counter output pulses the rest of the circuit will be turned on. The current consumption during the prestart period is approximately 280µA.

| <b>XCOtune</b> | Start-up Time (µs) |  |  |
|----------------|--------------------|--|--|
|                | 590                |  |  |
|                | 590                |  |  |
| $\overline{2}$ | 700                |  |  |
|                | 700                |  |  |
| ጸ              | 810                |  |  |
| 16             | 1140               |  |  |
| 31             | 2050               |  |  |

Table 7. Typical values with C<sub>EXT</sub> = 1.5pF

If an external reference is used instead of a crystal, the signal shall be applied to pin 24, XTALOUT. Due to internal DC setting in the XCO, an AC coupling is recommended to be used between the external reference and the XTALOUT-pin.





The VCO has no external components. If has three bit to set the bias current and two bit to set the VCO frequency. These five bit are set by the RF frequency, as follows:



#### **Table 8. VCO Bit Setting**

The bias bit will optimize the phase noise, and the frequency bit will control a capacitor bank in the VCO. The tuning range, the RF frequency versus varactor voltage, is dependent upon the VCO frequency setting, and can be shown in Figure 7. When the tuning voltage is in the range from 0.9V to 1.4V, the VCO gain is at its maximum, approximately 65-70MHz/V. It is recommended that the varactor voltage stays in this range.

The input capacitance at the varactor pin must be taken into consideration when designing the PLL loop filter. This is most critical when designing a loop filter with high bandwidth, which gives relatively small component values. The input capacitance is approximately 6pF.

#### **Tuning range**



**Figure 7. RF Frequency vs. Varactor Voltage**  and VCO Frequency bit  $(V_{DD} = 2.25V)$ 

### *Charge Pump*



The charge pump current can be set to either 125µA or 500µA by CP\_HI ('1'  $\rightarrow$  500µA). This will affect the loop filter component values, see "PLL Filter" section. In most cases, the low current is best suited. For applications using phase detector frequency and high PLL bandwidth, the 500µA can be a better choice.

### *PLL Filter*

The design of the PLL filter will strongly affect the performance of the frequency synthesizer. The PLL filter is kept externally for flexibility. Input parameters when designing the loop filter for the MICRF505 are mainly the modulation method and the bit rate. These choices will also affect the switching time and phase noise.

The frequency modulation can be done in two different ways with the MICRF505, either by VCO modulation or by modulation with the internal dividers (see chapter Frequency modulation for further details). In the first case, the PLL needs to lock on a new carrier frequency for every new data bit. Now the PLL bandwidth needs to be adequately high. It is recommended to use a third order filter to suppress the phase detector frequency, as this is not suppressed as much as when doing modulation on the VCO with a lower bandwidth filter.

A schematic for a second (R2=0 and C3=NC) and third order loop filter is shown in Figure 8.



**Figure 8. Second and Third Order Loop Filter** 

Table 9 shows three different loop filters, the two first for VCO modulation and the last one for modulation using the internal dividers. The component values are calculated with RF frequency = 915MHz, VCO gain =  $67$ MHz/V and charge pump current =  $125\mu$ A. Other settings are shown in the table. The varactor pin capacitance (pin 29) of 5pF does not influence on the component values for the two filters with lowest bandwidth.

|            | <b>Baud Rate</b><br>(kbaud/sec) | <b>PLL</b><br>BW<br>(kHz) | Phase<br>Margin(°) | Phase<br><b>Detector</b><br>Freq.<br>(kHz) | C1                 | C2                 | R <sub>1</sub> | R <sub>2</sub> | C3        |
|------------|---------------------------------|---------------------------|--------------------|--------------------------------------------|--------------------|--------------------|----------------|----------------|-----------|
| <b>VCO</b> | >38.4                           | 0.8                       | 56                 | 100                                        | 10 <sub>nF</sub>   | 100 <sub>n</sub> F | $6.2k\Omega$   | 0              | <b>NC</b> |
| <b>VCO</b> | >125                            | 3.2                       | 56                 | 100                                        | 680pF              | 6.8nF              | $22k\Omega$    | 0              | <b>NC</b> |
| Divider    | $20$                            | 13                        | 86                 | 500                                        | 150 <sub>p</sub> F | 10 <sub>n</sub> F  | 18k $\Omega$   | $82k\Omega$    | 4.7pF     |

**Table 9. Loop Filter Components Values** 

## *Lock Detect*



A lock detector can be enabled by setting LD\_en = 1. When pin LD is high, it indicates that the PLL is in lock.

### *Modes of Operation*







# **Transceiver Sync/Non-Synchronous Mode**



When Sync\_en = 1, it will enable the bit synchronizer in receive mode. The bit synchronizer clock needs to be programmed, see chapter Bit synchronizer. The synchronized clock will be set out on pit DATACLK.

In transmit mode, when Sync\_en = 1, the clock signal on pin DATACLK is a programmed bit rate clock. Now the transceiver controls the actual data rate. The data to be transmitted will be sampled on rising edge of DATACLK. The micro controller can therefore use the negative edge to change the data to be transmitted. The clock used for this purpose, BITRATE CLK, is programmed in the same way as the modulator clock and the bit synchronizer clock:

$$
f_{\text{BITRATE\_CLK}} = \frac{f_{\text{XCO}}}{\text{Refclk\_K} \cdot 2^{(7-BitRate\_clkS)}}
$$

where:

 $f_{\text{BITE CLK}}$ : The clock frequency used to control the bit rate, should be equal to the bit rate (bit rate of 20 kbit/sec requires a clock requency of 20kHz)

 $f_{XCO}$ : Crystal oscillator frequency

Refclk\_K: 6 bit divider, values between 1 and 63

BitRate clkS: Bit rate setting, values between 0 and 6

# **Data Interface**

The MICRF505 interface can be divided in to two separate interfaces, a "programming interface" and a "Data interface". The "programming interface" has a three wire serial programmable interface and is described in chapter Programming.

The "data interface" can be programmed to sync- /non-synchronous mode. In synchronous mode the MICRF505 is defined as "Master" and provides a data clock that allows users to utilize low cost micro controller reference frequency.

The data interface is defined in such a way that all user actions should take place on falling edge and is illustrated Figure 9 and 10. The two figures illustrate the relationship between DATACLK and DATAIXO in receive mode and transmit mode.

MICRF505 will present data on rising edge and the "USER" sample data on falling edge in receive mode.



**Figure 10. Data interface in Receive Mode** 

The User presents data on falling edge and MICRF505 samples on rising edge in transmit mode.



**Figure 11. Data interface in Transmit Mode** 

When entering transmit mode it is important to keep DATAIXO in tri-state from the time Tx-mode is entered until user starts sending data. The data is provided directly to the modulation circuit and violation of this may/will cause abnormal behavior. Depending upon the chosen FSK modulation, some sort of encoding might be needed. The different modulation types and encoding is described in chapter Frequency modulation.

# **Receiver**

The receiver is a zero intermediate frequency (IF) type in order to make channel filtering possible with low-power integrated low-pass filters. The receiver consists of a low noise amplifier (LNA) that drives a quadrature mixer pair. The mixer outputs feed two identical signal channels in phase quadrature. Each channel include a pre-amplifier, a third order Sallen-Key RC lowpass filter from strong adjacent channel signals and finally a limiter. The main channel filter is a switched-capacitor implementation of a six-pole elliptic lowpass filte. The elliptic filter minimizes the total capacitance required for a given selectivity and dynamic range. The cut-off frequency of the Sallen-Key RC filter can be programmed to four different frequencies: 100kHz, 150kHz, 230kHz and 340kHz. The demodulator demodulates the I and Q channel outputs and produces a digital data output. If detects the relative phase of the I and Q channel signal. If the I channel signal lags the Q channel, the FSK tone frequency lies above the LO frequency (data '1'). If the I channel leads the Q channel, the FSK tone lies below the LO frequency (data '0'). The output of the receiver is available on the DataIXO pin. A RSSI circuit (receive signal strength indicator) indicates the received signal level.





A low noise amplifier in RF receivers is used to boost the incoming signal prior to the frequency conversion process. This is important in order to prevent mixer noise from dominating the overall front-end noise performance. The LNA is a twostage amplifier and has a nominal gain of approximately 23dB at 900MHz. The front end has a gain of about 33dB to 35dB. The gain varies by 1- 1.5dB over a 2.0V to 2.5V variation in power supply.

The LNA can be bypassed by setting bit LNA\_by to '1'. This can be useful for very strong input signal levels. The front-end gain with the LNA bypassed is about 9-10dB. The mixers have a going of about 10dB at 915MHz. The differential outputs of the mixers can be made available at pins IchOut and QchOut. The output impedance of each mixer is about 8kΩ.

The input impedance is close to  $50\Omega$  as shown in Figure 12, giving an input reflection of about -20dB. The receiver does not require any matching network to optimize the gain. However, a matching network is recommended for harmonic suppression in Tx and for improved selectivity in Rx.



**Figure 12. LNA Input Impedance** 

### *Sallen-Key Filters*



Each channel includes a pre-amplifier and a prefilter, which is a three-pole Sallen-Key lowpass filter. It protects the following switched-capacitor filter from strong adjacent channel signals, and it also works as an anti-aliasing filter. The preamplifier has a gain of 22-23dB. The maximum output voltage swing is about 1.4Vpp for a 2.25V power supply. In addition, the IF amplifier also performs offset cancellation. Gain varies by less than 0.5dB over a 2.0 – 2.5V variation in power supply. The third order Sallen-Key lowpass filter is programmable to four different cutoff frequencies according to the table below:



#### *Switched Capacitor Filter*



The main channel filter is a switched-capacitor implementation of a six-pole elliptic low pass filter. The elliptic filter minimized the total capacitance required for a given selectivity and dynamic range. The cut-off frequency of the switched-capacitor filter is adjustable by changing the clock frequency.

The clock frequency is designed to be 20 times the cut-off frequency. The clock frequency is derived from the reference crystal oscillator. A programmable 6-bit divider divides the frequency of the crystal oscillator. To generate the correct nonoverlapping clock-phases needed by the filter this frequency is then divided by 4. The cut-off frequency of the filter is given by:

$$
f_{CUT} = \frac{f_{XCO}}{40 \cdot SCClk}
$$

 $f<sub>CUT</sub>$ : Filter cutoff frequency

 $f_{XCO}$ : Crystal oscillator frequency

ScClk: Switched capacitor filter clock, bits ScClk5-0

For instance, for a crystal frequency of 16MHz and if the 6 bit divider divides the input frequency by 4 the cut-off frequency of the SC filter is  $16MHz/(40 \times 4) =$ 100 $k$ Hz. 1<sup>st</sup> order RC low pass filters are connected to the output of the SC filter-to-filter the clock frequency.

The lowest cutoff frequency in the pre- and the main channel filter must be set so that the received signal is passed with no attenuation, which is frequency deviation plus modulation. If there are any frequency offset between the transmitter and the receiver, this must also be taken into consideration. A formula for the receiver bandwidth can be summarized as follows:

 $f_{BW} = +f_{OFFSET} + f_{DEV} + Baudrate / 2$ 

### where

 $f<sub>BW</sub>$ : Needed receiver bandwidth, fcut above should not be smaller than  $f_{BW}$  [Hz]

f<sub>OFFSET</sub>: Total frequency offset between receiver and transmitter [Hz]

 $f_{\text{DEV}}$ : Single-sided frequency deviation, see chapter Modulator on how to calculate [Hz]

Baudrate: The baud rate given is bit/sec









**Figure 14. RSSI Network** 

A Typical plot of the RSSI voltage as function of input power is shown in Figure 13. The RSSI has a dynamic range of about 50dB from about -110dBm to -60dBm input power.

The RSSI can be used as a signal presence indicator. When a RF signal is received, the RSSI output increases. This could be used to wake up circuitry that is normally in a sleep mode configuration to conserve battery life.

Another application for which the RSSI could be used is to determine if transmit power can be reduced in a system. If the RSSI detects a strong signal, if could tell the transmitter to reduce the transmit power to reduce current consumption.





The Frequency Error Estimator (FEE) uses information from the demodulator to calculate the frequency offset between it's receive frequency and the transmitter frequency. The output of the FEE can be used to tune the XCO frequency, both for production calibration and for compensation for crystal temperature drift and aging.

The inputs to the FEE circuit are the UP and DN pulses from the demodulator. Every time a '1' is updated, an UP-pulse is coming out of the demodulator and the same with the DN-pulse every time the '0' is updated. The expected number of pulses for every received symbol is 2 times the modulation index (∆).

The FEE can be set in an off state or set to count the UP+DN pulses. The number of received symbols to be counted is 8, 16, 32 or 64. This is set by the FEEC 0...FEEC 3 control bit, as follows:



**Table 10. FEEC Control Bit** 

Micrel MICRF505

The result of the measurement is the FEE value. The 8bit value can be read from register with address 0010110b. After a load, the FEE will be reset to 0, and will then be incremented or decremented dependent of the frequency offset. Positive FEE values are in the range 0 – 127, and negative values in the range 128 – 255. For negative values, the twos complement of the FEE value need to be found before using the formula below. A FEE = 128 corresponds to  $\div$ 127 and FEE = 255 corresponds to ÷1.

When the FEE value has been read, the frequency offset can be calculated as follows:

Mode UP+DN: Foffset =  $R/(4P)x$ (FEE),

where FEE is the value stored in the FEE register, (P is the number of symbols/data bit counted and R is the symbol/data rate. A positive Foffset means that the received signal has a higher frequency than the receiver frequency. To compensate for this, the receivers XCO frequency should be increased (see 'Using the XCO-tune Bits on how to tune the XCO frequency based on the FEE value).

The most accurate reading will be achieved when counting many symbols/data (P). However, attention must be paid to the negative representation of the FEE value. If the frequency offset is too large for the chosen P, and the FEE is being incremented above +127, the FEE value will be interpreted as a negative number. If so, the P must be decremented.

### *Bit Synchronizer*



A bit synchronizer can be enabled in receive mode by selecting the synchronous mode (Sync\_en=1). The DataClk pin will output a clock with twice the frequency of the bit rate (a bit rate of 20 kbit/sec gives a DataClk of 20 kHz). A received symbol/bit on DataIXO will be output on rising edge of DataClk. The micro controller should therefore sample the symbol/bit on falling edge of DataClk.

The bit synchronizer uses a clock which needs to be programmed according to the bit rate. The clock frequency should be 16 times the actual bit rate (a bit rate of 20 kbit/sec needs a bit synchronizer clock with frequency of 320 kHz). The clock frequency is set by the following formula:

$$
f_{BITSYNC\_CLK} = \frac{f_{XCO}}{\text{Re} f c l k\_K \times 2^{(7-BITSYNC\_c l k S)}}
$$

where

f<sub>BITSYNC\_CLK</sub>: The bit synchronizer clock frequency (16 times higher than the bit rate)

 $f_{XCO}$ : Crystal oscillator frequency

Refclk\_K: 6 bit divider, values between 1 and 63

BitSync\_clkS: Bit synchronizer setting, values between 0 and 7

Refclk K is also used to derive the modulator clock and the bit rate clock.

At the beginning of a received data package, the bit synchronizer clock frequency is not synchronized to the bit rate. When these two are maximum offset to each other, it takes 22 bit/symbols before synchronization is achieved.

# **Transmitter**

# *Power Amplifier*



The maximum output power is approximately 10dBm for a 50Ω load. For maximum output power the load seen by the PA must be resistive. Higher output power can be obtained by decreasing the load impedance. However, this will be in conflict with obtaining impedance match in the LNA. The output power is programmable in seven steps, with approximately 3dB between each step. This is controlled by bits PA2 – PA0.

The power amplifier can be turned off by setting PA2  $-$  PA0 = 0.

For all other combinations the PA is on and has maximum power when PA2 – PA0 = 1.

The PA will be bypassed if PA\_by=1. Output power will drop ~15dB. It is still possible to control the power by PA2 – PA0.

The output power varies about 3dB over power supply 2.0V to 2.5V and about 2dB over temperature  $-40^{\circ}$ C to +85°C. The 2<sup>nd</sup> and 3<sup>rd</sup> harmonic of the PA are as follows:

2nd harmonic: <-20dBm

3rd harmonic: <-26dBm

To reduce the emission of harmonics, an LC filter can be added between the ANT pin and the antenna as shown in Figure 15.



**Figure 15. LC Filter** 

This filter is designed for the 915MHz band with 50 $\Omega$ terminations. The component values may have to be tuned to compensate for the layout parasitics. This filter may also increase the receiver selectivity.

# **Frequency Modulation**





**Table 11. Modulation Bit Setting** 

When Modulation1 and Modulation0 is 00, the modulator needs to be programmed properly, see "Modulator" section. The modulation signal will now be applied directly on the phase locked VCO. It is therefore important that the PLL bandwidth is not too high, as this will remove the modulation. See "PLL Filter" section on how to calculate the PLL components. When using the modulator the modulation signal is applied to the VCO and therefore some sort of encoding is needed.

The level of encoding is determined by the PLL loop filter bandwidth and data rate. Two of the most common encoding techniques are Manchester encoding and 3B4B. Other encoding schemes may also be used.

Manchester encoding is when one bit is encoded in to a two-bit word and is shown in Table 10. When using Manchester encoding the maximum overhead is 100%. When selecting PLL loop filter it is important to note that the min baud rate is equal to:

$$
f_{\text{baud\_min}} = \frac{\text{baud/s}}{4}
$$

f<sub>baud min</sub>: The minimum frequency of the baud rate [Hz]

baud/s: Elements per second (encoded data)



**Table 12. Manchester Encoding** 

Another much more efficient encoding type is 3B4B where three data bits are encoded into a four-bit word. The reason for encoding is to minimize the DC component in the modulated data. To have minimum DC component each four bit word should include two elements of "1" and two elements of "0". Following this guidance only 6 out of 8 word complies and two encoded words needs special precaution. Whenever 000 and 111 data appear, the user must set/clear a flag that indicate if last encoded word was "Word A" and select the respective encoded word shown in Table 11.

| <b>Data</b> | <b>Word A</b> | <b>Word B</b> |
|-------------|---------------|---------------|
| 000         | 1011          | 0100          |
| 001         | 1100          |               |
| 010         | 0011          |               |
| 011         | 1010          |               |
| 100         | 0101          |               |
| 101         | 1001          |               |
| 110         | 0110          |               |
| 111         | 1101          | 0010          |

**Table 13. 3B4B Encoding** 



**Table 14. Example of 3B4B encoding** 

When Modulation1 Modulation0 is 10, two sets of

divider values need to be programmed. The formula for calculating the M, N and A values is given in chapter Frequency synthesizer. The divider values stored in the M0-, N0-, and A0- registers will be used when transmitting a '0' and the M1-, N1-, and A1 registers will be used to transmit a '1'. The difference between the two carrier frequencies corresponds to the double sided frequency modulation. Opposite from the modulation with the modulator, the PLL shall now lock on a new frequency for every change in the transmitted data. The PLL bandwidth therefore needs to be relatively high, higher bit rate requires a higher PLL bandwidth and vice versa. The data to be transmitted shall be applied to pin DataIXO (see chapter Transceiver sync-/non-synchronous mode on how to use the pin DataClk). The DataIXO pin is set as input in transmit mode and output in receive mode. When set as input, a weak voltage divider will set the level to Vdd/2, when it is not pulled up or down by the controller. When using the modulator, it is important that the DataIXO is kept tristated until the transmission shall begin (when PLL is in lock and the PA is turned on). When Data IXO is tristated, the PLL will lock on the LO frequency (used in receive mode). When DataIXO is set either high or low, the RF frequency will be shifted up or down, centered around the LO-frequency. This is only important when using the modulator, for the other modulation method, if DATAIXO is tristated, the M0-, N0- and A0-registers will be used.





The modulator will create a waveform with programmable amplitude and frequency. This waveform is fed into a modulation varactor in the VCO, which will create the desired frequency modulation. The frequency spectrum can be narrowed by increasing the rise-and fall times of the waveform.

The modulator waveform is created by charging and discharging a capacitor. A modulator clock controls the timing, as shown in Figure19. For every rise-and fall edge, 4 clock periods are being used. The charging current during these 4 clock periods are not equal, this is to reduce the high frequency components in the waveform, which in turn will narrow the frequency spectrum.

The frequency deviation can be set in three different ways, as will be explained below. A formula for setting the desired deviation is given at the end of this chapter.



**Figure 19. Modulator Waveform and Clock** 

# **Modulator Clock**

The modulator clock frequency is set by:

$$
\rm f_{MOD\_CLK} \ = \ \frac{f_{XCO}}{Refclk\_K \cdot 2^{(7 - Mod\_clkS)}}
$$

where  $f_{\text{MOD CLK}}$  is the modulator clock shown in Figure 19,  $f_{XCO}$  is the crystal oscillator frequency Refclk\_K is a 6 bit number and Mod\_clkS is a 3 bit number. Mod\_clkS can be set to a value between 0 and 7. The modulator clock frequency should be set according to the bit rate and shaping.





A f<sub>MOD CLK</sub> of 8 times the bit rate (as in Figure 20) corresponds to a signal filtered in a Gaussian filter with a Bandwidth Period product (BT) of 1. When BT is increased, the waveform will be less filtered. Minimum BT is 1 ( $f_{MOD\_CLK}$  is 8 times the bitrate). Figure 20 shows two waveforms with BT=1 and BT=2, i.e. the  $f_{MOD\ CLK}$  is 8 and 16 times higher than the bit rate. When changing the BT factor, the charge-and discharge times will also be changed, and therefore the frequency deviation, as shown in Figure 20.

# **Modulator Current**

The current used during the rise- and fall times can be programmed with the Mod\_I4..Mod\_I0 bit, the last one being LSB. Figure 21 shows two waveforms generated with two different currents, where  $Mod\_Ia > Mod\_Ib$ . Higher current will give a higher frequency deviation and vice versa. The effect of modulator clock and MOD\_I is illustrated by:

$$
f_{\text{DEVIATION}} \propto \frac{\text{MOD\_I}}{f_{\text{MOD\_CLK}}}
$$

To avoid saturation in the modulator it is important not to exceed maximum Mod\_I. Maximum Mod\_I for a given  $f_{MOD\ CLK}$  is given by:

$$
MOD_{\_I_{MAX}} = INT(f_{MOD_{\_CLK}} \cdot 28 \times 10^{-6})-1
$$

where INT() returns the integer part of the argument.



**Figure 21. Two Different Modulator Current Settings** 

### **Modulator Attenuator**

A third way to set the deviation is by programming the modulator attenuator, Mod\_A2..Mod\_A0, the last being LSB. The purpose of the attenuator is to allow small deviations when the bit rate is small and/or the BT is small (these settings will give a relatively slow modulator clock, and therefore long rise- and fall times, which in turn results in large frequency deviations). In addition, the attenuator will improve the resolution of the modulator.



**Figure 22. Two Different Modulator Attenuator Settings** 

The effect of the attenuator is given by:

$$
f_{\text{DEVIATION}} \propto \frac{1}{1 + \text{Mod\_A}}
$$

Figure 22 shows two waveforms with different attenuator setting:  $Mod\_Aa < Mod\_Ab$ . If Mod A is increased, the frequency deviation is lowered and vice versa.

## **Modulator Filter**

To reduce the high-frequency components in the generated waveform, a filter with programmable cutoff frequency can be enabled. This is done using Mod\_F2..Mod\_F0, the least one being LSB. The Mod F should be set according to the formula:

$$
MOD_{-}F = \frac{150 \times 10^3}{BitRate}
$$



#### **Figure 23. Modulator Waveform with and without Filtering**

Mod  $F=0$  disables the modulator filter and Mod  $F=7$ gives most filtering. Figure 23 shows a waveform with and without the filter.

## **Calculation of the Frequency Deviation**

The parameters influencing the frequency deviation can be summarized in the following equations:

$$
f_{\text{MOD\_CLK}} = \frac{f_{XCO}}{\text{Refclk\_K} \cdot 2^{(7 \text{-Mod\_clkS})}}
$$

$$
f_{\text{DEV}} = \frac{\text{Mod}\_I}{f_{\text{MOD}\_\text{CK}}} \cdot \frac{1}{1 + \text{Mod}\_A} \cdot (C_1 + C_2 \cdot f_{\text{RF}})
$$

Where:



The modulator filter will not influence the frequency deviation as long as the programmed cut-off frequency is above the actual bit rate.

The frequency deviation must be programmed so that the modulation index (2 x single sided frequency deviation/Baudrate [bps]) always is greater than or equal to 2 including the total frequency offset between the receiver and the transmitter:

$$
f_{DEV}
$$
 = Baudrate +  $f_{OFFSET}$ 

The calculated  $f_{\text{DEV}}$  should be used to calculate the needed receiver bandwidth, see chapter Switched capacitor filter.

# **Using the XCO-tune Bits**

The RF chip has a built-in mechanism for tuning the frequency of the crystal oscillator and is often used in combination with the Frequency Error Estimator (FEE). The XCO tuning is designed to eliminate or reduce initial frequency tolerance of the crystal and/or the frequency stability over temperature. If the value in XCO\_tune is increased (adding capacitance), the frequency will decrease.

The XCO uses two external capacitors (see figure 5). The value of these will strongly affect the tuning range. With a 16.0 MHz crystal (TN4-26011 from Toyocom), and external capacitor values of 1.5 pF, the tuning range will be approximately symmetrical around the center frequency. A XCO\_tune >16 will decrease the frequency and vice versa (see figure 6).

A procedure for using the XCO\_tune feature in combination with the FEE is given below. The MICRF505 measures the frequency offset between the demodulated signal and the LO and tune the XCO so the LO frequency is equal to received carrier frequency.

A procedure like this can be called during production (storing the calibrated XCO\_tune value), at regular intervals or implemented in the communication protocol when the frequency has changed.

The FEE will count "UP"-pulses and "DOWN"-pulses (pulses out of the demodulator when a logic "1" or logic "0", resp.., is received). The FEE can count pulses for n bits, where  $n = 8$ , 16, 32 or 64.

Example: In FEE, count UP+DOWN pulses, counting 8 bits:

A perfect case  $==$  FEE = 0

If FEE > 0: LO is too low, increase LO by decreasing

XCO tune value and vice versa for FEE  $< 0$ .

FEE field holds a number in the range -128, ..., 127. However, it keeps counting above/below the range, which is:

If FEE = -128 and still counting dwn-pulses:

- 1)  $\equiv$  > -129 = +127
- 2) 126
- 3) 125

…

To avoid this situation, always make sure max count is between limits. Suggestion: Count for 8 (or 16) bits only.

Procedure description:

In the procedure below, UP+DWN pulses are counted, and only the sign of the FEE is used. The value of n is 8 or 16.

Assumption:

A transmitter is sending a 1010… pattern at the correct frequency and bitrate.

The wanted receiver frequency is the mid-point between the "0" and "1" frequencies.

Input:

Nothing

Output

The best XCO tune value (giving the lowest IFEEI)

Local variables:

XCO\_Present: (5-bit) holds present value in XCO\_tune bits

XCO Step:  $(4-bit)$  holds increment/decrement of XCO\_tune bits SCO\_Sign: (1 bit) holds POS or NEG (increment/cerement) increasing LO is done by reducing the XCO\_tune value

#### **XCO TUNE PROCEDURE**

#### INT:

```
 XCO_Present = 0 
 XCO_Step = 32 
XCO Sign = NEG
 Control_Word =
```
Default RX, clocks match transmitter

LOOP:

XCO\_Step = XCO\_Step/2

```
 XCO_Sign == POS? 
       Yes --> XCO_Present- = XCO_Step // 
increase LO 
       No --> XCO_Present+ = XCO_Step // 
decrease LO 
    XCO_tune bits = CXO_Present 
    Program RFChip 
    Delay > n bits 
    Read FEE 
   FEE > 0? Yes --> XCO_Sign = POS 
       No --> XCO_Sing = NEG // negative or 
= 0
    XCO_Step > 1? 
       Yes --> Branch to LOOP 
      NO -- XCO_Sing ==POS? 
             Yes --> XCO_Present- = 1 
          Branch to FIN 
    FIN: RETURN, return-value = XCO_Present
```
# **Typical Application**



**MICRF505 – MLF32** 



# **MICRF505BML/YML Land pattern**

Figure below shows recommended land pattern. Red circles indicate Thermal/RFGND via's. Recommended size is 0.300-0.350mm with a pitch of 1mm. The recommended minimum number of via's are 9 and they should be directly connected to ground plane providing the best RF ground and thermal performance. For best yield plugged or open via's should be used.





# **Layout Considerations**

The MICRF505 is a highly integrated RF IC with only a few "hot" pins, however it is suggested to study available reference design on www.micrel.com before starting with schematics and layout.



- To ensure the best RF design it is important to plan the layout and dedicate area for the different circuitry. Good RF engineering is to start with the RF circuitry making sure that general RF guidelines are met (following points). Separate noisy circuitry and RF by placing it on the opposite side maximizing the distance between the circuitry. The RF circuitry should be placed as close to what is considered the ground spot (EG battery) to avoid ground currents. Place the RF circuitry in a position that ensure as short and straight trace to the antenna connection to avoid reflections.
- Proper ground is needed. If the PCB is 2-layer, the bottom layer should be kept only for ground. Avoid signal traces that split the ground plane. For a 4-layer PCB, it is recommended to keep the second layer only for ground.
- A ground via should be placed close to all the ground pins. The bottom ground (heat sink) pad should be penetrated with >9 ground via's. These via's should be "open" or "plugged" to avoid air pockets caused by the solder paste. If such air pockets appear, the air will expand during the reflow process and may/will cause the device to twist/move.
- The antenna pin (pin 5) has an impedance of  $\sim$ 50 ohm. The antenna trace should be kept to 50 ohm to avoid signal reflection and loss of performance. Minor deviations can be compensated by matching the LC filter. Any transmission line calculator can be used to find the needed trace width given a board build up. Ex: A trace width of 75 mil (1.9 mm) gives 50 impedance on a FR4 board (dielectric cons=4.4) with copper thickness of 35µm and height (layer 1-layer 2 spacing) of 1.00 mm.
- RF circuitry is sensitive to voltage supply and therefore caution should be taken when choosing power circuitry. To achieve the best performance, low noise LDO's with high PSSR should be chosen. What is present on the voltage supply will be directly modulated to the RF spectrum causing degradation and regulatory issues. To make sure you have the right selection, please contact local sales for the latest Micrel offerings in power management and guidance. To avoid "pickup" from other circuitry on the VDD lines, it is recommended to route the VDD in a star configuration with decoupling at each circuitry and at the common connection point (see above layout). If there is noisy circuitry in the design, it is strongly recommended to use a separate power supply and/or place low value resistors (10ohms), inductors in series with the power supply line into these circuitry.
- It is recommended to connect the PLL loop filter to VDD (C1, C3 and R1). The VDD connection should be placed as close to pin 31 (VCOVDD) as possible. The MICRF505 has a integrated VCO where the resonator circuit (varactor ) has a reference to VDD. With a common reference point, the MICRF505 (PLL) will somewhat compensate for noise present on the VDD.
- PLL loop filter components C1, C2, C3, R1 and R2 should have a compact layout and should be placed as close to pin 27 and 29. Avoid signal traces/bus and noisy circuitry around/close/under this area.
- Digital high speed logic or noisy circuitry should/must be at a safe distance from RF circuitry or RF VDD as this might/will cause degradation of sensitivity and create spurious emissions. Example of such circuitry is LCD display, charge pumps, RS232, clock / data bus etc.

# **Package Information MICRF505BML**











- 
- 2. N IS THE NUMBER OF TERMINALS.<br>THE NUMBER OF TERMINALS.<br>3. THE PIN#1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE<br>OF PACKAGE BY USING IDENTIFICATION MARK OR OTHER<br>FEATURE OF PACKAGE BODY,<br>4. PACKAGE WARPAGE MAX 0.05mm,
- 
- 

**MICRF505BML 32-Pin MLF (B)** 

# **Package Information MICRF505YML**



# **Overview of programming bit**



# **Table 1: Detailed description of programming bit**











# **Table 2: Main Mode bit**



### **Table 3: Synchronizer mode bit**



## **Table 4: Modulation bit**



### **Table 5: Prefilter bit**





### **Table 6: Power amplifier bit**

## **Table 7:Generation of** *Bitrate\_clk, BitSync\_clk* **and** *Mod\_clk***.**



(\*) Can not be used as *BitRate\_clk.* 

# **Table 8: Test signals**





### **Table 9: PAbuffer bias current setting**

### **Table 10: Frequency Error Estimation control bit**



### **Table 11: Frequency Error Estimation control bit, cont.**



#### **MICREL, INC. 2180 FORTUNE DRIVE, SAN JOSE, CA 95131 USA** TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http:/www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.



info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

# Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

# Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9