## Data Sheet

## FEATURES

User defined secondary supplies set overvoltage level<br>Overvoltage protection up to - 55 V and +55 V<br>Power-off protection up to - 55 V and +55 V<br>Overvoltage detection on source pins<br>Minimum secondary supply level: 4.5 V single-supply Interrupt flag indicates fault status<br>Low on resistance: $10 \Omega$ typical<br>On-resistance flatness: $0.5 \Omega$ maximum<br>4 kV human body model (HBM) ESD rating<br>Latch-up immune under any circumstance<br>$V_{s s}$ to $V_{D D}$ analog signal range<br>$\pm 5 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$ dual supply operation<br>8 V to 44 V single-supply operation<br>Fully specified at $\pm 15 \mathrm{~V}, \pm \mathbf{2 0} \mathrm{V}, \mathbf{+ 1 2} \mathrm{V}$, and $+\mathbf{3 6} \mathrm{V}$

## APPLICATIONS

## Analog input/output modules

Process control/distributed control systems
Data acquisition

## Instrumentation

## Avionics

Automatic test equipment

## Communication systems

## GENERAL DESCRIPTION

The ADG5462F contains four channels that are overvoltage protected. The channel protector is placed in series with the signal path and protects sensitive components from overvoltage faults in that path. The channel protector prevents overvoltages when powered and unpowered, and it is ideal for use in applications where correct power supply sequencing cannot always be guaranteed. The primary supply voltages define the on-resistance profile, while the secondary supply voltages define the voltage level at which the overvoltage protection engages.

When no power supplies are present, the channel remains in the off condition, and the channel inputs are high impedance. Under normal operating conditions, if the analog input signal levels on any Sx pin exceed positive fault voltage (POSFV) or negative fault voltage (NEGFV) by a threshold voltage $\left(\mathrm{V}_{\mathrm{T}}\right)$, the channel turns off and that Sx pin becomes high impedance. If the DR pin is driven low, the drain pin ( Dx ) is pulled to the secondary supply voltage that was exceeded. The output profile for each DR voltage level is shown in Figure 49. Input signal levels up to -55 V or +55 V relative to ground are blocked in both the powered and unpowered conditions.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

The low on-resistance of these switches, combined with the on-resistance flatness over a significant portion of the signal range make them an ideal solution for data acquisition and instrumentation applications where excellent linearity and low distortion are critical.

## PRODUCT HIGHLIGHTS

1. Source pins (Sx) are protected against voltages greater than the secondary supply rails (POSFV and NEGFV), up to -55 V and +55 V .
2. In an unpowered state, source pins ( Sx ) are protected against voltages from -55 V to +55 V .
3. Overvoltage detection with digital output indicates the operating state of the channels.
4. Trench isolation guards against latch-up.
5. Optimized for low on-resistance and on-resistance flatness.
6. The ADG5462F operates from a dual power supply range of $\pm 5 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$ or a single power supply range of 8 V to 44 V .
[^0]
## ADG5462F

## TABLE OF CONTENTS

Features 1Applications. .....
Functional Block Diagram .....  1
General Description .....  1
Product Highlights ..... 1
Revision History ..... 2
Specifications ..... 3
$\pm 15$ V Dual Supply ..... 3
$\pm 20$ V Dual Supply ..... 5
12 V Single Supply. ..... 7
36 V Single Supply ..... 9
Continuous Current per Channel, Sx or Dx ..... 10
Absolute Maximum Ratings ..... 11
ESD Caution ..... 11
Pin Configurations and Function Descriptions ..... 12
Typical Performance Characteristics ..... 13
REVISION HISTORY
10/2017—Rev. B to Rev. C
Changes to Fault Drain Leakage Current With OvervoltageParameter, Table 1Changes to Fault Drain Leakage Current With OvervoltageParameter, Table 2Changes to Fault Drain Leakage Current With OvervoltageParameter, Table 49
Updated Outline Dimensions ..... 29
Changes to Ordering Guide ..... 29
1/2016-Rev. A to Rev. B
Changes to General Description Section .....  1
Changes to Table 1 ..... 3
Changes to Channel On Leakage, $\mathrm{I}_{\mathrm{D}}(\mathrm{On}), \mathrm{I}_{\mathrm{S}}(\mathrm{On})$ Maximum Parameter, Table 2 .....  .5
Changes to Table 3 ..... 7
Changes to Table 4 ..... 9
Test Circuits ..... 19
Terminology ..... 23
Theory of Operation ..... 24
Switch Architecture ..... 24
User Defined Fault Protection ..... 25
Applications Information ..... 27
Power Supply Rails ..... 27
Power Supply Sequencing Protection ..... 27
Power Supply Recommendations ..... 27
User Defined Signal Range ..... 27
Low Impedance Channel Protection ..... 27
High Voltage Surge Suppression ..... 27
Intelligent Fault Detection ..... 28
Large Voltage, High Frequency Signals ..... 28
Outline Dimensions ..... 29
Ordering Guide ..... 29
5/2015-Rev. 0 to Rev. A Added 16-Lead LFCSP Package ..... Universal
Changes to Drain Leakage Current, $\mathrm{I}_{\mathrm{D}}$, with Overvoltage Parameter Test Condition/Comment, Table 3 .....  7
Changes to Drain Leakage Current, $\mathrm{I}_{\mathrm{D}}$, with Overvoltage Parameter Test Condition/Comment, Table 4 .....  9
Changes to Table 5 ..... 10
Changes to Table 6 ..... 11
Added Figure 3; Renumbered Sequentially ..... 12
Changes to Table 7 ..... 12
Added Figure 54 ..... 29
Updated Outline Dimensions ..... 29
Changes to Ordering Guide ..... 29
1/2015-Revision 0: Initial Version

## SPECIFICATIONS

$\pm 15$ V DUAL SUPPLY
$\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{C}_{\mathrm{DECOUPLING}}=0.1 \mu \mathrm{~F}$, unless otherwise noted.
Table 1.


| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Overvoltage Response Time, $\mathrm{t}_{\text {ReSponse }}$ | 460 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{L}=2 \mathrm{pF}$, see Figure 42 |
|  | 585 | 615 | 630 | ns max |  |
| Overvoltage Recovery Time, $\mathrm{t}_{\text {RECOVERY }}$ | 720 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}$, see Figure 43 |
|  | 930 | 1050 | 1100 | ns max |  |
| Drain Pull-Up/Pull-Down Time Following Overvoltage, tresponse (DR) | 4 |  |  | $\mu s$ typ | $\mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}$, see Figure 47 |
| Interrupt Flag Response Time, tbigresp | 85 |  | 115 | ns typ | $\mathrm{CL}_{\mathrm{L}}=12 \mathrm{pF}$, see Figure 44 |
| Interrupt Flag Recovery Time, toigrec | 60 |  | 85 | $\mu s$ typ | $\mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}$, see Figure 45 |
|  | 600 |  |  | ns typ | $\mathrm{C}_{L}=12 \mathrm{pF}$, $\mathrm{R}_{\text {PULLU }}=1 \mathrm{k} \Omega$, see Figure 46 |
| Channel-to-Channel Crosstalk | -90 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, see Figure 39 |
| Total Harmonic Distortion Plus Noise, THD + N | 0.0015 |  |  | \% typ | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega, V_{\mathrm{s}}=15 \mathrm{~V} p-\mathrm{p}, \\ & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \text {, see Figure } 41 \end{aligned}$ |
| -3 dB Bandwidth | 318 |  |  | MHz typ | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$, see Figure 40 |
| Insertion Loss | -0.8 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, see Figure 40 |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{S}(\mathrm{On})$ | 24 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{POSFV}=+16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{NEGFV}=-16.5 \mathrm{~V}, \\ & \mathrm{GND}=0 \mathrm{~V} \end{aligned}$ |
|  |  |  |  |  |  |
| ldD | 0.9 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {DD }}+\mathrm{I}_{\text {POSFV }}$ | 1.2 |  | 1.3 | mA max |  |
| $\mathrm{I}_{\text {GND }}$ | 0.4 |  |  | mA typ |  |
|  | 0.55 |  | 0.6 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| $\mathrm{I}_{\text {negFV }}$ | 0.1 |  |  | mA typ |  |
| $I_{\text {SS }}+l_{\text {neGFV }}$ | 0.65 |  | 0.7 | mA max |  |
| Fault Mode |  |  |  |  | $\mathrm{V}_{\mathrm{S}}= \pm 55 \mathrm{~V}$ |
| IDD | 1.2 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\mathrm{DD}}+\mathrm{I}_{\text {POSFV }}$ | 1.6 |  | 1.8 | mA max |  |
| $\mathrm{I}_{\text {GND }}$ | 0.8 |  |  | mA typ |  |
|  | 1.0 |  | 1.1 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| $\mathrm{I}_{\text {neGFV }}$ | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {SS }}+\mathrm{l}_{\text {NEGFV }}$ | 1.0 |  | 1.8 | $m A \max$ |  |
| $\mathrm{V}_{\text {DD }} / \mathrm{V}_{\text {SS }}$ |  |  | $\pm 5$ | $V$ min | GND $=0 \mathrm{~V}$ |
|  |  |  | $\pm 22$ | $V$ max | $\mathrm{GND}=0 \mathrm{~V}$ |

[^1]
## $\pm 20$ V DUAL SUPPLY

$\mathrm{V}_{\mathrm{DD}}=20 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {SS }}=-20 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{C}_{\text {DECOUPLING }}=0.1 \mu \mathrm{~F}$, unless otherwise noted.
Table 2.


| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Overvoltage Response Time, tresponse | 370 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}$, see Figure 42 |
|  | 480 | 500 | 515 | ns max |  |
| Overvoltage Recovery Time, trecovery | 840 |  |  | ns typ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=2 \mathrm{pF}$, see Figure 43 |
|  | 1200 | 1400 | 1700 | ns max |  |
| Drain Pull-Up/Pull-Down Time Following Overvoltage, tresponse (DR) | 4 |  |  | $\mu \mathrm{styp}$ | $C_{L}=12 \mathrm{pF}$, see Figure 47 |
| Interrupt Flag Response Time, tıIGRESP | 85 |  | 115 | ns typ | $C_{L}=12 \mathrm{pF}$, see Figure 44 |
| Interrupt Flag Recovery Time, tigrec | 60 |  | 85 | $\mu \mathrm{styp}$ | $\mathrm{C}_{L}=12 \mathrm{pF}$, see Figure 45 |
|  | 600 |  |  | ns typ | $\mathrm{C}_{L}=12 \mathrm{pF}$, $\mathrm{RpuLLup}=1 \mathrm{k} \Omega$, see Figure 46 |
| Channel-to-Channel Crosstalk | -90 |  |  | dB typ | $R_{L}=50 \Omega, C_{L}=5 p F, f=1 \mathrm{MHz}$, see Figure 39 |
| Total Harmonic Distortion Plus Noise, THD + N | 0.001 |  |  | \% typ | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \text { p-p, } \\ & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \text {, see Figure } 41 \end{aligned}$ |
| -3 dB Bandwidth | 310 |  |  | MHz typ | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$, see Figure 40 |
| Insertion Loss | -0.8 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, see Figure 40 |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{\text {S }}(\mathrm{On})$ | 23 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{POSFV}=+22 \mathrm{~V}, \mathrm{~V}_{S S}=\mathrm{NEGFV}=-22 \mathrm{~V}$ |
| Normal Mode |  |  |  |  |  |
| IdD | 0.9 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| $\mathrm{ldo}_{\text {d }}+\mathrm{IPOSFV}$ | 1.2 |  | 1.3 | mA max |  |
| $\mathrm{I}_{\text {GND }}$ | 0.4 |  |  | mA typ |  |
|  | 0.55 |  | 0.6 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| $I_{\text {negFV }}$ | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {S }}+\mathrm{I}_{\text {neGFV }}$ | 0.65 |  | 0.7 | mA max |  |
| Fault Mode |  |  |  |  | $\mathrm{V}_{\mathrm{s}}= \pm 55 \mathrm{~V}$ |
| ldo | 1.2 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| Ido + Iposfv | 1.6 |  | 1.8 | mA max |  |
| $\mathrm{I}_{\text {gnd }}$ | 0.8 |  |  | mA typ |  |
|  | 1.0 |  | 1.1 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| 1 InGGFV | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {SS }}+\mathrm{I}_{\text {NEGFV }}$ | 1.0 |  | 1.8 | mA max |  |
| $\mathrm{V}_{\text {DD }} / \mathrm{V}_{\text {SS }}$ |  |  | $\pm 5$ | $\checkmark$ min | GND $=0 \mathrm{~V}$ |
|  |  |  | $\pm 22$ | $\checkmark$ max | $\mathrm{GND}=0 \mathrm{~V}$ |

[^2]
## 12 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{C}_{\text {decoupling }}=0.1 \mu \mathrm{~F}$, unless otherwise noted.
Table 3.



[^3]
## 36 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=36 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{C}_{\text {decoupling }}=0.1 \mu \mathrm{~F}$, unless otherwise noted.
Table 4.


| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Overvoltage Response Time, tresponse | 250 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}$, see Figure 42 |
|  | 350 | 360 | 375 | ns max |  |
| Overvoltage Recovery Time, $\mathrm{t}_{\text {RECOVERY }}$ | 1500 |  |  | ns typ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=2 \mathrm{pF}$, see Figure 43 |
|  | 2000 | 2300 | 2700 | ns max |  |
| Drain Pull-Up/Pull-Down Time Following Overvoltage, tresponse (DR) | 4 |  |  | $\mu \mathrm{styp}$ | $\mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}$, see Figure 47 |
| Interrupt Flag Response Time, tıIGRESP | 85 |  | 115 | ns typ | $C_{L}=12 \mathrm{pF}$, see Figure 44 |
| Interrupt Flag Recovery Time, tiligec | 60 |  | 85 | $\mu \mathrm{styp}$ | $C_{L}=12 \mathrm{pF}$, see Figure 45 |
|  | 600 |  |  | ns typ | $C_{L}=12 \mathrm{pF}$, RPuLLup $=1 \mathrm{k} \Omega$, see Figure 46 |
| Channel-to-Channel Crosstalk | -90 |  |  | dB typ | $\mathrm{R}_{L}=50 \Omega, C_{L}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, see Figure 39 |
| Total Harmonic Distortion Plus Noise, THD + N | 0.001 |  |  | \% typ | $\begin{aligned} & R_{L}=10 \mathrm{k} \Omega, V_{S}=18 \mathrm{~V} p-p, \\ & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \text {, see Figure } 41 \end{aligned}$ |
| -3 dB Bandwidth | 321 |  |  | MHz typ | $R_{L}=50 \Omega, C_{L}=5 p F$, see Figure 40 |
| Insertion Loss | -0.8 |  |  | dB typ | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, see Figure 40 |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{\text {S }}(\mathrm{On})$ | 23 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=18 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=39.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \text { digital inputs }=0 \mathrm{~V}, 5 \mathrm{~V} \text {, or } \mathrm{VDD} \end{aligned}$ |
| Normal Mode |  |  |  |  |  |
| IdD | 0.9 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| $\mathrm{IDD}^{+}$Iposfv | 1.2 |  | 1.3 | mA max |  |
| Ignd | 0.4 |  |  | mA typ |  |
|  | 0.55 |  | 0.6 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| Inegfv | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {SS }}+\mathrm{I}_{\text {NEGFV }}$ | 0.65 |  | 0.7 | mA max |  |
| Fault Mode |  |  |  |  | $\mathrm{V}_{\mathrm{s}}=-40 \mathrm{~V}$ to +55 V |
| IDD | 1.2 |  |  | mA typ |  |
| Iposfv | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {do }}+\mathrm{I}_{\text {posfv }}$ | 1.6 |  | 1.8 | mA max |  |
| $\mathrm{I}_{\text {GND }}$ | 0.8 |  |  | mA typ |  |
|  | 1.0 |  | 1.1 | mA max |  |
| Iss | 0.5 |  |  | mA typ |  |
| $\mathrm{I}_{\text {negFV }}$ | 0.1 |  |  | mA typ |  |
| $\mathrm{I}_{\text {SS }}+\mathrm{I}_{\text {NEGFV }}$ | 1.0 |  | 1.8 | mA max |  |
| $V_{\text {DD }}$ |  |  | 8 | $\checkmark$ min | GND $=0 \mathrm{~V}$ |
|  |  |  | 44 | $\checkmark$ max | $\mathrm{GND}=0 \mathrm{~V}$ |

${ }^{1}$ Guaranteed by design; not subject to production test.

## CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx

Table 5.

| Parameter | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 16-Lead TSSOP |  |  |  |  |  |
| $\theta_{\mathrm{JA}}=112.6^{\circ} \mathrm{C} / \mathrm{W}$ | 83 | 59 | 39 | mA max | $\mathrm{V}_{S}=\mathrm{V}_{S S}+4.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-4.5 \mathrm{~V}$ |
|  | 64 | 48 | 29 | mA max | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$ |
| 16-Lead LFCSP |  |  |  |  |  |
| $\theta_{\mathrm{JA}}=30.4^{\circ} \mathrm{C} / \mathrm{W}$ | 152 | 99 | 61 | mA max | $\mathrm{V}_{S}=\mathrm{V}_{S S}+4.5 \mathrm{~V}$ to $\mathrm{V}_{\text {DD }}-4.5 \mathrm{~V}$ |
|  | 118 | 81 | 53 | mA max | $\mathrm{V}_{S}=\mathrm{V}_{S S}$ to $\mathrm{V}_{\mathrm{DD}}$ |

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to $V_{\text {Ss }}$ | 48 V |
| VDD to GND | -0.3 V to +48 V |
| $V_{\text {ss }}$ to GND | -48 V to +0.3 V |
| POSFV to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| NEGFV to GND | $\mathrm{V}_{\text {ss }}-0.3 \mathrm{~V}$ to +0.3 V |
| Sx Pins to GND | -55 V to +55 V |
| Sx to VDD or $\mathrm{V}_{S S}$ | 80 V |
| $V_{s}$ to $V_{D}$ | 80 V |
| Dx Pins ${ }^{1,2}$ to GND | NEGFV - 0.7 V to POSFV + 0.7 V or 30 mA , whichever occurs first |
| Digital Input (DR pin) to GND | GND - 0.7V to 48V or 30 mA , whichever occurs first |
| Peak Current, Sx or Dx Pins | 288 mA (pulsed at 1 ms , $10 \%$ duty cycle maximum) |
| Continuous Current, Sx or Dx Pins | Data ${ }^{3}+15 \%$ |
| Digital Output (FF pin) | GND -0.7 V to 6 V or 30 mA , whichever occurs first |
| Dx Pins, Overvoltage State, DR = GND, Load Current | 1 mA |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Thermal Impedance, $\theta_{\mathrm{JA}}$ |  |
| 16-Lead TSSOP (4-Layer Board) | $112.6^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead LFCSP (4-Layer Board) | $30.4^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering Peak Temperature, Pb -Free | As per JEDEC J-STD-020 |
| ESD (HBM: ESDA/JEDEC JS-001-2011) |  |
| Input/Output Port to Supplies | 4 kV |
| Input/Output Port to Input/Output Port | 4 kV |
| All Other Pins | 4 kV |

[^4]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Only one absolute maximum rating can be applied at any one time.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. TSSOP Pin Configuration


1. NIC = NOT INTERNALLY CONNECTED. DO NOT CONNECT TO THIS PIN.
2. THE EXPOSED PAD IS CONNECTED INTERNALLY. FOR INCREASED RELIABILITY OF THE SOLDER JOINTS AND MAXIMUM THERMAL CAPABILITY, IT IS RECOMMENDED THAT THE PAD BE SOLDERED TO THE LOWEST SUPPLY VOLTAGE, Ks.

Figure 3. LFCSP Pin Configuration

Table 7. Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| TSSOP | LFCSP |  |  |
| 1 | 15 | NEGFV | Negative Fault Voltage. This pin provides the negative supply voltage that determines the overvoltage protection level. If a secondary supply is not used, connect this pin to $\mathrm{V}_{\text {ss. }}$ |
| 2 | 16 | D1 | Drain Terminal 1. This pin can be an input or an output. |
| 3 | 1 | S1 | Overvoltage Protected Source Terminal 1. This pin can be an input or an output. |
| 4 | 2 | $\mathrm{V}_{\text {ss }}$ | Most Negative Power Supply Potential. |
| 5 | 3 | GND | Ground (0V) Reference. |
| 6 | 4 | S4 | Overvoltage Protected Source Terminal 4. This pin can be an input or an output. |
| 7 | 5 | D4 | Drain Terminal 4. This pin can be an input or an output. |
| 8 | 6 | DR | Drain Response Digital Input. Tying this pin to GND enables the drain to pull to POSFV or NEGFV during an overvoltage fault condition. The default condition of the drain is open-circuit when the pin is left floating or if it is tied to $V_{D D}$. |
| 9 | 7 | NIC | Not Internally Connected. |
| 10 | 8 | D3 | Drain Terminal 3. This pin can be an input or an output. |
| 11 | 9 | S3 | Overvoltage Protected Source Terminal 3. This pin can be an input or an output. |
| 12 | 10 | FF | Fault Flag Digital Output. This pin has a high output (nominally 3 V ) when the device is in normal operation or a low output when a fault condition occurs on any of the Sx inputs. The FF pin has a weak internal pull-up that allows the signals to be combined into a single interrupt for larger modules that contain multiple devices. |
| 13 | 11 | $V_{\text {DD }}$ | Most Positive Power Supply Potential. |
| 14 | 12 | S2 | Overvoltage Protected Source Terminal 2. This pin can be an input or an output. |
| 15 | 13 | D2 | Drain Terminal 2. This pin can be an input or an output. |
| 16 | 14 | POSFV | Positive Fault Voltage. This pin provides the positive supply voltage that determines the overvoltage protection level. If a secondary supply is not used, connect this pin to $\mathrm{V}_{\mathrm{DD}}$. |
|  | EP | Exposed Pad | The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the pad be soldered to the lowest supply voltage, $\mathrm{V}_{\mathrm{ss}}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. On Resistance (RoN) as a Function of $V_{S}, V_{D}$ (Dual Supply)


Figure 5. On Resistance (RoN) as a Function of $V_{S}, V_{D}$ (12 V Single Supply)


Figure 6. On Resistance (Ros) as a Function of $V_{S}, V_{D}$ (36 V Single Supply)


Figure 7. On Resistance (Ron) as a Function of $V_{S}, V_{D}$ for Different Temperatures, $\pm 15$ V Dual Supply


Figure 8. On Resistance (Ron) as a Function of $V_{S}, V_{D}$ for Different Temperatures, $\pm 20$ V Dual Supply


Figure 9. On Resistance (Ros) as a Function of $V_{S,}, V_{D}$ for Different Temperatures, 12 V Single Supply


Figure 10. On Resistance ( $R_{0 N}$ ) as a Function of $V_{S}, V_{D}$ for Different Temperatures, 36 V Single Supply


Figure 11. Leakage Current vs. Temperature, $\pm 15$ V Dual Supply


Figure 12. Leakage Current vs. Temperature, $\pm 20$ V Dual Supply


Figure 13. Leakage Current vs. Temperature, 12 V Single Supply


Figure 14. Leakage Current vs. Temperature, 36 V Single Supply


Figure 15. Drain Overvoltage Leakage Current vs. Temperature, $\pm 15$ V Dual Supply


Figure 16. Drain Overvoltage Leakage Current vs. Temperature, $\pm 20$ V Dual Supply


Figure 17. Drain Overvoltage Leakage Current vs. Temperature, 12 V Single Supply


Figure 18. Overvoltage Leakage Current vs. Temperature, 36 V Single Supply


Figure 19. Crosstalk vs. Frequency, $\pm 15$ V Dual Supply


Figure 20. AC Power Supply Rejection Ratio (ACPSRR) vs. Frequency, $\pm 15$ V Dual Supply


Figure 21. THD $+N$ vs. Frequency, $\pm 15$ V Dual Supply


Figure 22. Bandwidth vs. Frequency


Figure 23. Threshold Voltage ( $V_{T}$ ) vs. Temperature


Figure 24. Large Voltage Signal Tracking vs. Frequency


Figure 25. Drain Output Response to Positive Overvoltage ( $D R=$ Floating or High)


Figure 26. Drain Output Recovery from Positive Overvoltage ( $D R=$ Floating or High)


Figure 27. Drain Output Response to Positive Overvoltage ( $D R=G N D$ )


Figure 28. Drain Output Recovery from Positive Overvoltage ( $D R=G N D$ )


Figure 29. Drain Output Response to Negative Overvoltage ( $D R=$ Floating or High)


Figure 30. Drain Output Recovery from Negative Overvoltage ( $D R=$ Floating or High)


Figure 31. Drain Output Response to Negative Overvoltage ( $D R=G N D$ )


Figure 32. Drain Output Recovery from Negative Overvoltage ( $D R=G N D$ )


Figure 33. Drain Output Response to Positive Overvoltage ( $D R=$ High to Low)


Figure 34. Drain Output Response to Negative Overvoltage

$$
(D R=\text { High to Low })
$$

## TEST CIRCUITS



Figure 39. Channel-to-Channel Crosstalk


Figure 40. Bandwidth


Figure 41. $T H D+N$


Figure 42. Overvoltage Response Time, RRESPONSE


Figure 43. Overvoltage Recovery Time, $t_{\text {RECOVERY }}$


Figure 44. Interrupt Flag Response Time, $t_{\text {DIGRESP }}$


Figure 45. Interrupt Flag Recovery Time, $t_{\text {DIGREC }}$


Figure 46. Interrupt Flag Recovery Time, tDIGREG, with a 1 k $\Omega$ Pull-Up Resistor


Figure 47. Drain Enable Time with Overvoltage, $t_{\text {RESPONSE }}(D R)$

## TERMINOLOGY

$I_{D D}$
$I_{D D}$ represents the positive primary supply current.
Iss
Iss represents the negative primary supply current.
$I_{\text {posfv }}$
I $_{\text {Posfv }}$ represents the positive secondary supply current.
$I_{\text {negfv }}$
Inegfv represents the negative secondary supply current.
$V_{D}, V_{s}$
$V_{D}$ and $V_{s}$ represent the analog voltage on the $D x$ pins and the Sx pins, respectively.
Ron
Ron represents the ohmic resistance between the Dx pins and the Sx pins.

## $\Delta$ Ron

$\Delta \mathrm{R}_{\text {on }}$ represents the difference between the Ron of any two channels.
$\mathbf{R}_{\text {flat(ON) }}$
$\mathrm{R}_{\text {flat(on) }}$ is the flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.
$\mathrm{I}_{\mathrm{D}}(\mathbf{O n}), \mathrm{I}_{\mathrm{s}}(\mathbf{O n})$
$\mathrm{I}_{\mathrm{D}}(\mathrm{On})$ and $\mathrm{I}_{\mathrm{S}}(\mathrm{On})$ represent the channel leakage currents with the switch on.
$V_{\text {INL }}$
$V_{\text {INL }}$ is the maximum input voltage for Logic 0 .
$V_{\text {INH }}$
$\mathrm{V}_{\text {INH }}$ is the minimum input voltage for Logic 1.
$I_{\text {INL }}, \mathbf{I}_{\text {INH }}$
$\mathrm{I}_{\text {INL }}$ and $\mathrm{I}_{\text {INH }}$ represent the low and high input currents of the digital inputs.
$\mathrm{C}_{\mathrm{D}}$ (On), $\mathrm{C}_{\mathrm{s}}(\mathbf{O n})$
$C_{D}(\mathrm{On})$ and $\mathrm{C}_{s}(\mathrm{On})$ represent the on switch capacitances, which are measured with reference to ground.
$\mathrm{C}_{\text {IN }}$
$\mathrm{C}_{\mathrm{IN}}$ is the digital input capacitance.

## t digresp

$\mathrm{t}_{\text {Digresp }}$ is the time required for the FF pin to go low $(0.3 \mathrm{~V})$, measured with respect to voltage on the source pin exceeding the supply voltage by 0.5 V .

## $t_{\text {digrec }}$

$t_{\text {digrec }}$ is the time required for the FF pin to return high, measured with respect to voltage on the Sx pin falling below the supply voltage plus 0.5 V .
$\mathbf{t}_{\text {Response }}$
$\mathrm{t}_{\text {RESPONSE }}$ represents the delay between the source voltage exceeding the supply voltage by 0.5 V and the drain voltage falling to $90 \%$ of the supply voltage.
$\mathbf{t}_{\text {recovery }}$
$t_{\text {recovery }}$ represents the delay between an overvoltage on the $S x$ pin falling below the supply voltage plus 0.5 V and the drain voltage rising from 0 V to $10 \%$ of the supply voltage.
$t_{\text {RESPoNSE }}$ (DR)
$t_{\text {RESPoNSE }}$ (DR) represents the delay between the voltage at the $D R$ pin falling from a high to low signal and the output of the drain pin reaching $90 \%$ of either POSFV or NEGFV

## Channel-to-Channel Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

## -3 dB Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB .

## On Response

On response is the frequency response of the on switch.

## Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.
Total Harmonic Distortion Plus Noise (THD + N)
THD +N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

## AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. ACPSRR is a measure of the ability of the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.
$V_{T}$
$\mathrm{V}_{\mathrm{T}}$ is the voltage threshold at which the overvoltage protection circuitry engages. See Figure 23

## ADG5462F

## THEORY OF OPERATION

## SWITCH ARCHITECTURE

Each channel of the ADG5462F consists of a parallel pair of NDMOS and PDMOS transistors. This construction provides excellent performance across the signal range. The ADG5462F channels present only as a typical impedance of $10 \Omega$ when input signals with a voltage between POSFV and NEGFV are applied.
Additional internal circuitry enables the switch to detect overvoltage inputs by comparing the voltage on the source pin (Sx) with POSFV and NEGFV. A signal is considered overvoltage if it exceeds the secondary supply voltages by the voltage threshold $\left(\mathrm{V}_{\mathrm{T}}\right)$. The threshold voltage is typically 0.7 V , but it ranges from 0.8 V at $-40^{\circ} \mathrm{C}$ down to 0.6 V at $+125^{\circ} \mathrm{C}$. See Figure 23 to see the change in $\mathrm{V}_{\mathrm{T}}$ with operating temperature.

The maximum voltage that can be applied to any source input is -55 V or +55 V . When the device is powered using a single supply of 25 V or greater, the maximum negative signal level is reduced. It reduces from -55 V at $\mathrm{V}_{\mathrm{DD}}=+25 \mathrm{~V}$ to -40 V at $\mathrm{V}_{\mathrm{DD}}=$ +40 V to remain within the 80 V maximum rating. Construction of the silicon process allows the channel to withstand 80 V across the switch when it is opened. These overvoltage limits apply whether the power supplies are present or not.


Figure 48. Switch Channel and Control Function
When an overvoltage condition is detected on a source pin (Sx), the switch automatically opens and the source pin (Sx) becomes high impedance and ensures that no current flows through the switch. If the $D R$ pin is driven low, the drain pin ( $D x$ ) is pulled to the supply that was exceeded. For example, if the source voltage exceeds POSFV, the drain output pulls to POSFV. The same is true for NEGFV. In Figure 27, the voltage on the drain pin (Dx) clamps to the POSFV voltage when the source voltage exceeds POSFV by $\mathrm{V}_{\mathrm{T}}$. If the DR pin is allowed to float or is driven high, the drain pin ( Dx ) also goes open circuit. In Figure 25, the voltage on the drain pin (Dx) follows the voltage on the source pin (Sx) until the switch turns off completely and the drain voltage discharges through the load. The output response for each drain pin configuration is shown in Figure 49. The maximum voltage on the drain is limited by the internal ESD diodes and the rate at which the output voltage discharges is dependent on the load at the pin.


Figure 49. Drain Output Response During Overvoltage Condition
During overvoltage conditions, the leakage current into and out of the source pins ( Sx ) is limited to tens of microamperes. If the DR pin is allowed to float or is driven high, only nanoamperes of leakage are seen on the drain pins ( Dx ). If the DR pin is driven low, the drain pin ( Dx ) is pulled to the rail. The device that pulls the drain pin to the rail has an impedance of approximately $40 \mathrm{k} \Omega$; therefore, the Dx pin current is limited to about 1 mA during a shorted load condition. This internal impedance also determines the minimum external load resistance required to ensure that the drain pin is pulled to the desired voltage level during a fault.
When an overvoltage event occurs, the channels undisturbed by the overvoltage input continue to operate normally without additional crosstalk.

## ESD Performance

The ADG5462F has an ESD rating of 4 kV for the human body model.

The drain pins (Dx) have ESD protection diodes to the secondary supply rails, and the voltage at these pins must not exceed the secondary supply voltage.
The source pins ( Sx ) have specialized ESD protection that allows the signal voltage to reach $\pm 55 \mathrm{~V}$ with a $\pm 22 \mathrm{~V}$ dual supply, and from -40 V to +55 V with $\mathrm{a}+40 \mathrm{~V}$ single supply. See Figure 48 for the switch channel overview. Exceeding $\pm 55 \mathrm{~V}$ on any source input may damage the ESD protection circuitry on the device.

## Trench Isolation

In the ADG5462F, an insulating oxide layer (trench) is placed between the NDMOS and the PDMOS transistors of each channel. Parasitic junctions, which occur between the transistors in junction isolated switches, are eliminated, and the result is a switch that is latch-up immune under all circumstances. This device passes a JESD78D latch-up test of $\pm 500 \mathrm{~mA}$ for 1 sec , which is the harshest test in the specification.


Figure 50. Trench Isolation

## USER DEFINED FAULT PROTECTION

POSFV and NEGFV are required secondary power supplies that set the level at which the overvoltage protection is engaged. POSFV can be supplied from 4.5 V up to $\mathrm{V}_{\mathrm{DD}}$, and NEGFV can be supplied from $\mathrm{V}_{\text {ss }}$ to 0 V . If a secondary supply is not available, these pins (POSFV and NEGFV) must be connected to $V_{D D}$ (POSFV) and $\mathrm{V}_{\text {ss }}$ (NEGFV). The overvoltage protection then engages at the primary supply voltages. When the voltages at the source inputs exceed POSFV or NEGFV by $\mathrm{V}_{\mathrm{T}}$, the channel turns off or, if the device is unpowered, the channel remains off. The source input remains high impedance, and if the DR pin is driven low, the drain pulls to either POSFV or NEGFV. Signal levels up to -55 V and +55 V are blocked in both the powered and unpowered condition as long as the 80 V limitation between the source and supply pins is met.

## Power-On Protection

For the channel to be in the on condition, the following three conditions must be satisfied:

- The primary supply must be $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{ss}} \geq 8 \mathrm{~V}$.
- For POSFV, the secondary supply must be between 4.5 V and $V_{D D}$, and for NEGFV, the secondary supply must be between $\mathrm{V}_{\text {ss }}$ and 0 V .
- The input signal must be between NEGFV - $\mathrm{V}_{\mathrm{T}}$ and POSFV + V .

When the channel is on, signal levels up to the secondary supply rails are passed.

The channel responds to an analog input that exceeds POSFV or NEGFV by a threshold voltage $\left(\mathrm{V}_{\mathrm{T}}\right)$ by turning off. The absolute input voltage limits are -55 V and +55 V , while maintaining an 80 V limit between the source pin $(\mathrm{Sx})$ and the supply rails. The switch remains off until the voltage at the source pin (Sx) returns to between POSFV and NEGFV.

The fault response time (tresponse) when powered by a $\pm 15 \mathrm{~V}$ dual supply is typically 460 ns , and the fault recovery time (trecovery) is 720 ns. These values vary with supply voltage and output load conditions.
The maximum stress across the channel and between the source pin (Sx) and any supply pin is 80 V ; therefore, pay close attention to this limit if using the device in a single-supply configuration and a negative overvoltage is applied to the device.

For example, consider the case where the device is set up in a single supply configuration, as shown in Figure 51.

- $\mathrm{V}_{\mathrm{DD}}=\mathrm{POSFV}=36 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{NEGFV}=\mathrm{GND}=0 \mathrm{~V}$
- $\mathrm{S} 1=+36 \mathrm{~V}, \mathrm{~S} 2=+5 \mathrm{~V}$, and $\mathrm{S} 3=-40 \mathrm{~V}$
- The voltage difference from S 1 to $\mathrm{V} \mathrm{DD} / \mathrm{POSFV}=0 \mathrm{~V}$, and to $\mathrm{V}_{\mathrm{ss}} / \mathrm{NEGFV}=36 \mathrm{~V}$
- The voltage difference from S 2 to V DD $/ \mathrm{POSFV}=31 \mathrm{~V}$, and to $\mathrm{V}_{\text {ss }} / \mathrm{NEGFV}=5 \mathrm{~V}$
- The voltage difference from S 3 to V DD $/ \mathrm{POSFV}=76 \mathrm{~V}$, and to $\mathrm{V}_{\text {ss }} / \mathrm{NEGFV}=40 \mathrm{~V}$

These calculations are all within device specifications: 55 V maximum fault on source inputs and a maximum of 80 V across the channel or to a supply pin. The voltage on a source pin (Sx) cannot go below -44 V to stay within +80 V maximum.


Figure 51. ADG5462F in Single-Supply Configuration Under Overvoltage Conditions

## Power-Off Protection

When no power supplies are present, the channel remains in the off condition, and the switch inputs are high impedance. This state ensures that no current flows and prevents damage to the switch or downstream circuitry. The switch output is a virtual open circuit.
The switch remains off regardless of whether the primary and secondary supplies are 0 V or floating. A GND reference must always be present to ensure proper operation. Signal levels of up to $\pm 55 \mathrm{~V}$ are blocked in the unpowered condition.

## Digital Input Protection

The ADG5462F can tolerate digital input signals being present on the device without power. The digital input is protected against positive faults up to 44 V . The digital input does not offer protection against negative overvoltages. ESD protection diodes connected to GND are present on the digital input.

## Overvoltage Interrupt Flag

The voltages on the source inputs of the ADG5462F are continuously monitored, and an active low digital output pin (FF) indicates the state of the switches.

The voltage on the FF pin indicates if any of the source input pins are experiencing a fault condition. The output of the FF pin is a nominal 3 V when all source pins ( Sx ) are within normal operating range. If any source pin $(\mathrm{Sx})$ voltage exceeds the supply voltage by $\mathrm{V}_{\mathrm{T}}$, the FF output reduces to below 0.8 V .

## APPLICATIONS INFORMATION

The overvoltage protected family of switches and multiplexers provide robust solutions for instrumentation, industrial, automotive, aerospace, and other harsh environments where overvoltage signals can be present, and the system must remain operational both during and after the overvoltage has occurred.

## POWER SUPPLY RAILS

To guarantee correct operation of the device, $0.1 \mu \mathrm{~F}$ decoupling capacitors are required on the primary and secondary supplies. If they are driven from the same supply, then one set of $0.1 \mu \mathrm{~F}$ decoupling capacitors is sufficient.
The secondary supplies (POSFV and NEGFV) provide the current required to operate the fault protection and, therefore, must be low impedance supplies. Therefore, they can be derived from the primary supply by using a resistor divider and buffer.

The secondary supply rails (POSFV and NEGFV) must not exceed the primary supply rails ( $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ ) because this can lead to a signal passing through the switch unintentionally.
The ADG5462F can operate with bipolar supplies between $\pm 5 \mathrm{~V}$ and $\pm 22 \mathrm{~V}$. The supplies on $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {Ss }}$ need not be symmetrical but the $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ range must not exceed 44 V . The ADG5462F can also operate with single supplies between 8 V and 44 V with Vss connected to GND.

The ADG5462F is fully specified at $\pm 15 \mathrm{~V}, \pm 20 \mathrm{~V},+12 \mathrm{~V}$, and +36 V supply ranges.

## POWER SUPPLY SEQUENCING PROTECTION

The channels remain open when the device is unpowered and signals from -55 V to +55 V can be applied without damaging the device. Only when the supplies are connected, and the signal is within normal operating range, do the channels close. Placing the ADG5462F between external connectors and sensitive components offers protection in systems where a signal is presented to the source pins (Sx) before the supply voltages are available.

## POWER SUPPLY RECOMMENDATIONS

Analog Devices, Inc., has a wide range of power management products to meet the requirements of most high performance signal chains.
An example of a bipolar power solution is shown in Figure 52. The ADP7118 and ADP7182 can be used to generate clean positive and negative rails from the dual switching regulator output. These rails can power the ADG5462F, an amplifier, and/or a precision converter in a typical signal chain.


Figure 52. Bipolar Power Solution

Table 8. Recommended Power Management Devices
\(\left.\begin{array}{l|l}\hline Product \& Description <br>
\hline ADP7118 \& 20 \mathrm{~V}, 200 \mathrm{~mA}, low noise, CMOS low dropout <br>

regulator (LDO)\end{array}\right\}\)| ADP7142 |
| :--- |
| ADP7182 |

## USER DEFINED SIGNAL RANGE

The primary supplies define the on-resistance profile of the channels, while the secondary supplies define the signal range. Using voltages on POSFV and NEGFV that are lower than $V_{D D}$ and $V_{s s}$, the required signal can benefit from the flat on resistance in the center of the full signal capabilities of the device.

## LOW IMPEDANCE CHANNEL PROTECTION

The ADG5462F can be used as a protective element in signal chains that are sensitive to both channel impedance and overvoltage signals. Traditionally, series resistors are used to limit the current during an overvoltage condition to protect susceptible components.

These series resistors affect the performance of the signal chain and reduce the precision that can be reached. A compromise must be reached on the value of the series resistance that is high enough to sufficiently protect sensitive components but low enough that the precision performance of the signal chain is not sacrificed.
The ADG5462F enables the designer to remove these resistors and retain the precision performance without compromising the protection of the circuit.

## HIGH VOLTAGE SURGE SUPPRESSION

The ADG5462F is not intended for use in very high voltage applications. The maximum operating voltage of the transistor is 80 V . In applications where the inputs are likely to be subject to overvoltages exceeding the breakdown voltage, use transient voltage suppressors (TVSs) or similar.

## INTELLIGENT FAULT DETECTION

The ADG5462F digital output pin (FF) can interface with a microprocessor or control system and be used as an interrupt flag. This feature provides real-time diagnostic information on the state of the device and the system to which it connects.

The control system can use the digital interrupt to start a variety of actions, such as

- Initiating investigation into the source of the overvoltage fault
- Shutting down critical systems in response to the overvoltage
- Signaling the data recorders to mark data during these events as unreliable or out of specification
For systems that are sensitive during a start-up sequence, the active low operation of the flag allows the system to ensure that the ADG5462F is powered on and that all input voltages are within normal operating range before initiating operation.

The FF pin is a weak pull-up, which allows the signals to be combined into a single interrupt for larger modules that contain multiple devices.

The interrupt flag recovery time, $\mathrm{t}_{\text {digrec }}$, can be decreased from a typical $60 \mu$ s to 600 ns by using a $1 \mathrm{k} \Omega$ pull-up resistor.
The DR pin can also be used for diagnostic purposes. The FF pin provides an interrupt that indicates one of the four channels has a fault. The DR pin can then be pulled low to find which of the channels has a fault as well as the polarity of the fault. For example, if an ADC downstream is monitoring the channel, a full-scale reading then indicates a positive fault, and a zero-scale reading indicates a negative fault.

## LARGE VOLTAGE, HIGH FREQUENCY SIGNALS

Figure 24 illustrates the voltage range and frequencies that the ADG5462F can reliably convey. For signals that extend across the full signal range from $V_{s s}$ to $V_{D D}$, keep the frequency less than 3 MHz . If the required frequency is greater than 3 MHz , decrease the signal range appropriately to ensure signal integrity.

## OUTLINE DIMENSIONS



Figure 53. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-220-WGGC.
Figure 54. 16-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-17)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADG5462FBRUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 |
| ADG5462FBRUZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 |
| ADG5462FBCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-17 |
| EVAL-ADG5426FEBZ |  | Evaluation Board |  |

[^5]
## Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

Офис по работе с юридическими лицами:
105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»
Телефон: +7 495 668-12-70 (многоканальный)
Факс: +7 495 668-12-70 (доб.304)
E-mail: info@moschip.ru
Skype отдела продаж:
moschip.ru
moschip.ru_6
moschip.ru_4
moschip.ru_9


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015-2017 Analog Devices, Inc. All rights reserved. Technical Support

[^1]:    ${ }^{1}$ Guaranteed by design; not subject to production test.

[^2]:    ${ }^{1}$ Guaranteed by design; not subject to production test

[^3]:    ${ }^{1}$ Guaranteed by design; not subject to production test.

[^4]:    ${ }^{1}$ Overvoltages at the Dx pins are clamped by internal diodes. Limit current to the maximum ratings given.
    ${ }^{2}$ POSFV and NEGFV must not exceed $V_{D D}$ and $V_{S S}$, respectively.
    ${ }^{3}$ See Table 5.

[^5]:    ${ }^{1} Z=$ RoHS Compliant Part.

