## LC<sup>2</sup>MOS 20-Bit A/D Converter AD7703 FEATURES Monolithic 16-Bit ADC 0.0015% Linearity Error On-Chip Self-Calibration Circuitry Programmable Low-Pass Filter 0.1 Hz to 10 Hz Corner Frequency 0 V to +2.5 V or ±2.5 V Analog Input Range 4 kSPS Output Data Rate Flexible Serial Interface APPLICATIONS Industrial Process Control Weigh Scales Portable Instrumentation Remote Data Acquisition **Ultralow Power** #### **GENERAL DESCRIPTION** The AD7703 is a 20-bit ADC that uses a $\Sigma$ - $\Delta$ conversion technique. The analog input is continuously sampled by an analog modulator whose mean output duty cycle is proportional to the input signal. The modulator output is processed by an on-chip digital filter with a six-pole Gaussian response, which updates the output data register with 16-bit binary words at word rates up to 4 kHz. The sampling rate, filter corner frequency, and output word rate are set by a master clock input that may be supplied externally, or by a crystal controlled on-chip clock oscillator. The inherent linearity of the ADC is excellent and endpoint accuracy is ensured by self-calibration of zero and full scale, which may be initiated at any time. The self-calibration scheme can also be extended to null system offset and gain errors in the input channel. The output data is accessed through a flexible serial port, which has an asynchronous mode compatible with UARTs and two synchronous modes suitable for interfacing to shift registers or the serial ports of industry-standard microcontrollers. CMOS construction ensures low power dissipation, and a power-down mode reduces the idle power consumption to only 10 $\mu$ W. #### FUNCTIONAL BLOCK DIAGRAM #### **PRODUCT HIGHLIGHTS** - The AD7703 offers 20-bit resolution coupled with outstanding 0.0003% accuracy. - No missing codes ensures true, usable, 20-bit dynamic range, removing the need for programmable gain and level-setting circuitry. - 3. The effects of temperature drift are eliminated by on-chip self-calibration, which removes zero and gain error. External circuits can also be included in the calibration loop to remove system offsets and gain errors. - 4. Flexible synchronous/asynchronous interface allows the AD7703 to interface directly to the serial ports of industry-standard microcontrollers and DSP processors. - Low operating power consumption and an ultralow power standby mode make the AD7703 ideal for loop-powered remote sensing applications, or battery-powered portable instruments. #### REV. E Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. ## $\begin{array}{l} \textbf{AD7703} \textbf{--SPECIFICATIONS} \\ \textbf{(T}_{A} = 25^{\circ}\text{C}; \ \textbf{AV}_{DD} = \textbf{DV}_{DD} = +5 \ \textbf{V}; \ \textbf{AV}_{SS} = \textbf{DV}_{SS} = -5 \ \textbf{V}; \ \textbf{V}_{REF} = +2.5 \ \textbf{V}; \ \textbf{f}_{CLKIN} = 4.096 \ \text{MHz}; \\ \textbf{BP/UP} = +5 \ \textbf{V}; \ \textbf{MODE} = +5 \ \textbf{V}; \ \textbf{A}_{IN} \ \textbf{Source Resistance} = 1 \ \textbf{k}\Omega^{1} \ \textbf{with} \ \textbf{1} \ \textbf{nF} \ \textbf{to} \ \textbf{AGND} \ \textbf{at} \ \textbf{A}_{IN}; \ \textbf{unless otherwise noted.} ) \end{array}$ | Parameter | A/S Version <sup>2</sup> | B Version <sup>2</sup> | C Version <sup>2</sup> | Unit | Test Conditions/Comments | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------| | STATIC PERFORMANCE | | | | | | | Resolution | 20 | 20 | 20 | Bits | | | Integral Nonlinearity, $T_{MIN}$ to $T_{MAX}$ | ±0.0015 | ±0.0007 | ±0.0003 | % FSR typ | | | 25°C | ±0.003 | ±0.0015 | ±0.0008 | % FSR max | | | | | | | | | | $T_{MIN}$ to $T_{MAX}$ | ±0.003 | ±0.0015 | ±0.0012 | % FSR max | | | Differential Nonlinearity, $T_{MIN}$ to $T_{MAX}$ | ±0.5 | ±0.5 | ±0.5 | LSB typ | Guaranteed No Missing Codes | | Positive Full-Scale Error <sup>3</sup> | ±4 | ±4 | ±4 | LSB typ | | | | ±16 | ±16 | ±16 | LSB max | | | Full-Scale Drift <sup>4</sup> | ±19/±37 | ±19 | ±19 | LSB typ | | | Unipolar Offset Error <sup>3</sup> | ±4 | ±4 | ±4 | LSB typ | | | | ±16 | ±16 | ±16 | LSB max | | | Unipolar Offset Drift <sup>4</sup> | ±26 | ±26 | ±26 | LSB typ | Temp Range: 0°C to +70°C | | Chipolar Chiset Dint | ±67 +48/-400 | ±67 | ±67 | LSB typ | Specified Temp Range | | D: 1 7 F 3 | | | | * * * | Specified Tellip Kange | | Bipolar Zero Error <sup>3</sup> | ±4 | ±4 | ±4 | LSB typ | | | | ±16 | ±16 | ±16 | LSB max | | | Bipolar Zero Drift <sup>4</sup> | ±13 | ±13 | ±13 | LSB typ | Temp Range: 0°C to +70°C | | | ±34 +24/-200 | ±34 | ±34 | LSB typ | Specified Temp Range | | Bipolar Negative Full-Scale Errors <sup>3</sup> | ±8 | ±8 | ±8 | LSB typ | | | T G Zum Zum Zum | ±32 | ±32 | ±32 | LSB max | | | Bipolar Negative Full-Scale Drift <sup>4</sup> | ±10/±20 | ±10 | ±10 | LSB max | | | 1 0 | | | | * * * | | | Noise (Referred to Output) | 1.6 | 1.6 | 1.6 | LSB rms typ | | | DYNAMIC PERFORMANCE | | | | | | | | f /256 | f /256 | f /256 | Hz | | | Sampling Frequency, f <sub>s</sub> | f <sub>CLKIN</sub> /256 | f <sub>CLKIN</sub> /256 | f <sub>CLKIN</sub> /256 | | | | Output Update Rate, f <sub>OUT</sub> | f <sub>CLKIN</sub> /1024 | f <sub>CLKIN</sub> /1024 | f <sub>CLKIN</sub> /1024 | Hz | | | Filter Corner Frequency, f <sub>-3 dB</sub> | f <sub>CLKIN</sub> /409,600 | f <sub>CLKIN</sub> /409,600 | f <sub>CLKIN</sub> /409,600 | Hz | | | Settling Time to ±0.0007% FS | 507904/f <sub>CLKIN</sub> | 507904/f <sub>CLKIN</sub> | 507904/f <sub>CLKIN</sub> | sec | For Full-Scale Input Step | | | | | | | | | SYSTEM CALIBRATION | | | | | | | Positive Full-Scale Calibration Range | $V_{REF} + 0.1$ | $V_{REF} + 0.1$ | $V_{REF} + 0.1$ | V max | System calibration applies to | | Positive Full-Scale Overrange | $V_{REF} + 0.1$ | $V_{REF} + 0.1$ | $V_{REF} + 0.1$ | V max | unipolar and bipolar ranges. | | Negative Full-Scale Overrange | $-(V_{REF} + 0.1)$ | $-(V_{REF} + 0.1)$ | $-(V_{REF} + 0.1)$ | V max | After calibration, if $A_{IN} > V_{REF}$ , | | Maximum Offset Calibration Ranges <sup>5, 6</sup> | ( KEI) | ( REF 112) | ( · KEI · · · · · · ) | | the device will output all 1s. | | | (77 + 0.1) | (V + 0.1) | (7/ + 0.1) | Vmorr | | | Unipolar Input Range | $-(V_{REF} + 0.1)$ | $-(V_{REF} + 0.1)$ | $-(V_{REF} + 0.1)$ | V max | If $A_{IN} < 0$ (unipolar) or $-V_{REF}$ | | Bipolar Input Range | | $-0.4 \text{ V}_{\text{REF}}$ to +0.4 $\text{V}_{\text{REF}}$ | | V max | (bipolar), the device will | | Input Span <sup>7</sup> | $0.8 V_{REF}$ | $0.8 V_{REF}$ | $0.8 V_{REF}$ | V min | output all 0s. | | | $2 V_{REF} + 0.2$ | 2 V <sub>REF</sub> + 0.2 | 2 V <sub>REF</sub> + 0.2 | V max | | | ANIAL OC INDUIT | | | | | | | ANALOG INPUT | | | | | | | Unipolar Input Range | 0 to 2.5 | 0 to 2.5 | 0 to 2.5 | V | | | Bipolar Input Range | ±2.5 | ±2.5 | ±2.5 | V | | | Input Capacitance | 20 | 20 | 20 | pF typ | | | Input Bias Current <sup>1</sup> | 1 | 1 | 1 | nA typ | | | | | | | -51 | | | LOGIC INPUTS | | | | | | | All Inputs Except CLKIN | | | | | | | V <sub>INI.</sub> , Input Low Voltage | 0.8 | 0.8 | 0.8 | V max | | | V <sub>INL</sub> , Input High Voltage | 2.0 | 2.0 | 2.0 | V min | | | CLKIN | 2.0 | 2.0 | 2.0 | V 111111 | | | | | | | | | | V <sub>INL</sub> , Input Low Voltage | 0.8 | 0.8 | 0.8 | V max | | | V <sub>INH</sub> , Input High Voltage | 3.5 | 3.5 | 3.5 | V min | | | | 10 | 10 | 10 | μA max | | | I <sub>IN</sub> , Input Current | 10 | | | | | | | 10 | | | | | | LOGIC OUTPUTS | | | | | | | | 0.4 | 0.4 | 0.4 | V max | I <sub>SINK</sub> = 1.6 mA | | LOGIC OUTPUTS | | | 0.4<br>DV <sub>DD</sub> – 1 | V max<br>V min | I <sub>SINK</sub> = 1.6 mA<br>I <sub>SOURCE</sub> = 100 μA | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage | 0.4<br>DV <sub>DD</sub> – 1 | DV <sub>DD</sub> – 1 | DV <sub>DD</sub> – 1 | V min | | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage Floating State Leakage Current | 0.4<br>DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | V min<br>μA max | | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage | 0.4<br>DV <sub>DD</sub> – 1 | DV <sub>DD</sub> – 1 | DV <sub>DD</sub> – 1 | V min | | | LOGIC OUTPUTS Vol., Output Low Voltage VoH, Output High Voltage Floating State Leakage Current Floating State Output Capacitance | 0.4<br>DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | V min<br>μA max | | | LOGIC OUTPUTS Vol., Output Low Voltage VoH, Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS | 0.4<br>DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | DV <sub>DD</sub> - 1<br>±10 | V min<br>μA max | | | LOGIC OUTPUTS Vol., Output Low Voltage Voh, Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages | $0.4 \\ DV_{DD} - 1 \\ \pm 10 \\ 9$ | DV <sub>DD</sub> - 1<br>±10<br>9 | DV <sub>DD</sub> - 1<br>±10<br>9 | V min<br>μA max<br>pF typ | $I_{SOURCE} = 100 \mu A$ | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages Analog Positive Supply (AV <sub>DD</sub> ) | 0.4<br>DV <sub>DD</sub> - 1<br>±10<br>9 | DV <sub>DD</sub> - 1<br>±10<br>9 | DV <sub>DD</sub> - 1<br>±10<br>9 | V min µA max pF typ V min/V max | | | LOGIC OUTPUTS Vol., Output Low Voltage Voff, Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages Analog Positive Supply (AVDD) Digital Positive Supply (DVDD) | $\begin{array}{c} 0.4 \\ DV_{DD}-1 \\ \pm 10 \\ 9 \\ \\ 4.5/5.5 \\ 4.5/AV_{DD} \\ \end{array}$ | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub> | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub> | V min µA max pF typ V min/V max V min/V max | $I_{SOURCE} = 100 \mu A$ | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages Analog Positive Supply (AV <sub>DD</sub> ) | 0.4<br>DV <sub>DD</sub> - 1<br>±10<br>9 | DV <sub>DD</sub> - 1<br>±10<br>9 | DV <sub>DD</sub> - 1<br>±10<br>9 | V min µA max pF typ V min/V max | $I_{SOURCE} = 100 \mu A$ | | LOGIC OUTPUTS Vol., Output Low Voltage Vor, Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages Analog Positive Supply (AVDD) Digital Positive Supply (DVDD) | $\begin{array}{c} 0.4 \\ DV_{DD}-1 \\ \pm 10 \\ 9 \\ \\ 4.5/5.5 \\ 4.5/AV_{DD} \\ \end{array}$ | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub> | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub> | V min µA max pF typ V min/V max V min/V max | $I_{SOURCE} = 100 \mu A$ | | LOGIC OUTPUTS V <sub>OL</sub> , Output Low Voltage V <sub>OH</sub> , Output High Voltage Floating State Leakage Current Floating State Output Capacitance POWER REQUIREMENTS Power Supply Voltages Analog Positive Supply (AV <sub>DD</sub> ) Digital Positive Supply (DV <sub>DD</sub> ) Analog Negative Supply (AV <sub>SS</sub> ) | 0.4<br>DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub><br>-4.5/-5.5 | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub><br>-4.5/-5.5 | DV <sub>DD</sub> - 1<br>±10<br>9<br>4.5/5.5<br>4.5/AV <sub>DD</sub><br>-4.5/-5.5 | V min µA max pF typ V min/V max V min/V max V min/V max | $I_{SOURCE} = 100 \mu A$ | REV. E -2- | Parameter | A/S Version <sup>2</sup> | B Version <sup>2</sup> | C Version <sup>2</sup> | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------------|------------------------|------------------------|--------|----------------------------------------------| | POWER REQUIREMENTS | | | | | | | DC Power Supply Currents <sup>8</sup> | | | | | | | Analog Positive Supply (AI <sub>DD</sub> ) | 2.7 | 2.7 | 2.7 | mA max | Typically 2 mA | | Digital Positive Supply (DI <sub>DD</sub> ) | 2 | 2 | 2 | mA max | Typically 1 mA | | Analog Negative Supply (AI <sub>SS</sub> ) | 2.7 | 2.7 | 2.7 | mA max | Typically 2 mA | | Digital Negative Supply (DI <sub>SS</sub> ) | 0.1 | 0.1 | 0.1 | mA max | Typically 0.03 mA | | Power Supply Rejection <sup>9</sup> | | | | | | | Positive Supplies | 70 | 70 | 70 | dB typ | | | Negative Supplies | 75 | 75 | 75 | dB typ | | | Power Dissipation | | | | | | | Normal Operation | 37 | 37 | 37 | mW max | $\overline{\text{SLEEP}} = \text{Logic } 1,$ | | | | | | | Typically 25 mW | | Standby Operations <sup>10</sup> | | | | | $\overline{\text{SLEEP}} = \text{Logic } 0,$ | | A, B, C | 20 | 20 | 20 | μW max | Typically 10 μW | | S | 40 | 40 | 40 | μW max | | #### NOTES Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS1 $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Transient currents of up to 100 mA will not cause SCR latch-up. #### **ORDERING GUIDE** | Model | Temperature<br>Range | Linearity<br>Error<br>(% FSR) | Package<br>Options* | |----------|----------------------|-------------------------------|---------------------| | AD7703AN | −40°C to +85°C | 0.003 | N-20 | | AD7703BN | −40°C to +85°C | 0.0015 | N-20 | | AD7703CN | −40°C to +85°C | 0.0012 | N-20 | | AD7703AR | −40°C to +85°C | 0.003 | R-20 | | AD7703BR | −40°C to +85°C | 0.0015 | R-20 | | AD7703CR | −40°C to +85°C | 0.0012 | R-20 | | AD7703AQ | −40°C to +85°C | 0.003 | Q-20 | | AD7703BQ | −40°C to +85°C | 0.0015 | Q-20 | | AD7703CQ | −40°C to +85°C | 0.0012 | Q-20 | | AD7703SQ | −55°C to +125°C | 0.003 | Q-20 | <sup>\*</sup>N = Plastic DIP; R = SOIC; Q = CERDIP. #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7703 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. E -3- <sup>&</sup>lt;sup>1</sup>The $A_{IN}$ pin presents a very high impedance dynamic load that varies with clock frequency. A ceramic 1 nF capacitor from the $A_{IN}$ pin to AGND is necessary. Source resistance should be 750 $\Omega$ or less. <sup>&</sup>lt;sup>2</sup>Temperature ranges are as follows: A, B, C Versions: –40°C to +85°C; S Version: –55°C to +125°C. <sup>&</sup>lt;sup>3</sup>Applies after calibration at the temperature of interest. Full-scale error applies for both unipolar and bipolar input ranges. <sup>&</sup>lt;sup>4</sup>Total drift over the specified temperature range after calibration at power-up at 25 °C. This is guaranteed by design and/or characterization. Recalibration at any temperature will remove these errors. <sup>&</sup>lt;sup>5</sup> In Unipolar mode, the offset can have a negative value (-V<sub>REF</sub>) such that the Unipolar mode can mimic Bipolar mode operation. <sup>&</sup>lt;sup>6</sup>The specifications for input overrange and for input span apply additional constraints on the offset calibration range. <sup>&</sup>lt;sup>7</sup> For Unipolar mode, input span is the difference between full scale and zero scale. For Bipolar mode, input span is the difference between positive and negative full-scale points. When using less than the maximum input span, the span range may be placed anywhere within the range of $\pm (V_{REF} + 0.1)$ . <sup>&</sup>lt;sup>8</sup> All digital outputs unloaded. All digital inputs at 5 V CMOS levels. <sup>&</sup>lt;sup>9</sup>Applies in 0.1 Hz to 10 Hz bandwidth. PSRR at 60 Hz will exceed 120 dB due to the digital filter. <sup>&</sup>lt;sup>10</sup>CLKIN is stopped. All digital inputs are grounded. ## TIMING CHARACTERISTICS 1, 2 (AV\_DD = DV\_DD = +5 V $\pm$ 10%; AV\_SS = DV\_SS = -5 V $\pm$ 10%; AGND = DGND = 0 V; f<sub>CLKIN</sub> = 4.096 MHz; Input Levels: Logic 0 = 0 V, Logic 1 = DV\_DD; unless otherwise noted.) | Parameter | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (A, B Versions) | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (S, T Versions) | Unit | Conditions/Comments | |-----------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|---------|--------------------------------------------------------------------| | f <sub>CLKIN</sub> <sup>3, 4</sup> | 200 | 200 | kHz min | Master Clock Frequency: Internal Gate Oscillator | | | 5 | 5 | MHz max | Typically 4.096 MHz | | | 200 | 200 | kHz min | Master Clock Frequency: Externally Supplied | | | 5 | 5 | MHz max | | | $t_r^{5}$ | 50 | 50 | ns max | Digital Output Rise Time. Typically 20 ns. | | $t_f^5$ | 50 | 50 | ns max | Digital Output Fall Time. Typically 20 ns. | | $t_1$ | 0 | 0 | ns min | SC1, SC2 to CAL High Setup Time | | $t_2$ | 50 | 50 | ns min | SC1, SC2 Hold Time after CAL Goes High | | $t_3^6$ | 1000 | 1000 | ns min | SLEEP High to CLKIN High Setup Time | | SSC MODE | | | | | | $t_4^{7}$ | 3/f <sub>CLKIN</sub> | 3/f <sub>CLKIN</sub> | ns max | Data Access Time (CS Low to Data Valid) | | t <sub>5</sub> | 100 | 100 | ns max | SCLK Falling Edge to Data Valid Delay (25 ns typ) | | $t_6$ | 250 | 250 | ns min | MSB Data Setup Time. Typically 380 ns. | | 7 | 300 | 300 | ns max | SCLK High Pulsewidth. Typically 240 ns. | | $t_8$ | 790 | 790 | ns max | SCLK Low Pulsewidth. Typically 730 ns. | | t <sub>8</sub><br>t <sub>9</sub> <sup>8</sup> | $1/f_{CLKIN} + 200$ | $1/f_{CLKIN} + 200$ | ns max | SCLK Rising Edge to Hi-Z Delay (1/f <sub>CLKIN</sub> + 100 ns typ) | | t <sub>10</sub> 8, 9 | $4/f_{CLKIN} + 200$ | $4/f_{CLKIN} + 200$ | ns max | CS High to Hi-Z Delay | | SEC MODE | | | | | | $f_{SCLK}$ | 5 | 5 | MHz max | Serial Clock Input Frequency | | t <sub>11</sub> | 35 | 35 | ns min | SCLK Input High Pulsewidth | | tio | 160 | 160 | ns min | SCLK Low Pulsewidth | | t <sub>13</sub> <sup>7, 10</sup> | 160 | 160 | ns max | Data Access Time (CS Low to Data Valid). Typically 80 ns. | | $t_{14}^{11}$ | 150 | 150 | ns max | SCLK Falling Edge to Data Valid Delay. Typically 75 ns. | | $t_{15}^{8}$ | 250 | 250 | ns max | CS High to Hi-Z Delay | | t <sub>16</sub> <sup>8</sup> | 200 | 200 | ns max | SCLK Falling Edge to Hi-Z Delay. Typically 100 ns. | #### NOTES Specifications subject to change without notice. Figure 1. Load Circuit for Access Time and Bus Relinquish Time Figure 2. Calibration Control Timing Figure 3. Sleep Mode Timing –4– REV. E <sup>&</sup>lt;sup>1</sup>Sample tested at 25°C to ensure compliance. All input signals are specified with $t_r = t_f = 5$ ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. <sup>&</sup>lt;sup>2</sup>See Figures 1 to 6. <sup>&</sup>lt;sup>3</sup>CLKIN duty cycle range is 20% to 80%. CLKIN must be supplied whenever the AD7703 is not in SLEEP mode. If no clock is present in this case, the device can draw higher current than specified and possibly become uncalibrated. $<sup>^4</sup>$ The AD7703 is production tested with $f_{CLKIN}$ at 4.096 MHz. It is guaranteed by characterization to operate at 200 kHz. <sup>&</sup>lt;sup>5</sup>Specified using 10% and 90% points on waveform of interest. <sup>&</sup>lt;sup>6</sup>In order to synchronize several AD7703s together using the SLEEP pin, this specification must be met. Tt4 and t13 are measured with the load circuit of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V. <sup>&</sup>lt;sup>8</sup>t<sub>9</sub>, t<sub>10</sub>, t<sub>15</sub>, and t<sub>16</sub> are derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove the effects of charging or discharging the 100 pF capacitor. This means that the time quoted in the Timing Characteristics is the true bus relinquish time of the part and as such is independent of external bus loading capacitance. <sup>9</sup>If CS is returned high before all 20 bits are output, the SDATA and SCLK outputs will complete the current data bit and then go to high impedance. <sup>&</sup>lt;sup>10</sup>If CS is activated asynchronously to DRDY, CS will not be recognized if it occurs when DRDY is high for four clock cycles. The propagation delay time may be as great as four CLKIN cycles plus 160 ns. To guarantee proper clocking of SDATA when using asynchronous CS, the SCLK input should not be taken high sooner than four CLKIN cycles plus 160 ns after CS goes low. <sup>&</sup>lt;sup>11</sup>SDATA is clocked out on the falling edge of the SCLK input. Figure 4. SSC Mode Data Hold Time Figure 5a. SEC Mode Timing Diagram #### **DEFINITION OF TERMS** #### **Linearity Error** This is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero-scale (not to be confused with bipolar zero), a point 0.5 LSB below the first code transition (000 . . . 000 to 000 . . . 001) and full-scale, a point 1.5 LSB above the last code transition (111 . . . 110 to 111 . . . 111). The error is expressed as a percentage of full scale. #### **Differential Linearity Error** This is the difference between any code's actual width and the ideal (1 LSB) width. Differential linearity error is expressed in LSB. A differential linearity specification of $\pm 1$ LSB or less guarantees monotonicity. #### Positive Full-Scale Error Positive full-scale error is the deviation of the last code transition (111 . . . 110 to 111 . . . 111) from the ideal ( $V_{REF} \pm 3/2$ LSB). It applies to both positive and negative analog input ranges and is expressed in microvolts. #### **Unipolar Offset Error** Unipolar offset error is the deviation of the first code transition from the ideal (AGND + 0.5 LSB) when operating in the Unipolar mode. #### **Bipolar Zero Error** This is the deviation of the midscale transition (0111 $\dots$ 111 to 1000 $\dots$ 000) from the ideal (AGND – 0.5 LSB) when operating in the Bipolar mode. It is expressed in microvolts. #### **Bipolar Negative Full-Scale Error** This is the deviation of the first code transition from the ideal $(-V_{REF} + 0.5 \text{ LSB})$ when operating in the Bipolar mode. Figure 5b. SEC Mode Data Hold Time Figure 6. SSC Mode Timing Diagram #### Positive Full-Scale Overrange Positive full-scale overrange is the amount of overhead available to handle input voltages greater than $+V_{REF}$ (for example, noise peaks or excess voltages due to system gain errors in system calibration routines) without introducing errors due to overloading the analog modulator or overflowing the digital filter. #### Negative Full-Scale Overrange This is the amount of overhead available to handle voltages below $-V_{REF}$ without overloading the analog modulator or overflowing the digital filter. Note that the analog input will accept negative voltage peaks even in the Unipolar mode. #### Offset Calibration Range In the system calibration modes (SC2 low), the AD7703 calibrates its offset with respect to the $A_{\rm IN}$ pin. The offset calibration range specification defines the range of voltages, expressed as a percentage of $V_{\rm REF}$ , that the AD7703 can accept and still accurately calibrate offset. #### **Full-Scale Calibration Range** This is the range of voltages that the AD7703 can accept in the system calibration mode and still correctly calibrate full scale. #### Input Span In system calibration schemes, two voltages applied in sequence to the AD7703's analog input define the analog input range. The input span specification defines the minimum and maximum input voltages from zero to full scale that the AD7703 can accept and still accurately calibrate gain. The input span is expressed as a percentage of $V_{\rm REF.}$ REV. E \_5\_ ## PIN CONFIGURATION DIP, CERDIP, SOIC Table I. Bit Weight Table (2.5 V Reference Voltage) | | Unipolar Mode | | | Bipolar Mode | | | | |---------|---------------|-----------|-----------|--------------|-----------|-----------|--| | $\mu V$ | LSB | % FS | ppm<br>FS | LSB | % FS | ppm<br>FS | | | 0.596 | 0.25 | 0.0000238 | 0.24 | 0.13 | 0.0000119 | 0.12 | | | 1.192 | 0.5 | 0.0000477 | 0.48 | 0.26 | 0.0000238 | 0.24 | | | 2.384 | 1.00 | 0.0000954 | 0.95 | 0.5 | 0.0000477 | 0.48 | | | 4.768 | 2.00 | 0.0001907 | 1.91 | 1.00 | 0.0000954 | 0.95 | | | 9.537 | 4.00 | 0.0003814 | 3.81 | 2.00 | 0.0001907 | 1.91 | | #### PIN FUNCTION DESCRIPTIONS | Pin No. | Mnemonic | Description | |---------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MODE | Selects the Serial Interface Mode. If MODE is tied to DGND, the Synchronous External Clocking (SEC) mode is selected. SCLK is configured as an input, and the output appears without formatting, the MSB coming first. If MODE is tied to +5 V, the AD7703 operates in the Synchronous Self-Clocking (SSC) mode. SCLK is configured as an output, with a clock frequency for f <sub>CLKIN</sub> /4 and 25% duty cycle. | | 2 | CLKOUT | Clock Output to Generate an Internal Master Clock by Connecting a Crystal between CLKOUT and CLKIN. If an external clock is used, CLKOUT is not connected. | | 3 | CLKIN | Clock Input for External Clock. | | 4, 17 | SC1, SC2 | System Calibration Pins. The state of these pins, when CAL is taken high, determines the type of calibration performed. | | 5 | DGND | Digital Ground. Ground reference for all digital signals. | | 6 | $DV_{SS}$ | Digital Negative Supply, -5 V Nominal. | | 7 | AV <sub>SS</sub> | Analog Negative Supply, -5 V Nominal. | | 8 | AGND | Analog Ground. Ground reference for all analog signals. | | 9 | A <sub>IN</sub> | Analog Input. | | 10 | $V_{REF}$ | Voltage Reference Input, 2.5 V Nominal. This determines the value of positive full scale in the Unipolar mode and the value of both positive and negative full scale in the Bipolar mode. | | 11 | SLEEP | Sleep Mode Pin. When this pin is taken low, the AD7703 goes into a low power mode with typically 10 $\mu$ W power consumption. | | 12 | BP/ <del>UP</del> | Bipolar/Unipolar Mode Pin. When this pin is low, the AD7703 is configured for a unipolar input range going from AGND to $V_{REF}$ . When Pin 12 is high, the AD7703 is configured for a bipolar input range, $\pm V_{REF}$ . | | 13 | CAL | Calibration Mode Pin. When CAL is taken high for more than four cycles, the AD7703 is reset and performs a calibration cycle when CAL is brought low again. The CAL pin can also be used as a strobe to synchronize the operation of several AD7703s. | | 14 | $AV_{DD}$ | Analog Positive Supply, 5 V Nominal. | | 15 | $\mathrm{DV}_{\mathrm{DD}}$ | Digital Positive Supply, 5 V Nominal. | | 16 | CS | Chip Select Input. When $\overline{\text{CS}}$ is brought low, the AD7703 will begin to transmit serial data in a format determined by the state of the MODE pin. | | 18 | DRDY | Data Ready Output. $\overline{DRDY}$ is low when valid data is available in the output register. It goes high after transmission of a word is completed. It also goes high for four clock cycles when a new data-word is being loaded into the output register, to indicate that valid data is not available, irrespective of whether data transmission is complete or not. | | 19 | SCLK | Serial Clock Input/Output. The SCLK pin is configured as an input or output, dependent on the type of serial data transmission that has been selected by the MODE pin. When configured as an output in the Synchronous Self-Clocking mode, it has a frequency of f <sub>CLKIN</sub> /4 and a duty cycle of 25%. | | 20 | SDATA | Serial Data Output. The AD7703's output data is available at this pin as a 20-bit serial word. | -6- REV. E #### **GENERAL DESCRIPTION** The AD7703 is a 20-bit A/D converter with on-chip digital filtering, intended for the measurement of wide dynamic range, low frequency signals such as those representing chemical, physical, or biological processes. It contains a charge-balancing $(\Sigma-\Delta)$ ADC, calibration microcontroller with on-chip static RAM, clock oscillator, and serial communications port. The analog input signal to the AD7703 is continuously sampled at a rate determined by the frequency of the master clock, CLKIN. A charge-balancing A/D converter ( $\Sigma$ - $\Delta$ modulator) converts the sampled signal into a digital pulse train whose duty cycle contains the digital information. A six-pole Gaussian digital low-pass filter processes the output of the $\Sigma$ - $\Delta$ modulator and updates the 20-bit output register at a 4 kHz rate. The output data can be read from the serial port randomly or periodically at any rate up to 4 kHz. Figure 7. Typical System Connection Diagram The AD7703 can perform self-calibration using the on-chip calibration microcontroller and SRAM to store calibration parameters. A calibration cycle may be initiated at any time using the CAL control input. Other system components may also be included in the calibration loop to remove offset and gain errors in the input channel. For battery operation, the AD7703 also offers a standby mode that reduces idle power consumption to typically 10 $\mu$ W. #### THEORY OF OPERATION The general block diagram of a $\Sigma$ - $\Delta$ ADC is shown in Figure 8. It contains the following elements: - 1. A sample-hold amplifier - 2. A differential amplifier or subtracter - 3. An analog low-pass filter - 4. A 1-bit A/D converter (comparator) - 5. A 1-bit DAC - 6. A digital low-pass filter Figure 8. General $\Sigma$ - $\Delta$ ADC In operation, the analog signal sample is fed to the subtracter, along with the output of the 1-bit DAC. The filtered difference signal is fed to the comparator, whose output samples the difference signal at a frequency many times that of the analog signal sampling frequency (oversampling). Oversampling is fundamental to the operation of $\Sigma\text{-}\Delta$ ADCs. Using the quantization noise formula for an ADC $$SNR = (6.02 \times number of bits + 1.76) dB$$ a 1-bit ADC or comparator yields an SNR of 7.78 dB. The AD7703 samples the input signal at 16 kHz, which spreads the quantization noise from 0 kHz to 8 kHz. Since the specified analog input bandwidth of the AD7703 is only 0 Hz to 10 Hz, the noise energy in this bandwidth would be only 1/800 of the total quantization noise, even if the noise energy were spread evenly throughout the spectrum. It is reduced still further by analog filtering in the modulator loop, which shapes the quantization noise spectrum to move most of the noise energy to frequencies above 10 Hz. The SNR performance in the 0 Hz to 10 Hz range is conditioned to the 20-bit level in this fashion. The output of the comparator provides the digital input for the 1-bit DAC, so the system functions as a negative feedback loop that minimizes the difference signal. The digital data that represents the analog input voltage is in the duty cycle of the pulse train appearing at the output of the comparator. It can be retrieved as a parallel binary data-word using a digital filter. $\Sigma$ - $\Delta$ ADCs are generally described by the order of the analog low-pass filter. A simple example of a first-order, $\Sigma$ - $\Delta$ ADC is shown in Figure 8. This contains only a first-order, low-pass filter or integrator. It also illustrates the derivation of the alternative name for these devices: charge-balancing ADCs. The AD7703 uses a second-order, $\Sigma$ - $\Delta$ modulator and a sophisticated digital filter that provides a rolling average of the sampled output. After power-up or if there is a step change in the input voltage, there is a settling time that must elapse before valid data is obtained. REV. E -7- #### DIGITAL FILTERING The AD7703's digital filter behaves like an analog filter, with a few minor differences. First, since digital filtering occurs after the analog-to-digital conversion, it can remove noise injected during the conversion process. Analog filtering cannot do this. On the other hand, analog filtering can remove noise superimposed on the analog signal before it reaches the ADC. Digital filtering cannot do this and noise peaks riding on signals near full scale have the potential to saturate the analog modulator and digital filter, even though the average value of the signal is within limits. To alleviate this problem, the AD7703 has overrange headroom built into the $\Sigma$ - $\Delta$ modulator and digital filter that allows overrange excursions of 100 mV. If noise signals are larger than this, consideration should be given to analog input filtering, or to reducing the gain in the input channel so that a full-scale input (2.5 V) gives only a half-scale input to the AD7703 (1.25 V). This will provide an overrange capability greater than 100% at the expense of reducing the dynamic range by one bit (50%). #### FILTER CHARACTERISTICS The cutoff frequency of the digital filter is $f_{\rm CLK}/409600$ . At the maximum clock frequency of 4.096 MHz, the cutoff frequency of the filter is 10 Hz and the data update rate is 4 kHz. Figure 9 shows the filter frequency response. This is a six-pole Gaussian response that provides 55 dB of 60 Hz rejection for a 10 Hz cutoff frequency. If the clock frequency is halved to give a 5 Hz cutoff, 60 Hz rejection is better than 90 dB. Figure 9. Frequency Response of AD7703 Filter Since the AD7703 contains this low-pass filtering, there is a settling time associated with step function inputs, and data will be invalid after a step change until the settling time has elapsed. The AD7703 is, therefore, unsuitable for high speed multiplexing, where channels are switched and converted sequentially at high rates, as switching between channels can cause a step change in the input. However, slow multiplexing of the AD7703 is possible, provided that the settling time is allowed to elapse before data for the new channel is accessed. The output settling of the AD7703 in response to a step input change is shown in Figure 10. The Gaussian response has fast settling with no overshoot, and the worst-case settling time to $\pm 0.0007\%$ is 125 ms with a 4.096 MHz master clock frequency. Figure 10. AD7703 Step Response #### USING THE AD7703 SYSTEM DESIGN CONSIDERATIONS The AD7703 operates differently from successive approximation ADCs or integrating ADCs. Since it samples the signal continuously, like a tracking ADC, there is no need for a start convert command. The 20-bit output register is updated at a 4 kHz rate, and the output can be read at any time, either synchronously or asynchronously. #### **CLOCKING** The AD7703 requires a master clock input, which may be an external TTL/CMOS compatible clock signal applied to the CLKIN pin (CLKOUT not used). Alternatively, a crystal of the correct frequency can be connected between CLKIN and CLKOUT, when the clock circuit will function as a crystal controlled oscillator. Figure 11 shows a simple model of the on-chip gate oscillator and Table II gives some typical capacitor values to be used with various resonators. Figure 11. On-Chip Gate Oscillator –8– REV. E **Table II. Resonator Loading Capacitors** | Resonators | C1 (pF) | C2 (pF) | |------------|---------|---------| | Ceramic | | | | 200 kHz | 330 | 470 | | 455 kHz | 100 | 100 | | 1.0 MHz | 50 | 50 | | 2.0 MHz | 20 | 20 | | Crystal | | | | 2.000 MHz | 30 | 30 | | 3.579 MHz | 20 | 20 | | 4.096 MHz | None | None | The input sampling frequency, output data rate, filter characteristics, and calibration time are all directly related to the master clock frequency, $f_{\text{CLKIN}}$ , by the ratios given in the Specification table under Dynamic Performance. Therefore, the first step in system design with the AD7703 is to select a master clock frequency suitable for the bandwidth and output data rate required by the application. #### **ANALOG INPUT RANGES** The AD7703 performs conversion relative to an externally supplied reference voltage that allows easy interfacing to ratio-metric systems. In addition, either unipolar or bipolar input voltage ranges may be selected using the BP/ $\overline{UP}$ input. With BP/ $\overline{UP}$ tied low, the input range is unipolar and the span is $(V_{REF} \ to \ V_{AGND})$ , where $V_{AGND}$ is the voltage at the device AGND pin. With BP/ $\overline{UP}$ tied high, the input range is bipolar and the span is $2V_{REF}$ . In the Bipolar mode, both positive and negative full scale are directly determined by $V_{REF}$ . This offers superior tracking of positive and negative full scale and better midscale (bipolar zero) stability than bipolar schemes that simply scale and offset the input range. The digital output coding for the unipolar range is unipolar binary; for the bipolar range it is offset binary. Bit weights for the Unipolar and Bipolar modes are shown in Table I. #### **ACCURACY** $\Sigma$ - $\Delta$ ADCs, like VFCs and other integrating ADCs, do not contain any source of nonmonotonicity and inherently offer no-missing-codes performance. The AD7703 achieves excellent linearity by the use of high quality, on-chip silicon dioxide capacitors, which have a very low capacitance/voltage coefficient. The device also achieves low input drift through the use of chopper-stabilized techniques in its input stage. To ensure excellent performance over time and temperature, the AD7703 uses digital calibration techniques that minimize offset and gain error to typically $\pm 4$ LSB. #### **AUTOCALIBRATION** The AD7703 offers both self-calibration and system-calibration facilities. For calibration to occur, the on-chip microcontroller must record the modulator output for two different input conditions. These are the zero-scale and full-scale points. In Unipolar self-calibration mode, the zero-scale point is $V_{AGND}$ and the full-scale point is $V_{REF}$ . With these readings, the microcontroller can calculate the gain slope for the input to output transfer function of the converter. In Unipolar mode, the slope factor is determined by dividing the span between zero and full scale by $2^{20}$ . In Bipolar mode, it is determined by dividing the span by $2^{19}$ since the inputs applied represent only half the total codes. In both Unipolar and Bipolar modes, the slope factor is saved and used to calculate the binary output code when an analog input is applied to the device. Table IV gives the output code size after calibration. System calibration allows the AD7703 to compensate for system gain and offset errors. A typical circuit where this might be used is shown in Figure 12. System calibration performs the same slope factor calculations as self-calibration but uses voltage values presented by the system to the $A_{\rm IN}$ pin for the zero- and full-scale points. There are two system calibration modes. The first mode offers system level calibration for system offset and system gain. This is a two step operation. The zero-scale point must be presented to the converter first. It must be applied to the converter before the calibration step is initiated and remain stable until the step is complete. The $\overline{DRDY}$ output from the device will signal when the step is complete by going low. After the zero-scale point is calibrated, the full-scale point is applied and the second calibration step is initiated. Again, the voltage must remain stable throughout the calibration step. The two step calibration mode offers another feature. After the sequence has been completed, additional offset calibrations can be performed by themselves to adjust the zero reference point to a new system zero reference value. This second system calibration mode uses an input voltage for the zero-scale calibration point but uses the $V_{\rm REF}$ value for the full-scale point. Figure 12. Typical Connections for System Calibration REV. E –9– #### **Initiating Calibration** Table III illustrates the calibration modes available in the AD7703. Not shown in the table is the function of the BP/ $\overline{\text{UP}}$ pin, which determines whether the converter has been calibrated to measure bipolar or unipolar signals. A calibration step is initiated by bringing the CAL pin high for at least four CLKIN cycles and then bringing it low again. The states of SC1 and SC2 along with the BP/ $\overline{\text{UP}}$ pin will determine the type of calibration to be performed. All three signals should be stable before the CAL pin is taken positive. The SC1 and SC2 inputs are latched when CAL goes high. The BP/ $\overline{\text{UP}}$ input is not latched and, therefore, must remain in a fixed state throughout the calibration and measurement cycles. Any time the state of the BP/ $\overline{\text{UP}}$ is changed, a new calibration cycle must be performed to enable the AD7703 to function properly in the new mode. When a calibration step is initiated, the $\overline{DRDY}$ signal will go high and remain high until the step is finished. Table III shows the number of clock cycles each calibration requires. Once a calibration step is initiated, it must finish before a new calibration step can be executed. In the two step system calibration mode, the offset calibration step must be initiated before initiating the gain calibration step. When self-calibration is completed, $\overline{DRDY}$ falls and the output port is updated with a data-word that represents the analog input signal. When a system calibration step is completed, $\overline{DRDY}$ will fall and the output port will be updated with the appropriate data value (all 0s for the zero-scale point and all 1s for the full-scale point). In the system calibration mode, the digital filter must settle before the output code will represent the value of the analog input signal. Tables IV and V indicate the output code size and output coding of the AD7703 in its various modes. In these tables, $S_{OFF}$ is the measured system offset in volts and $S_{GAIN}$ is the measured system gain at the full-scale point in volts. #### Span and Offset Limits Whenever a system calibration mode is used, there are limits on the amount of offset and span that can be accommodated. The range of input span in both the Unipolar and Bipolar modes has a minimum value of 0.8 $V_{REF}$ and a maximum value of $2(V_{REF} + 0.1\ V)$ . The amount of offset that can be accommodated depends on whether the Unipolar or Bipolar mode is being used. In Unipolar mode, the system calibration modes can handle a maximum offset of 0.2 $V_{REF}$ and a minimum offset of $-(V_{REF} + 0.1 \text{ V})$ . Therefore the AD7703 in the Unipolar mode can be calibrated to mimic bipolar operation. | Table III. | Calibration | Truth | Table* | |------------|-------------|-------|--------| | | | | | | CAL | SC1 | SC2 | Calibration<br>Type | Zero-Scale<br>Calibration | Full-Scale<br>Calibration | Sequence | Calibration<br>Time | |----------|-----|-----|---------------------|---------------------------|---------------------------|-------------|------------------------| | Л | 0 | 0 | Self-Calibration | $V_{AGND}$ | $V_{REF}$ | One Step | 3,145,655 Clock Cycles | | л. | 1 | 1 | System Offset | A <sub>IN</sub> | | First Step | 1,052,599 Clock Cycles | | $\Gamma$ | 0 | 1 | System Gain | | $A_{IN}$ | Second Step | 1,068,813 Clock Cycles | | 几 | 1 | 0 | System Offset | $A_{\rm IN}$ | $V_{REF}$ | One Step | 2,117,389 Clock Cycles | <sup>\*</sup>DRDY remains high throughout the calibration sequence. In the Self-Calibration mode, DRDY falls once the AD7703 has settled to the analog input. In all other modes, DRDY falls as the device begins to settle. Table IV. Output Code Size After Calibration | | | | | 1 LSB | |-------------------------|-------------------|--------------|----------------------------------------|-----------------------------------------| | <b>Calibration Mode</b> | Zero Scale | Gain Factor | Unipolar | Bipolar | | Self-Calibration | V <sub>AGND</sub> | $V_{ m REF}$ | $\frac{(V_{REF} - V_{AGND})}{1048576}$ | $\frac{2(V_{REF} - V_{AGND})}{1048576}$ | | System Calibration | S <sub>OFF</sub> | $S_{GAIN}$ | $\frac{(S_{GAIN} - S_{OFF})}{1048576}$ | $\frac{2(S_{GAIN} - S_{OFF})}{1048576}$ | –10– REV. E Table V. Output Coding | Input Vol | tage, Unipolar Mode | Input Voltage, Bipolar Mode | | | |------------------------------------|---------------------------------|-----------------------------|--------------------------------|-----------------------------------------------------| | System Calibration | Self-Calibration | Output Codes | Self-Calibration | System Calibration | | >(S <sub>GAIN</sub> -1.5 LSB) | >(V <sub>REF</sub> – 1.5 LSB) | FFFFF | >(V <sub>REF</sub> -1.5 LSB) | >(S <sub>GAIN</sub> – 1.5 LSB) | | S <sub>GAIN</sub> – 1.5 LSB | V <sub>REF</sub> – 1.5 LSB | FFFFF<br>FFFFE | V <sub>REF</sub> – 1.5 LSB | S <sub>GAIN</sub> – 1.5 LSB | | $(S_{GAIN} - S_{OFF})/2 - 0.5 LSB$ | $(V_{REF}-V_{AGND})/2-0.5\;LSB$ | 80000<br>7FFFF | V <sub>AGND</sub> – 0.5 LSB | S <sub>OFF</sub> – 0.5 LSB | | S <sub>OFF</sub> + 0.5 LSB | V <sub>AGND</sub> + 0.5 LSB | 00001 | -V <sub>REF</sub> + 0.5 LSB | -S <sub>GAIN</sub> + 2 S <sub>OFF</sub> + 0.5 LSB | | <(S <sub>OFF</sub> + 0.5 LSB) | <(V <sub>AGND</sub> + 0.5 LSB) | 00000 | <(-V <sub>REF</sub> + 0.5 LSB) | <(-S <sub>GAIN</sub> +2 S <sub>OFF</sub> + 0.5 LSB) | In the Bipolar mode, the system offset calibration range is restricted to $\pm 0.4~V_{REF}.$ It should be noted that the span restrictions limit the amount of offset that can be calibrated. The span range of the converter in Bipolar mode is equidistant around the voltage used for the zero-scale point. When the zero-scale point is calibrated, it must not cause either of the two endpoints of the bipolar transfer function to exceed the positive or the negative input overrange points (+V\_{REF} + 0.1) V or (-V\_{REF} + 0.1) V. If the span range is set to a minimum (0.8 V\_{REF}), the offset voltage can move +0.4 V\_{REF} without causing the endpoints of the transfer function to exceed the overrange points. Alternatively, if the span range is set to 2V\_{REF}, the input offset cannot move more than +0.1 V or -0.1 V before an endpoint of the transfer function exceeds the input overrange limit. #### POWER-UP AND CALIBRATION A calibration cycle must be carried out after power-up to initialize the device to a consistent starting condition and correct calibration. The CAL pin must be held high for at least four clock cycles, after which calibration is initiated on the falling edge of CAL and takes a maximum of 3,145,655 clock cycles (approximately 768 ms with a 4.096 MHz clock). See Table III. The type of calibration cycle initiated by CAL is determined by the SC1 and SC2 inputs, in accordance with Table III. #### **Drift Considerations** The AD7703 uses chopper stabilization techniques to minimize input offset drift. Charge injection in the analog switches and leakage currents at the sampling node are the primary sources of offset voltage drift in the converter. Figure 13 indicates the typical offset due to temperature changes after calibration at 25°C. Drift is relatively flat up to 75°C. Above this temperature, leakage current becomes the main source of offset drift. Since leakage current doubles approximately every 10°C, the offset drifts accordingly. The value of the voltage on the sample capacitor is updated at a rate determined by the master clock; therefore, the amount of offset drift that occurs will be proportional to the elapsed time between samples. Thus, to minimize offset drift at higher temperatures, higher CLKIN rates are recommended. Gain drift within the converter depends mainly upon the temperature tracking of the internal capacitors. It is not affected by leakage currents so it is significantly less than offset drift. The typical gain drift of the AD7703 is less than 40 LSB over the specified temperature range. Measurement errors due to offset drift or gain drift can be eliminated at any time by recalibrating the converter. Using the system calibration mode can also minimize offset and gain errors in the signal conditioning circuitry. Integral and differential linearity are not significantly affected by temperature changes. Figure 13. Typical Bipolar Offset vs. Temperature after Calibration at 25°C REV. E –11– #### INPUT SIGNAL CONDITIONING Reference voltages from 1 V to 3 V may be used with the AD7703, with little degradation in performance. Input ranges that cannot be accommodated by this range of reference voltages may be achieved by input signal conditioning. This may take the form of gain to accommodate a smaller signal range, or passive attenuation to reduce a larger input voltage range. #### **Source Resistance** If passive attenuators are used in front of the AD7703, care must be taken to ensure that the source impedance is sufficiently low. The dc input resistance for the AD7703 is over 1 G $\Omega$ . In parallel with this, there is a small dynamic load that varies with the clock frequency (see Figure 14). Figure 14. Equivalent Input Circuit and Input Attenuator Each time the analog input is sampled, a 10 pF capacitor draws a charge packet of maximum 1 pC (10 pF $\times$ 100 mV) from the analog source with a frequency $f_{\rm CLKIN}/256$ . For a 4.096 MHz CLKIN, this yields an average current draw of 16 nA. After each sample, the AD7703 allows 62 clock periods for the input voltage to settle. The equation that defines settling time is $$V_O = V_{IN} [1 - e^{-t/RC}]$$ where $V_O$ , is the final settled value, $V_{IN}$ , is the value of the input signal, R is the value of the input source resistance, and C is the 10 pF sample capacitor. The value of t is equal to $62/f_{\rm CLKIN}$ . The following equation can be developed, which gives the maximum allowable source resistance, $R_{S(MAX)}$ , for an error of $V_E$ : $$R_{S(MAX)} = \frac{62}{f_{CLKIN} \times (10~pF) \times ln~(100~mV~/V_E)}$$ Provided the source resistance is less than this value, the analog input will settle within the desired error band in the requisite 62 clock periods. Insufficient settling leads to offset errors. These can be calibrated in system calibration schemes. If a limit of 600 nV (0.25 LSB at 20 bits) is set for the maximum offset voltage, then the maximum allowable source resistance is 125 k $\Omega$ from the above equation, assuming that there is no external stray capacitance. An RC filter may be added in front of the AD7703 to reduce high frequency noise. With an external capacitor added from $A_{\rm IN}$ to AGND, the following equation will specify the maximum allowable source resistance: $$R_{S(MAX)} = \frac{62}{f_{CLKIN} \times (C_{IN} + C_{EXT}) \times ln \left[\frac{100 \, mV \times \frac{C_{IN}}{(C_{IN} + C_{EXT})}}{V_E}\right]}$$ The practical limit to the maximum value of source resistance is thermal (Johnson) noise. A practical resistor may be modeled as an ideal (noiseless) resistor in series with a noise voltage source or in parallel with a noise current source: $$V_n = \sqrt{4 kTRf} \ Volts$$ $$i_n = \sqrt{4 kTf/R} \ Amperes$$ where k is Boltzmann's constant $(1.38 \times 10^{-23} \text{ J/K})$ , and T is temperature in degrees Kelvin (°C + 273). Active signal conditioning circuits such as op amps generally do not suffer from problems of high source impedance. Their open-loop output resistance is normally only tens of ohms and, in any case, most modern general-purpose op amps have sufficiently fast closed-loop settling time for this not to be a problem. Offset voltage in op amps can be eliminated in a system calibration routine. #### **Antialias Considerations** The digital filter of the AD7703 does not provide any rejection at integer multiples of the sampling frequency ( $nf_{CLKIN}/256$ , where $n = 1, 2, 3 \dots$ ). With a 4.096 MHz master clock, there are narrow (±10 Hz) bands at 16 kHz, 32 kHz, 48 kHz, and so on, where noise passes unattenuated to the output. However, due to the AD7703's high oversampling ratio of 800 (16 kHz to 20 Hz), these bands occupy only a small fraction of the spectrum, and most broadband noise is filtered. The reduction in broadband noise is given by $$e_{out} = e_{in} \sqrt{2 f_C / f_S} = 0.035 e_{in}$$ where $e_{in}$ and $e_{out}$ are rms noise terms referred to the input, $f_C$ is the filter –3 dB corner frequency (f<sub>CLKIN</sub>/409600), and $f_S$ is the sampling frequency (f<sub>CLKIN</sub>/256). Since the ratio of $f_S$ to $f_{CLKIN}$ is fixed, the digital filter reduces broadband white noise by 96.5% independent of the master clock frequency. –12– REV. E #### **VOLTAGE REFERENCE CONNECTIONS** The voltage applied to the $V_{REF}$ pin defines the analog input range. The specified reference voltage is 2.5 V, but the AD7703 will operate with reference voltages from 1 V to 3 V with little degradation in performance. The reference input presents exactly the same dynamic load as the analog input, but in the case of the reference input, source resistance and long settling time introduce gain errors rather than offset errors. Fortunately, most precision references have sufficiently low output impedance and wide enough bandwidth to settle to the required accuracy within 62 clock cycles. The digital filter of the AD7703 removes noise from the reference input, just as it does with noise at the analog input, and the same limitations apply regarding lack of noise rejection at integer multiples of the sampling frequency. Note that the reference should be chosen to minimize noise below 10 Hz. The AD7703 typically exhibits 1.6 LSB rms noise in its measurements. This specification assumes a clean reference. Many monolithic band gap references are available, which can supply the 2.5 V needed for the AD7703. However, some of these are not specified for noise, especially in the 0.1 Hz to 10 Hz bandwidth. If the reference noise in this bandwidth is excessive, it can degrade the performance of the AD7703. Recommended references are the AD580 and the LT1019. Both of these 2.5 V references typically have less than 10 µV p-p noise in the 0.1 Hz to 10 Hz band. #### POWER SUPPLIES AND GROUNDING AGND is the ground reference voltage for the AD7703, and is completely independent of DGND. Any noise riding on the AGND input with respect to the system analog ground will cause conversion errors. AGND should, therefore, be used as the system ground and also as the ground for the analog input and the reference voltage. The analog and digital power supplies to the AD7703 are independent and separately pinned out to minimize coupling between analog and digital sections of the device. The digital filter will provide rejection of broadband noise on the power supplies, except at integer multiples of the sampling frequency. Therefore, the two analog supplies should be individually decoupled to AGND using 100 nF ceramic capacitors to provide power supply noise rejection at these frequencies. The two digital supplies should similarly be decoupled to DGND. The positive digital supply $(DV_{DD})$ must never exceed the positive analog supply $(AV_{DD})$ by more than 0.3 V. Power supply sequencing is, therefore, important. If separate analog and digital supplies are used, care must be taken to ensure that the analog supply is powered up first. It is also important that power is applied to the AD7703 before signals at $V_{\rm REF}$ , $A_{\rm IN}$ , or the logic input pins in order to avoid any possibility of latch-up. If separate supplies are used for the AD7703 and the system digital circuitry, the AD7703 should be powered up first. A typical scheme for powering the AD7703 from a single set of $\pm 5$ V rails is shown in Figure 7. In this circuit, AV<sub>DD</sub> and DV<sub>DD</sub> are brought along separate tracks from the same 5 V supply. Thus, there is no possibility of the digital supply coming up before the analog supply. #### **SLEEP MODE** The low power standby mode is initiated by taking the $\overline{SLEEP}$ input low, which shuts down all analog and digital circuits and reduces power consumption to 10 $\mu$ W. When coming out of SLEEP mode, it is sometimes possible (when using a crystal to generate CLKIN, for example) to lose the calibration coefficients. Therefore, it is advisable as a safeguard to always do a calibration cycle after coming out of SLEEP mode. #### DIGITAL INTERFACE The AD7703's serial communications port allows easy interfacing to industry-standard microprocessors. Two different modes of operation are available, optimized for different types of interface. REV. E –13– #### Synchronous Self-Clocking Mode (SSC) The SSC mode (MODE pin high) allows easy interfacing to serial-parallel conversion circuits in systems with parallel data communication. This mode allows interfacing to 74XX299 Universal Shift registers without any additional decoding. The SSC mode can also be used with microprocessors such as the 68HC11 and 68HC05, which allow an external device to clock their serial port. Figure 15 shows the timing diagram for the SSC mode. Data is clocked out by an internally generated serial clock. The AD7703 divides each sampling interval into 16 distinct periods. Eight periods of 64 clock pulses are for analog settling and eight periods of 64 clock pulses are for digital computation. The status of $\overline{\text{CS}}$ is polled at the beginning of each digital computation period. If it is low at any of these times, then SCLK will become active and the data-word currently in the output register will be transmitted, MSB first. After the LSB has been transmitted, $\overline{DRDY}$ will go high until the new data-word becomes available. If $\overline{CS}$ , having been brought low, is taken high again at any time during data transmission, SDATA and SCLK will go three-state after the current bit finishes. If $\overline{CS}$ is subsequently brought low, transmission will resume with the next bit during the subsequent digital computation period. If transmission has not been initiated and completed by the time the next data-word is available, $\overline{DRDY}$ will go high for four clock cycles then low again as the new word is loaded into the output register. A more detailed diagram of the data transmission in the SSC mode is shown in Figure 16. Data bits change on the falling edge of SCLK and are valid on the rising edge of SCLK. Figure 15. Timing Diagram for SSC Transmission Mode Figure 16. SSC Mode Showing Data Timing Relative to SCLK –14– REV. E #### Synchronous External Clock Mode (SEC) The SEC mode (MODE pin grounded) is designed for direct interface to the synchronous serial ports of industry-standard microprocessors such as the 68HC11 and 68HC05. The SEC mode also allows customized interfaces, using I/O port pins, to microprocessors that do not have a direct fit with the AD7703's other mode. As shown in Figure 17, a falling edge on $\overline{CS}$ enables the serial data output with the MSB initially valid. Subsequent data bits change on the falling edge of an externally supplied SCLK. After the LSB has been transmitted, $\overline{DRDY}$ and SDATA go three-state. If $\overline{CS}$ is low and the AD7703 is still transmitting data when a new data-word becomes available, the old data-word continues to be transmitted and the new data is lost. If $\overline{\text{CS}}$ is taken high at any time during data transmission, SDATA will go three-state immediately. If $\overline{\text{CS}}$ returns low, the AD7703 will continue transmission with the same data bit. If transmission has not been initiated and completed by the time the next data-word becomes available, and if $\overline{\text{CS}}$ is high, $\overline{\text{DRDY}}$ returns high for four clock cycles, then falls as the new word is loaded into the output register. #### DIGITAL NOISE AND OUTPUT LOADING As mentioned earlier, the AD7703 divides its internal timing into two distinct phases, analog sampling and settling and digital computation. In the SSC mode, data is transmitted only during the digital computation periods, to minimize the effects of digital noise on analog performance. In the SEC mode, data transmission is externally controlled, so this automatic safeguard does not exist. To compensate, synchronize the AD7703 to the digital system clock via CLKIN when used in the SEC mode. Whatever mode of operation is used, resistive and capacitive loads on digital outputs should be minimized in order to reduce crosstalk between analog and digital portions of the circuit. For this reason, connection to low power CMOS logic such as one of the 4000 series or 74C families is recommended. Figure 17. Timing Diagram for SEC Mode REV. E –15– # C01165-0-4/03(E) #### **OUTLINE DIMENSIONS** #### 20-Lead Plastic Dual In-Line Package [PDIP] (N-20) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MO-095-AE CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN ## 20-Lead Ceramic Dual In-Line Package [CERDIP] (Q-20) Dimensions shown in inches and (millimeters) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN ## 20-Lead Standard Small Outline Package [SOIC] Wide Body (R-20) Dimensions shown in millimeters and (inches) COMPLIANT TO JEDEC STANDARDS MS-013AC CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN ## **Revision History** LocationPage4/03—Data Sheet changed from REV. D to REV. E.UniversalUpdated formatUniversalChanges to SPECIFICATIONS2Updated OUTLINE DIMENSIONS16 -16- #### **ПОСТАВКА** ЭЛЕКТРОННЫХ КОМПОНЕНТОВ Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107 ## Данный компонент на территории Российской Федерации Вы можете приобрести в компании MosChip. Для оперативного оформления запроса Вам необходимо перейти по данной ссылке: #### http://moschip.ru/get-element Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора. В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов. Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair. Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки. На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров. Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009 #### Офис по работе с юридическими лицами: 105318, г. Москва, ул. Щербаковская д. 3, офис 1107, 1118, ДЦ «Щербаковский» Телефон: +7 495 668-12-70 (многоканальный) Факс: +7 495 668-12-70 (доб.304) E-mail: info@moschip.ru Skype отдела продаж: moschip.ru moschip.ru\_6 moschip.ru 4 moschip.ru 9