

LT1795

Dual 500mA/50MHz Current Feedback Line Driver **Amplifier** 

- **500mA Output Drive Current**
- **50MHz Bandwidth, A<sub>V</sub> = 2, R<sub>L</sub> = 25** $\Omega$
- 900V/µ**s** Slew Rate, A<sub>V</sub> = 2, R<sub>L</sub> = 25 $Ω$
- **Low Distortion: –75dBc at 1MHz**
- High Input Impedance,  $10MΩ$
- Wide Supply Range,  $±5V$  to  $±15V$
- Full Rate, Downstream ADSL Supported
- Low Power Shutdown Mode
- Power Saving Adjustable Supply Current
- Stable with  $C_1 = 10,000pF$
- Power Enhanced Small Footprint Packages TSSOP-20, S0-20 Wide
- Available in a 20-Lead TSSOP Package

### **APPLICATIONS**

- ADSL HDSL2, G.lite Drivers
- Buffers
- Test Equipment Amplifiers
- Video Amplifiers
- Cable Drivers

# **TYPICAL APPLICATION U**

### **DESCRIPTIO U FEATURES**

The LT®1795 is a dual current feedback amplifier with high output current and excellent large signal characteristics. The combination of high slew rate, 500mA output drive and up to  $\pm$ 15V operation enables the device to deliver significant power at frequencies in the 1MHz to 2MHz range. Short-circuit protection and thermal shutdown insure the device's ruggedness. The LT1795 is stable with large capacitive loads and can easily supply the large currents required by the capacitive loading. A shutdown feature switches the device into a high impedance, low current mode, reducing power dissipation when the device is not in use. For lower bandwidth applications, the supply current can be reduced with a single external resistor.

The LT1795 comes in the very small, thermally enhanced, 20-lead TSSOP package for maximum port density in line driver applications.

 $\overline{\mathcal{L}\mathcal{I}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

#### **Low Loss, High Power Central Office ADSL Line Driver**





1

# **ABSOLUTE MAXIMUM RATINGS (Note 1)**



Specified Temperature Range (Note 3) ... –40°C to 85°C Junction Temperature........................................... 150°C Storage Temperature Range ................. –65°C to 150°C Lead Temperature (Soldering, 10 sec).................. 300°C

# **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS**

The ● denotes the specifications which apply over the full specified temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. **VCM = 0V,** ±**5V** ≤ **VS** ≤ ±**15V, pulse tested, VSHDN = 2.5V, VSHDNREF = 0V unless otherwise noted. (Note 3)**





### **ELECTRICAL CHARACTERISTICS**

The  $\bullet$  denotes the specifications which apply over the full specified temperature range, otherwise specifications are at  $T_A = 25^\circ \text{C}$ . **VCM = 0V, ±5V ≤ V<sub>S</sub> ≤ ±15V, pulse tested, V<sub>SHDN</sub> = 2.5V, V<sub>SHDNREF</sub> = 0V unless otherwise noted. (Note 3)** 



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** Applies to short-circuits to ground only. A short-circuit between the output and either supply may permanently damage the part when operated on supplies greater than ±10V.

**Note 3:** The LT1795C is guaranteed to meet specified performance from 0 °C to 70 °C and is designed, characterized and expected to meet these extended temperature limits, but is not tested at –40°C and 85°C. The LT1795I is guaranteed to meet the extended temperature limits.

**Note 4:** Thermal resistance varies depending upon the amount of PC board metal attached to the device. If the maximum dissipation of the package is exceeded, the device will go into thermal shutdown and be protected. **Note 5:** Guaranteed by the CMRR tests.

**Note 6:** R<sub>SHDN</sub> is connected between the SHDN pin and V<sup>+</sup>.

**Note 7:** Slew rate is measured at  $\pm 5V$  on a  $\pm 10V$  output signal while operating on  $\pm$ 15V supplies with R<sub>F</sub> = 1k, R<sub>G</sub> = 333 $\Omega$  (A<sub>V</sub> = +4) and  $R<sub>L</sub> = 400Ω$ .

### **SMALL-SIGNAL BANDWIDTH**

 $R_{SD} = 0\Omega$ ,  $I_S = 30$ mA per Amplifer,  $V_S = \pm 15V$ , **Peaking** ≤ **1dB, RL = 25**Ω



 $R_{SD} = 51k\Omega$ ,  $I_S = 15mA$  per Amplifer,  $V_S = \pm 15V$ , **Peaking** ≤ **1dB, RL = 25**Ω



# **TYPICAL PERFORMANCE CHARACTERISTICS**





### **TYPICAL PERFORMANCE CHARACTERISTICS**





**Third Harmonic Distortion vs**



**Third Harmonic Distortion vs Frequency**



**Second Harmonic Distortion vs Frequency**



**Second Harmonic Distortion vs Frequency**



**Third Harmonic Distortion vs Frequency**



**Third Harmonic Distortion vs Frequency**



**Second Harmonic Distortion vs Frequency**





### **TYPICAL PERFORMANCE CHARACTERISTICS**





**Slew Rate vs Supply Current**



**Frequency**



**–3dB Bandwidth vs Supply Current**





### **APPLICATIONS INFORMATION**

The LT1795 is a dual current feedback amplifier with high output current drive capability. The amplifier is designed to drive low impedance loads such as twisted-pair transmission lines with excellent linearity.

#### **SHUTDOWN/CURRENT SET**

#### **If the shutdown/current set feature is not used, connect SHDN to V+ and SHDNREF to ground.**

The SHDN and SHDNREF pins control the biasing of the two amplifiers. The pins can be used to either turn off the amplifiers completely, reducing the quiescent current to less then 200µA, or to control the quiescent current in normal operation.

When  $V_{\text{SHDN}} = V_{\text{SHDNREF}}$ , the device is shut down. The device will interface directly with 3V or 5V CMOS logic when SHDNREF is grounded and the control signal is applied to the SHDN pin. Switching time between the active and shutdown states is about 1.5µs.

Figures 1 to 4 illustrate how the SHDN and SHDNREF pins can be used to reduce the amplifier quiescent current. In both cases, an external resistor is used to set the current. The two approaches are equivalent, however the required resistor values are different. The quiescent current will be approximately 115 times the current in the SHDN pin and 230 times the current in the SHDNREF pin. The voltage across the resistor in either condition is  $V^+ - 1.5V$ . For example, a 50k resistor between V<sup>+</sup> and SHDN will set the



Figure 1. R<sub>SHDN</sub> Connected Between V<sup>+</sup> and SHDN (Pin 10); **SHDNREF (Pin 11) = GND. See Figure 2**



Figure 2. LT1795 Amplifier Supply Current vs R<sub>SHDN</sub>. R<sub>SHDN</sub> **Connected Between V+ and SHDN, SHDNREF = GND (See Figure 1)**

10 SHDN 11 SHDNREF 1795 F03 **RSHDNREF** 

 $V^+$ 

**Figure 3. RSHDNREF Connected Between SHDNREF (Pin 11) and GND; SHDN (Pin 10) = V+. See Figure 4**



Figure 4. LT1795 Amplifier Supply Current vs R<sub>SHDNREF</sub>. **RSHDNREF Connected Between SHDNREF and GND, SHDN = V+ (See Figure 3)**



7

# **APPLICATIONS INFORMATION**

quiescent current to 33mA with  $V_S = \pm 15V$ . If ON/OFF control is desired in addition to reduced quiescent current, then the circuits in Figures 5 to 7 can be employed.







Q1A, Q1B: ROHM IMX1 or FMG4A (W/INTERNAL RB)

**Figure 6. Setting Multiple Amplifier Supply Current Levels with ON/OFF Control, Version 2**



**Figure 7. Setting Amplifier Supply Current Level with ON/OFF Control, Version 3**

Figure 8 illustrates a partial shutdown with direct logic control. By keeping the output stage slightly biased on, the output impedance remains low, preserving the line termination. The design equations are:

$$
R1 = \frac{115 \cdot V_{H}}{ (I_{S})_{ON} - (I_{S})_{OFF}}
$$
  

$$
R2 = \frac{115 \cdot (V_{CC} - V_{SHDN})}{(V_{SHDN} / V_{H}) \cdot [(I_{S})_{ON} - (I_{S})_{OFF}] + (I_{S})_{OFF}}
$$

where

 $V_H$  = Logic High Level

 $(I_S)_{ON}$  = Supply Current Fully On

 $(I_S)_{OFF}$  = Supply Current Partially On

 $V_{\text{SHDN}}$  = Shutdown Pin Voltage ≈1.4V

 $V_{CC}$  = Positive Supply Voltage



**Figure 8. Partial Shutdown**

### **THERMAL CONSIDERATIONS**

The LT1795 contains a thermal shutdown feature that protects against excessive internal (junction) temperature. If the junction temperature of the device exceeds the protection threshold, the device will begin cycling between normal operation and an off state. The cycling is not harmful to the part. The thermal cycling occurs at a slow rate, typically 10ms to several seconds, which depends on the power dissipation and the thermal time constants of the package and heat sinking. Raising the ambient tempera-



### **APPLICATIONS INFORMATION**

ture until the device begins thermal shutdown gives a good indication of how much margin there is in the thermal design.

For surface mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PC board and its copper traces. For the TSSOP package, power is dissipated through the exposed heatsink. For the SO package, power is dissipated from the package primarily through the  $V^-$  pins (4 to 7 and 14 to 17). These pins should have a good thermal connection to a copper plane, either by direct contact or by plated through holes. The copper plane may be an internal or external layer. The thermal resistance, junction-to-ambient will depend on the total copper area connected to the device. For example, the thermal resistance of the LT1795 connected to a  $2 \times 2$ inch, double sided 2 oz copper plane is 40°C/W.

### **CALCULATING JUNCTION TEMPERATURE**

The junction temperature can be calculated from the equation:

 $T_{\rm J} = (P_{\rm D})(\theta_{\rm JA}) + T_{\rm A}$ 

where

 $T_J$  = Junction Temperature

 $T_A$  = Ambient Temperature

 $P_D$  = Device Dissipation

 $\theta_{JA}$  = Thermal Resistance (Junction-to-Ambient)

### **Differential Input Signal Swing**

The differential input swing is limited to about  $\pm 5V$  by an ESD protection device connected between the inputs. In normal operation, the differential voltage between the input pins is small, so this clamp has no effect. However, in the shutdown mode, the differential swing can be the same as the input swing. The clamp voltage will then set the maximum allowable input voltage.

### **POWER SUPPLY BYPASSING**

To obtain the maximum output and the minimum distortion from the LT1795, the power supply rails should be well bypassed. For example, with the output stage supplying 0.5A current peaks into the load, a 1 $\Omega$  power supply impedance will cause a droop of 0.5V, reducing the available output swing by that amount. Surface mount tantalum and ceramic capacitors make excellent low ESR bypass elements when placed close to the chip. For frequencies above 100kHz, use 1µF and 100nF ceramic capacitors. If significant power must be delivered below 100kHz, capacitive reactance becomes the limiting factor. Larger ceramic or tantalum capacitors, such as 4.7µF, are recommended in place of the 1µF unit mentioned above.

Inadequate bypassing is evidenced by reduced output swing and "distorted" clipping effects when the output is driven to the rails. If this is observed, check the supply pins of the device for ripple directly related to the output waveform. Significant supply modulation indicates poor bypassing.

### **Capacitance on the Inverting Input**

Current feedback amplifiers require resistive feedback from the output to the inverting input for stable operation. Take care to minimize the stray capacitance between the output and the inverting input. Capacitance on the inverting input to ground will cause peaking in the frequency response (and overshoot in the transient response), but it does not degrade the stability of the amplifier.

### **Feedback Resistor Selection**

The optimum value for the feedback resistors is a function of the operating conditions of the device, the load impedance and the desired flatness of response. The Typical AC Performance tables give the values which result in less than 1dB of peaking for various resistive loads and operating conditions. If this level of flatness is not required, a higher bandwidth can be obtained by use of a lower feedback resistor.

For resistive loads, the COMP pin should be left open (see Capacitive Loads section).

### **Capacitive Loads**

1795fa The LT1795 includes an optional compensation network for driving capacitive loads. This network eliminates most of the output stage peaking associated with capacitive loads, allowing the frequency response to be flattened.



# **APPLICATIONS INFORMATION U W U U**

Figure 9 shows the effect of the network on a 200pF load. Without the optional compensation, there is a 6dB peak at 85MHz caused by the effect of the capacitance on the output stage. Adding a 0.01µF bypass capacitor between the output and the COMP pins connects the compensation



and greatly reduces the peaking. A lower value feedback resistor can now be used, resulting in a response which is flat to  $\pm$ 1dB to 45MHz. The network has the greatest effect for  $C_1$  in the range of OpF to 1000pF.

Although the optional compensation works well with capacitive loads, it simply reduces the bandwidth when it is connected with resistive loads. For instance, with a 25 $\Omega$ load, the bandwidth drops from 48MHz to 32MHz when the compensation is connected. Hence, the compensation was made optional. To disconnect the optional compensation, leave the COMP pin open.

### **DEMO BOARD**

A demo board (DC261A) is available for evaluating the performence of the LT1795. The board is configured as a differential line driver/receiver suitable for xDSL applications. For details, consult your local sales representative.

### **PACKAGE DESCRIPTION**



**SW Package**

3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.

THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS 4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)



### **PACKAGE DESCRIPTION**

#### **FE Package 20-Lead Plastic TSSOP (4.4mm)** (Reference LTC DWG # 05-08-1663)

#### **Exposed Pad Variation CA**





NOTE:

2. DIMENSIONS ARE IN 3. DRAWING NOT TO SCALE

**MILLIMETERS**<br>(INCHES) 1. CONTROLLING DIMENSION: MILLIMETERS

2.74 6.40 BSC  $(708)$ ↓ LI LI LI LI LI LI LI<br>1 2 3 4 5 6 7 8 9 10 Н Н Ħ Н 2 1.20 (.047) MAX

20 |1918 17 16 15 14 1312| 11

 $\frac{6.40 - 6.60^*}{(.252 - .260)}$ 4.95  $( .195)$ 



4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT

\*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE



11

### **SIMPLIFIED SCHEMATIC**



# **RELATED PARTS**









info@moschip.ru

 $\circled{1}$  +7 495 668 12 70

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

#### Данный компонент на территории Российской Федерации

Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

#### http://moschip.ru/get-element

 Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

#### Офис по работе с юридическими лицами:

105318, г.Москва, ул.Щербаковская д.3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@[moschip](mailto:info@moschip.ru).ru

Skype отдела продаж: moschip.ru moschip.ru\_4

moschip.ru\_6 moschip.ru\_9