

## 3 Gbps HD/SD SDI Extended Reach and Configurable Adaptive Cable Equalizer

Check for Samples: LMH0384

### **FEATURES**

- SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M Compliant
- Supports DVB-ASI at 270 Mbps
- Wide Range of Data Rates: 125 Mbps to 2.97 Gbps
- Equalizes up to 140 Meters of Belden 1694A at 2.97 Gbps, up to 200 Meters of Belden 1694A at 1.485 Gbps, or up to 400 Meters of Belden 1694A at 270 Mbps
- Power Save Mode With Auto Sleep Control (35 mW Typical Power Consumption in Power Save Mode)
- Optional SPI Register Access
- Manual Bypass and Output Mute With a Programmable Threshold
- Internally Terminated 100Ω LVDS Outputs With SPI Programmable Output Common Mode Voltage and Swing
- Programmable Launch Amplitude Optimization in SPI Mode
- Cable Length Indicator in SPI Mode
- Single 3.3V Supply Operation
- 16-Pin WQFN Package
- Industrial Temperature Range: -40°C to +85°C
- Footprint Compatible With the LMH0344, LMH0044, and LMH0074 in Pin Mode

## **APPLICATIONS**

- SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M Serial Digital Interfaces
- Serial Digital Data Equalization and Reception
- Data Recovery Equalization

### DESCRIPTION

The LMH0384 3 Gbps HD/SD SDI Extended Reach and Configurable Adaptive Cable Equalizer is designed to equalize data transmitted over cable (or any media with similar dispersive loss characteristics). The equalizer operates over a wide range of data rates from 125 Mbps to 2.97 Gbps and supports SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M standards.

The LMH0384 includes active sensing features and design enhancements including longer cable equalization, lower output jitter, configurable pin mode and SPI modes, a power-saving sleep mode, and programmable output common mode voltage and swing. The LMH0384 implements DC restoration to correctly handle pathological data conditions.

The LMH0384 includes an auto sleep mode to power down the device when no input signal is detected. Other features include separate carrier detect and output mute pins which may be tied together to mute the output when no input signal is present, and a programmable mute reference which may be used to mute the output at a selectable level of signal degradation.

The LMH0384 supports two modes of operation. In pin mode (non-SPI mode) the LMH0384 is footprint compatible with the LMH0344 and legacy SDI equalizers. In the optional SPI mode, the LMH0384 provides register access to all of its features along with a cable length indicator, programmable output common mode voltage and swing, and launch amplitude optimization.

The device is available in a 16-pin WQFN package.

₩.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Typical Application (Pin Mode)**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings**(1)(2)

| Supply Voltage             |                             | 4.0\                           |  |  |
|----------------------------|-----------------------------|--------------------------------|--|--|
| Input Voltage (all inputs) |                             | -0.3V to V <sub>CC</sub> +0.3V |  |  |
| Storage Temperature Range  |                             | −65°C to +150°C                |  |  |
| Junction Temperature       |                             | +125°C                         |  |  |
| Package Thermal Resistance | θ <sub>JA</sub> 16-pin WQFN | +40°C/W                        |  |  |
|                            | θ <sub>JC</sub> 16-pin WQFN | +6°C/W                         |  |  |
| ESD Rating                 | НВМ                         | ≥±6.5 kV                       |  |  |
|                            | MM                          | ≥±400V                         |  |  |
|                            | CDM                         | ≥±2 kV                         |  |  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be guaranteed. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

## Recommended Operating Conditions<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> – V <sub>EE</sub> ) | 3.3V ±5%       |
|-----------------------------------------------------|----------------|
| Input Coupling Capacitance                          | 1.0 μF         |
| AEC Capacitor (Connected between AEC+ and AEC-)     | 1.0 µF         |
| Operating Free Air Temperature (T <sub>A</sub> )    | -40°C to +85°C |

 Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to V<sub>EE</sub> = 0 Volts.

<sup>(2)</sup> Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to V<sub>EE</sub> = 0 Volts.



### **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (1) (2)(1).

| Symbol             | Parameter                                                              | Conditions                                                              | Reference           | Min             | Тур  | Max             | Units      |
|--------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|-----------------|------|-----------------|------------|
| V <sub>IH</sub>    | Input Voltage High Level                                               |                                                                         | Logic Inputs        | 2.0             |      | V <sub>CC</sub> | V          |
| V <sub>IL</sub>    | Input Voltage Low Level                                                |                                                                         |                     | V <sub>EE</sub> |      | 0.8             | V          |
| V <sub>SDI</sub>   | Input Voltage Swing                                                    | 0m cable length <sup>(3)</sup>                                          | SDI, SDI            | 720             | 800  | 950             | $mV_{P-P}$ |
| V <sub>CMIN</sub>  | Input Common Mode Voltage                                              |                                                                         |                     |                 | 1.75 |                 | V          |
| V <sub>SSP-P</sub> | Differential Output Voltage, P-P                                       | 100Ω load, default                                                      | SDO, SDO            | 500             | 700  | 900             | $mV_{P-P}$ |
| $V_{OD}$           | Differential Output Voltage                                            | values <sup>(4)</sup> ,Figure 1                                         |                     | 250             | 350  | 450             | mV         |
| $\Delta V_{OD}$    | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States |                                                                         |                     |                 |      | 50              | mV         |
| Vos                | Offset Voltage                                                         |                                                                         |                     | 1.125           | 1.25 | 1.375           | V          |
| ΔV <sub>OS</sub>   | Change in Magnitude of V <sub>OS</sub> for Complimentary Output States |                                                                         |                     |                 |      | 50              | mV         |
| Ios                | Output Short Circuit Current                                           |                                                                         |                     |                 |      | 30              | mA         |
|                    | MUTE <sub>REF</sub> DC Voltage (floating)                              |                                                                         | MUTE <sub>REF</sub> |                 | 1.3  |                 | V          |
|                    | MUTE <sub>REF</sub> Range                                              |                                                                         |                     |                 | 0.8  |                 | V          |
| V <sub>OH</sub>    | Output Voltage High Level                                              | I <sub>OH</sub> = -2 mA                                                 | CD, MISO            | 2.4             |      |                 | V          |
| V <sub>OL</sub>    | Output Voltage Low Level                                               | I <sub>OL</sub> = +2 mA                                                 |                     |                 |      | 0.4             | V          |
| I <sub>CC</sub>    | Supply Current                                                         | Normal operation, equalizing cable < 140m (Belden 1694A) <sup>(5)</sup> |                     |                 | 70   | 85              | mA         |
|                    |                                                                        | Normal operation, equalizing cable > 140m (Belden 1694A)                |                     |                 | 90   | 110             | mA         |
|                    |                                                                        | Power save mode                                                         |                     |                 | 10   | 14              | mA         |

<sup>(1)</sup> Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to  $V_{EE}=0$  Volts. Typical values are stated for  $V_{CC}=+3.3 V$  and  $T_A=+25 ^{\circ} C$ . The LMH0384 can be optimized for different launch amplitudes via the SPI.

The differential output voltage and offset voltage are adjustable via the SPI.

The equalizer automatically shifts equalization stages at cable lengths less than 140m (Belden 1694A) to reduce power consumption. This power savings is also achieved by setting Extended 3G Reach Mode = 1 via the SPI.



## AC Electrical Characteristics(1)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (2).

| Symbol                         | Parameter                        | Conditions                                               | Reference | Min | Тур  | Max  | Units |
|--------------------------------|----------------------------------|----------------------------------------------------------|-----------|-----|------|------|-------|
| BR <sub>MIN</sub>              | Minimum Input Data Rate          |                                                          | SDI, SDI  |     | 125  |      | Mbps  |
| BR <sub>MAX</sub>              | Maximum Input Data Rate          |                                                          |           |     |      | 2970 | Mbps  |
|                                | Jitter for Various Cable Lengths | 270 Mbps, Belden 1694A,<br>0-350 meters <sup>(3)</sup>   |           |     |      | 0.2  | UI    |
|                                |                                  | 270 Mbps, Belden 1694A,<br>350-400 meters                |           |     | 0.2  |      | UI    |
|                                |                                  | 1.485 Gbps, Belden 1694A,<br>0-170 meters <sup>(3)</sup> |           |     |      | 0.25 | UI    |
|                                |                                  | 1.485 Gbps, Belden 1694A,<br>170-200 meters              |           |     | 0.3  |      | UI    |
|                                |                                  | 2.97 Gbps, Belden 1694A,<br>0-110 meters <sup>(3)</sup>  |           |     |      | 0.3  | UI    |
|                                |                                  | 2.97 Gbps, Belden 1694A,<br>110-140 meters               |           |     | 0.35 |      | UI    |
| t <sub>r</sub> ,t <sub>f</sub> | Output Rise Time, Fall Time      | 20% – 80%, 100Ω load, <sup>(4)</sup> , Figure 1          | SDO, SDO  |     | 80   | 130  | ps    |
|                                | Mismatch in Rise/Fall Time       | (4)                                                      |           |     | 2    | 15   | ps    |
| tos                            | Output Overshoot                 | (4)                                                      |           |     | 1    | 5    | %     |
| RL <sub>IN</sub>               | Input Return Loss                | 5 MHz - 1.5 GHz, <sup>(5)</sup>                          | SDI, SDI  | 15  |      |      | dB    |
|                                |                                  | 1.5 GHz - 3.0 GHz, <sup>(5)</sup>                        |           | 10  |      |      | dB    |
| R <sub>IN</sub>                | Input Resistance                 | single-ended                                             |           |     | 1.3  |      | kΩ    |
| C <sub>IN</sub>                | Input Capacitance                | single-ended                                             |           |     | 0.7  |      | pF    |

<sup>(1)</sup> Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to V<sub>EE</sub> = 0 Volts.

- (2) Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C.
- (3) Based on design and characterization data over the full range of recommended operating conditions of the device. Jitter is measured in accordance with SMPTE RP 184, SMPTE RP 192, and the applicable serial data transmission standard: SMPTE 424M, SMPTE 292M, or SMPTE 259M.
- (4) Specification is guaranteed by characterization.
- (5) Input return loss is dependent on board design. The LMH0384 exceeds this specification on the SD384 evaluation board with a return loss network consisting of a 5.6 nH inductor in parallel with the 75Ω series resistor on the input.

### **SPI Interface AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (1).

| Symbol            | Parameter                     | Conditions         | Reference | Min | Тур | Max | Units        |
|-------------------|-------------------------------|--------------------|-----------|-----|-----|-----|--------------|
| Recomm            | ended Input Timing Requiremen | nts                |           |     |     |     |              |
| f <sub>SCK</sub>  | SCK Frequency                 |                    | SCK       |     |     | 20  | MHz          |
| t <sub>PH</sub>   | SCK Pulse Width High          | Figure 2, Figure 3 |           | 40  |     |     | % SCK period |
| t <sub>PL</sub>   | SCK Pulse Width Low           |                    |           | 40  |     |     | % SCK period |
| t <sub>SU</sub>   | MOSI Setup Time               | Figure 2, Figure 3 | MOSI      | 4   |     |     | ns           |
| t <sub>H</sub>    | MOSI Hold Time                |                    |           | 4   |     |     | ns           |
| t <sub>SSSU</sub> | SS Setup Time                 | Figure 2, Figure 3 | SS        | 4   |     |     | ns           |
| t <sub>SSH</sub>  | SS Hold Time                  |                    |           | 4   |     |     | ns           |
| t <sub>SSOF</sub> | SS Off Time                   |                    |           | 10  |     |     | ns           |
| Switching         | g Characteristics             |                    | ·         |     |     |     |              |
| t <sub>ODZ</sub>  | MISO Driven-to-Tristate Time  | Figure 3           | MISO      |     |     | 15  | ns           |
| t <sub>OZD</sub>  | MISO Tristate-to-Driven Time  |                    |           |     |     | 15  | ns           |
| t <sub>OD</sub>   | MISO Output Delay Time        |                    |           |     |     | 15  | ns           |

(1) Typical values are stated for  $V_{CC} = +3.3V$  and  $T_A = +25$ °C.



## **TIMING DIAGRAMS**



Figure 1. LVDS Output Voltage, Offset, and Timing Parameters



Figure 2. SPI Write



Figure 3. SPI Read



### **CONNECTION DIAGRAM**

## Pin Mode (non-SPI) / SPI\_EN = GND / LMH0344 Compatible



NOTE: The exposed die attach pad is a negative electrical terminal for this device. It should be connected to the negative power supply voltage.

## SPI Mode / SPI\_EN = V<sub>CC</sub>



NOTE: The exposed die attach pad is a negative electrical terminal for this device. It should be connected to the negative power supply voltage.

Figure 4. 16-Pin WQFN Package Number RUM

## PIN DESCRIPTIONS - Pin Mode (non-SPI) / SPI\_EN = GND / LMH0344 Compatible

| Pin | Name            | I/O, Type | Description                                                                                                  |
|-----|-----------------|-----------|--------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>EE</sub> | Ground    | Negative power supply (ground).                                                                              |
| 2   | SDI             | I, SDI    | Serial data true input.                                                                                      |
| 3   | SDI             | I, SDI    | Serial data complement input.                                                                                |
| 4   | SPI_EN          | I, LVCMOS | SPI register access enable. This pin has an internal pulldown.  H = SPI register access mode.  L = Pin mode. |



## PIN DESCRIPTIONS - Pin Mode (non-SPI) / SPI\_EN = GND / LMH0344 Compatible (continued)

| Pin | Name                | I/O, Type   | Description                                                                                                                                                                                                                                                                 |
|-----|---------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | AEC+                | I/O, Analog | AEC loop filter external capacitor (1μF) positive connection.                                                                                                                                                                                                               |
| 6   | AEC-                | I/O, Analog | AEC loop filter external capacitor (1μF) negative connection.                                                                                                                                                                                                               |
| 7   | BYPASS              | I, LVCMOS   | Equalization bypass. This pin has an internal pulldown. H = Equalization is bypassed (no equalization occurs). L = Normal operation.                                                                                                                                        |
| 8   | MUTE <sub>REF</sub> | I, Analog   | Mute reference input. Sets the threshold for $\overline{CD}$ and (with $\overline{CD}$ tied to MUTE) determines the maximum cable to be equalized before muting. MUTE <sub>REF</sub> may be either unconnected or connected to ground for normal $\overline{CD}$ operation. |
| 9   | $V_{EE}$            | I, LVCMOS   | Connect this pin to ground or drive it logic low.                                                                                                                                                                                                                           |
| 10  | SDO                 | O, LVDS     | Serial data complement output.                                                                                                                                                                                                                                              |
| 11  | SDO                 | O, LVDS     | Serial data true output.                                                                                                                                                                                                                                                    |
| 12  | AUTO SLEEP          | I, LVCMOS   | Auto Sleep. AUTO SLEEP has precedence over MUTE and BYPASS. This pin has an internal pullup.  H = Device will power down when no input is detected.  L = Normal operation (device will not enter auto power down).                                                          |
| 13  | V <sub>CC</sub>     | Power       | Positive power supply (+3.3V).                                                                                                                                                                                                                                              |
| 14  | MUTE                | I, LVCMOS   | Output mute. $\overline{\text{CD}}$ may be tied to this pin to inhibit the output when no input signal is present. MUTE has precedence over BYPASS. This pin has an internal pulldown. H = Outputs forced to a muted state. L = Outputs enabled.                            |
| 15  | CD                  | O, LVCMOS   | Carrier detect. H = No input signal detected. L = Input signal detected.                                                                                                                                                                                                    |
| 16  | V <sub>CC</sub>     | Power       | Positive power supply (+3.3V).                                                                                                                                                                                                                                              |
| DAP | V <sub>EE</sub>     | Ground      | Connect exposed DAP to negative power supply (ground).                                                                                                                                                                                                                      |

## PIN DESCRIPTIONS - SPI Mode / SPI\_EN = V<sub>CC</sub>

| Pin | Name                | I/O, Type   | Description                                                                                                                                                                                                                                                                                      |
|-----|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>EE</sub>     | Ground      | Negative power supply (ground).                                                                                                                                                                                                                                                                  |
| 2   | SDI                 | I, SDI      | Serial data true input.                                                                                                                                                                                                                                                                          |
| 3   | SDI                 | I, SDI      | Serial data complement input.                                                                                                                                                                                                                                                                    |
| 4   | SPI_EN              | I, LVCMOS   | SPI register access enable. This pin has an internal pulldown.  H = SPI register access mode.  L = Pin mode.                                                                                                                                                                                     |
| 5   | AEC+                | I/O, Analog | AEC loop filter external capacitor (1µF) positive connection.                                                                                                                                                                                                                                    |
| 6   | AEC-                | I/O, Analog | AEC loop filter external capacitor (1µF) negative connection.                                                                                                                                                                                                                                    |
| 7   | CD                  | O, LVCMOS   | Carrier detect. H = No input signal detected. L = Input signal detected.                                                                                                                                                                                                                         |
| 8   | MUTE <sub>REF</sub> | I, Analog   | Mute reference input. Sets the threshold for $\overline{\text{CD}}$ and (with $\overline{\text{CD}}$ tied to MUTE) determines the maximum cable to be equalized before muting. MUTE <sub>REF</sub> may be either unconnected or connected to ground for normal $\overline{\text{CD}}$ operation. |
| 9   | SS (SPI)            | I, LVCMOS   | SPI slave select. This pin has an internal pullup.                                                                                                                                                                                                                                               |
| 10  | SDO                 | O, LVDS     | Serial data complement output.                                                                                                                                                                                                                                                                   |
| 11  | SDO                 | O, LVDS     | Serial data true output.                                                                                                                                                                                                                                                                         |
| 12  | MISO (SPI)          | O, LVCMOS   | SPI Master Input / Slave Output. LMH0384 data transmit.                                                                                                                                                                                                                                          |
| 13  | V <sub>CC</sub>     | Power       | Positive power supply (+3.3V).                                                                                                                                                                                                                                                                   |
| 14  | SCK (SPI)           | I, LVCMOS   | SPI serial clock input.                                                                                                                                                                                                                                                                          |
| 15  | MOSI (SPI)          | I, LVCMOS   | SPI Master Output / Slave Input. LMH0384 data receive.                                                                                                                                                                                                                                           |
| 16  | V <sub>CC</sub>     | Power       | Positive power supply (+3.3V).                                                                                                                                                                                                                                                                   |
| DAP | V <sub>EE</sub>     | Ground      | Connect exposed DAP to negative power supply (ground).                                                                                                                                                                                                                                           |



## **BLOCK DIAGRAM (PIN MODE)**



## **DEVICE OPERATION**

#### **BLOCK DESCRIPTION**

The **Equalizer Filter** block is a multi-stage adaptive filter. If Bypass is high, the equalizer filter is disabled.

The **DC Restoration / Level Control** block receives the differential signals from the equalizer filter block. This block incorporates a self-biasing DC restoration circuit to fully DC restore the signals. If Bypass is high, this function is disabled.

The signals before and after the DC Restoration / Level Control block are used to generate the **Automatic Equalization Control (AEC)** signal. This control signal sets the gain and bandwidth of the equalizer filter. The loop response in the AEC block is controlled by an external 1µF capacitor placed across the AEC+ and AEC-pins.

The **Carrier Detect** block generates the carrier detect signal based on the SDI input and an adjustment from the **Mute Reference** block.

The **SPI Control** block uses the MOSI, MISO, SCK, and  $\overline{SS}$  signals in SPI mode to control the SPI registers. SPI\_EN selects between SPI mode and pin mode. In pin mode, SPI\_EN is driven logic low.

The **Output Driver** produces SDO and SDO.

## MUTE REFERENCE (MUTE<sub>REF</sub>)

The mute reference sets the threshold for  $\overline{\text{CD}}$  and (with  $\overline{\text{CD}}$  tied to MUTE) determines the amount of cable to equalize before automatically muting the outputs. This is set by applying a voltage inversely proportional to the length of cable to equalize.  $\overline{\text{The}}$  applied voltage must be greater than the MUTE<sub>REF</sub> floating voltage (typically 1.3V) in order to change the  $\overline{\text{CD}}$  threshold. As the applied MUTE<sub>REF</sub> voltage is increased, the amount of cable that can be equalized before carrier detect is de-asserted and the outputs are muted is decreased. MUTE<sub>REF</sub> may be left unconnected or connected to ground for normal  $\overline{\text{CD}}$  operation.



## CARRIER DETECT (CD) AND MUTE

Carrier detect  $\overline{\text{CD}}$  indicates if a valid signal is <u>present</u> at the LMH0384 input. If MUTE<sub>REF</sub> is used, the carrier detect threshold <u>will</u> be altered accordingly.  $\overline{\text{CD}}$  provides a high voltage when no signal is present at the LMH0384 input.  $\overline{\text{CD}}$  is low when a valid input signal is detected.

MUTE can be used to manually mute or enable SDO and SDO. Applying a high input to MUTE will mute the LMH0384 outputs by forcing the output to a logic zero. Applying a low input will force the outputs to be active.

CD and MUTE may be tied together to automatically mute the output when no input signal is present.

### **AUTO SLEEP**

The auto sleep mode allows the LMH0384 to power down when no input signal is detected. If the AUTO SLEEP pin is set high, the LMH0384 goes into a deep power save mode when no signal is detected. The device powers on again once an input signal is detected. The auto sleep functionality can be turned off by setting AUTO SLEEP low or tying this pin to ground. An additional auto sleep setting available in SPI mode can be used to force the equalizer to power down regardless of whether there is an input signal or not. Auto sleep has precedence over mute and bypass modes.

In auto sleep mode, the time to power down the equalizer when the input signal is removed is less than 200  $\mu$ s and should not have any impact on the system timing requirements. The device will wake up automatically once an input signal is detected, and the delay between signal detection and full functionality of the equalizer is negligible (about 1  $\mu$ s). The overall system will be limited only by the settling time constant of the equalizer adaptation loop.

## INPUT INTERFACING

The LMH0384 accepts either differential or single-ended input. The input must be AC coupled. The Typical Application (Pin Mode) diagram on the front page shows the typical configuration for a single-ended input. The unused input must be properly terminated as shown.

The LMH0384 can be optimized for different launch amplitudes via the SPI (see LAUNCH AMPLITUDE OPTIMIZATION in the SPI Register Access section).

The LMH0384 correctly handles equalizer pathological signals for standard definition and high definition serial digital video, as described in SMPTE RP 178 and RP 198, respectively.

### **OUTPUT INTERFACING**

SDO and  $\overline{\text{SDO}}$  together are internally terminated 100 $\Omega$  LVDS outputs. These outputs can be DC coupled to most common differential receivers.

The default output common mode voltage ( $V_{OS}$ ) is 1.25V. The output common mode voltage may be adjusted via the SPI in 200 mV increments, from 1.05V to 1.85V (see OUTPUT DRIVER ADJUSTMENTS in the SPI Register Access section). This adjustable output common mode voltage offers flexibility for interfacing to many types of receivers.

The default differential output swing ( $V_{SSP-P}$ ) is 700 mV<sub>P-P</sub>. The differential output swing may be adjusted via the SPI in 100 mV increments from 400 mV<sub>P-P</sub> to 800 mV<sub>P-P</sub> (see OUTPUT DRIVER ADJUSTMENTS in the SPI Register Access section).

The LMH0384 output should be DC coupled to the input of the receiving device as long as the common mode ranges of both devices are compatible.  $100\Omega$  differential transmission lines should be used to connect between the LMH0384 outputs and the input of the receiving device where possible. Figure 5 shows an example of a DC-coupled interface between the LMH0384 and LMH0346 SDI reclocker. All that is required is the  $100\Omega$  differential termination as shown. The resistor should be placed as close as possible to the LMH0346 input. If desired, this network may be terminated with two  $50\Omega$  resistors and a center tap capacitor to ground in place of the signal  $100\Omega$  resistor.

Figure 6 shows an example of a DC-coupled interface between the LMH0384 and LMH0356 SDI reclocker. The LMH0356 inputs have  $50\Omega$  internal terminations ( $100\Omega$  differential) to terminate the transmission line, so no additional components are required.



The LMH0384 allows flexibility when interfacing to low voltage crosspoint switches (i.e. 1.8V) and other devices with limited input ranges. The LMH0384 outputs can be DC coupled to these devices in most cases, avoiding the need to AC couple.

The LMH0384 may be AC coupled to the receiving device when necessary. For example, the LMH0384 outputs are not strictly compatible with 3.3V CML and thus should not be connected via  $50\Omega$  resistors to 3.3V. If the input common mode range of the receiving device is not compatible with the output common mode range of the LMH0384, then AC coupling is required. Following the AC coupling capacitors, the signal may have to be biased at the input of the receiving device.



Figure 5. DC Output Interface to LMH0346 Reclocker



Figure 6. DC Output Interface to LMH0356 Reclocker

### **SPI Register Access**

Setting SPI\_EN high enables the optional SPI register access mode. In SPI mode, the LMH0384 provides register access to all of its features along with a cable length indicator, programmable output common mode voltage and swing, and launch amplitude optimization. There are five supported 8-bit registers in the device (see Table 1). With SPI\_EN set low, the device operates in pin mode and is footprint compatible with the LMH0344, LMH0044, and LMH0074.

#### **SPI WRITE**

The SPI write is shown in Figure 2. The MOSI payload consists of a "0" (write command), seven address bits, and eight data bits. The SS signal is driven low, and the 16 bits are sent to the LMH0384's MOSI input. Data is latched on the rising edge of SCK. The MISO output is normally tri-stated during this operation. After the SPI write, SS must return high.

## **SPI READ**

The <u>SPI</u> read is shown in <u>Figure 3</u>. The MOSI payload consists of a "1" (read command) and seven address bits. The <u>SS</u> signal is driven low, and the eight bits are sent to the LMH0384's MOSI input. The addressed location is accessed immediately after the rising edge of the 8<sup>th</sup> clock and the eight data bits are shifted out on MISO starting with the falling edge of the 8<sup>th</sup> clock. MOSI must be tri-stated immediately after the rising edge of the 8<sup>th</sup> clock. After the SPI read, <u>SS</u> must return high.



#### **OUTPUT DRIVER ADJUSTMENTS**

The output driver swing (amplitude) and offset voltage (common mode voltage) are adjustable via SPI register 01h.

The output swing is adjustable via bits [7:5] of SPI register 01h. The default value for these register bits is "011" for a peak to peak differential output voltage of 700 mV<sub>P-P</sub>. The output swing can be adjusted in 100 mV increments from  $400 \text{ mV}_{P-P}$  to  $800 \text{ mV}_{P-P}$ .

The offset voltage is adjustable via bits [4:2] of SPI register 01h. The default value for these register bits is "001" for an output offset of 1.25V. The output common mode voltage may be adjusted in 200 mV increments, from 1.05V to 1.85V. It can also be set to "101" for the maximum offset voltage. At this maximum offset voltage setting, the outputs are referenced to the positive supply and the offset voltage is around 2.1V.

### LAUNCH AMPLITUDE OPTIMIZATION

The LMH0384 can compensate for attenuation of the input signal prior to the equalizer. This compensation is useful for applications with a passive splitter at the equalizer input or a non-ideal input termination network, and is controlled by SPI register 02h.

Bit 7 of SPI register 02h is used for coarse control of the launch amplitude setting. At the default setting of "0", the LMH0384 operates normally and expects a launch amplitude of 800 mV<sub>P-P</sub>. Bit 7 may be set to "1" to optimize the LMH0384 for input signals with 6 dB of attenuation (400 mV<sub>P-P</sub>).

Once the coarse control is set, the LMH0384 input compensation may be further fine tuned by bits [6:3] of SPI register 02h. These bits may be used to tweak the input gain stage -22% to +40% around the coarse control setting.

### CABLE LENGTH INDICATOR (CLI)

The Cable Length Indicator (CLI) provides an indication of the length of cable attached to the input. CLI is accessible via bits [7:3] of SPI register 03h. The 5-bit CLI ranges in decimal value from 0 to 25 ("00000" to "11001" binary) and increases as the cable length is increased. Figure 7 shows typical CLI values vs. Belden 1694A cable length. CLI is valid for Belden 1694A cable lengths of 0-140m at 2.97 Gbps, 0-200m at 1.485 Gbps, and 0-400m at 270 Mbps.



Figure 7. CLI vs. Belden 1694A Cable Length

### APPLICATION OF CLI: EXTENDING 3G REACH

An application of CLI is to extend the 3G reach in systems which have margin in the jitter budget. This allows for additional cable reach at 2.97 Gbps at the expense of slightly higher output jitter. The extended 3G reach mode provides 15m of additional Belden 1694A cable reach, with an increase of output jitter at this longer cable length of 0.05 to 0.1 UI.



The extended 3G reach mode is accessible via bit 2 of SPI register 00h. In order to achieve longer 3G cable reach while still maintaining the performance at HD and SD data rates, a state machine can be implemented as shown in Figure 8. (Note: If this procedure is not followed, the maximum equalizable cable lengths for HD and SD data rates will be limited to less than what can be achieved in normal mode).



Figure 8. Extended 3G Reach Mode State Machine Example

## **EXPLANATION OF EXTENDED 3G REACH MODE STATE MACHINE (Figure 8)**

When the LMH0384 is powered on, it will be in normal mode. If there is no input signal (register 00h, bit 7 = 0) or if the input cable is longer than a user programmable cable length (i.e.180m, which means register 03h, bits [7:3] > 10010), then the device should remain in normal mode.

Once an input signal is detected (register 00h, bit 7 = 1) AND the detected cable length is shorter than the user programmed cable length of 180m (register 03h, bits [7:3] < 10010), then the equalizer can enter the extended 3G reach mode to allow for longer cable lengths at 2.97 Gbps. This requires the following procedure:

- 1. Force the equalizer to sleep by writing "10" to bits [4:3] of register 00h.
- 2. Turn on the extended 3G reach mode by writing "1" to bit 2 of register 00h.
- 3. Wait at least 1ms.
- 4. Set the sleep mode to auto by writing "01" to bits [4:3] of register 00h. Alternately, sleep mode may be set to off by writing "00" to bits [4:3] of register 00h.

The equalizer remains in extended 3G reach mode until the cable length is changed. If the cable length is changed, the input signal drops out momentarily. Once this happens (register 00h, bit 7 = 0), then the following procedure must be used to set the device back to normal mode:

- 1. Force the equalizer to sleep by writing "10" to bits [4:3] of register 00h.
- 2. Turn off the extended 3G reach mode by writing "0" to bit 2 of register 00h.
- 3. Wait at least 1ms.

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



4. Set the sleep mode to auto by writing "01" to bits [4:3] of register 00h. Alternately, sleep mode may be set to off by writing "00" to bits [4:3] of register 00h.

### APPLICATION INFORMATION

## **APPLICATION CIRCUIT (SPI MODE)**

Figure 9 shows the application circuit for the LMH0384 in SPI mode.



Figure 9. Application Circuit (SPI Mode)

## **REPLACING THE LMH0344**

In pin mode, the LMH0384 is a drop-in replacement for the LMH0344SQ SDI cable equalizer. When replacing an LMH0344 with an LMH0384, it is important to consider the following points:

- 1. The LMH0384 auto sleep function is mapped to pin 12 which is a ground pin on the LMH0344SQ. When this pin is grounded on the LMH0384, the auto sleep function is disabled. To enable auto sleep mode on the LMH0384, pin 12 must be pulled high.
- 2. Pin 4 and pin 9 on the LMH0344SQ are true ground pins. For the LMH0384, pin 4 and pin 9 may be driven logic low in pin mode (they do not require a true ground connection).
- 3. The LMH0384 has lower input capacitance than the LMH0344 which allows for improved input return loss. The input return loss network may need to be modified. In most cases, the LMH0384 should provide superior input return loss.



4. The LMH0384 default output common mode voltage is different than that of the LMH0344. In most cases, this should not cause an issue. The LMH0384 and LMH0344 outputs can both be DC coupled to TI's SDI reclockers and cable drivers. In addition, the LMH0384 output can be DC coupled to LVDS and other inputs that require lower input common mode voltages than the LMH0344. The LMH0384 output common mode voltage is adjustable via the SPI.

### PCB LAYOUT RECOMMENDATIONS

For information on layout and soldering of the WQFN package, please refer to the following application note: AN-1187 Leadless Leadframe Package (LLP) (SNOA401).

The SMPTE 424M, 292M, and 259M standards have stringent requirements for the input return loss of receivers, which essentially specify how closely the input must resemble a  $75\Omega$  network. Any non-idealities in the network between the BNC and the equalizer will degrade the input return loss. Care must be taken to minimize impedance discontinuities between the BNC and the equalizer to ensure that the characteristic impedance of this trace is  $75\Omega$ . Please consider the following PCB recommendations:

- Use surface mount components, and use the smallest components available. In addition, use the smallest size component pads.
- Select trace widths that minimize the impedance mismatch between the BNC and the equalizer.
- Select a board stack up that supports both  $75\Omega$  single-ended traces and  $100\Omega$  loosely-coupled differential traces.
- Place return loss components closest to the equalizer input pins.
- Maintain symmetry on the complimentary signals.
- Route 100Ω traces uniformly (keep trace widths and trace spacing uniform along the trace).
- Avoid sharp bends in the signal path; use 45° or radial bends.
- Place bypass capacitors close to each power pin, and use the shortest path to connect equalizer power and ground pins to the respective power or ground planes.

## **SPI REGISTERS**

Table 1. SPI Registers

| Address | R/W | Name            | Bits       | Field                  | Default                                                                                                                                                                                                                                                                                                   | Description                                                                                                                   |
|---------|-----|-----------------|------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 00h     | R/W | General Control | 7          | Carrier Detect         |                                                                                                                                                                                                                                                                                                           | No carrier detected.     Carrier detected.                                                                                    |
|         |     |                 | 6          | Mute                   | 0                                                                                                                                                                                                                                                                                                         | Mute has precedence over<br>Bypass.<br>0: Normal operation.<br>1: Outputs muted.                                              |
|         |     |                 | 5          | Bypass                 | 0                                                                                                                                                                                                                                                                                                         | 0: Normal operation. 1: Equalizer bypassed.                                                                                   |
|         |     | 4:3             | Sleep Mode | 01                     | Sleep mode control. Sleep has precedence over Mute and Bypass.  00: Disable sleep mode (force equalizer to stay enabled).  01: Sleep mode active when no input signal detected.  10: Force equalizer into sleep mode (powered down) regardless of whether there is an input signal or not.  11: Reserved. |                                                                                                                               |
|         |     |                 | 2          | Extended 3G Reach Mode | 0                                                                                                                                                                                                                                                                                                         | Extended 3G reach mode to extend the cable length for 2.97 Gbps applications. 0: Normal operation. 1: Extended 3G reach mode. |
|         |     |                 | 1:0        | Reserved               | 00                                                                                                                                                                                                                                                                                                        | Reserved as 00. Always write 00 to these bits.                                                                                |



## Table 1. SPI Registers (continued)

| Address | R/W     | Name                 | Bits | Field          | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|---------|----------------------|------|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01h     | R/W     | Output Driver        | 7:5  | Output Swing   | 011      | Output driver swing ( $V_{SSP-P}$ ).<br>000: $V_{SSP-P} = 400 \text{ mV}_{P-P}$ .<br>001: $V_{SSP-P} = 500 \text{ mV}_{P-P}$ .<br>010: $V_{SSP-P} = 600 \text{ mV}_{P-P}$ .<br>011: $V_{SSP-P} = 700 \text{ mV}_{P-P}$ .<br>100: $V_{SSP-P} = 800 \text{ mV}_{P-P}$ .<br>101, 110, 111: Reserved.                                                                                                         |
|         |         |                      | 4:2  | Offset Voltage | 001      | Output driver offset voltage (common mode voltage). 000: $V_{OS} = 1.05V$ . 001: $V_{OS} = 1.25V$ . 010: $V_{OS} = 1.45V$ . 011: $V_{OS} = 1.65V$ . 100: $V_{OS} = 1.85V$ . 101: $V_{OS}$ referenced to positive supply. 110, 111: Reserved.                                                                                                                                                              |
|         |         |                      | 1:0  | Reserved       | 00       | Reserved as 00. Always write 00 to these bits.                                                                                                                                                                                                                                                                                                                                                            |
| 02h     | 02h R/W | A/W Launch Amplitude | 7    | Coarse Control | 0        | Coarse launch amplitude optimization. 0: Normal optimization with no external attenuation (800 mV <sub>P-P</sub> launch amplitude). 1: Optimized for 6 dB external attenuation (400 mV <sub>P-P</sub> launch amplitude).                                                                                                                                                                                  |
|         |         |                      | 6:3  | Fine Control   | 0000     | Launch amplitude optimization fine tuning. 0000: Nominal. 0001: -4% from nominal. 0010: -8% from nominal. 0011: -11% from nominal. 0100: -14% from nominal. 0101: -17% from nominal. 0110: -20% from nominal. 0111: -22% from nominal. 1000: Nominal. 1001: +4% from nominal. 1010: +9% from nominal. 1011: +14% from nominal. 1101: +20% from nominal. 1101: +26% from nominal. 1111: +40% from nominal. |
|         |         |                      | 2:0  | Reserved       | 000      | Reserved as 000. Always write 000 to these bits.                                                                                                                                                                                                                                                                                                                                                          |
| 03h     | R       | CLI                  | 7:3  | CLI            |          | Cable Length Indicator. Provides an indication of the length of cable attached to the input. CLI increases as the cable length increases.                                                                                                                                                                                                                                                                 |
|         |         |                      | 2:0  | Reserved       | 000      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 04h     | R       | Device ID            | 7:0  | Die Revision   | 00000010 | Die revision.                                                                                                                                                                                                                                                                                                                                                                                             |



**PACKAGE OPTION ADDENDUM** 



v.ti.com 24-Jan-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       |    | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|----|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |    |             | (2)                        |                  | (3)                 |              | (4)               |         |
| LMH0384SQ/NOPB   | ACTIVE | WQFN         | RUM     | 16 | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0384             | Samples |
| LMH0384SQE/NOPB  | ACTIVE | WQFN         | RUM     | 16 | 250         | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0384             | Samples |
| LMH0384SQX/NOPB  | ACTIVE | WQFN         | RUM     | 16 | 4500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0384             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH0384SQ/NOPB  | WQFN            | RUM                | 16 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMH0384SQE/NOPB | WQFN            | RUM                | 16 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMH0384SQX/NOPB | WQFN            | RUM                | 16 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Mar-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| LMH0384SQ/NOPB  | WQFN         | RUM             | 16       | 1000 | 213.0       | 191.0      | 55.0        |  |
| LMH0384SQE/NOPB | WQFN         | RUM             | 16       | 250  | 213.0       | 191.0      | 55.0        |  |
| LMH0384SQX/NOPB | WQFN         | RUM             | 16       | 4500 | 367.0       | 367.0      | 35.0        |  |



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

## **ПОСТАВКА** ЭЛЕКТРОННЫХ КОМПОНЕНТОВ

Общество с ограниченной ответственностью «МосЧип» ИНН 7719860671 / КПП 771901001 Адрес: 105318, г.Москва, ул.Щербаковская д.3, офис 1107

# Данный компонент на территории Российской Федерации Вы можете приобрести в компании MosChip.

Для оперативного оформления запроса Вам необходимо перейти по данной ссылке:

## http://moschip.ru/get-element

Вы можете разместить у нас заказ для любого Вашего проекта, будь то серийное производство или разработка единичного прибора.

В нашем ассортименте представлены ведущие мировые производители активных и пассивных электронных компонентов.

Нашей специализацией является поставка электронной компонентной базы двойного назначения, продукции таких производителей как XILINX, Intel (ex.ALTERA), Vicor, Microchip, Texas Instruments, Analog Devices, Mini-Circuits, Amphenol, Glenair.

Сотрудничество с глобальными дистрибьюторами электронных компонентов, предоставляет возможность заказывать и получать с международных складов практически любой перечень компонентов в оптимальные для Вас сроки.

На всех этапах разработки и производства наши партнеры могут получить квалифицированную поддержку опытных инженеров.

Система менеджмента качества компании отвечает требованиям в соответствии с ГОСТ Р ИСО 9001, ГОСТ РВ 0015-002 и ЭС РД 009

## Офис по работе с юридическими лицами:

105318, г. Москва, ул. Щербаковская д. 3, офис 1107, 1118, ДЦ «Щербаковский»

Телефон: +7 495 668-12-70 (многоканальный)

Факс: +7 495 668-12-70 (доб.304)

E-mail: info@moschip.ru

Skype отдела продаж:

moschip.ru moschip.ru\_6 moschip.ru 4 moschip.ru 9